xref: /rk3399_rockchip-uboot/drivers/net/zynq_gem.c (revision 4eaf8f5424ccfc2c285a70b9a337e5b39d9e39e7)
1185f7d9aSMichal Simek /*
2185f7d9aSMichal Simek  * (C) Copyright 2011 Michal Simek
3185f7d9aSMichal Simek  *
4185f7d9aSMichal Simek  * Michal SIMEK <monstr@monstr.eu>
5185f7d9aSMichal Simek  *
6185f7d9aSMichal Simek  * Based on Xilinx gmac driver:
7185f7d9aSMichal Simek  * (C) Copyright 2011 Xilinx
8185f7d9aSMichal Simek  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
10185f7d9aSMichal Simek  */
11185f7d9aSMichal Simek 
12185f7d9aSMichal Simek #include <common.h>
136889ca71SMichal Simek #include <dm.h>
14185f7d9aSMichal Simek #include <net.h>
152fd2489bSMichal Simek #include <netdev.h>
16185f7d9aSMichal Simek #include <config.h>
17b8de29feSMichal Simek #include <console.h>
18185f7d9aSMichal Simek #include <malloc.h>
19185f7d9aSMichal Simek #include <asm/io.h>
20185f7d9aSMichal Simek #include <phy.h>
21185f7d9aSMichal Simek #include <miiphy.h>
22e7138b34SMateusz Kulikowski #include <wait_bit.h>
23185f7d9aSMichal Simek #include <watchdog.h>
2496f4f149SSiva Durga Prasad Paladugu #include <asm/system.h>
2501fbf310SDavid Andrey #include <asm/arch/hardware.h>
2680243528SMichal Simek #include <asm/arch/sys_proto.h>
275d97dff0SMasahiro Yamada #include <linux/errno.h>
28185f7d9aSMichal Simek 
296889ca71SMichal Simek DECLARE_GLOBAL_DATA_PTR;
306889ca71SMichal Simek 
31185f7d9aSMichal Simek /* Bit/mask specification */
32185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK	0x40020000 /* operation mask bits */
33185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK	0x20000000 /* read operation */
34185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK	0x10000000 /* write operation */
35185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK	23 /* Shift bits for PHYAD */
36185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK	18 /* Shift bits for PHREG */
37185f7d9aSMichal Simek 
38185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK		0x00008000 /* End of frame. */
39185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK		0x00004000 /* Start of frame. */
40185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK		0x00003FFF /* Mask for length field */
41185f7d9aSMichal Simek 
42185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK	0x00000002 /* Wrap bit, last BD */
43185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK		0x00000001 /* Used bit.. */
44185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK		0xFFFFFFFC /* Mask for address */
45185f7d9aSMichal Simek 
46185f7d9aSMichal Simek /* Wrap bit, last descriptor */
47185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK	0x40000000
48185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK	0x00008000 /* Last buffer */
4923a598f7SMichal Simek #define ZYNQ_GEM_TXBUF_USED_MASK	0x80000000 /* Used by Hw */
50185f7d9aSMichal Simek 
51185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK	0x00000008 /* Enable transmit */
52185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK	0x00000004 /* Enable receive */
53185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK	0x00000010 /* Enable MDIO port */
54185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK	0x00000200 /* Start tx (tx_go) */
55185f7d9aSMichal Simek 
5627183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SPEED100		0x00000001 /* 100 Mbps operation */
5727183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SPEED1000	0x00000400 /* 1Gbps operation */
5827183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_FDEN		0x00000002 /* Full Duplex mode */
5927183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_FSREM		0x00020000 /* FCS removal */
60*4eaf8f54SSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SGMII_ENBL	0x08000000 /* SGMII Enable */
6127183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_PCS_SEL		0x00000800 /* PCS select */
62f17ea71dSMichal Simek #ifdef CONFIG_ARM64
6327183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_MDCCLKDIV	0x00100000 /* Div pclk by 64, max 160MHz */
64f17ea71dSMichal Simek #else
6527183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_MDCCLKDIV	0x000c0000 /* Div pclk by 48, max 120MHz */
66f17ea71dSMichal Simek #endif
67185f7d9aSMichal Simek 
688a584c8aSSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64
698a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(1 << 21) /* 64 bit bus */
708a584c8aSSiva Durga Prasad Paladugu #else
718a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(0 << 21) /* 32 bit bus */
728a584c8aSSiva Durga Prasad Paladugu #endif
738a584c8aSSiva Durga Prasad Paladugu 
748a584c8aSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_INIT		(ZYNQ_GEM_DBUS_WIDTH | \
758a584c8aSSiva Durga Prasad Paladugu 					ZYNQ_GEM_NWCFG_FDEN | \
76185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_FSREM | \
77185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_MDCCLKDIV)
78185f7d9aSMichal Simek 
79185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK	0x00000004 /* PHY management idle */
80185f7d9aSMichal Simek 
81185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH		0x00000004 /* INCR4 AHB bursts */
82185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */
83185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE		0x00000300
84185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */
85185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE		0x00000400
86185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
87185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF		0x00180000
88185f7d9aSMichal Simek 
89185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT		(ZYNQ_GEM_DMACR_BLENGTH | \
90185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXSIZE | \
91185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_TXSIZE | \
92185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXBUF)
93185f7d9aSMichal Simek 
94e4d2318aSMichal Simek #define ZYNQ_GEM_TSR_DONE		0x00000020 /* Tx done mask */
95e4d2318aSMichal Simek 
96845ee5f6SSiva Durga Prasad Paladugu #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL	0x1000
97845ee5f6SSiva Durga Prasad Paladugu 
98f97d7e8bSMichal Simek /* Use MII register 1 (MII status register) to detect PHY */
99f97d7e8bSMichal Simek #define PHY_DETECT_REG  1
100f97d7e8bSMichal Simek 
101f97d7e8bSMichal Simek /* Mask used to verify certain PHY features (or register contents)
102f97d7e8bSMichal Simek  * in the register above:
103f97d7e8bSMichal Simek  *  0x1000: 10Mbps full duplex support
104f97d7e8bSMichal Simek  *  0x0800: 10Mbps half duplex support
105f97d7e8bSMichal Simek  *  0x0008: Auto-negotiation support
106f97d7e8bSMichal Simek  */
107f97d7e8bSMichal Simek #define PHY_DETECT_MASK 0x1808
108f97d7e8bSMichal Simek 
109a5144237SSrikanth Thokala /* TX BD status masks */
110a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_FRMLEN_MASK	0x000007ff
111a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_EXHAUSTED	0x08000000
112a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_UNDERRUN		0x10000000
113a5144237SSrikanth Thokala 
11497598fcfSSoren Brinkmann /* Clock frequencies for different speeds */
11597598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_10	2500000UL
11697598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_100	25000000UL
11797598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_1000	125000000UL
11897598fcfSSoren Brinkmann 
119185f7d9aSMichal Simek /* Device registers */
120185f7d9aSMichal Simek struct zynq_gem_regs {
12197a51a03SMichal Simek 	u32 nwctrl; /* 0x0 - Network Control reg */
12297a51a03SMichal Simek 	u32 nwcfg; /* 0x4 - Network Config reg */
12397a51a03SMichal Simek 	u32 nwsr; /* 0x8 - Network Status reg */
124185f7d9aSMichal Simek 	u32 reserved1;
12597a51a03SMichal Simek 	u32 dmacr; /* 0x10 - DMA Control reg */
12697a51a03SMichal Simek 	u32 txsr; /* 0x14 - TX Status reg */
12797a51a03SMichal Simek 	u32 rxqbase; /* 0x18 - RX Q Base address reg */
12897a51a03SMichal Simek 	u32 txqbase; /* 0x1c - TX Q Base address reg */
12997a51a03SMichal Simek 	u32 rxsr; /* 0x20 - RX Status reg */
130185f7d9aSMichal Simek 	u32 reserved2[2];
13197a51a03SMichal Simek 	u32 idr; /* 0x2c - Interrupt Disable reg */
132185f7d9aSMichal Simek 	u32 reserved3;
13397a51a03SMichal Simek 	u32 phymntnc; /* 0x34 - Phy Maintaince reg */
134185f7d9aSMichal Simek 	u32 reserved4[18];
13597a51a03SMichal Simek 	u32 hashl; /* 0x80 - Hash Low address reg */
13697a51a03SMichal Simek 	u32 hashh; /* 0x84 - Hash High address reg */
137185f7d9aSMichal Simek #define LADDR_LOW	0
138185f7d9aSMichal Simek #define LADDR_HIGH	1
13997a51a03SMichal Simek 	u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
14097a51a03SMichal Simek 	u32 match[4]; /* 0xa8 - Type ID1 Match reg */
141185f7d9aSMichal Simek 	u32 reserved6[18];
1420ebf4041SMichal Simek #define STAT_SIZE	44
1430ebf4041SMichal Simek 	u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
144845ee5f6SSiva Durga Prasad Paladugu 	u32 reserved9[20];
145845ee5f6SSiva Durga Prasad Paladugu 	u32 pcscntrl;
146845ee5f6SSiva Durga Prasad Paladugu 	u32 reserved7[143];
147603ff008SEdgar E. Iglesias 	u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
148603ff008SEdgar E. Iglesias 	u32 reserved8[15];
149603ff008SEdgar E. Iglesias 	u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
150185f7d9aSMichal Simek };
151185f7d9aSMichal Simek 
152185f7d9aSMichal Simek /* BD descriptors */
153185f7d9aSMichal Simek struct emac_bd {
154185f7d9aSMichal Simek 	u32 addr; /* Next descriptor pointer */
155185f7d9aSMichal Simek 	u32 status;
156185f7d9aSMichal Simek };
157185f7d9aSMichal Simek 
158eda9d307SSiva Durga Prasad Paladugu #define RX_BUF 32
159a5144237SSrikanth Thokala /* Page table entries are set to 1MB, or multiples of 1MB
160a5144237SSrikanth Thokala  * (not < 1MB). driver uses less bd's so use 1MB bdspace.
161a5144237SSrikanth Thokala  */
162a5144237SSrikanth Thokala #define BD_SPACE	0x100000
163a5144237SSrikanth Thokala /* BD separation space */
164ff475878SMichal Simek #define BD_SEPRN_SPACE	(RX_BUF * sizeof(struct emac_bd))
165185f7d9aSMichal Simek 
166603ff008SEdgar E. Iglesias /* Setup the first free TX descriptor */
167603ff008SEdgar E. Iglesias #define TX_FREE_DESC	2
168603ff008SEdgar E. Iglesias 
169185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
170185f7d9aSMichal Simek struct zynq_gem_priv {
171a5144237SSrikanth Thokala 	struct emac_bd *tx_bd;
172a5144237SSrikanth Thokala 	struct emac_bd *rx_bd;
173a5144237SSrikanth Thokala 	char *rxbuffers;
174185f7d9aSMichal Simek 	u32 rxbd_current;
175185f7d9aSMichal Simek 	u32 rx_first_buf;
176185f7d9aSMichal Simek 	int phyaddr;
17701fbf310SDavid Andrey 	u32 emio;
17805868759SMichal Simek 	int init;
179f2fc2768SMichal Simek 	struct zynq_gem_regs *iobase;
18016ce6de8SMichal Simek 	phy_interface_t interface;
181185f7d9aSMichal Simek 	struct phy_device *phydev;
18220671a98SDan Murphy 	int phy_of_handle;
183185f7d9aSMichal Simek 	struct mii_dev *bus;
184185f7d9aSMichal Simek };
185185f7d9aSMichal Simek 
1863fac2724SMichal Simek static inline int mdio_wait(struct zynq_gem_regs *regs)
187185f7d9aSMichal Simek {
1884c8b7bf4SMichal Simek 	u32 timeout = 20000;
189185f7d9aSMichal Simek 
190185f7d9aSMichal Simek 	/* Wait till MDIO interface is ready to accept a new transaction. */
191185f7d9aSMichal Simek 	while (--timeout) {
192185f7d9aSMichal Simek 		if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
193185f7d9aSMichal Simek 			break;
194185f7d9aSMichal Simek 		WATCHDOG_RESET();
195185f7d9aSMichal Simek 	}
196185f7d9aSMichal Simek 
197185f7d9aSMichal Simek 	if (!timeout) {
198185f7d9aSMichal Simek 		printf("%s: Timeout\n", __func__);
199185f7d9aSMichal Simek 		return 1;
200185f7d9aSMichal Simek 	}
201185f7d9aSMichal Simek 
202185f7d9aSMichal Simek 	return 0;
203185f7d9aSMichal Simek }
204185f7d9aSMichal Simek 
205f2fc2768SMichal Simek static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
206185f7d9aSMichal Simek 			u32 op, u16 *data)
207185f7d9aSMichal Simek {
208185f7d9aSMichal Simek 	u32 mgtcr;
209f2fc2768SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
210185f7d9aSMichal Simek 
2113fac2724SMichal Simek 	if (mdio_wait(regs))
212185f7d9aSMichal Simek 		return 1;
213185f7d9aSMichal Simek 
214185f7d9aSMichal Simek 	/* Construct mgtcr mask for the operation */
215185f7d9aSMichal Simek 	mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
216185f7d9aSMichal Simek 		(phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
217185f7d9aSMichal Simek 		(regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
218185f7d9aSMichal Simek 
219185f7d9aSMichal Simek 	/* Write mgtcr and wait for completion */
220185f7d9aSMichal Simek 	writel(mgtcr, &regs->phymntnc);
221185f7d9aSMichal Simek 
2223fac2724SMichal Simek 	if (mdio_wait(regs))
223185f7d9aSMichal Simek 		return 1;
224185f7d9aSMichal Simek 
225185f7d9aSMichal Simek 	if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
226185f7d9aSMichal Simek 		*data = readl(&regs->phymntnc);
227185f7d9aSMichal Simek 
228185f7d9aSMichal Simek 	return 0;
229185f7d9aSMichal Simek }
230185f7d9aSMichal Simek 
231f2fc2768SMichal Simek static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
232f2fc2768SMichal Simek 		   u32 regnum, u16 *val)
233185f7d9aSMichal Simek {
234198e9a4fSMichal Simek 	u32 ret;
235198e9a4fSMichal Simek 
236f2fc2768SMichal Simek 	ret = phy_setup_op(priv, phy_addr, regnum,
237185f7d9aSMichal Simek 			   ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
238198e9a4fSMichal Simek 
239198e9a4fSMichal Simek 	if (!ret)
240198e9a4fSMichal Simek 		debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
241198e9a4fSMichal Simek 		      phy_addr, regnum, *val);
242198e9a4fSMichal Simek 
243198e9a4fSMichal Simek 	return ret;
244185f7d9aSMichal Simek }
245185f7d9aSMichal Simek 
246f2fc2768SMichal Simek static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
247f2fc2768SMichal Simek 		    u32 regnum, u16 data)
248185f7d9aSMichal Simek {
249198e9a4fSMichal Simek 	debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
250198e9a4fSMichal Simek 	      regnum, data);
251198e9a4fSMichal Simek 
252f2fc2768SMichal Simek 	return phy_setup_op(priv, phy_addr, regnum,
253185f7d9aSMichal Simek 			    ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
254185f7d9aSMichal Simek }
255185f7d9aSMichal Simek 
2566889ca71SMichal Simek static int phy_detection(struct udevice *dev)
257f97d7e8bSMichal Simek {
258f97d7e8bSMichal Simek 	int i;
259f97d7e8bSMichal Simek 	u16 phyreg;
260f97d7e8bSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
261f97d7e8bSMichal Simek 
262f97d7e8bSMichal Simek 	if (priv->phyaddr != -1) {
263f2fc2768SMichal Simek 		phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
264f97d7e8bSMichal Simek 		if ((phyreg != 0xFFFF) &&
265f97d7e8bSMichal Simek 		    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
266f97d7e8bSMichal Simek 			/* Found a valid PHY address */
267f97d7e8bSMichal Simek 			debug("Default phy address %d is valid\n",
268f97d7e8bSMichal Simek 			      priv->phyaddr);
269b904725aSMichal Simek 			return 0;
270f97d7e8bSMichal Simek 		} else {
271f97d7e8bSMichal Simek 			debug("PHY address is not setup correctly %d\n",
272f97d7e8bSMichal Simek 			      priv->phyaddr);
273f97d7e8bSMichal Simek 			priv->phyaddr = -1;
274f97d7e8bSMichal Simek 		}
275f97d7e8bSMichal Simek 	}
276f97d7e8bSMichal Simek 
277f97d7e8bSMichal Simek 	debug("detecting phy address\n");
278f97d7e8bSMichal Simek 	if (priv->phyaddr == -1) {
279f97d7e8bSMichal Simek 		/* detect the PHY address */
280f97d7e8bSMichal Simek 		for (i = 31; i >= 0; i--) {
281f2fc2768SMichal Simek 			phyread(priv, i, PHY_DETECT_REG, &phyreg);
282f97d7e8bSMichal Simek 			if ((phyreg != 0xFFFF) &&
283f97d7e8bSMichal Simek 			    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
284f97d7e8bSMichal Simek 				/* Found a valid PHY address */
285f97d7e8bSMichal Simek 				priv->phyaddr = i;
286f97d7e8bSMichal Simek 				debug("Found valid phy address, %d\n", i);
287b904725aSMichal Simek 				return 0;
288f97d7e8bSMichal Simek 			}
289f97d7e8bSMichal Simek 		}
290f97d7e8bSMichal Simek 	}
291f97d7e8bSMichal Simek 	printf("PHY is not detected\n");
292b904725aSMichal Simek 	return -1;
293f97d7e8bSMichal Simek }
294f97d7e8bSMichal Simek 
2956889ca71SMichal Simek static int zynq_gem_setup_mac(struct udevice *dev)
296185f7d9aSMichal Simek {
297185f7d9aSMichal Simek 	u32 i, macaddrlow, macaddrhigh;
2986889ca71SMichal Simek 	struct eth_pdata *pdata = dev_get_platdata(dev);
2996889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
3006889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
301185f7d9aSMichal Simek 
302185f7d9aSMichal Simek 	/* Set the MAC bits [31:0] in BOT */
3036889ca71SMichal Simek 	macaddrlow = pdata->enetaddr[0];
3046889ca71SMichal Simek 	macaddrlow |= pdata->enetaddr[1] << 8;
3056889ca71SMichal Simek 	macaddrlow |= pdata->enetaddr[2] << 16;
3066889ca71SMichal Simek 	macaddrlow |= pdata->enetaddr[3] << 24;
307185f7d9aSMichal Simek 
308185f7d9aSMichal Simek 	/* Set MAC bits [47:32] in TOP */
3096889ca71SMichal Simek 	macaddrhigh = pdata->enetaddr[4];
3106889ca71SMichal Simek 	macaddrhigh |= pdata->enetaddr[5] << 8;
311185f7d9aSMichal Simek 
312185f7d9aSMichal Simek 	for (i = 0; i < 4; i++) {
313185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_LOW]);
314185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_HIGH]);
315185f7d9aSMichal Simek 		/* Do not use MATCHx register */
316185f7d9aSMichal Simek 		writel(0, &regs->match[i]);
317185f7d9aSMichal Simek 	}
318185f7d9aSMichal Simek 
319185f7d9aSMichal Simek 	writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
320185f7d9aSMichal Simek 	writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
321185f7d9aSMichal Simek 
322185f7d9aSMichal Simek 	return 0;
323185f7d9aSMichal Simek }
324185f7d9aSMichal Simek 
3256889ca71SMichal Simek static int zynq_phy_init(struct udevice *dev)
32668cc3bd8SMichal Simek {
32768cc3bd8SMichal Simek 	int ret;
3286889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
3296889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
33068cc3bd8SMichal Simek 	const u32 supported = SUPPORTED_10baseT_Half |
33168cc3bd8SMichal Simek 			SUPPORTED_10baseT_Full |
33268cc3bd8SMichal Simek 			SUPPORTED_100baseT_Half |
33368cc3bd8SMichal Simek 			SUPPORTED_100baseT_Full |
33468cc3bd8SMichal Simek 			SUPPORTED_1000baseT_Half |
33568cc3bd8SMichal Simek 			SUPPORTED_1000baseT_Full;
33668cc3bd8SMichal Simek 
337c8e29271SMichal Simek 	/* Enable only MDIO bus */
338c8e29271SMichal Simek 	writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
339c8e29271SMichal Simek 
340a06c341fSSiva Durga Prasad Paladugu 	if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
34168cc3bd8SMichal Simek 		ret = phy_detection(dev);
34268cc3bd8SMichal Simek 		if (ret) {
34368cc3bd8SMichal Simek 			printf("GEM PHY init failed\n");
34468cc3bd8SMichal Simek 			return ret;
34568cc3bd8SMichal Simek 		}
346a06c341fSSiva Durga Prasad Paladugu 	}
34768cc3bd8SMichal Simek 
34868cc3bd8SMichal Simek 	priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
34968cc3bd8SMichal Simek 				   priv->interface);
35090c6f2e2SMichal Simek 	if (!priv->phydev)
35190c6f2e2SMichal Simek 		return -ENODEV;
35268cc3bd8SMichal Simek 
35368cc3bd8SMichal Simek 	priv->phydev->supported = supported | ADVERTISED_Pause |
35468cc3bd8SMichal Simek 				  ADVERTISED_Asym_Pause;
35568cc3bd8SMichal Simek 	priv->phydev->advertising = priv->phydev->supported;
35668cc3bd8SMichal Simek 
35720671a98SDan Murphy 	if (priv->phy_of_handle > 0)
35820671a98SDan Murphy 		priv->phydev->dev->of_offset = priv->phy_of_handle;
35920671a98SDan Murphy 
3607a673f0bSMichal Simek 	return phy_config(priv->phydev);
36168cc3bd8SMichal Simek }
36268cc3bd8SMichal Simek 
3636889ca71SMichal Simek static int zynq_gem_init(struct udevice *dev)
364185f7d9aSMichal Simek {
365a06c341fSSiva Durga Prasad Paladugu 	u32 i, nwconfig;
36655259e7cSMichal Simek 	int ret;
36797598fcfSSoren Brinkmann 	unsigned long clk_rate = 0;
3686889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
3696889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
370603ff008SEdgar E. Iglesias 	struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
371603ff008SEdgar E. Iglesias 	struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
372185f7d9aSMichal Simek 
37305868759SMichal Simek 	if (!priv->init) {
374185f7d9aSMichal Simek 		/* Disable all interrupts */
375185f7d9aSMichal Simek 		writel(0xFFFFFFFF, &regs->idr);
376185f7d9aSMichal Simek 
377185f7d9aSMichal Simek 		/* Disable the receiver & transmitter */
378185f7d9aSMichal Simek 		writel(0, &regs->nwctrl);
379185f7d9aSMichal Simek 		writel(0, &regs->txsr);
380185f7d9aSMichal Simek 		writel(0, &regs->rxsr);
381185f7d9aSMichal Simek 		writel(0, &regs->phymntnc);
382185f7d9aSMichal Simek 
38305868759SMichal Simek 		/* Clear the Hash registers for the mac address
38405868759SMichal Simek 		 * pointed by AddressPtr
38505868759SMichal Simek 		 */
386185f7d9aSMichal Simek 		writel(0x0, &regs->hashl);
387185f7d9aSMichal Simek 		/* Write bits [63:32] in TOP */
388185f7d9aSMichal Simek 		writel(0x0, &regs->hashh);
389185f7d9aSMichal Simek 
390185f7d9aSMichal Simek 		/* Clear all counters */
3910ebf4041SMichal Simek 		for (i = 0; i < STAT_SIZE; i++)
392185f7d9aSMichal Simek 			readl(&regs->stat[i]);
393185f7d9aSMichal Simek 
394185f7d9aSMichal Simek 		/* Setup RxBD space */
395a5144237SSrikanth Thokala 		memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
396185f7d9aSMichal Simek 
397185f7d9aSMichal Simek 		for (i = 0; i < RX_BUF; i++) {
398185f7d9aSMichal Simek 			priv->rx_bd[i].status = 0xF0000000;
39905868759SMichal Simek 			priv->rx_bd[i].addr =
4005b47d407SPrabhakar Kushwaha 					((ulong)(priv->rxbuffers) +
401185f7d9aSMichal Simek 							(i * PKTSIZE_ALIGN));
402185f7d9aSMichal Simek 		}
403185f7d9aSMichal Simek 		/* WRAP bit to last BD */
404185f7d9aSMichal Simek 		priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
405185f7d9aSMichal Simek 		/* Write RxBDs to IP */
4065b47d407SPrabhakar Kushwaha 		writel((ulong)priv->rx_bd, &regs->rxqbase);
407185f7d9aSMichal Simek 
408185f7d9aSMichal Simek 		/* Setup for DMA Configuration register */
409185f7d9aSMichal Simek 		writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
410185f7d9aSMichal Simek 
411185f7d9aSMichal Simek 		/* Setup for Network Control register, MDIO, Rx and Tx enable */
41280243528SMichal Simek 		setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
413185f7d9aSMichal Simek 
414603ff008SEdgar E. Iglesias 		/* Disable the second priority queue */
415603ff008SEdgar E. Iglesias 		dummy_tx_bd->addr = 0;
416603ff008SEdgar E. Iglesias 		dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
417603ff008SEdgar E. Iglesias 				ZYNQ_GEM_TXBUF_LAST_MASK|
418603ff008SEdgar E. Iglesias 				ZYNQ_GEM_TXBUF_USED_MASK;
419603ff008SEdgar E. Iglesias 
420603ff008SEdgar E. Iglesias 		dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
421603ff008SEdgar E. Iglesias 				ZYNQ_GEM_RXBUF_NEW_MASK;
422603ff008SEdgar E. Iglesias 		dummy_rx_bd->status = 0;
423603ff008SEdgar E. Iglesias 		flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
424603ff008SEdgar E. Iglesias 				   sizeof(dummy_tx_bd));
425603ff008SEdgar E. Iglesias 		flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
426603ff008SEdgar E. Iglesias 				   sizeof(dummy_rx_bd));
427603ff008SEdgar E. Iglesias 
428603ff008SEdgar E. Iglesias 		writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
429603ff008SEdgar E. Iglesias 		writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
430603ff008SEdgar E. Iglesias 
43105868759SMichal Simek 		priv->init++;
43205868759SMichal Simek 	}
43305868759SMichal Simek 
43455259e7cSMichal Simek 	ret = phy_startup(priv->phydev);
43555259e7cSMichal Simek 	if (ret)
43655259e7cSMichal Simek 		return ret;
437185f7d9aSMichal Simek 
43864a7ead6SMichal Simek 	if (!priv->phydev->link) {
43964a7ead6SMichal Simek 		printf("%s: No link.\n", priv->phydev->dev->name);
4404ed4aa20SMichal Simek 		return -1;
4414ed4aa20SMichal Simek 	}
4424ed4aa20SMichal Simek 
443a06c341fSSiva Durga Prasad Paladugu 	nwconfig = ZYNQ_GEM_NWCFG_INIT;
444a06c341fSSiva Durga Prasad Paladugu 
445845ee5f6SSiva Durga Prasad Paladugu 	if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
446a06c341fSSiva Durga Prasad Paladugu 		nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
447a06c341fSSiva Durga Prasad Paladugu 			    ZYNQ_GEM_NWCFG_PCS_SEL;
448845ee5f6SSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64
449845ee5f6SSiva Durga Prasad Paladugu 		writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
450845ee5f6SSiva Durga Prasad Paladugu 		       &regs->pcscntrl);
451845ee5f6SSiva Durga Prasad Paladugu #endif
452845ee5f6SSiva Durga Prasad Paladugu 	}
453a06c341fSSiva Durga Prasad Paladugu 
45464a7ead6SMichal Simek 	switch (priv->phydev->speed) {
45580243528SMichal Simek 	case SPEED_1000:
456a06c341fSSiva Durga Prasad Paladugu 		writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
45780243528SMichal Simek 		       &regs->nwcfg);
45897598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_1000;
45980243528SMichal Simek 		break;
46080243528SMichal Simek 	case SPEED_100:
461a06c341fSSiva Durga Prasad Paladugu 		writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
462242b1547SMichal Simek 		       &regs->nwcfg);
46397598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_100;
46480243528SMichal Simek 		break;
46580243528SMichal Simek 	case SPEED_10:
46697598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_10;
46780243528SMichal Simek 		break;
46880243528SMichal Simek 	}
46901fbf310SDavid Andrey 
47001fbf310SDavid Andrey 	/* Change the rclk and clk only not using EMIO interface */
47101fbf310SDavid Andrey 	if (!priv->emio)
4726889ca71SMichal Simek 		zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
47397598fcfSSoren Brinkmann 					ZYNQ_GEM_BASEADDR0, clk_rate);
47480243528SMichal Simek 
47580243528SMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
47680243528SMichal Simek 					ZYNQ_GEM_NWCTRL_TXEN_MASK);
47780243528SMichal Simek 
478185f7d9aSMichal Simek 	return 0;
479185f7d9aSMichal Simek }
480185f7d9aSMichal Simek 
4816889ca71SMichal Simek static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
482185f7d9aSMichal Simek {
483a5144237SSrikanth Thokala 	u32 addr, size;
4846889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
4856889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
48623a598f7SMichal Simek 	struct emac_bd *current_bd = &priv->tx_bd[1];
487185f7d9aSMichal Simek 
488185f7d9aSMichal Simek 	/* Setup Tx BD */
489a5144237SSrikanth Thokala 	memset(priv->tx_bd, 0, sizeof(struct emac_bd));
490185f7d9aSMichal Simek 
4915b47d407SPrabhakar Kushwaha 	priv->tx_bd->addr = (ulong)ptr;
492a5144237SSrikanth Thokala 	priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
49323a598f7SMichal Simek 			       ZYNQ_GEM_TXBUF_LAST_MASK;
49423a598f7SMichal Simek 	/* Dummy descriptor to mark it as the last in descriptor chain */
49523a598f7SMichal Simek 	current_bd->addr = 0x0;
49623a598f7SMichal Simek 	current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
497e65d33cfSMichal Simek 			     ZYNQ_GEM_TXBUF_LAST_MASK|
49823a598f7SMichal Simek 			     ZYNQ_GEM_TXBUF_USED_MASK;
499a5144237SSrikanth Thokala 
50045c07741SMichal Simek 	/* setup BD */
50145c07741SMichal Simek 	writel((ulong)priv->tx_bd, &regs->txqbase);
50245c07741SMichal Simek 
5035b47d407SPrabhakar Kushwaha 	addr = (ulong) ptr;
504a5144237SSrikanth Thokala 	addr &= ~(ARCH_DMA_MINALIGN - 1);
505a5144237SSrikanth Thokala 	size = roundup(len, ARCH_DMA_MINALIGN);
506a5144237SSrikanth Thokala 	flush_dcache_range(addr, addr + size);
50796f4f149SSiva Durga Prasad Paladugu 
5085b47d407SPrabhakar Kushwaha 	addr = (ulong)priv->rxbuffers;
50996f4f149SSiva Durga Prasad Paladugu 	addr &= ~(ARCH_DMA_MINALIGN - 1);
51096f4f149SSiva Durga Prasad Paladugu 	size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
51196f4f149SSiva Durga Prasad Paladugu 	flush_dcache_range(addr, addr + size);
512a5144237SSrikanth Thokala 	barrier();
513185f7d9aSMichal Simek 
514185f7d9aSMichal Simek 	/* Start transmit */
515185f7d9aSMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
516185f7d9aSMichal Simek 
517a5144237SSrikanth Thokala 	/* Read TX BD status */
518a5144237SSrikanth Thokala 	if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
519a5144237SSrikanth Thokala 		printf("TX buffers exhausted in mid frame\n");
520185f7d9aSMichal Simek 
521e4d2318aSMichal Simek 	return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
522e7138b34SMateusz Kulikowski 			    true, 20000, true);
523185f7d9aSMichal Simek }
524185f7d9aSMichal Simek 
525185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
5266889ca71SMichal Simek static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
527185f7d9aSMichal Simek {
528185f7d9aSMichal Simek 	int frame_len;
5299d9211acSMichal Simek 	u32 addr;
5306889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
531185f7d9aSMichal Simek 	struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
532185f7d9aSMichal Simek 
533185f7d9aSMichal Simek 	if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
5349d9211acSMichal Simek 		return -1;
535185f7d9aSMichal Simek 
536185f7d9aSMichal Simek 	if (!(current_bd->status &
537185f7d9aSMichal Simek 			(ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
538185f7d9aSMichal Simek 		printf("GEM: SOF or EOF not set for last buffer received!\n");
5399d9211acSMichal Simek 		return -1;
540185f7d9aSMichal Simek 	}
541185f7d9aSMichal Simek 
542185f7d9aSMichal Simek 	frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
5439d9211acSMichal Simek 	if (!frame_len) {
5449d9211acSMichal Simek 		printf("%s: Zero size packet?\n", __func__);
5459d9211acSMichal Simek 		return -1;
5469d9211acSMichal Simek 	}
5479d9211acSMichal Simek 
5489d9211acSMichal Simek 	addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
549a5144237SSrikanth Thokala 	addr &= ~(ARCH_DMA_MINALIGN - 1);
5509d9211acSMichal Simek 	*packetp = (uchar *)(uintptr_t)addr;
551a5144237SSrikanth Thokala 
5529d9211acSMichal Simek 	return frame_len;
5539d9211acSMichal Simek }
554185f7d9aSMichal Simek 
5559d9211acSMichal Simek static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
5569d9211acSMichal Simek {
5579d9211acSMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
5589d9211acSMichal Simek 	struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
5599d9211acSMichal Simek 	struct emac_bd *first_bd;
5609d9211acSMichal Simek 
5619d9211acSMichal Simek 	if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
562185f7d9aSMichal Simek 		priv->rx_first_buf = priv->rxbd_current;
5639d9211acSMichal Simek 	} else {
564185f7d9aSMichal Simek 		current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
565185f7d9aSMichal Simek 		current_bd->status = 0xF0000000; /* FIXME */
566185f7d9aSMichal Simek 	}
567185f7d9aSMichal Simek 
568185f7d9aSMichal Simek 	if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
569185f7d9aSMichal Simek 		first_bd = &priv->rx_bd[priv->rx_first_buf];
570185f7d9aSMichal Simek 		first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
571185f7d9aSMichal Simek 		first_bd->status = 0xF0000000;
572185f7d9aSMichal Simek 	}
573185f7d9aSMichal Simek 
574185f7d9aSMichal Simek 	if ((++priv->rxbd_current) >= RX_BUF)
575185f7d9aSMichal Simek 		priv->rxbd_current = 0;
576185f7d9aSMichal Simek 
577da872d7cSMichal Simek 	return 0;
578185f7d9aSMichal Simek }
579185f7d9aSMichal Simek 
5806889ca71SMichal Simek static void zynq_gem_halt(struct udevice *dev)
581185f7d9aSMichal Simek {
5826889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
5836889ca71SMichal Simek 	struct zynq_gem_regs *regs = priv->iobase;
584185f7d9aSMichal Simek 
58580243528SMichal Simek 	clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
58680243528SMichal Simek 						ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
587185f7d9aSMichal Simek }
588185f7d9aSMichal Simek 
589a509a1d4SJoe Hershberger __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
590a509a1d4SJoe Hershberger {
591a509a1d4SJoe Hershberger 	return -ENOSYS;
592a509a1d4SJoe Hershberger }
593a509a1d4SJoe Hershberger 
594a509a1d4SJoe Hershberger static int zynq_gem_read_rom_mac(struct udevice *dev)
595a509a1d4SJoe Hershberger {
596a509a1d4SJoe Hershberger 	int retval;
597a509a1d4SJoe Hershberger 	struct eth_pdata *pdata = dev_get_platdata(dev);
598a509a1d4SJoe Hershberger 
599a509a1d4SJoe Hershberger 	retval = zynq_board_read_rom_ethaddr(pdata->enetaddr);
600a509a1d4SJoe Hershberger 	if (retval == -ENOSYS)
601a509a1d4SJoe Hershberger 		retval = 0;
602a509a1d4SJoe Hershberger 
603a509a1d4SJoe Hershberger 	return retval;
604a509a1d4SJoe Hershberger }
605a509a1d4SJoe Hershberger 
6066889ca71SMichal Simek static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
6076889ca71SMichal Simek 				int devad, int reg)
608185f7d9aSMichal Simek {
6096889ca71SMichal Simek 	struct zynq_gem_priv *priv = bus->priv;
610185f7d9aSMichal Simek 	int ret;
6116889ca71SMichal Simek 	u16 val;
612185f7d9aSMichal Simek 
6136889ca71SMichal Simek 	ret = phyread(priv, addr, reg, &val);
6146889ca71SMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
6156889ca71SMichal Simek 	return val;
616185f7d9aSMichal Simek }
617185f7d9aSMichal Simek 
6186889ca71SMichal Simek static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
6196889ca71SMichal Simek 				 int reg, u16 value)
620185f7d9aSMichal Simek {
6216889ca71SMichal Simek 	struct zynq_gem_priv *priv = bus->priv;
622185f7d9aSMichal Simek 
6236889ca71SMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
6246889ca71SMichal Simek 	return phywrite(priv, addr, reg, value);
625185f7d9aSMichal Simek }
626185f7d9aSMichal Simek 
6276889ca71SMichal Simek static int zynq_gem_probe(struct udevice *dev)
628185f7d9aSMichal Simek {
629a5144237SSrikanth Thokala 	void *bd_space;
6306889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
6316889ca71SMichal Simek 	int ret;
632185f7d9aSMichal Simek 
633a5144237SSrikanth Thokala 	/* Align rxbuffers to ARCH_DMA_MINALIGN */
634a5144237SSrikanth Thokala 	priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
635a5144237SSrikanth Thokala 	memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
636a5144237SSrikanth Thokala 
63796f4f149SSiva Durga Prasad Paladugu 	/* Align bd_space to MMU_SECTION_SHIFT */
638a5144237SSrikanth Thokala 	bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
6399ce1edc8SMichal Simek 	mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
6409ce1edc8SMichal Simek 					BD_SPACE, DCACHE_OFF);
641a5144237SSrikanth Thokala 
642a5144237SSrikanth Thokala 	/* Initialize the bd spaces for tx and rx bd's */
643a5144237SSrikanth Thokala 	priv->tx_bd = (struct emac_bd *)bd_space;
6445b47d407SPrabhakar Kushwaha 	priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
645a5144237SSrikanth Thokala 
6466889ca71SMichal Simek 	priv->bus = mdio_alloc();
6476889ca71SMichal Simek 	priv->bus->read = zynq_gem_miiphy_read;
6486889ca71SMichal Simek 	priv->bus->write = zynq_gem_miiphy_write;
6496889ca71SMichal Simek 	priv->bus->priv = priv;
6506889ca71SMichal Simek 	strcpy(priv->bus->name, "gem");
651185f7d9aSMichal Simek 
6526889ca71SMichal Simek 	ret = mdio_register(priv->bus);
653c8e29271SMichal Simek 	if (ret)
654c8e29271SMichal Simek 		return ret;
655c8e29271SMichal Simek 
656e76d2dcaSSiva Durga Prasad Paladugu 	return zynq_phy_init(dev);
657185f7d9aSMichal Simek }
6586889ca71SMichal Simek 
6596889ca71SMichal Simek static int zynq_gem_remove(struct udevice *dev)
6606889ca71SMichal Simek {
6616889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
6626889ca71SMichal Simek 
6636889ca71SMichal Simek 	free(priv->phydev);
6646889ca71SMichal Simek 	mdio_unregister(priv->bus);
6656889ca71SMichal Simek 	mdio_free(priv->bus);
6666889ca71SMichal Simek 
6676889ca71SMichal Simek 	return 0;
6686889ca71SMichal Simek }
6696889ca71SMichal Simek 
6706889ca71SMichal Simek static const struct eth_ops zynq_gem_ops = {
6716889ca71SMichal Simek 	.start			= zynq_gem_init,
6726889ca71SMichal Simek 	.send			= zynq_gem_send,
6736889ca71SMichal Simek 	.recv			= zynq_gem_recv,
6749d9211acSMichal Simek 	.free_pkt		= zynq_gem_free_pkt,
6756889ca71SMichal Simek 	.stop			= zynq_gem_halt,
6766889ca71SMichal Simek 	.write_hwaddr		= zynq_gem_setup_mac,
677a509a1d4SJoe Hershberger 	.read_rom_hwaddr	= zynq_gem_read_rom_mac,
6786889ca71SMichal Simek };
6796889ca71SMichal Simek 
6806889ca71SMichal Simek static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
6816889ca71SMichal Simek {
6826889ca71SMichal Simek 	struct eth_pdata *pdata = dev_get_platdata(dev);
6836889ca71SMichal Simek 	struct zynq_gem_priv *priv = dev_get_priv(dev);
6843cdb1450SMichal Simek 	const char *phy_mode;
6856889ca71SMichal Simek 
6866889ca71SMichal Simek 	pdata->iobase = (phys_addr_t)dev_get_addr(dev);
6876889ca71SMichal Simek 	priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
6886889ca71SMichal Simek 	/* Hardcode for now */
6896889ca71SMichal Simek 	priv->emio = 0;
690bcdfef7aSMichal Simek 	priv->phyaddr = -1;
6916889ca71SMichal Simek 
69220671a98SDan Murphy 	priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob,
69320671a98SDan Murphy 					dev->of_offset, "phy-handle");
69420671a98SDan Murphy 	if (priv->phy_of_handle > 0)
69520671a98SDan Murphy 		priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
69620671a98SDan Murphy 					priv->phy_of_handle, "reg", -1);
6976889ca71SMichal Simek 
6983cdb1450SMichal Simek 	phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
6993cdb1450SMichal Simek 	if (phy_mode)
7003cdb1450SMichal Simek 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
7013cdb1450SMichal Simek 	if (pdata->phy_interface == -1) {
7023cdb1450SMichal Simek 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
7033cdb1450SMichal Simek 		return -EINVAL;
7043cdb1450SMichal Simek 	}
7053cdb1450SMichal Simek 	priv->interface = pdata->phy_interface;
7063cdb1450SMichal Simek 
707a06c341fSSiva Durga Prasad Paladugu 	priv->emio = fdtdec_get_bool(gd->fdt_blob, dev->of_offset, "xlnx,emio");
708a06c341fSSiva Durga Prasad Paladugu 
7093cdb1450SMichal Simek 	printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
7103cdb1450SMichal Simek 	       priv->phyaddr, phy_string_for_interface(priv->interface));
7116889ca71SMichal Simek 
7126889ca71SMichal Simek 	return 0;
7136889ca71SMichal Simek }
7146889ca71SMichal Simek 
7156889ca71SMichal Simek static const struct udevice_id zynq_gem_ids[] = {
7166889ca71SMichal Simek 	{ .compatible = "cdns,zynqmp-gem" },
7176889ca71SMichal Simek 	{ .compatible = "cdns,zynq-gem" },
7186889ca71SMichal Simek 	{ .compatible = "cdns,gem" },
7196889ca71SMichal Simek 	{ }
7206889ca71SMichal Simek };
7216889ca71SMichal Simek 
7226889ca71SMichal Simek U_BOOT_DRIVER(zynq_gem) = {
7236889ca71SMichal Simek 	.name	= "zynq_gem",
7246889ca71SMichal Simek 	.id	= UCLASS_ETH,
7256889ca71SMichal Simek 	.of_match = zynq_gem_ids,
7266889ca71SMichal Simek 	.ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
7276889ca71SMichal Simek 	.probe	= zynq_gem_probe,
7286889ca71SMichal Simek 	.remove	= zynq_gem_remove,
7296889ca71SMichal Simek 	.ops	= &zynq_gem_ops,
7306889ca71SMichal Simek 	.priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
7316889ca71SMichal Simek 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
7326889ca71SMichal Simek };
733