1185f7d9aSMichal Simek /* 2185f7d9aSMichal Simek * (C) Copyright 2011 Michal Simek 3185f7d9aSMichal Simek * 4185f7d9aSMichal Simek * Michal SIMEK <monstr@monstr.eu> 5185f7d9aSMichal Simek * 6185f7d9aSMichal Simek * Based on Xilinx gmac driver: 7185f7d9aSMichal Simek * (C) Copyright 2011 Xilinx 8185f7d9aSMichal Simek * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 10185f7d9aSMichal Simek */ 11185f7d9aSMichal Simek 12185f7d9aSMichal Simek #include <common.h> 13185f7d9aSMichal Simek #include <net.h> 142fd2489bSMichal Simek #include <netdev.h> 15185f7d9aSMichal Simek #include <config.h> 16f88a6869SMichal Simek #include <fdtdec.h> 17f88a6869SMichal Simek #include <libfdt.h> 18185f7d9aSMichal Simek #include <malloc.h> 19185f7d9aSMichal Simek #include <asm/io.h> 20185f7d9aSMichal Simek #include <phy.h> 21185f7d9aSMichal Simek #include <miiphy.h> 22185f7d9aSMichal Simek #include <watchdog.h> 2396f4f149SSiva Durga Prasad Paladugu #include <asm/system.h> 2401fbf310SDavid Andrey #include <asm/arch/hardware.h> 2580243528SMichal Simek #include <asm/arch/sys_proto.h> 26185f7d9aSMichal Simek 27185f7d9aSMichal Simek #if !defined(CONFIG_PHYLIB) 28185f7d9aSMichal Simek # error XILINX_GEM_ETHERNET requires PHYLIB 29185f7d9aSMichal Simek #endif 30185f7d9aSMichal Simek 31185f7d9aSMichal Simek /* Bit/mask specification */ 32185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */ 33185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */ 34185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */ 35185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */ 36185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */ 37185f7d9aSMichal Simek 38185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */ 39185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */ 40185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */ 41185f7d9aSMichal Simek 42185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */ 43185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */ 44185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */ 45185f7d9aSMichal Simek 46185f7d9aSMichal Simek /* Wrap bit, last descriptor */ 47185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000 48185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */ 49185f7d9aSMichal Simek 50185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */ 51185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */ 52185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */ 53185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */ 54185f7d9aSMichal Simek 5580243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */ 5680243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */ 5780243528SMichal Simek #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */ 5880243528SMichal Simek #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */ 59185f7d9aSMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000080000 /* Div pclk by 32, 80MHz */ 6080243528SMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV2 0x0000c0000 /* Div pclk by 48, 120MHz */ 61185f7d9aSMichal Simek 628a584c8aSSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64 638a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */ 648a584c8aSSiva Durga Prasad Paladugu #else 658a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */ 668a584c8aSSiva Durga Prasad Paladugu #endif 678a584c8aSSiva Durga Prasad Paladugu 688a584c8aSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \ 698a584c8aSSiva Durga Prasad Paladugu ZYNQ_GEM_NWCFG_FDEN | \ 70185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_FSREM | \ 71185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_MDCCLKDIV) 72185f7d9aSMichal Simek 73185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */ 74185f7d9aSMichal Simek 75185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */ 76185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */ 77185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300 78185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */ 79185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400 80185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */ 81185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF 0x00180000 82185f7d9aSMichal Simek 83185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \ 84185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXSIZE | \ 85185f7d9aSMichal Simek ZYNQ_GEM_DMACR_TXSIZE | \ 86185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXBUF) 87185f7d9aSMichal Simek 88f97d7e8bSMichal Simek /* Use MII register 1 (MII status register) to detect PHY */ 89f97d7e8bSMichal Simek #define PHY_DETECT_REG 1 90f97d7e8bSMichal Simek 91f97d7e8bSMichal Simek /* Mask used to verify certain PHY features (or register contents) 92f97d7e8bSMichal Simek * in the register above: 93f97d7e8bSMichal Simek * 0x1000: 10Mbps full duplex support 94f97d7e8bSMichal Simek * 0x0800: 10Mbps half duplex support 95f97d7e8bSMichal Simek * 0x0008: Auto-negotiation support 96f97d7e8bSMichal Simek */ 97f97d7e8bSMichal Simek #define PHY_DETECT_MASK 0x1808 98f97d7e8bSMichal Simek 99a5144237SSrikanth Thokala /* TX BD status masks */ 100a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff 101a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000 102a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000 103a5144237SSrikanth Thokala 10497598fcfSSoren Brinkmann /* Clock frequencies for different speeds */ 10597598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_10 2500000UL 10697598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_100 25000000UL 10797598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_1000 125000000UL 10897598fcfSSoren Brinkmann 109185f7d9aSMichal Simek /* Device registers */ 110185f7d9aSMichal Simek struct zynq_gem_regs { 111185f7d9aSMichal Simek u32 nwctrl; /* Network Control reg */ 112185f7d9aSMichal Simek u32 nwcfg; /* Network Config reg */ 113185f7d9aSMichal Simek u32 nwsr; /* Network Status reg */ 114185f7d9aSMichal Simek u32 reserved1; 115185f7d9aSMichal Simek u32 dmacr; /* DMA Control reg */ 116185f7d9aSMichal Simek u32 txsr; /* TX Status reg */ 117185f7d9aSMichal Simek u32 rxqbase; /* RX Q Base address reg */ 118185f7d9aSMichal Simek u32 txqbase; /* TX Q Base address reg */ 119185f7d9aSMichal Simek u32 rxsr; /* RX Status reg */ 120185f7d9aSMichal Simek u32 reserved2[2]; 121185f7d9aSMichal Simek u32 idr; /* Interrupt Disable reg */ 122185f7d9aSMichal Simek u32 reserved3; 123185f7d9aSMichal Simek u32 phymntnc; /* Phy Maintaince reg */ 124185f7d9aSMichal Simek u32 reserved4[18]; 125185f7d9aSMichal Simek u32 hashl; /* Hash Low address reg */ 126185f7d9aSMichal Simek u32 hashh; /* Hash High address reg */ 127185f7d9aSMichal Simek #define LADDR_LOW 0 128185f7d9aSMichal Simek #define LADDR_HIGH 1 129185f7d9aSMichal Simek u32 laddr[4][LADDR_HIGH + 1]; /* Specific1 addr low/high reg */ 130185f7d9aSMichal Simek u32 match[4]; /* Type ID1 Match reg */ 131185f7d9aSMichal Simek u32 reserved6[18]; 132185f7d9aSMichal Simek u32 stat[44]; /* Octects transmitted Low reg - stat start */ 133185f7d9aSMichal Simek }; 134185f7d9aSMichal Simek 135185f7d9aSMichal Simek /* BD descriptors */ 136185f7d9aSMichal Simek struct emac_bd { 137185f7d9aSMichal Simek u32 addr; /* Next descriptor pointer */ 138185f7d9aSMichal Simek u32 status; 139185f7d9aSMichal Simek }; 140185f7d9aSMichal Simek 141eda9d307SSiva Durga Prasad Paladugu #define RX_BUF 32 142a5144237SSrikanth Thokala /* Page table entries are set to 1MB, or multiples of 1MB 143a5144237SSrikanth Thokala * (not < 1MB). driver uses less bd's so use 1MB bdspace. 144a5144237SSrikanth Thokala */ 145a5144237SSrikanth Thokala #define BD_SPACE 0x100000 146a5144237SSrikanth Thokala /* BD separation space */ 147a5144237SSrikanth Thokala #define BD_SEPRN_SPACE 64 148185f7d9aSMichal Simek 149185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */ 150185f7d9aSMichal Simek struct zynq_gem_priv { 151a5144237SSrikanth Thokala struct emac_bd *tx_bd; 152a5144237SSrikanth Thokala struct emac_bd *rx_bd; 153a5144237SSrikanth Thokala char *rxbuffers; 154185f7d9aSMichal Simek u32 rxbd_current; 155185f7d9aSMichal Simek u32 rx_first_buf; 156185f7d9aSMichal Simek int phyaddr; 15701fbf310SDavid Andrey u32 emio; 15805868759SMichal Simek int init; 159185f7d9aSMichal Simek struct phy_device *phydev; 160185f7d9aSMichal Simek struct mii_dev *bus; 161185f7d9aSMichal Simek }; 162185f7d9aSMichal Simek 163185f7d9aSMichal Simek static inline int mdio_wait(struct eth_device *dev) 164185f7d9aSMichal Simek { 165185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 166*4c8b7bf4SMichal Simek u32 timeout = 20000; 167185f7d9aSMichal Simek 168185f7d9aSMichal Simek /* Wait till MDIO interface is ready to accept a new transaction. */ 169185f7d9aSMichal Simek while (--timeout) { 170185f7d9aSMichal Simek if (readl(®s->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK) 171185f7d9aSMichal Simek break; 172185f7d9aSMichal Simek WATCHDOG_RESET(); 173185f7d9aSMichal Simek } 174185f7d9aSMichal Simek 175185f7d9aSMichal Simek if (!timeout) { 176185f7d9aSMichal Simek printf("%s: Timeout\n", __func__); 177185f7d9aSMichal Simek return 1; 178185f7d9aSMichal Simek } 179185f7d9aSMichal Simek 180185f7d9aSMichal Simek return 0; 181185f7d9aSMichal Simek } 182185f7d9aSMichal Simek 183185f7d9aSMichal Simek static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum, 184185f7d9aSMichal Simek u32 op, u16 *data) 185185f7d9aSMichal Simek { 186185f7d9aSMichal Simek u32 mgtcr; 187185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 188185f7d9aSMichal Simek 189185f7d9aSMichal Simek if (mdio_wait(dev)) 190185f7d9aSMichal Simek return 1; 191185f7d9aSMichal Simek 192185f7d9aSMichal Simek /* Construct mgtcr mask for the operation */ 193185f7d9aSMichal Simek mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op | 194185f7d9aSMichal Simek (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) | 195185f7d9aSMichal Simek (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data; 196185f7d9aSMichal Simek 197185f7d9aSMichal Simek /* Write mgtcr and wait for completion */ 198185f7d9aSMichal Simek writel(mgtcr, ®s->phymntnc); 199185f7d9aSMichal Simek 200185f7d9aSMichal Simek if (mdio_wait(dev)) 201185f7d9aSMichal Simek return 1; 202185f7d9aSMichal Simek 203185f7d9aSMichal Simek if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK) 204185f7d9aSMichal Simek *data = readl(®s->phymntnc); 205185f7d9aSMichal Simek 206185f7d9aSMichal Simek return 0; 207185f7d9aSMichal Simek } 208185f7d9aSMichal Simek 209185f7d9aSMichal Simek static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val) 210185f7d9aSMichal Simek { 211185f7d9aSMichal Simek return phy_setup_op(dev, phy_addr, regnum, 212185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val); 213185f7d9aSMichal Simek } 214185f7d9aSMichal Simek 215185f7d9aSMichal Simek static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data) 216185f7d9aSMichal Simek { 217185f7d9aSMichal Simek return phy_setup_op(dev, phy_addr, regnum, 218185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data); 219185f7d9aSMichal Simek } 220185f7d9aSMichal Simek 221f97d7e8bSMichal Simek static void phy_detection(struct eth_device *dev) 222f97d7e8bSMichal Simek { 223f97d7e8bSMichal Simek int i; 224f97d7e8bSMichal Simek u16 phyreg; 225f97d7e8bSMichal Simek struct zynq_gem_priv *priv = dev->priv; 226f97d7e8bSMichal Simek 227f97d7e8bSMichal Simek if (priv->phyaddr != -1) { 228f97d7e8bSMichal Simek phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg); 229f97d7e8bSMichal Simek if ((phyreg != 0xFFFF) && 230f97d7e8bSMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { 231f97d7e8bSMichal Simek /* Found a valid PHY address */ 232f97d7e8bSMichal Simek debug("Default phy address %d is valid\n", 233f97d7e8bSMichal Simek priv->phyaddr); 234f97d7e8bSMichal Simek return; 235f97d7e8bSMichal Simek } else { 236f97d7e8bSMichal Simek debug("PHY address is not setup correctly %d\n", 237f97d7e8bSMichal Simek priv->phyaddr); 238f97d7e8bSMichal Simek priv->phyaddr = -1; 239f97d7e8bSMichal Simek } 240f97d7e8bSMichal Simek } 241f97d7e8bSMichal Simek 242f97d7e8bSMichal Simek debug("detecting phy address\n"); 243f97d7e8bSMichal Simek if (priv->phyaddr == -1) { 244f97d7e8bSMichal Simek /* detect the PHY address */ 245f97d7e8bSMichal Simek for (i = 31; i >= 0; i--) { 246f97d7e8bSMichal Simek phyread(dev, i, PHY_DETECT_REG, &phyreg); 247f97d7e8bSMichal Simek if ((phyreg != 0xFFFF) && 248f97d7e8bSMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { 249f97d7e8bSMichal Simek /* Found a valid PHY address */ 250f97d7e8bSMichal Simek priv->phyaddr = i; 251f97d7e8bSMichal Simek debug("Found valid phy address, %d\n", i); 252f97d7e8bSMichal Simek return; 253f97d7e8bSMichal Simek } 254f97d7e8bSMichal Simek } 255f97d7e8bSMichal Simek } 256f97d7e8bSMichal Simek printf("PHY is not detected\n"); 257f97d7e8bSMichal Simek } 258f97d7e8bSMichal Simek 259185f7d9aSMichal Simek static int zynq_gem_setup_mac(struct eth_device *dev) 260185f7d9aSMichal Simek { 261185f7d9aSMichal Simek u32 i, macaddrlow, macaddrhigh; 262185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 263185f7d9aSMichal Simek 264185f7d9aSMichal Simek /* Set the MAC bits [31:0] in BOT */ 265185f7d9aSMichal Simek macaddrlow = dev->enetaddr[0]; 266185f7d9aSMichal Simek macaddrlow |= dev->enetaddr[1] << 8; 267185f7d9aSMichal Simek macaddrlow |= dev->enetaddr[2] << 16; 268185f7d9aSMichal Simek macaddrlow |= dev->enetaddr[3] << 24; 269185f7d9aSMichal Simek 270185f7d9aSMichal Simek /* Set MAC bits [47:32] in TOP */ 271185f7d9aSMichal Simek macaddrhigh = dev->enetaddr[4]; 272185f7d9aSMichal Simek macaddrhigh |= dev->enetaddr[5] << 8; 273185f7d9aSMichal Simek 274185f7d9aSMichal Simek for (i = 0; i < 4; i++) { 275185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_LOW]); 276185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_HIGH]); 277185f7d9aSMichal Simek /* Do not use MATCHx register */ 278185f7d9aSMichal Simek writel(0, ®s->match[i]); 279185f7d9aSMichal Simek } 280185f7d9aSMichal Simek 281185f7d9aSMichal Simek writel(macaddrlow, ®s->laddr[0][LADDR_LOW]); 282185f7d9aSMichal Simek writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]); 283185f7d9aSMichal Simek 284185f7d9aSMichal Simek return 0; 285185f7d9aSMichal Simek } 286185f7d9aSMichal Simek 287185f7d9aSMichal Simek static int zynq_gem_init(struct eth_device *dev, bd_t * bis) 288185f7d9aSMichal Simek { 28997598fcfSSoren Brinkmann u32 i; 29097598fcfSSoren Brinkmann unsigned long clk_rate = 0; 291185f7d9aSMichal Simek struct phy_device *phydev; 292185f7d9aSMichal Simek const u32 stat_size = (sizeof(struct zynq_gem_regs) - 293185f7d9aSMichal Simek offsetof(struct zynq_gem_regs, stat)) / 4; 294185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 295185f7d9aSMichal Simek struct zynq_gem_priv *priv = dev->priv; 296185f7d9aSMichal Simek const u32 supported = SUPPORTED_10baseT_Half | 297185f7d9aSMichal Simek SUPPORTED_10baseT_Full | 298185f7d9aSMichal Simek SUPPORTED_100baseT_Half | 299185f7d9aSMichal Simek SUPPORTED_100baseT_Full | 300185f7d9aSMichal Simek SUPPORTED_1000baseT_Half | 301185f7d9aSMichal Simek SUPPORTED_1000baseT_Full; 302185f7d9aSMichal Simek 30305868759SMichal Simek if (!priv->init) { 304185f7d9aSMichal Simek /* Disable all interrupts */ 305185f7d9aSMichal Simek writel(0xFFFFFFFF, ®s->idr); 306185f7d9aSMichal Simek 307185f7d9aSMichal Simek /* Disable the receiver & transmitter */ 308185f7d9aSMichal Simek writel(0, ®s->nwctrl); 309185f7d9aSMichal Simek writel(0, ®s->txsr); 310185f7d9aSMichal Simek writel(0, ®s->rxsr); 311185f7d9aSMichal Simek writel(0, ®s->phymntnc); 312185f7d9aSMichal Simek 31305868759SMichal Simek /* Clear the Hash registers for the mac address 31405868759SMichal Simek * pointed by AddressPtr 31505868759SMichal Simek */ 316185f7d9aSMichal Simek writel(0x0, ®s->hashl); 317185f7d9aSMichal Simek /* Write bits [63:32] in TOP */ 318185f7d9aSMichal Simek writel(0x0, ®s->hashh); 319185f7d9aSMichal Simek 320185f7d9aSMichal Simek /* Clear all counters */ 321185f7d9aSMichal Simek for (i = 0; i <= stat_size; i++) 322185f7d9aSMichal Simek readl(®s->stat[i]); 323185f7d9aSMichal Simek 324185f7d9aSMichal Simek /* Setup RxBD space */ 325a5144237SSrikanth Thokala memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd)); 326185f7d9aSMichal Simek 327185f7d9aSMichal Simek for (i = 0; i < RX_BUF; i++) { 328185f7d9aSMichal Simek priv->rx_bd[i].status = 0xF0000000; 32905868759SMichal Simek priv->rx_bd[i].addr = 330a5144237SSrikanth Thokala ((u32)(priv->rxbuffers) + 331185f7d9aSMichal Simek (i * PKTSIZE_ALIGN)); 332185f7d9aSMichal Simek } 333185f7d9aSMichal Simek /* WRAP bit to last BD */ 334185f7d9aSMichal Simek priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK; 335185f7d9aSMichal Simek /* Write RxBDs to IP */ 336a5144237SSrikanth Thokala writel((u32)priv->rx_bd, ®s->rxqbase); 337185f7d9aSMichal Simek 338185f7d9aSMichal Simek /* Setup for DMA Configuration register */ 339185f7d9aSMichal Simek writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr); 340185f7d9aSMichal Simek 341185f7d9aSMichal Simek /* Setup for Network Control register, MDIO, Rx and Tx enable */ 34280243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK); 343185f7d9aSMichal Simek 34405868759SMichal Simek priv->init++; 34505868759SMichal Simek } 34605868759SMichal Simek 347f97d7e8bSMichal Simek phy_detection(dev); 348f97d7e8bSMichal Simek 349185f7d9aSMichal Simek /* interface - look at tsec */ 350c1a9fa4bSMichal Simek phydev = phy_connect(priv->bus, priv->phyaddr, dev, 351c1a9fa4bSMichal Simek PHY_INTERFACE_MODE_MII); 352185f7d9aSMichal Simek 35380243528SMichal Simek phydev->supported = supported | ADVERTISED_Pause | 35480243528SMichal Simek ADVERTISED_Asym_Pause; 355185f7d9aSMichal Simek phydev->advertising = phydev->supported; 356185f7d9aSMichal Simek priv->phydev = phydev; 357185f7d9aSMichal Simek phy_config(phydev); 358185f7d9aSMichal Simek phy_startup(phydev); 359185f7d9aSMichal Simek 3604ed4aa20SMichal Simek if (!phydev->link) { 3614ed4aa20SMichal Simek printf("%s: No link.\n", phydev->dev->name); 3624ed4aa20SMichal Simek return -1; 3634ed4aa20SMichal Simek } 3644ed4aa20SMichal Simek 36580243528SMichal Simek switch (phydev->speed) { 36680243528SMichal Simek case SPEED_1000: 36780243528SMichal Simek writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000, 36880243528SMichal Simek ®s->nwcfg); 36997598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_1000; 37080243528SMichal Simek break; 37180243528SMichal Simek case SPEED_100: 37280243528SMichal Simek clrsetbits_le32(®s->nwcfg, ZYNQ_GEM_NWCFG_SPEED1000, 37380243528SMichal Simek ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100); 37497598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_100; 37580243528SMichal Simek break; 37680243528SMichal Simek case SPEED_10: 37797598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_10; 37880243528SMichal Simek break; 37980243528SMichal Simek } 38001fbf310SDavid Andrey 38101fbf310SDavid Andrey /* Change the rclk and clk only not using EMIO interface */ 38201fbf310SDavid Andrey if (!priv->emio) 38301fbf310SDavid Andrey zynq_slcr_gem_clk_setup(dev->iobase != 38497598fcfSSoren Brinkmann ZYNQ_GEM_BASEADDR0, clk_rate); 38580243528SMichal Simek 38680243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | 38780243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK); 38880243528SMichal Simek 389185f7d9aSMichal Simek return 0; 390185f7d9aSMichal Simek } 391185f7d9aSMichal Simek 392185f7d9aSMichal Simek static int zynq_gem_send(struct eth_device *dev, void *ptr, int len) 393185f7d9aSMichal Simek { 394a5144237SSrikanth Thokala u32 addr, size; 395185f7d9aSMichal Simek struct zynq_gem_priv *priv = dev->priv; 396185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 397185f7d9aSMichal Simek 398185f7d9aSMichal Simek /* setup BD */ 399a5144237SSrikanth Thokala writel((u32)priv->tx_bd, ®s->txqbase); 400185f7d9aSMichal Simek 401185f7d9aSMichal Simek /* Setup Tx BD */ 402a5144237SSrikanth Thokala memset(priv->tx_bd, 0, sizeof(struct emac_bd)); 403185f7d9aSMichal Simek 404a5144237SSrikanth Thokala priv->tx_bd->addr = (u32)ptr; 405a5144237SSrikanth Thokala priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) | 406e65d33cfSMichal Simek ZYNQ_GEM_TXBUF_LAST_MASK | 407e65d33cfSMichal Simek ZYNQ_GEM_TXBUF_WRAP_MASK; 408a5144237SSrikanth Thokala 409a5144237SSrikanth Thokala addr = (u32) ptr; 410a5144237SSrikanth Thokala addr &= ~(ARCH_DMA_MINALIGN - 1); 411a5144237SSrikanth Thokala size = roundup(len, ARCH_DMA_MINALIGN); 412a5144237SSrikanth Thokala flush_dcache_range(addr, addr + size); 41396f4f149SSiva Durga Prasad Paladugu 41496f4f149SSiva Durga Prasad Paladugu addr = (u32)priv->rxbuffers; 41596f4f149SSiva Durga Prasad Paladugu addr &= ~(ARCH_DMA_MINALIGN - 1); 41696f4f149SSiva Durga Prasad Paladugu size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN); 41796f4f149SSiva Durga Prasad Paladugu flush_dcache_range(addr, addr + size); 418a5144237SSrikanth Thokala barrier(); 419185f7d9aSMichal Simek 420185f7d9aSMichal Simek /* Start transmit */ 421185f7d9aSMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK); 422185f7d9aSMichal Simek 423a5144237SSrikanth Thokala /* Read TX BD status */ 424a5144237SSrikanth Thokala if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_UNDERRUN) 425a5144237SSrikanth Thokala printf("TX underrun\n"); 426a5144237SSrikanth Thokala if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED) 427a5144237SSrikanth Thokala printf("TX buffers exhausted in mid frame\n"); 428185f7d9aSMichal Simek 429185f7d9aSMichal Simek return 0; 430185f7d9aSMichal Simek } 431185f7d9aSMichal Simek 432185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */ 433185f7d9aSMichal Simek static int zynq_gem_recv(struct eth_device *dev) 434185f7d9aSMichal Simek { 435185f7d9aSMichal Simek int frame_len; 436185f7d9aSMichal Simek struct zynq_gem_priv *priv = dev->priv; 437185f7d9aSMichal Simek struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; 438185f7d9aSMichal Simek struct emac_bd *first_bd; 439185f7d9aSMichal Simek 440185f7d9aSMichal Simek if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK)) 441185f7d9aSMichal Simek return 0; 442185f7d9aSMichal Simek 443185f7d9aSMichal Simek if (!(current_bd->status & 444185f7d9aSMichal Simek (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) { 445185f7d9aSMichal Simek printf("GEM: SOF or EOF not set for last buffer received!\n"); 446185f7d9aSMichal Simek return 0; 447185f7d9aSMichal Simek } 448185f7d9aSMichal Simek 449185f7d9aSMichal Simek frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK; 450185f7d9aSMichal Simek if (frame_len) { 451a5144237SSrikanth Thokala u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK; 452a5144237SSrikanth Thokala addr &= ~(ARCH_DMA_MINALIGN - 1); 453a5144237SSrikanth Thokala 4541fd92db8SJoe Hershberger net_process_received_packet((u8 *)addr, frame_len); 455185f7d9aSMichal Simek 456185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) 457185f7d9aSMichal Simek priv->rx_first_buf = priv->rxbd_current; 458185f7d9aSMichal Simek else { 459185f7d9aSMichal Simek current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 460185f7d9aSMichal Simek current_bd->status = 0xF0000000; /* FIXME */ 461185f7d9aSMichal Simek } 462185f7d9aSMichal Simek 463185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) { 464185f7d9aSMichal Simek first_bd = &priv->rx_bd[priv->rx_first_buf]; 465185f7d9aSMichal Simek first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 466185f7d9aSMichal Simek first_bd->status = 0xF0000000; 467185f7d9aSMichal Simek } 468185f7d9aSMichal Simek 469185f7d9aSMichal Simek if ((++priv->rxbd_current) >= RX_BUF) 470185f7d9aSMichal Simek priv->rxbd_current = 0; 471185f7d9aSMichal Simek } 472185f7d9aSMichal Simek 4733b90d0afSMichal Simek return frame_len; 474185f7d9aSMichal Simek } 475185f7d9aSMichal Simek 476185f7d9aSMichal Simek static void zynq_gem_halt(struct eth_device *dev) 477185f7d9aSMichal Simek { 478185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 479185f7d9aSMichal Simek 48080243528SMichal Simek clrsetbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | 48180243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK, 0); 482185f7d9aSMichal Simek } 483185f7d9aSMichal Simek 484185f7d9aSMichal Simek static int zynq_gem_miiphyread(const char *devname, uchar addr, 485185f7d9aSMichal Simek uchar reg, ushort *val) 486185f7d9aSMichal Simek { 487185f7d9aSMichal Simek struct eth_device *dev = eth_get_dev(); 488185f7d9aSMichal Simek int ret; 489185f7d9aSMichal Simek 490185f7d9aSMichal Simek ret = phyread(dev, addr, reg, val); 491185f7d9aSMichal Simek debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val); 492185f7d9aSMichal Simek return ret; 493185f7d9aSMichal Simek } 494185f7d9aSMichal Simek 495185f7d9aSMichal Simek static int zynq_gem_miiphy_write(const char *devname, uchar addr, 496185f7d9aSMichal Simek uchar reg, ushort val) 497185f7d9aSMichal Simek { 498185f7d9aSMichal Simek struct eth_device *dev = eth_get_dev(); 499185f7d9aSMichal Simek 500185f7d9aSMichal Simek debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val); 501185f7d9aSMichal Simek return phywrite(dev, addr, reg, val); 502185f7d9aSMichal Simek } 503185f7d9aSMichal Simek 50458405378SMichal Simek int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr, 50558405378SMichal Simek int phy_addr, u32 emio) 506185f7d9aSMichal Simek { 507185f7d9aSMichal Simek struct eth_device *dev; 508185f7d9aSMichal Simek struct zynq_gem_priv *priv; 509a5144237SSrikanth Thokala void *bd_space; 510185f7d9aSMichal Simek 511185f7d9aSMichal Simek dev = calloc(1, sizeof(*dev)); 512185f7d9aSMichal Simek if (dev == NULL) 513185f7d9aSMichal Simek return -1; 514185f7d9aSMichal Simek 515185f7d9aSMichal Simek dev->priv = calloc(1, sizeof(struct zynq_gem_priv)); 516185f7d9aSMichal Simek if (dev->priv == NULL) { 517185f7d9aSMichal Simek free(dev); 518185f7d9aSMichal Simek return -1; 519185f7d9aSMichal Simek } 520185f7d9aSMichal Simek priv = dev->priv; 521185f7d9aSMichal Simek 522a5144237SSrikanth Thokala /* Align rxbuffers to ARCH_DMA_MINALIGN */ 523a5144237SSrikanth Thokala priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN); 524a5144237SSrikanth Thokala memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN); 525a5144237SSrikanth Thokala 52696f4f149SSiva Durga Prasad Paladugu /* Align bd_space to MMU_SECTION_SHIFT */ 527a5144237SSrikanth Thokala bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE); 5289ce1edc8SMichal Simek mmu_set_region_dcache_behaviour((phys_addr_t)bd_space, 5299ce1edc8SMichal Simek BD_SPACE, DCACHE_OFF); 530a5144237SSrikanth Thokala 531a5144237SSrikanth Thokala /* Initialize the bd spaces for tx and rx bd's */ 532a5144237SSrikanth Thokala priv->tx_bd = (struct emac_bd *)bd_space; 533a5144237SSrikanth Thokala priv->rx_bd = (struct emac_bd *)((u32)bd_space + BD_SEPRN_SPACE); 534a5144237SSrikanth Thokala 535117cd4ccSDavid Andrey priv->phyaddr = phy_addr; 53601fbf310SDavid Andrey priv->emio = emio; 537185f7d9aSMichal Simek 53858405378SMichal Simek sprintf(dev->name, "Gem.%lx", base_addr); 539185f7d9aSMichal Simek 540185f7d9aSMichal Simek dev->iobase = base_addr; 541185f7d9aSMichal Simek 542185f7d9aSMichal Simek dev->init = zynq_gem_init; 543185f7d9aSMichal Simek dev->halt = zynq_gem_halt; 544185f7d9aSMichal Simek dev->send = zynq_gem_send; 545185f7d9aSMichal Simek dev->recv = zynq_gem_recv; 546185f7d9aSMichal Simek dev->write_hwaddr = zynq_gem_setup_mac; 547185f7d9aSMichal Simek 548185f7d9aSMichal Simek eth_register(dev); 549185f7d9aSMichal Simek 550185f7d9aSMichal Simek miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write); 551185f7d9aSMichal Simek priv->bus = miiphy_get_dev_by_name(dev->name); 552185f7d9aSMichal Simek 553185f7d9aSMichal Simek return 1; 554185f7d9aSMichal Simek } 555f88a6869SMichal Simek 556f88a6869SMichal Simek #ifdef CONFIG_OF_CONTROL 557f88a6869SMichal Simek int zynq_gem_of_init(const void *blob) 558f88a6869SMichal Simek { 559f88a6869SMichal Simek int offset = 0; 560f88a6869SMichal Simek u32 ret = 0; 561f88a6869SMichal Simek u32 reg, phy_reg; 562f88a6869SMichal Simek 563f88a6869SMichal Simek debug("ZYNQ GEM: Initialization\n"); 564f88a6869SMichal Simek 565f88a6869SMichal Simek do { 566f88a6869SMichal Simek offset = fdt_node_offset_by_compatible(blob, offset, 567f88a6869SMichal Simek "xlnx,ps7-ethernet-1.00.a"); 568f88a6869SMichal Simek if (offset != -1) { 569f88a6869SMichal Simek reg = fdtdec_get_addr(blob, offset, "reg"); 570f88a6869SMichal Simek if (reg != FDT_ADDR_T_NONE) { 571f88a6869SMichal Simek offset = fdtdec_lookup_phandle(blob, offset, 572f88a6869SMichal Simek "phy-handle"); 573f88a6869SMichal Simek if (offset != -1) 574f88a6869SMichal Simek phy_reg = fdtdec_get_addr(blob, offset, 575f88a6869SMichal Simek "reg"); 576f88a6869SMichal Simek else 577f88a6869SMichal Simek phy_reg = 0; 578f88a6869SMichal Simek 579f88a6869SMichal Simek debug("ZYNQ GEM: addr %x, phyaddr %x\n", 580f88a6869SMichal Simek reg, phy_reg); 581f88a6869SMichal Simek 582f88a6869SMichal Simek ret |= zynq_gem_initialize(NULL, reg, 583f88a6869SMichal Simek phy_reg, 0); 584f88a6869SMichal Simek 585f88a6869SMichal Simek } else { 586f88a6869SMichal Simek debug("ZYNQ GEM: Can't get base address\n"); 587f88a6869SMichal Simek return -1; 588f88a6869SMichal Simek } 589f88a6869SMichal Simek } 590f88a6869SMichal Simek } while (offset != -1); 591f88a6869SMichal Simek 592f88a6869SMichal Simek return ret; 593f88a6869SMichal Simek } 594f88a6869SMichal Simek #endif 595