1185f7d9aSMichal Simek /* 2185f7d9aSMichal Simek * (C) Copyright 2011 Michal Simek 3185f7d9aSMichal Simek * 4185f7d9aSMichal Simek * Michal SIMEK <monstr@monstr.eu> 5185f7d9aSMichal Simek * 6185f7d9aSMichal Simek * Based on Xilinx gmac driver: 7185f7d9aSMichal Simek * (C) Copyright 2011 Xilinx 8185f7d9aSMichal Simek * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 10185f7d9aSMichal Simek */ 11185f7d9aSMichal Simek 12a765bdd1SSiva Durga Prasad Paladugu #include <clk.h> 13185f7d9aSMichal Simek #include <common.h> 146889ca71SMichal Simek #include <dm.h> 15185f7d9aSMichal Simek #include <net.h> 162fd2489bSMichal Simek #include <netdev.h> 17185f7d9aSMichal Simek #include <config.h> 18b8de29feSMichal Simek #include <console.h> 19185f7d9aSMichal Simek #include <malloc.h> 20185f7d9aSMichal Simek #include <asm/io.h> 21185f7d9aSMichal Simek #include <phy.h> 22185f7d9aSMichal Simek #include <miiphy.h> 23e7138b34SMateusz Kulikowski #include <wait_bit.h> 24185f7d9aSMichal Simek #include <watchdog.h> 2596f4f149SSiva Durga Prasad Paladugu #include <asm/system.h> 2601fbf310SDavid Andrey #include <asm/arch/hardware.h> 2780243528SMichal Simek #include <asm/arch/sys_proto.h> 285d97dff0SMasahiro Yamada #include <linux/errno.h> 29185f7d9aSMichal Simek 306889ca71SMichal Simek DECLARE_GLOBAL_DATA_PTR; 316889ca71SMichal Simek 32185f7d9aSMichal Simek /* Bit/mask specification */ 33185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */ 34185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */ 35185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */ 36185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */ 37185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */ 38185f7d9aSMichal Simek 39185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */ 40185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */ 41185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */ 42185f7d9aSMichal Simek 43185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */ 44185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */ 45185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */ 46185f7d9aSMichal Simek 47185f7d9aSMichal Simek /* Wrap bit, last descriptor */ 48185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000 49185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */ 5023a598f7SMichal Simek #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */ 51185f7d9aSMichal Simek 52185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */ 53185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */ 54185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */ 55185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */ 56185f7d9aSMichal Simek 5727183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */ 5827183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */ 5927183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */ 6027183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */ 614eaf8f54SSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */ 6227183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */ 63f17ea71dSMichal Simek #ifdef CONFIG_ARM64 6427183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */ 65f17ea71dSMichal Simek #else 6627183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */ 67f17ea71dSMichal Simek #endif 68185f7d9aSMichal Simek 698a584c8aSSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64 708a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */ 718a584c8aSSiva Durga Prasad Paladugu #else 728a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */ 738a584c8aSSiva Durga Prasad Paladugu #endif 748a584c8aSSiva Durga Prasad Paladugu 758a584c8aSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \ 768a584c8aSSiva Durga Prasad Paladugu ZYNQ_GEM_NWCFG_FDEN | \ 77185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_FSREM | \ 78185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_MDCCLKDIV) 79185f7d9aSMichal Simek 80185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */ 81185f7d9aSMichal Simek 82185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */ 83185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */ 84185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300 85185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */ 86185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400 87185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */ 88185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF 0x00180000 89185f7d9aSMichal Simek 90185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \ 91185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXSIZE | \ 92185f7d9aSMichal Simek ZYNQ_GEM_DMACR_TXSIZE | \ 93185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXBUF) 94185f7d9aSMichal Simek 95e4d2318aSMichal Simek #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */ 96e4d2318aSMichal Simek 97845ee5f6SSiva Durga Prasad Paladugu #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000 98845ee5f6SSiva Durga Prasad Paladugu 99f97d7e8bSMichal Simek /* Use MII register 1 (MII status register) to detect PHY */ 100f97d7e8bSMichal Simek #define PHY_DETECT_REG 1 101f97d7e8bSMichal Simek 102f97d7e8bSMichal Simek /* Mask used to verify certain PHY features (or register contents) 103f97d7e8bSMichal Simek * in the register above: 104f97d7e8bSMichal Simek * 0x1000: 10Mbps full duplex support 105f97d7e8bSMichal Simek * 0x0800: 10Mbps half duplex support 106f97d7e8bSMichal Simek * 0x0008: Auto-negotiation support 107f97d7e8bSMichal Simek */ 108f97d7e8bSMichal Simek #define PHY_DETECT_MASK 0x1808 109f97d7e8bSMichal Simek 110a5144237SSrikanth Thokala /* TX BD status masks */ 111a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff 112a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000 113a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000 114a5144237SSrikanth Thokala 11597598fcfSSoren Brinkmann /* Clock frequencies for different speeds */ 11697598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_10 2500000UL 11797598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_100 25000000UL 11897598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_1000 125000000UL 11997598fcfSSoren Brinkmann 120185f7d9aSMichal Simek /* Device registers */ 121185f7d9aSMichal Simek struct zynq_gem_regs { 12297a51a03SMichal Simek u32 nwctrl; /* 0x0 - Network Control reg */ 12397a51a03SMichal Simek u32 nwcfg; /* 0x4 - Network Config reg */ 12497a51a03SMichal Simek u32 nwsr; /* 0x8 - Network Status reg */ 125185f7d9aSMichal Simek u32 reserved1; 12697a51a03SMichal Simek u32 dmacr; /* 0x10 - DMA Control reg */ 12797a51a03SMichal Simek u32 txsr; /* 0x14 - TX Status reg */ 12897a51a03SMichal Simek u32 rxqbase; /* 0x18 - RX Q Base address reg */ 12997a51a03SMichal Simek u32 txqbase; /* 0x1c - TX Q Base address reg */ 13097a51a03SMichal Simek u32 rxsr; /* 0x20 - RX Status reg */ 131185f7d9aSMichal Simek u32 reserved2[2]; 13297a51a03SMichal Simek u32 idr; /* 0x2c - Interrupt Disable reg */ 133185f7d9aSMichal Simek u32 reserved3; 13497a51a03SMichal Simek u32 phymntnc; /* 0x34 - Phy Maintaince reg */ 135185f7d9aSMichal Simek u32 reserved4[18]; 13697a51a03SMichal Simek u32 hashl; /* 0x80 - Hash Low address reg */ 13797a51a03SMichal Simek u32 hashh; /* 0x84 - Hash High address reg */ 138185f7d9aSMichal Simek #define LADDR_LOW 0 139185f7d9aSMichal Simek #define LADDR_HIGH 1 14097a51a03SMichal Simek u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */ 14197a51a03SMichal Simek u32 match[4]; /* 0xa8 - Type ID1 Match reg */ 142185f7d9aSMichal Simek u32 reserved6[18]; 1430ebf4041SMichal Simek #define STAT_SIZE 44 1440ebf4041SMichal Simek u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */ 145845ee5f6SSiva Durga Prasad Paladugu u32 reserved9[20]; 146845ee5f6SSiva Durga Prasad Paladugu u32 pcscntrl; 147845ee5f6SSiva Durga Prasad Paladugu u32 reserved7[143]; 148603ff008SEdgar E. Iglesias u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */ 149603ff008SEdgar E. Iglesias u32 reserved8[15]; 150603ff008SEdgar E. Iglesias u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */ 151185f7d9aSMichal Simek }; 152185f7d9aSMichal Simek 153185f7d9aSMichal Simek /* BD descriptors */ 154185f7d9aSMichal Simek struct emac_bd { 155185f7d9aSMichal Simek u32 addr; /* Next descriptor pointer */ 156185f7d9aSMichal Simek u32 status; 157185f7d9aSMichal Simek }; 158185f7d9aSMichal Simek 159eda9d307SSiva Durga Prasad Paladugu #define RX_BUF 32 160a5144237SSrikanth Thokala /* Page table entries are set to 1MB, or multiples of 1MB 161a5144237SSrikanth Thokala * (not < 1MB). driver uses less bd's so use 1MB bdspace. 162a5144237SSrikanth Thokala */ 163a5144237SSrikanth Thokala #define BD_SPACE 0x100000 164a5144237SSrikanth Thokala /* BD separation space */ 165ff475878SMichal Simek #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd)) 166185f7d9aSMichal Simek 167603ff008SEdgar E. Iglesias /* Setup the first free TX descriptor */ 168603ff008SEdgar E. Iglesias #define TX_FREE_DESC 2 169603ff008SEdgar E. Iglesias 170185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */ 171185f7d9aSMichal Simek struct zynq_gem_priv { 172a5144237SSrikanth Thokala struct emac_bd *tx_bd; 173a5144237SSrikanth Thokala struct emac_bd *rx_bd; 174a5144237SSrikanth Thokala char *rxbuffers; 175185f7d9aSMichal Simek u32 rxbd_current; 176185f7d9aSMichal Simek u32 rx_first_buf; 177185f7d9aSMichal Simek int phyaddr; 17801fbf310SDavid Andrey u32 emio; 17905868759SMichal Simek int init; 180f2fc2768SMichal Simek struct zynq_gem_regs *iobase; 18116ce6de8SMichal Simek phy_interface_t interface; 182185f7d9aSMichal Simek struct phy_device *phydev; 18320671a98SDan Murphy int phy_of_handle; 184185f7d9aSMichal Simek struct mii_dev *bus; 185a765bdd1SSiva Durga Prasad Paladugu #ifdef CONFIG_CLK_ZYNQMP 186a765bdd1SSiva Durga Prasad Paladugu struct clk clk; 187a765bdd1SSiva Durga Prasad Paladugu #endif 188185f7d9aSMichal Simek }; 189185f7d9aSMichal Simek 190f2fc2768SMichal Simek static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum, 191185f7d9aSMichal Simek u32 op, u16 *data) 192185f7d9aSMichal Simek { 193185f7d9aSMichal Simek u32 mgtcr; 194f2fc2768SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 195b908fcadSMichal Simek int err; 196185f7d9aSMichal Simek 197b908fcadSMichal Simek err = wait_for_bit(__func__, ®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK, 198b908fcadSMichal Simek true, 20000, true); 199b908fcadSMichal Simek if (err) 200b908fcadSMichal Simek return err; 201185f7d9aSMichal Simek 202185f7d9aSMichal Simek /* Construct mgtcr mask for the operation */ 203185f7d9aSMichal Simek mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op | 204185f7d9aSMichal Simek (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) | 205185f7d9aSMichal Simek (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data; 206185f7d9aSMichal Simek 207185f7d9aSMichal Simek /* Write mgtcr and wait for completion */ 208185f7d9aSMichal Simek writel(mgtcr, ®s->phymntnc); 209185f7d9aSMichal Simek 210b908fcadSMichal Simek err = wait_for_bit(__func__, ®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK, 211b908fcadSMichal Simek true, 20000, true); 212b908fcadSMichal Simek if (err) 213b908fcadSMichal Simek return err; 214185f7d9aSMichal Simek 215185f7d9aSMichal Simek if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK) 216185f7d9aSMichal Simek *data = readl(®s->phymntnc); 217185f7d9aSMichal Simek 218185f7d9aSMichal Simek return 0; 219185f7d9aSMichal Simek } 220185f7d9aSMichal Simek 221f2fc2768SMichal Simek static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr, 222f2fc2768SMichal Simek u32 regnum, u16 *val) 223185f7d9aSMichal Simek { 224198e9a4fSMichal Simek u32 ret; 225198e9a4fSMichal Simek 226f2fc2768SMichal Simek ret = phy_setup_op(priv, phy_addr, regnum, 227185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val); 228198e9a4fSMichal Simek 229198e9a4fSMichal Simek if (!ret) 230198e9a4fSMichal Simek debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__, 231198e9a4fSMichal Simek phy_addr, regnum, *val); 232198e9a4fSMichal Simek 233198e9a4fSMichal Simek return ret; 234185f7d9aSMichal Simek } 235185f7d9aSMichal Simek 236f2fc2768SMichal Simek static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr, 237f2fc2768SMichal Simek u32 regnum, u16 data) 238185f7d9aSMichal Simek { 239198e9a4fSMichal Simek debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr, 240198e9a4fSMichal Simek regnum, data); 241198e9a4fSMichal Simek 242f2fc2768SMichal Simek return phy_setup_op(priv, phy_addr, regnum, 243185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data); 244185f7d9aSMichal Simek } 245185f7d9aSMichal Simek 2466889ca71SMichal Simek static int phy_detection(struct udevice *dev) 247f97d7e8bSMichal Simek { 248f97d7e8bSMichal Simek int i; 249f97d7e8bSMichal Simek u16 phyreg; 250f97d7e8bSMichal Simek struct zynq_gem_priv *priv = dev->priv; 251f97d7e8bSMichal Simek 252f97d7e8bSMichal Simek if (priv->phyaddr != -1) { 253f2fc2768SMichal Simek phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg); 254f97d7e8bSMichal Simek if ((phyreg != 0xFFFF) && 255f97d7e8bSMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { 256f97d7e8bSMichal Simek /* Found a valid PHY address */ 257f97d7e8bSMichal Simek debug("Default phy address %d is valid\n", 258f97d7e8bSMichal Simek priv->phyaddr); 259b904725aSMichal Simek return 0; 260f97d7e8bSMichal Simek } else { 261f97d7e8bSMichal Simek debug("PHY address is not setup correctly %d\n", 262f97d7e8bSMichal Simek priv->phyaddr); 263f97d7e8bSMichal Simek priv->phyaddr = -1; 264f97d7e8bSMichal Simek } 265f97d7e8bSMichal Simek } 266f97d7e8bSMichal Simek 267f97d7e8bSMichal Simek debug("detecting phy address\n"); 268f97d7e8bSMichal Simek if (priv->phyaddr == -1) { 269f97d7e8bSMichal Simek /* detect the PHY address */ 270f97d7e8bSMichal Simek for (i = 31; i >= 0; i--) { 271f2fc2768SMichal Simek phyread(priv, i, PHY_DETECT_REG, &phyreg); 272f97d7e8bSMichal Simek if ((phyreg != 0xFFFF) && 273f97d7e8bSMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { 274f97d7e8bSMichal Simek /* Found a valid PHY address */ 275f97d7e8bSMichal Simek priv->phyaddr = i; 276f97d7e8bSMichal Simek debug("Found valid phy address, %d\n", i); 277b904725aSMichal Simek return 0; 278f97d7e8bSMichal Simek } 279f97d7e8bSMichal Simek } 280f97d7e8bSMichal Simek } 281f97d7e8bSMichal Simek printf("PHY is not detected\n"); 282b904725aSMichal Simek return -1; 283f97d7e8bSMichal Simek } 284f97d7e8bSMichal Simek 2856889ca71SMichal Simek static int zynq_gem_setup_mac(struct udevice *dev) 286185f7d9aSMichal Simek { 287185f7d9aSMichal Simek u32 i, macaddrlow, macaddrhigh; 2886889ca71SMichal Simek struct eth_pdata *pdata = dev_get_platdata(dev); 2896889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 2906889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 291185f7d9aSMichal Simek 292185f7d9aSMichal Simek /* Set the MAC bits [31:0] in BOT */ 2936889ca71SMichal Simek macaddrlow = pdata->enetaddr[0]; 2946889ca71SMichal Simek macaddrlow |= pdata->enetaddr[1] << 8; 2956889ca71SMichal Simek macaddrlow |= pdata->enetaddr[2] << 16; 2966889ca71SMichal Simek macaddrlow |= pdata->enetaddr[3] << 24; 297185f7d9aSMichal Simek 298185f7d9aSMichal Simek /* Set MAC bits [47:32] in TOP */ 2996889ca71SMichal Simek macaddrhigh = pdata->enetaddr[4]; 3006889ca71SMichal Simek macaddrhigh |= pdata->enetaddr[5] << 8; 301185f7d9aSMichal Simek 302185f7d9aSMichal Simek for (i = 0; i < 4; i++) { 303185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_LOW]); 304185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_HIGH]); 305185f7d9aSMichal Simek /* Do not use MATCHx register */ 306185f7d9aSMichal Simek writel(0, ®s->match[i]); 307185f7d9aSMichal Simek } 308185f7d9aSMichal Simek 309185f7d9aSMichal Simek writel(macaddrlow, ®s->laddr[0][LADDR_LOW]); 310185f7d9aSMichal Simek writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]); 311185f7d9aSMichal Simek 312185f7d9aSMichal Simek return 0; 313185f7d9aSMichal Simek } 314185f7d9aSMichal Simek 3156889ca71SMichal Simek static int zynq_phy_init(struct udevice *dev) 31668cc3bd8SMichal Simek { 31768cc3bd8SMichal Simek int ret; 3186889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 3196889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 32068cc3bd8SMichal Simek const u32 supported = SUPPORTED_10baseT_Half | 32168cc3bd8SMichal Simek SUPPORTED_10baseT_Full | 32268cc3bd8SMichal Simek SUPPORTED_100baseT_Half | 32368cc3bd8SMichal Simek SUPPORTED_100baseT_Full | 32468cc3bd8SMichal Simek SUPPORTED_1000baseT_Half | 32568cc3bd8SMichal Simek SUPPORTED_1000baseT_Full; 32668cc3bd8SMichal Simek 327c8e29271SMichal Simek /* Enable only MDIO bus */ 328c8e29271SMichal Simek writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, ®s->nwctrl); 329c8e29271SMichal Simek 330a06c341fSSiva Durga Prasad Paladugu if (priv->interface != PHY_INTERFACE_MODE_SGMII) { 33168cc3bd8SMichal Simek ret = phy_detection(dev); 33268cc3bd8SMichal Simek if (ret) { 33368cc3bd8SMichal Simek printf("GEM PHY init failed\n"); 33468cc3bd8SMichal Simek return ret; 33568cc3bd8SMichal Simek } 336a06c341fSSiva Durga Prasad Paladugu } 33768cc3bd8SMichal Simek 33868cc3bd8SMichal Simek priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev, 33968cc3bd8SMichal Simek priv->interface); 34090c6f2e2SMichal Simek if (!priv->phydev) 34190c6f2e2SMichal Simek return -ENODEV; 34268cc3bd8SMichal Simek 343*2c2ab8d6SNathan Rossi priv->phydev->supported &= supported | ADVERTISED_Pause | 34468cc3bd8SMichal Simek ADVERTISED_Asym_Pause; 34568cc3bd8SMichal Simek priv->phydev->advertising = priv->phydev->supported; 34668cc3bd8SMichal Simek 34720671a98SDan Murphy if (priv->phy_of_handle > 0) 348e160f7d4SSimon Glass dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle); 34920671a98SDan Murphy 3507a673f0bSMichal Simek return phy_config(priv->phydev); 35168cc3bd8SMichal Simek } 35268cc3bd8SMichal Simek 3536889ca71SMichal Simek static int zynq_gem_init(struct udevice *dev) 354185f7d9aSMichal Simek { 355a06c341fSSiva Durga Prasad Paladugu u32 i, nwconfig; 35655259e7cSMichal Simek int ret; 35797598fcfSSoren Brinkmann unsigned long clk_rate = 0; 3586889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 3596889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 360603ff008SEdgar E. Iglesias struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC]; 361603ff008SEdgar E. Iglesias struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2]; 362185f7d9aSMichal Simek 36305868759SMichal Simek if (!priv->init) { 364185f7d9aSMichal Simek /* Disable all interrupts */ 365185f7d9aSMichal Simek writel(0xFFFFFFFF, ®s->idr); 366185f7d9aSMichal Simek 367185f7d9aSMichal Simek /* Disable the receiver & transmitter */ 368185f7d9aSMichal Simek writel(0, ®s->nwctrl); 369185f7d9aSMichal Simek writel(0, ®s->txsr); 370185f7d9aSMichal Simek writel(0, ®s->rxsr); 371185f7d9aSMichal Simek writel(0, ®s->phymntnc); 372185f7d9aSMichal Simek 37305868759SMichal Simek /* Clear the Hash registers for the mac address 37405868759SMichal Simek * pointed by AddressPtr 37505868759SMichal Simek */ 376185f7d9aSMichal Simek writel(0x0, ®s->hashl); 377185f7d9aSMichal Simek /* Write bits [63:32] in TOP */ 378185f7d9aSMichal Simek writel(0x0, ®s->hashh); 379185f7d9aSMichal Simek 380185f7d9aSMichal Simek /* Clear all counters */ 3810ebf4041SMichal Simek for (i = 0; i < STAT_SIZE; i++) 382185f7d9aSMichal Simek readl(®s->stat[i]); 383185f7d9aSMichal Simek 384185f7d9aSMichal Simek /* Setup RxBD space */ 385a5144237SSrikanth Thokala memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd)); 386185f7d9aSMichal Simek 387185f7d9aSMichal Simek for (i = 0; i < RX_BUF; i++) { 388185f7d9aSMichal Simek priv->rx_bd[i].status = 0xF0000000; 38905868759SMichal Simek priv->rx_bd[i].addr = 3905b47d407SPrabhakar Kushwaha ((ulong)(priv->rxbuffers) + 391185f7d9aSMichal Simek (i * PKTSIZE_ALIGN)); 392185f7d9aSMichal Simek } 393185f7d9aSMichal Simek /* WRAP bit to last BD */ 394185f7d9aSMichal Simek priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK; 395185f7d9aSMichal Simek /* Write RxBDs to IP */ 3965b47d407SPrabhakar Kushwaha writel((ulong)priv->rx_bd, ®s->rxqbase); 397185f7d9aSMichal Simek 398185f7d9aSMichal Simek /* Setup for DMA Configuration register */ 399185f7d9aSMichal Simek writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr); 400185f7d9aSMichal Simek 401185f7d9aSMichal Simek /* Setup for Network Control register, MDIO, Rx and Tx enable */ 40280243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK); 403185f7d9aSMichal Simek 404603ff008SEdgar E. Iglesias /* Disable the second priority queue */ 405603ff008SEdgar E. Iglesias dummy_tx_bd->addr = 0; 406603ff008SEdgar E. Iglesias dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | 407603ff008SEdgar E. Iglesias ZYNQ_GEM_TXBUF_LAST_MASK| 408603ff008SEdgar E. Iglesias ZYNQ_GEM_TXBUF_USED_MASK; 409603ff008SEdgar E. Iglesias 410603ff008SEdgar E. Iglesias dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK | 411603ff008SEdgar E. Iglesias ZYNQ_GEM_RXBUF_NEW_MASK; 412603ff008SEdgar E. Iglesias dummy_rx_bd->status = 0; 413603ff008SEdgar E. Iglesias flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd + 414603ff008SEdgar E. Iglesias sizeof(dummy_tx_bd)); 415603ff008SEdgar E. Iglesias flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd + 416603ff008SEdgar E. Iglesias sizeof(dummy_rx_bd)); 417603ff008SEdgar E. Iglesias 418603ff008SEdgar E. Iglesias writel((ulong)dummy_tx_bd, ®s->transmit_q1_ptr); 419603ff008SEdgar E. Iglesias writel((ulong)dummy_rx_bd, ®s->receive_q1_ptr); 420603ff008SEdgar E. Iglesias 42105868759SMichal Simek priv->init++; 42205868759SMichal Simek } 42305868759SMichal Simek 42455259e7cSMichal Simek ret = phy_startup(priv->phydev); 42555259e7cSMichal Simek if (ret) 42655259e7cSMichal Simek return ret; 427185f7d9aSMichal Simek 42864a7ead6SMichal Simek if (!priv->phydev->link) { 42964a7ead6SMichal Simek printf("%s: No link.\n", priv->phydev->dev->name); 4304ed4aa20SMichal Simek return -1; 4314ed4aa20SMichal Simek } 4324ed4aa20SMichal Simek 433a06c341fSSiva Durga Prasad Paladugu nwconfig = ZYNQ_GEM_NWCFG_INIT; 434a06c341fSSiva Durga Prasad Paladugu 435845ee5f6SSiva Durga Prasad Paladugu if (priv->interface == PHY_INTERFACE_MODE_SGMII) { 436a06c341fSSiva Durga Prasad Paladugu nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL | 437a06c341fSSiva Durga Prasad Paladugu ZYNQ_GEM_NWCFG_PCS_SEL; 438845ee5f6SSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64 439845ee5f6SSiva Durga Prasad Paladugu writel(readl(®s->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL, 440845ee5f6SSiva Durga Prasad Paladugu ®s->pcscntrl); 441845ee5f6SSiva Durga Prasad Paladugu #endif 442845ee5f6SSiva Durga Prasad Paladugu } 443a06c341fSSiva Durga Prasad Paladugu 44464a7ead6SMichal Simek switch (priv->phydev->speed) { 44580243528SMichal Simek case SPEED_1000: 446a06c341fSSiva Durga Prasad Paladugu writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000, 44780243528SMichal Simek ®s->nwcfg); 44897598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_1000; 44980243528SMichal Simek break; 45080243528SMichal Simek case SPEED_100: 451a06c341fSSiva Durga Prasad Paladugu writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100, 452242b1547SMichal Simek ®s->nwcfg); 45397598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_100; 45480243528SMichal Simek break; 45580243528SMichal Simek case SPEED_10: 45697598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_10; 45780243528SMichal Simek break; 45880243528SMichal Simek } 45901fbf310SDavid Andrey 46001fbf310SDavid Andrey /* Change the rclk and clk only not using EMIO interface */ 46101fbf310SDavid Andrey if (!priv->emio) 462a765bdd1SSiva Durga Prasad Paladugu #ifndef CONFIG_CLK_ZYNQMP 4636889ca71SMichal Simek zynq_slcr_gem_clk_setup((ulong)priv->iobase != 46497598fcfSSoren Brinkmann ZYNQ_GEM_BASEADDR0, clk_rate); 465a765bdd1SSiva Durga Prasad Paladugu #else 466a765bdd1SSiva Durga Prasad Paladugu ret = clk_set_rate(&priv->clk, clk_rate); 467a765bdd1SSiva Durga Prasad Paladugu if (IS_ERR_VALUE(ret)) 468a765bdd1SSiva Durga Prasad Paladugu return -1; 469a765bdd1SSiva Durga Prasad Paladugu #endif 47080243528SMichal Simek 47180243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | 47280243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK); 47380243528SMichal Simek 474185f7d9aSMichal Simek return 0; 475185f7d9aSMichal Simek } 476185f7d9aSMichal Simek 4776889ca71SMichal Simek static int zynq_gem_send(struct udevice *dev, void *ptr, int len) 478185f7d9aSMichal Simek { 479a5144237SSrikanth Thokala u32 addr, size; 4806889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 4816889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 48223a598f7SMichal Simek struct emac_bd *current_bd = &priv->tx_bd[1]; 483185f7d9aSMichal Simek 484185f7d9aSMichal Simek /* Setup Tx BD */ 485a5144237SSrikanth Thokala memset(priv->tx_bd, 0, sizeof(struct emac_bd)); 486185f7d9aSMichal Simek 4875b47d407SPrabhakar Kushwaha priv->tx_bd->addr = (ulong)ptr; 488a5144237SSrikanth Thokala priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) | 48923a598f7SMichal Simek ZYNQ_GEM_TXBUF_LAST_MASK; 49023a598f7SMichal Simek /* Dummy descriptor to mark it as the last in descriptor chain */ 49123a598f7SMichal Simek current_bd->addr = 0x0; 49223a598f7SMichal Simek current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | 493e65d33cfSMichal Simek ZYNQ_GEM_TXBUF_LAST_MASK| 49423a598f7SMichal Simek ZYNQ_GEM_TXBUF_USED_MASK; 495a5144237SSrikanth Thokala 49645c07741SMichal Simek /* setup BD */ 49745c07741SMichal Simek writel((ulong)priv->tx_bd, ®s->txqbase); 49845c07741SMichal Simek 4995b47d407SPrabhakar Kushwaha addr = (ulong) ptr; 500a5144237SSrikanth Thokala addr &= ~(ARCH_DMA_MINALIGN - 1); 501a5144237SSrikanth Thokala size = roundup(len, ARCH_DMA_MINALIGN); 502a5144237SSrikanth Thokala flush_dcache_range(addr, addr + size); 50396f4f149SSiva Durga Prasad Paladugu 5045b47d407SPrabhakar Kushwaha addr = (ulong)priv->rxbuffers; 50596f4f149SSiva Durga Prasad Paladugu addr &= ~(ARCH_DMA_MINALIGN - 1); 50696f4f149SSiva Durga Prasad Paladugu size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN); 50796f4f149SSiva Durga Prasad Paladugu flush_dcache_range(addr, addr + size); 508a5144237SSrikanth Thokala barrier(); 509185f7d9aSMichal Simek 510185f7d9aSMichal Simek /* Start transmit */ 511185f7d9aSMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK); 512185f7d9aSMichal Simek 513a5144237SSrikanth Thokala /* Read TX BD status */ 514a5144237SSrikanth Thokala if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED) 515a5144237SSrikanth Thokala printf("TX buffers exhausted in mid frame\n"); 516185f7d9aSMichal Simek 517e4d2318aSMichal Simek return wait_for_bit(__func__, ®s->txsr, ZYNQ_GEM_TSR_DONE, 518e7138b34SMateusz Kulikowski true, 20000, true); 519185f7d9aSMichal Simek } 520185f7d9aSMichal Simek 521185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */ 5226889ca71SMichal Simek static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp) 523185f7d9aSMichal Simek { 524185f7d9aSMichal Simek int frame_len; 5259d9211acSMichal Simek u32 addr; 5266889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 527185f7d9aSMichal Simek struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; 528185f7d9aSMichal Simek 529185f7d9aSMichal Simek if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK)) 5309d9211acSMichal Simek return -1; 531185f7d9aSMichal Simek 532185f7d9aSMichal Simek if (!(current_bd->status & 533185f7d9aSMichal Simek (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) { 534185f7d9aSMichal Simek printf("GEM: SOF or EOF not set for last buffer received!\n"); 5359d9211acSMichal Simek return -1; 536185f7d9aSMichal Simek } 537185f7d9aSMichal Simek 538185f7d9aSMichal Simek frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK; 5399d9211acSMichal Simek if (!frame_len) { 5409d9211acSMichal Simek printf("%s: Zero size packet?\n", __func__); 5419d9211acSMichal Simek return -1; 5429d9211acSMichal Simek } 5439d9211acSMichal Simek 5449d9211acSMichal Simek addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK; 545a5144237SSrikanth Thokala addr &= ~(ARCH_DMA_MINALIGN - 1); 5469d9211acSMichal Simek *packetp = (uchar *)(uintptr_t)addr; 547a5144237SSrikanth Thokala 5489d9211acSMichal Simek return frame_len; 5499d9211acSMichal Simek } 550185f7d9aSMichal Simek 5519d9211acSMichal Simek static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length) 5529d9211acSMichal Simek { 5539d9211acSMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 5549d9211acSMichal Simek struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; 5559d9211acSMichal Simek struct emac_bd *first_bd; 5569d9211acSMichal Simek 5579d9211acSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) { 558185f7d9aSMichal Simek priv->rx_first_buf = priv->rxbd_current; 5599d9211acSMichal Simek } else { 560185f7d9aSMichal Simek current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 561185f7d9aSMichal Simek current_bd->status = 0xF0000000; /* FIXME */ 562185f7d9aSMichal Simek } 563185f7d9aSMichal Simek 564185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) { 565185f7d9aSMichal Simek first_bd = &priv->rx_bd[priv->rx_first_buf]; 566185f7d9aSMichal Simek first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 567185f7d9aSMichal Simek first_bd->status = 0xF0000000; 568185f7d9aSMichal Simek } 569185f7d9aSMichal Simek 570185f7d9aSMichal Simek if ((++priv->rxbd_current) >= RX_BUF) 571185f7d9aSMichal Simek priv->rxbd_current = 0; 572185f7d9aSMichal Simek 573da872d7cSMichal Simek return 0; 574185f7d9aSMichal Simek } 575185f7d9aSMichal Simek 5766889ca71SMichal Simek static void zynq_gem_halt(struct udevice *dev) 577185f7d9aSMichal Simek { 5786889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 5796889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase; 580185f7d9aSMichal Simek 58180243528SMichal Simek clrsetbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | 58280243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK, 0); 583185f7d9aSMichal Simek } 584185f7d9aSMichal Simek 585a509a1d4SJoe Hershberger __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr) 586a509a1d4SJoe Hershberger { 587a509a1d4SJoe Hershberger return -ENOSYS; 588a509a1d4SJoe Hershberger } 589a509a1d4SJoe Hershberger 590a509a1d4SJoe Hershberger static int zynq_gem_read_rom_mac(struct udevice *dev) 591a509a1d4SJoe Hershberger { 592a509a1d4SJoe Hershberger int retval; 593a509a1d4SJoe Hershberger struct eth_pdata *pdata = dev_get_platdata(dev); 594a509a1d4SJoe Hershberger 595a509a1d4SJoe Hershberger retval = zynq_board_read_rom_ethaddr(pdata->enetaddr); 596a509a1d4SJoe Hershberger if (retval == -ENOSYS) 597a509a1d4SJoe Hershberger retval = 0; 598a509a1d4SJoe Hershberger 599a509a1d4SJoe Hershberger return retval; 600a509a1d4SJoe Hershberger } 601a509a1d4SJoe Hershberger 6026889ca71SMichal Simek static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr, 6036889ca71SMichal Simek int devad, int reg) 604185f7d9aSMichal Simek { 6056889ca71SMichal Simek struct zynq_gem_priv *priv = bus->priv; 606185f7d9aSMichal Simek int ret; 6076889ca71SMichal Simek u16 val; 608185f7d9aSMichal Simek 6096889ca71SMichal Simek ret = phyread(priv, addr, reg, &val); 6106889ca71SMichal Simek debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret); 6116889ca71SMichal Simek return val; 612185f7d9aSMichal Simek } 613185f7d9aSMichal Simek 6146889ca71SMichal Simek static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad, 6156889ca71SMichal Simek int reg, u16 value) 616185f7d9aSMichal Simek { 6176889ca71SMichal Simek struct zynq_gem_priv *priv = bus->priv; 618185f7d9aSMichal Simek 6196889ca71SMichal Simek debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value); 6206889ca71SMichal Simek return phywrite(priv, addr, reg, value); 621185f7d9aSMichal Simek } 622185f7d9aSMichal Simek 6236889ca71SMichal Simek static int zynq_gem_probe(struct udevice *dev) 624185f7d9aSMichal Simek { 625a5144237SSrikanth Thokala void *bd_space; 6266889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 6276889ca71SMichal Simek int ret; 628185f7d9aSMichal Simek 629a5144237SSrikanth Thokala /* Align rxbuffers to ARCH_DMA_MINALIGN */ 630a5144237SSrikanth Thokala priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN); 631a5144237SSrikanth Thokala memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN); 632a5144237SSrikanth Thokala 63396f4f149SSiva Durga Prasad Paladugu /* Align bd_space to MMU_SECTION_SHIFT */ 634a5144237SSrikanth Thokala bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE); 6359ce1edc8SMichal Simek mmu_set_region_dcache_behaviour((phys_addr_t)bd_space, 6369ce1edc8SMichal Simek BD_SPACE, DCACHE_OFF); 637a5144237SSrikanth Thokala 638a5144237SSrikanth Thokala /* Initialize the bd spaces for tx and rx bd's */ 639a5144237SSrikanth Thokala priv->tx_bd = (struct emac_bd *)bd_space; 6405b47d407SPrabhakar Kushwaha priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE); 641a5144237SSrikanth Thokala 642a765bdd1SSiva Durga Prasad Paladugu #ifdef CONFIG_CLK_ZYNQMP 643a765bdd1SSiva Durga Prasad Paladugu ret = clk_get_by_name(dev, "tx_clk", &priv->clk); 644a765bdd1SSiva Durga Prasad Paladugu if (ret < 0) { 645a765bdd1SSiva Durga Prasad Paladugu dev_err(dev, "failed to get clock\n"); 646a765bdd1SSiva Durga Prasad Paladugu return -EINVAL; 647a765bdd1SSiva Durga Prasad Paladugu } 648a765bdd1SSiva Durga Prasad Paladugu #endif 649a765bdd1SSiva Durga Prasad Paladugu 6506889ca71SMichal Simek priv->bus = mdio_alloc(); 6516889ca71SMichal Simek priv->bus->read = zynq_gem_miiphy_read; 6526889ca71SMichal Simek priv->bus->write = zynq_gem_miiphy_write; 6536889ca71SMichal Simek priv->bus->priv = priv; 654185f7d9aSMichal Simek 6556516e3f2SMichal Simek ret = mdio_register_seq(priv->bus, dev->seq); 656c8e29271SMichal Simek if (ret) 657c8e29271SMichal Simek return ret; 658c8e29271SMichal Simek 659e76d2dcaSSiva Durga Prasad Paladugu return zynq_phy_init(dev); 660185f7d9aSMichal Simek } 6616889ca71SMichal Simek 6626889ca71SMichal Simek static int zynq_gem_remove(struct udevice *dev) 6636889ca71SMichal Simek { 6646889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 6656889ca71SMichal Simek 6666889ca71SMichal Simek free(priv->phydev); 6676889ca71SMichal Simek mdio_unregister(priv->bus); 6686889ca71SMichal Simek mdio_free(priv->bus); 6696889ca71SMichal Simek 6706889ca71SMichal Simek return 0; 6716889ca71SMichal Simek } 6726889ca71SMichal Simek 6736889ca71SMichal Simek static const struct eth_ops zynq_gem_ops = { 6746889ca71SMichal Simek .start = zynq_gem_init, 6756889ca71SMichal Simek .send = zynq_gem_send, 6766889ca71SMichal Simek .recv = zynq_gem_recv, 6779d9211acSMichal Simek .free_pkt = zynq_gem_free_pkt, 6786889ca71SMichal Simek .stop = zynq_gem_halt, 6796889ca71SMichal Simek .write_hwaddr = zynq_gem_setup_mac, 680a509a1d4SJoe Hershberger .read_rom_hwaddr = zynq_gem_read_rom_mac, 6816889ca71SMichal Simek }; 6826889ca71SMichal Simek 6836889ca71SMichal Simek static int zynq_gem_ofdata_to_platdata(struct udevice *dev) 6846889ca71SMichal Simek { 6856889ca71SMichal Simek struct eth_pdata *pdata = dev_get_platdata(dev); 6866889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev); 687e160f7d4SSimon Glass int node = dev_of_offset(dev); 6883cdb1450SMichal Simek const char *phy_mode; 6896889ca71SMichal Simek 6906889ca71SMichal Simek pdata->iobase = (phys_addr_t)dev_get_addr(dev); 6916889ca71SMichal Simek priv->iobase = (struct zynq_gem_regs *)pdata->iobase; 6926889ca71SMichal Simek /* Hardcode for now */ 6936889ca71SMichal Simek priv->emio = 0; 694bcdfef7aSMichal Simek priv->phyaddr = -1; 6956889ca71SMichal Simek 696e160f7d4SSimon Glass priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node, 697e160f7d4SSimon Glass "phy-handle"); 69820671a98SDan Murphy if (priv->phy_of_handle > 0) 69920671a98SDan Murphy priv->phyaddr = fdtdec_get_int(gd->fdt_blob, 70020671a98SDan Murphy priv->phy_of_handle, "reg", -1); 7016889ca71SMichal Simek 702e160f7d4SSimon Glass phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL); 7033cdb1450SMichal Simek if (phy_mode) 7043cdb1450SMichal Simek pdata->phy_interface = phy_get_interface_by_name(phy_mode); 7053cdb1450SMichal Simek if (pdata->phy_interface == -1) { 7063cdb1450SMichal Simek debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); 7073cdb1450SMichal Simek return -EINVAL; 7083cdb1450SMichal Simek } 7093cdb1450SMichal Simek priv->interface = pdata->phy_interface; 7103cdb1450SMichal Simek 711e160f7d4SSimon Glass priv->emio = fdtdec_get_bool(gd->fdt_blob, node, "xlnx,emio"); 712a06c341fSSiva Durga Prasad Paladugu 71315a2acdfSMichal Simek printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase, 7143cdb1450SMichal Simek priv->phyaddr, phy_string_for_interface(priv->interface)); 7156889ca71SMichal Simek 7166889ca71SMichal Simek return 0; 7176889ca71SMichal Simek } 7186889ca71SMichal Simek 7196889ca71SMichal Simek static const struct udevice_id zynq_gem_ids[] = { 7206889ca71SMichal Simek { .compatible = "cdns,zynqmp-gem" }, 7216889ca71SMichal Simek { .compatible = "cdns,zynq-gem" }, 7226889ca71SMichal Simek { .compatible = "cdns,gem" }, 7236889ca71SMichal Simek { } 7246889ca71SMichal Simek }; 7256889ca71SMichal Simek 7266889ca71SMichal Simek U_BOOT_DRIVER(zynq_gem) = { 7276889ca71SMichal Simek .name = "zynq_gem", 7286889ca71SMichal Simek .id = UCLASS_ETH, 7296889ca71SMichal Simek .of_match = zynq_gem_ids, 7306889ca71SMichal Simek .ofdata_to_platdata = zynq_gem_ofdata_to_platdata, 7316889ca71SMichal Simek .probe = zynq_gem_probe, 7326889ca71SMichal Simek .remove = zynq_gem_remove, 7336889ca71SMichal Simek .ops = &zynq_gem_ops, 7346889ca71SMichal Simek .priv_auto_alloc_size = sizeof(struct zynq_gem_priv), 7356889ca71SMichal Simek .platdata_auto_alloc_size = sizeof(struct eth_pdata), 7366889ca71SMichal Simek }; 737