xref: /rk3399_rockchip-uboot/drivers/net/zynq_gem.c (revision 0ebf40417df79ca0b73fa3fca0f6d13f47c5b530)
1185f7d9aSMichal Simek /*
2185f7d9aSMichal Simek  * (C) Copyright 2011 Michal Simek
3185f7d9aSMichal Simek  *
4185f7d9aSMichal Simek  * Michal SIMEK <monstr@monstr.eu>
5185f7d9aSMichal Simek  *
6185f7d9aSMichal Simek  * Based on Xilinx gmac driver:
7185f7d9aSMichal Simek  * (C) Copyright 2011 Xilinx
8185f7d9aSMichal Simek  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
10185f7d9aSMichal Simek  */
11185f7d9aSMichal Simek 
12185f7d9aSMichal Simek #include <common.h>
13185f7d9aSMichal Simek #include <net.h>
142fd2489bSMichal Simek #include <netdev.h>
15185f7d9aSMichal Simek #include <config.h>
16f88a6869SMichal Simek #include <fdtdec.h>
17f88a6869SMichal Simek #include <libfdt.h>
18185f7d9aSMichal Simek #include <malloc.h>
19185f7d9aSMichal Simek #include <asm/io.h>
20185f7d9aSMichal Simek #include <phy.h>
21185f7d9aSMichal Simek #include <miiphy.h>
22185f7d9aSMichal Simek #include <watchdog.h>
2396f4f149SSiva Durga Prasad Paladugu #include <asm/system.h>
2401fbf310SDavid Andrey #include <asm/arch/hardware.h>
2580243528SMichal Simek #include <asm/arch/sys_proto.h>
26185f7d9aSMichal Simek 
27185f7d9aSMichal Simek #if !defined(CONFIG_PHYLIB)
28185f7d9aSMichal Simek # error XILINX_GEM_ETHERNET requires PHYLIB
29185f7d9aSMichal Simek #endif
30185f7d9aSMichal Simek 
31185f7d9aSMichal Simek /* Bit/mask specification */
32185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK	0x40020000 /* operation mask bits */
33185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK	0x20000000 /* read operation */
34185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK	0x10000000 /* write operation */
35185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK	23 /* Shift bits for PHYAD */
36185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK	18 /* Shift bits for PHREG */
37185f7d9aSMichal Simek 
38185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK		0x00008000 /* End of frame. */
39185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK		0x00004000 /* Start of frame. */
40185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK		0x00003FFF /* Mask for length field */
41185f7d9aSMichal Simek 
42185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK	0x00000002 /* Wrap bit, last BD */
43185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK		0x00000001 /* Used bit.. */
44185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK		0xFFFFFFFC /* Mask for address */
45185f7d9aSMichal Simek 
46185f7d9aSMichal Simek /* Wrap bit, last descriptor */
47185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK	0x40000000
48185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK	0x00008000 /* Last buffer */
49185f7d9aSMichal Simek 
50185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK	0x00000008 /* Enable transmit */
51185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK	0x00000004 /* Enable receive */
52185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK	0x00000010 /* Enable MDIO port */
53185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK	0x00000200 /* Start tx (tx_go) */
54185f7d9aSMichal Simek 
5580243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED100		0x000000001 /* 100 Mbps operation */
5680243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED1000	0x000000400 /* 1Gbps operation */
5780243528SMichal Simek #define ZYNQ_GEM_NWCFG_FDEN		0x000000002 /* Full Duplex mode */
5880243528SMichal Simek #define ZYNQ_GEM_NWCFG_FSREM		0x000020000 /* FCS removal */
59185f7d9aSMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV	0x000080000 /* Div pclk by 32, 80MHz */
6080243528SMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV2	0x0000c0000 /* Div pclk by 48, 120MHz */
61185f7d9aSMichal Simek 
628a584c8aSSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64
638a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(1 << 21) /* 64 bit bus */
648a584c8aSSiva Durga Prasad Paladugu #else
658a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH	(0 << 21) /* 32 bit bus */
668a584c8aSSiva Durga Prasad Paladugu #endif
678a584c8aSSiva Durga Prasad Paladugu 
688a584c8aSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_INIT		(ZYNQ_GEM_DBUS_WIDTH | \
698a584c8aSSiva Durga Prasad Paladugu 					ZYNQ_GEM_NWCFG_FDEN | \
70185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_FSREM | \
71185f7d9aSMichal Simek 					ZYNQ_GEM_NWCFG_MDCCLKDIV)
72185f7d9aSMichal Simek 
73185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK	0x00000004 /* PHY management idle */
74185f7d9aSMichal Simek 
75185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH		0x00000004 /* INCR4 AHB bursts */
76185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */
77185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE		0x00000300
78185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */
79185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE		0x00000400
80185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
81185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF		0x00180000
82185f7d9aSMichal Simek 
83185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT		(ZYNQ_GEM_DMACR_BLENGTH | \
84185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXSIZE | \
85185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_TXSIZE | \
86185f7d9aSMichal Simek 					ZYNQ_GEM_DMACR_RXBUF)
87185f7d9aSMichal Simek 
88f97d7e8bSMichal Simek /* Use MII register 1 (MII status register) to detect PHY */
89f97d7e8bSMichal Simek #define PHY_DETECT_REG  1
90f97d7e8bSMichal Simek 
91f97d7e8bSMichal Simek /* Mask used to verify certain PHY features (or register contents)
92f97d7e8bSMichal Simek  * in the register above:
93f97d7e8bSMichal Simek  *  0x1000: 10Mbps full duplex support
94f97d7e8bSMichal Simek  *  0x0800: 10Mbps half duplex support
95f97d7e8bSMichal Simek  *  0x0008: Auto-negotiation support
96f97d7e8bSMichal Simek  */
97f97d7e8bSMichal Simek #define PHY_DETECT_MASK 0x1808
98f97d7e8bSMichal Simek 
99a5144237SSrikanth Thokala /* TX BD status masks */
100a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_FRMLEN_MASK	0x000007ff
101a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_EXHAUSTED	0x08000000
102a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_UNDERRUN		0x10000000
103a5144237SSrikanth Thokala 
10497598fcfSSoren Brinkmann /* Clock frequencies for different speeds */
10597598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_10	2500000UL
10697598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_100	25000000UL
10797598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_1000	125000000UL
10897598fcfSSoren Brinkmann 
109185f7d9aSMichal Simek /* Device registers */
110185f7d9aSMichal Simek struct zynq_gem_regs {
11197a51a03SMichal Simek 	u32 nwctrl; /* 0x0 - Network Control reg */
11297a51a03SMichal Simek 	u32 nwcfg; /* 0x4 - Network Config reg */
11397a51a03SMichal Simek 	u32 nwsr; /* 0x8 - Network Status reg */
114185f7d9aSMichal Simek 	u32 reserved1;
11597a51a03SMichal Simek 	u32 dmacr; /* 0x10 - DMA Control reg */
11697a51a03SMichal Simek 	u32 txsr; /* 0x14 - TX Status reg */
11797a51a03SMichal Simek 	u32 rxqbase; /* 0x18 - RX Q Base address reg */
11897a51a03SMichal Simek 	u32 txqbase; /* 0x1c - TX Q Base address reg */
11997a51a03SMichal Simek 	u32 rxsr; /* 0x20 - RX Status reg */
120185f7d9aSMichal Simek 	u32 reserved2[2];
12197a51a03SMichal Simek 	u32 idr; /* 0x2c - Interrupt Disable reg */
122185f7d9aSMichal Simek 	u32 reserved3;
12397a51a03SMichal Simek 	u32 phymntnc; /* 0x34 - Phy Maintaince reg */
124185f7d9aSMichal Simek 	u32 reserved4[18];
12597a51a03SMichal Simek 	u32 hashl; /* 0x80 - Hash Low address reg */
12697a51a03SMichal Simek 	u32 hashh; /* 0x84 - Hash High address reg */
127185f7d9aSMichal Simek #define LADDR_LOW	0
128185f7d9aSMichal Simek #define LADDR_HIGH	1
12997a51a03SMichal Simek 	u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
13097a51a03SMichal Simek 	u32 match[4]; /* 0xa8 - Type ID1 Match reg */
131185f7d9aSMichal Simek 	u32 reserved6[18];
132*0ebf4041SMichal Simek #define STAT_SIZE	44
133*0ebf4041SMichal Simek 	u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
134185f7d9aSMichal Simek };
135185f7d9aSMichal Simek 
136185f7d9aSMichal Simek /* BD descriptors */
137185f7d9aSMichal Simek struct emac_bd {
138185f7d9aSMichal Simek 	u32 addr; /* Next descriptor pointer */
139185f7d9aSMichal Simek 	u32 status;
140185f7d9aSMichal Simek };
141185f7d9aSMichal Simek 
142eda9d307SSiva Durga Prasad Paladugu #define RX_BUF 32
143a5144237SSrikanth Thokala /* Page table entries are set to 1MB, or multiples of 1MB
144a5144237SSrikanth Thokala  * (not < 1MB). driver uses less bd's so use 1MB bdspace.
145a5144237SSrikanth Thokala  */
146a5144237SSrikanth Thokala #define BD_SPACE	0x100000
147a5144237SSrikanth Thokala /* BD separation space */
148a5144237SSrikanth Thokala #define BD_SEPRN_SPACE	64
149185f7d9aSMichal Simek 
150185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
151185f7d9aSMichal Simek struct zynq_gem_priv {
152a5144237SSrikanth Thokala 	struct emac_bd *tx_bd;
153a5144237SSrikanth Thokala 	struct emac_bd *rx_bd;
154a5144237SSrikanth Thokala 	char *rxbuffers;
155185f7d9aSMichal Simek 	u32 rxbd_current;
156185f7d9aSMichal Simek 	u32 rx_first_buf;
157185f7d9aSMichal Simek 	int phyaddr;
15801fbf310SDavid Andrey 	u32 emio;
15905868759SMichal Simek 	int init;
16016ce6de8SMichal Simek 	phy_interface_t interface;
161185f7d9aSMichal Simek 	struct phy_device *phydev;
162185f7d9aSMichal Simek 	struct mii_dev *bus;
163185f7d9aSMichal Simek };
164185f7d9aSMichal Simek 
165185f7d9aSMichal Simek static inline int mdio_wait(struct eth_device *dev)
166185f7d9aSMichal Simek {
167185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
1684c8b7bf4SMichal Simek 	u32 timeout = 20000;
169185f7d9aSMichal Simek 
170185f7d9aSMichal Simek 	/* Wait till MDIO interface is ready to accept a new transaction. */
171185f7d9aSMichal Simek 	while (--timeout) {
172185f7d9aSMichal Simek 		if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
173185f7d9aSMichal Simek 			break;
174185f7d9aSMichal Simek 		WATCHDOG_RESET();
175185f7d9aSMichal Simek 	}
176185f7d9aSMichal Simek 
177185f7d9aSMichal Simek 	if (!timeout) {
178185f7d9aSMichal Simek 		printf("%s: Timeout\n", __func__);
179185f7d9aSMichal Simek 		return 1;
180185f7d9aSMichal Simek 	}
181185f7d9aSMichal Simek 
182185f7d9aSMichal Simek 	return 0;
183185f7d9aSMichal Simek }
184185f7d9aSMichal Simek 
185185f7d9aSMichal Simek static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum,
186185f7d9aSMichal Simek 							u32 op, u16 *data)
187185f7d9aSMichal Simek {
188185f7d9aSMichal Simek 	u32 mgtcr;
189185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
190185f7d9aSMichal Simek 
191185f7d9aSMichal Simek 	if (mdio_wait(dev))
192185f7d9aSMichal Simek 		return 1;
193185f7d9aSMichal Simek 
194185f7d9aSMichal Simek 	/* Construct mgtcr mask for the operation */
195185f7d9aSMichal Simek 	mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
196185f7d9aSMichal Simek 		(phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
197185f7d9aSMichal Simek 		(regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
198185f7d9aSMichal Simek 
199185f7d9aSMichal Simek 	/* Write mgtcr and wait for completion */
200185f7d9aSMichal Simek 	writel(mgtcr, &regs->phymntnc);
201185f7d9aSMichal Simek 
202185f7d9aSMichal Simek 	if (mdio_wait(dev))
203185f7d9aSMichal Simek 		return 1;
204185f7d9aSMichal Simek 
205185f7d9aSMichal Simek 	if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
206185f7d9aSMichal Simek 		*data = readl(&regs->phymntnc);
207185f7d9aSMichal Simek 
208185f7d9aSMichal Simek 	return 0;
209185f7d9aSMichal Simek }
210185f7d9aSMichal Simek 
211185f7d9aSMichal Simek static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val)
212185f7d9aSMichal Simek {
213198e9a4fSMichal Simek 	u32 ret;
214198e9a4fSMichal Simek 
215198e9a4fSMichal Simek 	ret = phy_setup_op(dev, phy_addr, regnum,
216185f7d9aSMichal Simek 				ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
217198e9a4fSMichal Simek 
218198e9a4fSMichal Simek 	if (!ret)
219198e9a4fSMichal Simek 		debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
220198e9a4fSMichal Simek 		      phy_addr, regnum, *val);
221198e9a4fSMichal Simek 
222198e9a4fSMichal Simek 	return ret;
223185f7d9aSMichal Simek }
224185f7d9aSMichal Simek 
225185f7d9aSMichal Simek static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data)
226185f7d9aSMichal Simek {
227198e9a4fSMichal Simek 	debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
228198e9a4fSMichal Simek 	      regnum, data);
229198e9a4fSMichal Simek 
230185f7d9aSMichal Simek 	return phy_setup_op(dev, phy_addr, regnum,
231185f7d9aSMichal Simek 				ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
232185f7d9aSMichal Simek }
233185f7d9aSMichal Simek 
234f97d7e8bSMichal Simek static void phy_detection(struct eth_device *dev)
235f97d7e8bSMichal Simek {
236f97d7e8bSMichal Simek 	int i;
237f97d7e8bSMichal Simek 	u16 phyreg;
238f97d7e8bSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
239f97d7e8bSMichal Simek 
240f97d7e8bSMichal Simek 	if (priv->phyaddr != -1) {
241f97d7e8bSMichal Simek 		phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg);
242f97d7e8bSMichal Simek 		if ((phyreg != 0xFFFF) &&
243f97d7e8bSMichal Simek 		    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
244f97d7e8bSMichal Simek 			/* Found a valid PHY address */
245f97d7e8bSMichal Simek 			debug("Default phy address %d is valid\n",
246f97d7e8bSMichal Simek 			      priv->phyaddr);
247f97d7e8bSMichal Simek 			return;
248f97d7e8bSMichal Simek 		} else {
249f97d7e8bSMichal Simek 			debug("PHY address is not setup correctly %d\n",
250f97d7e8bSMichal Simek 			      priv->phyaddr);
251f97d7e8bSMichal Simek 			priv->phyaddr = -1;
252f97d7e8bSMichal Simek 		}
253f97d7e8bSMichal Simek 	}
254f97d7e8bSMichal Simek 
255f97d7e8bSMichal Simek 	debug("detecting phy address\n");
256f97d7e8bSMichal Simek 	if (priv->phyaddr == -1) {
257f97d7e8bSMichal Simek 		/* detect the PHY address */
258f97d7e8bSMichal Simek 		for (i = 31; i >= 0; i--) {
259f97d7e8bSMichal Simek 			phyread(dev, i, PHY_DETECT_REG, &phyreg);
260f97d7e8bSMichal Simek 			if ((phyreg != 0xFFFF) &&
261f97d7e8bSMichal Simek 			    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
262f97d7e8bSMichal Simek 				/* Found a valid PHY address */
263f97d7e8bSMichal Simek 				priv->phyaddr = i;
264f97d7e8bSMichal Simek 				debug("Found valid phy address, %d\n", i);
265f97d7e8bSMichal Simek 				return;
266f97d7e8bSMichal Simek 			}
267f97d7e8bSMichal Simek 		}
268f97d7e8bSMichal Simek 	}
269f97d7e8bSMichal Simek 	printf("PHY is not detected\n");
270f97d7e8bSMichal Simek }
271f97d7e8bSMichal Simek 
272185f7d9aSMichal Simek static int zynq_gem_setup_mac(struct eth_device *dev)
273185f7d9aSMichal Simek {
274185f7d9aSMichal Simek 	u32 i, macaddrlow, macaddrhigh;
275185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
276185f7d9aSMichal Simek 
277185f7d9aSMichal Simek 	/* Set the MAC bits [31:0] in BOT */
278185f7d9aSMichal Simek 	macaddrlow = dev->enetaddr[0];
279185f7d9aSMichal Simek 	macaddrlow |= dev->enetaddr[1] << 8;
280185f7d9aSMichal Simek 	macaddrlow |= dev->enetaddr[2] << 16;
281185f7d9aSMichal Simek 	macaddrlow |= dev->enetaddr[3] << 24;
282185f7d9aSMichal Simek 
283185f7d9aSMichal Simek 	/* Set MAC bits [47:32] in TOP */
284185f7d9aSMichal Simek 	macaddrhigh = dev->enetaddr[4];
285185f7d9aSMichal Simek 	macaddrhigh |= dev->enetaddr[5] << 8;
286185f7d9aSMichal Simek 
287185f7d9aSMichal Simek 	for (i = 0; i < 4; i++) {
288185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_LOW]);
289185f7d9aSMichal Simek 		writel(0, &regs->laddr[i][LADDR_HIGH]);
290185f7d9aSMichal Simek 		/* Do not use MATCHx register */
291185f7d9aSMichal Simek 		writel(0, &regs->match[i]);
292185f7d9aSMichal Simek 	}
293185f7d9aSMichal Simek 
294185f7d9aSMichal Simek 	writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
295185f7d9aSMichal Simek 	writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
296185f7d9aSMichal Simek 
297185f7d9aSMichal Simek 	return 0;
298185f7d9aSMichal Simek }
299185f7d9aSMichal Simek 
300185f7d9aSMichal Simek static int zynq_gem_init(struct eth_device *dev, bd_t * bis)
301185f7d9aSMichal Simek {
30297598fcfSSoren Brinkmann 	u32 i;
30397598fcfSSoren Brinkmann 	unsigned long clk_rate = 0;
304185f7d9aSMichal Simek 	struct phy_device *phydev;
305185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
306185f7d9aSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
307185f7d9aSMichal Simek 	const u32 supported = SUPPORTED_10baseT_Half |
308185f7d9aSMichal Simek 			SUPPORTED_10baseT_Full |
309185f7d9aSMichal Simek 			SUPPORTED_100baseT_Half |
310185f7d9aSMichal Simek 			SUPPORTED_100baseT_Full |
311185f7d9aSMichal Simek 			SUPPORTED_1000baseT_Half |
312185f7d9aSMichal Simek 			SUPPORTED_1000baseT_Full;
313185f7d9aSMichal Simek 
31405868759SMichal Simek 	if (!priv->init) {
315185f7d9aSMichal Simek 		/* Disable all interrupts */
316185f7d9aSMichal Simek 		writel(0xFFFFFFFF, &regs->idr);
317185f7d9aSMichal Simek 
318185f7d9aSMichal Simek 		/* Disable the receiver & transmitter */
319185f7d9aSMichal Simek 		writel(0, &regs->nwctrl);
320185f7d9aSMichal Simek 		writel(0, &regs->txsr);
321185f7d9aSMichal Simek 		writel(0, &regs->rxsr);
322185f7d9aSMichal Simek 		writel(0, &regs->phymntnc);
323185f7d9aSMichal Simek 
32405868759SMichal Simek 		/* Clear the Hash registers for the mac address
32505868759SMichal Simek 		 * pointed by AddressPtr
32605868759SMichal Simek 		 */
327185f7d9aSMichal Simek 		writel(0x0, &regs->hashl);
328185f7d9aSMichal Simek 		/* Write bits [63:32] in TOP */
329185f7d9aSMichal Simek 		writel(0x0, &regs->hashh);
330185f7d9aSMichal Simek 
331185f7d9aSMichal Simek 		/* Clear all counters */
332*0ebf4041SMichal Simek 		for (i = 0; i < STAT_SIZE; i++)
333185f7d9aSMichal Simek 			readl(&regs->stat[i]);
334185f7d9aSMichal Simek 
335185f7d9aSMichal Simek 		/* Setup RxBD space */
336a5144237SSrikanth Thokala 		memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
337185f7d9aSMichal Simek 
338185f7d9aSMichal Simek 		for (i = 0; i < RX_BUF; i++) {
339185f7d9aSMichal Simek 			priv->rx_bd[i].status = 0xF0000000;
34005868759SMichal Simek 			priv->rx_bd[i].addr =
3415b47d407SPrabhakar Kushwaha 					((ulong)(priv->rxbuffers) +
342185f7d9aSMichal Simek 							(i * PKTSIZE_ALIGN));
343185f7d9aSMichal Simek 		}
344185f7d9aSMichal Simek 		/* WRAP bit to last BD */
345185f7d9aSMichal Simek 		priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
346185f7d9aSMichal Simek 		/* Write RxBDs to IP */
3475b47d407SPrabhakar Kushwaha 		writel((ulong)priv->rx_bd, &regs->rxqbase);
348185f7d9aSMichal Simek 
349185f7d9aSMichal Simek 		/* Setup for DMA Configuration register */
350185f7d9aSMichal Simek 		writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
351185f7d9aSMichal Simek 
352185f7d9aSMichal Simek 		/* Setup for Network Control register, MDIO, Rx and Tx enable */
35380243528SMichal Simek 		setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
354185f7d9aSMichal Simek 
35505868759SMichal Simek 		priv->init++;
35605868759SMichal Simek 	}
35705868759SMichal Simek 
358f97d7e8bSMichal Simek 	phy_detection(dev);
359f97d7e8bSMichal Simek 
360185f7d9aSMichal Simek 	/* interface - look at tsec */
361c1a9fa4bSMichal Simek 	phydev = phy_connect(priv->bus, priv->phyaddr, dev,
36216ce6de8SMichal Simek 			     priv->interface);
363185f7d9aSMichal Simek 
36480243528SMichal Simek 	phydev->supported = supported | ADVERTISED_Pause |
36580243528SMichal Simek 			    ADVERTISED_Asym_Pause;
366185f7d9aSMichal Simek 	phydev->advertising = phydev->supported;
367185f7d9aSMichal Simek 	priv->phydev = phydev;
368185f7d9aSMichal Simek 	phy_config(phydev);
369185f7d9aSMichal Simek 	phy_startup(phydev);
370185f7d9aSMichal Simek 
3714ed4aa20SMichal Simek 	if (!phydev->link) {
3724ed4aa20SMichal Simek 		printf("%s: No link.\n", phydev->dev->name);
3734ed4aa20SMichal Simek 		return -1;
3744ed4aa20SMichal Simek 	}
3754ed4aa20SMichal Simek 
37680243528SMichal Simek 	switch (phydev->speed) {
37780243528SMichal Simek 	case SPEED_1000:
37880243528SMichal Simek 		writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
37980243528SMichal Simek 		       &regs->nwcfg);
38097598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_1000;
38180243528SMichal Simek 		break;
38280243528SMichal Simek 	case SPEED_100:
38380243528SMichal Simek 		clrsetbits_le32(&regs->nwcfg, ZYNQ_GEM_NWCFG_SPEED1000,
38480243528SMichal Simek 				ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100);
38597598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_100;
38680243528SMichal Simek 		break;
38780243528SMichal Simek 	case SPEED_10:
38897598fcfSSoren Brinkmann 		clk_rate = ZYNQ_GEM_FREQUENCY_10;
38980243528SMichal Simek 		break;
39080243528SMichal Simek 	}
39101fbf310SDavid Andrey 
39201fbf310SDavid Andrey 	/* Change the rclk and clk only not using EMIO interface */
39301fbf310SDavid Andrey 	if (!priv->emio)
39401fbf310SDavid Andrey 		zynq_slcr_gem_clk_setup(dev->iobase !=
39597598fcfSSoren Brinkmann 					ZYNQ_GEM_BASEADDR0, clk_rate);
39680243528SMichal Simek 
39780243528SMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
39880243528SMichal Simek 					ZYNQ_GEM_NWCTRL_TXEN_MASK);
39980243528SMichal Simek 
400185f7d9aSMichal Simek 	return 0;
401185f7d9aSMichal Simek }
402185f7d9aSMichal Simek 
403185f7d9aSMichal Simek static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
404185f7d9aSMichal Simek {
405a5144237SSrikanth Thokala 	u32 addr, size;
406185f7d9aSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
407185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
408185f7d9aSMichal Simek 
409185f7d9aSMichal Simek 	/* setup BD */
4105b47d407SPrabhakar Kushwaha 	writel((ulong)priv->tx_bd, &regs->txqbase);
411185f7d9aSMichal Simek 
412185f7d9aSMichal Simek 	/* Setup Tx BD */
413a5144237SSrikanth Thokala 	memset(priv->tx_bd, 0, sizeof(struct emac_bd));
414185f7d9aSMichal Simek 
4155b47d407SPrabhakar Kushwaha 	priv->tx_bd->addr = (ulong)ptr;
416a5144237SSrikanth Thokala 	priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
417e65d33cfSMichal Simek 			       ZYNQ_GEM_TXBUF_LAST_MASK |
418e65d33cfSMichal Simek 			       ZYNQ_GEM_TXBUF_WRAP_MASK;
419a5144237SSrikanth Thokala 
4205b47d407SPrabhakar Kushwaha 	addr = (ulong) ptr;
421a5144237SSrikanth Thokala 	addr &= ~(ARCH_DMA_MINALIGN - 1);
422a5144237SSrikanth Thokala 	size = roundup(len, ARCH_DMA_MINALIGN);
423a5144237SSrikanth Thokala 	flush_dcache_range(addr, addr + size);
42496f4f149SSiva Durga Prasad Paladugu 
4255b47d407SPrabhakar Kushwaha 	addr = (ulong)priv->rxbuffers;
42696f4f149SSiva Durga Prasad Paladugu 	addr &= ~(ARCH_DMA_MINALIGN - 1);
42796f4f149SSiva Durga Prasad Paladugu 	size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
42896f4f149SSiva Durga Prasad Paladugu 	flush_dcache_range(addr, addr + size);
429a5144237SSrikanth Thokala 	barrier();
430185f7d9aSMichal Simek 
431185f7d9aSMichal Simek 	/* Start transmit */
432185f7d9aSMichal Simek 	setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
433185f7d9aSMichal Simek 
434a5144237SSrikanth Thokala 	/* Read TX BD status */
435a5144237SSrikanth Thokala 	if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_UNDERRUN)
436a5144237SSrikanth Thokala 		printf("TX underrun\n");
437a5144237SSrikanth Thokala 	if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
438a5144237SSrikanth Thokala 		printf("TX buffers exhausted in mid frame\n");
439185f7d9aSMichal Simek 
440185f7d9aSMichal Simek 	return 0;
441185f7d9aSMichal Simek }
442185f7d9aSMichal Simek 
443185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
444185f7d9aSMichal Simek static int zynq_gem_recv(struct eth_device *dev)
445185f7d9aSMichal Simek {
446185f7d9aSMichal Simek 	int frame_len;
447185f7d9aSMichal Simek 	struct zynq_gem_priv *priv = dev->priv;
448185f7d9aSMichal Simek 	struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
449185f7d9aSMichal Simek 	struct emac_bd *first_bd;
450185f7d9aSMichal Simek 
451185f7d9aSMichal Simek 	if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
452185f7d9aSMichal Simek 		return 0;
453185f7d9aSMichal Simek 
454185f7d9aSMichal Simek 	if (!(current_bd->status &
455185f7d9aSMichal Simek 			(ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
456185f7d9aSMichal Simek 		printf("GEM: SOF or EOF not set for last buffer received!\n");
457185f7d9aSMichal Simek 		return 0;
458185f7d9aSMichal Simek 	}
459185f7d9aSMichal Simek 
460185f7d9aSMichal Simek 	frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
461185f7d9aSMichal Simek 	if (frame_len) {
462a5144237SSrikanth Thokala 		u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
463a5144237SSrikanth Thokala 		addr &= ~(ARCH_DMA_MINALIGN - 1);
464a5144237SSrikanth Thokala 
4655b47d407SPrabhakar Kushwaha 		net_process_received_packet((u8 *)(ulong)addr, frame_len);
466185f7d9aSMichal Simek 
467185f7d9aSMichal Simek 		if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
468185f7d9aSMichal Simek 			priv->rx_first_buf = priv->rxbd_current;
469185f7d9aSMichal Simek 		else {
470185f7d9aSMichal Simek 			current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
471185f7d9aSMichal Simek 			current_bd->status = 0xF0000000; /* FIXME */
472185f7d9aSMichal Simek 		}
473185f7d9aSMichal Simek 
474185f7d9aSMichal Simek 		if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
475185f7d9aSMichal Simek 			first_bd = &priv->rx_bd[priv->rx_first_buf];
476185f7d9aSMichal Simek 			first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
477185f7d9aSMichal Simek 			first_bd->status = 0xF0000000;
478185f7d9aSMichal Simek 		}
479185f7d9aSMichal Simek 
480185f7d9aSMichal Simek 		if ((++priv->rxbd_current) >= RX_BUF)
481185f7d9aSMichal Simek 			priv->rxbd_current = 0;
482185f7d9aSMichal Simek 	}
483185f7d9aSMichal Simek 
4843b90d0afSMichal Simek 	return frame_len;
485185f7d9aSMichal Simek }
486185f7d9aSMichal Simek 
487185f7d9aSMichal Simek static void zynq_gem_halt(struct eth_device *dev)
488185f7d9aSMichal Simek {
489185f7d9aSMichal Simek 	struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
490185f7d9aSMichal Simek 
49180243528SMichal Simek 	clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
49280243528SMichal Simek 						ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
493185f7d9aSMichal Simek }
494185f7d9aSMichal Simek 
495185f7d9aSMichal Simek static int zynq_gem_miiphyread(const char *devname, uchar addr,
496185f7d9aSMichal Simek 							uchar reg, ushort *val)
497185f7d9aSMichal Simek {
498185f7d9aSMichal Simek 	struct eth_device *dev = eth_get_dev();
499185f7d9aSMichal Simek 	int ret;
500185f7d9aSMichal Simek 
501185f7d9aSMichal Simek 	ret = phyread(dev, addr, reg, val);
502185f7d9aSMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
503185f7d9aSMichal Simek 	return ret;
504185f7d9aSMichal Simek }
505185f7d9aSMichal Simek 
506185f7d9aSMichal Simek static int zynq_gem_miiphy_write(const char *devname, uchar addr,
507185f7d9aSMichal Simek 							uchar reg, ushort val)
508185f7d9aSMichal Simek {
509185f7d9aSMichal Simek 	struct eth_device *dev = eth_get_dev();
510185f7d9aSMichal Simek 
511185f7d9aSMichal Simek 	debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
512185f7d9aSMichal Simek 	return phywrite(dev, addr, reg, val);
513185f7d9aSMichal Simek }
514185f7d9aSMichal Simek 
51558405378SMichal Simek int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
51658405378SMichal Simek 			int phy_addr, u32 emio)
517185f7d9aSMichal Simek {
518185f7d9aSMichal Simek 	struct eth_device *dev;
519185f7d9aSMichal Simek 	struct zynq_gem_priv *priv;
520a5144237SSrikanth Thokala 	void *bd_space;
521185f7d9aSMichal Simek 
522185f7d9aSMichal Simek 	dev = calloc(1, sizeof(*dev));
523185f7d9aSMichal Simek 	if (dev == NULL)
524185f7d9aSMichal Simek 		return -1;
525185f7d9aSMichal Simek 
526185f7d9aSMichal Simek 	dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
527185f7d9aSMichal Simek 	if (dev->priv == NULL) {
528185f7d9aSMichal Simek 		free(dev);
529185f7d9aSMichal Simek 		return -1;
530185f7d9aSMichal Simek 	}
531185f7d9aSMichal Simek 	priv = dev->priv;
532185f7d9aSMichal Simek 
533a5144237SSrikanth Thokala 	/* Align rxbuffers to ARCH_DMA_MINALIGN */
534a5144237SSrikanth Thokala 	priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
535a5144237SSrikanth Thokala 	memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
536a5144237SSrikanth Thokala 
53796f4f149SSiva Durga Prasad Paladugu 	/* Align bd_space to MMU_SECTION_SHIFT */
538a5144237SSrikanth Thokala 	bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
5399ce1edc8SMichal Simek 	mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
5409ce1edc8SMichal Simek 					BD_SPACE, DCACHE_OFF);
541a5144237SSrikanth Thokala 
542a5144237SSrikanth Thokala 	/* Initialize the bd spaces for tx and rx bd's */
543a5144237SSrikanth Thokala 	priv->tx_bd = (struct emac_bd *)bd_space;
5445b47d407SPrabhakar Kushwaha 	priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
545a5144237SSrikanth Thokala 
546117cd4ccSDavid Andrey 	priv->phyaddr = phy_addr;
54701fbf310SDavid Andrey 	priv->emio = emio;
548185f7d9aSMichal Simek 
54916ce6de8SMichal Simek #ifndef CONFIG_ZYNQ_GEM_INTERFACE
55016ce6de8SMichal Simek 	priv->interface = PHY_INTERFACE_MODE_MII;
55116ce6de8SMichal Simek #else
55216ce6de8SMichal Simek 	priv->interface = CONFIG_ZYNQ_GEM_INTERFACE;
55316ce6de8SMichal Simek #endif
55416ce6de8SMichal Simek 
55558405378SMichal Simek 	sprintf(dev->name, "Gem.%lx", base_addr);
556185f7d9aSMichal Simek 
557185f7d9aSMichal Simek 	dev->iobase = base_addr;
558185f7d9aSMichal Simek 
559185f7d9aSMichal Simek 	dev->init = zynq_gem_init;
560185f7d9aSMichal Simek 	dev->halt = zynq_gem_halt;
561185f7d9aSMichal Simek 	dev->send = zynq_gem_send;
562185f7d9aSMichal Simek 	dev->recv = zynq_gem_recv;
563185f7d9aSMichal Simek 	dev->write_hwaddr = zynq_gem_setup_mac;
564185f7d9aSMichal Simek 
565185f7d9aSMichal Simek 	eth_register(dev);
566185f7d9aSMichal Simek 
567185f7d9aSMichal Simek 	miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
568185f7d9aSMichal Simek 	priv->bus = miiphy_get_dev_by_name(dev->name);
569185f7d9aSMichal Simek 
570185f7d9aSMichal Simek 	return 1;
571185f7d9aSMichal Simek }
572f88a6869SMichal Simek 
5730f925822SMasahiro Yamada #if CONFIG_IS_ENABLED(OF_CONTROL)
574f88a6869SMichal Simek int zynq_gem_of_init(const void *blob)
575f88a6869SMichal Simek {
576f88a6869SMichal Simek 	int offset = 0;
577f88a6869SMichal Simek 	u32 ret = 0;
578f88a6869SMichal Simek 	u32 reg, phy_reg;
579f88a6869SMichal Simek 
580f88a6869SMichal Simek 	debug("ZYNQ GEM: Initialization\n");
581f88a6869SMichal Simek 
582f88a6869SMichal Simek 	do {
583f88a6869SMichal Simek 		offset = fdt_node_offset_by_compatible(blob, offset,
584f88a6869SMichal Simek 					"xlnx,ps7-ethernet-1.00.a");
585f88a6869SMichal Simek 		if (offset != -1) {
586f88a6869SMichal Simek 			reg = fdtdec_get_addr(blob, offset, "reg");
587f88a6869SMichal Simek 			if (reg != FDT_ADDR_T_NONE) {
588f88a6869SMichal Simek 				offset = fdtdec_lookup_phandle(blob, offset,
589f88a6869SMichal Simek 							       "phy-handle");
590f88a6869SMichal Simek 				if (offset != -1)
591f88a6869SMichal Simek 					phy_reg = fdtdec_get_addr(blob, offset,
592f88a6869SMichal Simek 								  "reg");
593f88a6869SMichal Simek 				else
594f88a6869SMichal Simek 					phy_reg = 0;
595f88a6869SMichal Simek 
596f88a6869SMichal Simek 				debug("ZYNQ GEM: addr %x, phyaddr %x\n",
597f88a6869SMichal Simek 				      reg, phy_reg);
598f88a6869SMichal Simek 
599f88a6869SMichal Simek 				ret |= zynq_gem_initialize(NULL, reg,
600f88a6869SMichal Simek 							   phy_reg, 0);
601f88a6869SMichal Simek 
602f88a6869SMichal Simek 			} else {
603f88a6869SMichal Simek 				debug("ZYNQ GEM: Can't get base address\n");
604f88a6869SMichal Simek 				return -1;
605f88a6869SMichal Simek 			}
606f88a6869SMichal Simek 		}
607f88a6869SMichal Simek 	} while (offset != -1);
608f88a6869SMichal Simek 
609f88a6869SMichal Simek 	return ret;
610f88a6869SMichal Simek }
611f88a6869SMichal Simek #endif
612