1185f7d9aSMichal Simek /* 2185f7d9aSMichal Simek * (C) Copyright 2011 Michal Simek 3185f7d9aSMichal Simek * 4185f7d9aSMichal Simek * Michal SIMEK <monstr@monstr.eu> 5185f7d9aSMichal Simek * 6185f7d9aSMichal Simek * Based on Xilinx gmac driver: 7185f7d9aSMichal Simek * (C) Copyright 2011 Xilinx 8185f7d9aSMichal Simek * 9185f7d9aSMichal Simek * See file CREDITS for list of people who contributed to this 10185f7d9aSMichal Simek * project. 11185f7d9aSMichal Simek * 12185f7d9aSMichal Simek * This program is free software; you can redistribute it and/or 13185f7d9aSMichal Simek * modify it under the terms of the GNU General Public License as 14185f7d9aSMichal Simek * published by the Free Software Foundation; either version 2 of 15185f7d9aSMichal Simek * the License, or (at your option) any later version. 16185f7d9aSMichal Simek * 17185f7d9aSMichal Simek * This program is distributed in the hope that it will be useful, 18185f7d9aSMichal Simek * but WITHOUT ANY WARRANTY; without even the implied warranty of 19185f7d9aSMichal Simek * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20185f7d9aSMichal Simek * GNU General Public License for more details. 21185f7d9aSMichal Simek * 22185f7d9aSMichal Simek * You should have received a copy of the GNU General Public License 23185f7d9aSMichal Simek * along with this program; if not, write to the Free Software 24185f7d9aSMichal Simek * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25185f7d9aSMichal Simek * MA 02111-1307 USA 26185f7d9aSMichal Simek */ 27185f7d9aSMichal Simek 28185f7d9aSMichal Simek #include <common.h> 29185f7d9aSMichal Simek #include <net.h> 30185f7d9aSMichal Simek #include <config.h> 31185f7d9aSMichal Simek #include <malloc.h> 32185f7d9aSMichal Simek #include <asm/io.h> 33185f7d9aSMichal Simek #include <phy.h> 34185f7d9aSMichal Simek #include <miiphy.h> 35185f7d9aSMichal Simek #include <watchdog.h> 36*01fbf310SDavid Andrey #include <asm/arch/hardware.h> 3780243528SMichal Simek #include <asm/arch/sys_proto.h> 38185f7d9aSMichal Simek 39185f7d9aSMichal Simek #if !defined(CONFIG_PHYLIB) 40185f7d9aSMichal Simek # error XILINX_GEM_ETHERNET requires PHYLIB 41185f7d9aSMichal Simek #endif 42185f7d9aSMichal Simek 43185f7d9aSMichal Simek /* Bit/mask specification */ 44185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */ 45185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */ 46185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */ 47185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */ 48185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */ 49185f7d9aSMichal Simek 50185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */ 51185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */ 52185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */ 53185f7d9aSMichal Simek 54185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */ 55185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */ 56185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */ 57185f7d9aSMichal Simek 58185f7d9aSMichal Simek /* Wrap bit, last descriptor */ 59185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000 60185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */ 61185f7d9aSMichal Simek 62185f7d9aSMichal Simek #define ZYNQ_GEM_TXSR_HRESPNOK_MASK 0x00000100 /* Transmit hresp not OK */ 63185f7d9aSMichal Simek #define ZYNQ_GEM_TXSR_URUN_MASK 0x00000040 /* Transmit underrun */ 64185f7d9aSMichal Simek /* Transmit buffs exhausted mid frame */ 65185f7d9aSMichal Simek #define ZYNQ_GEM_TXSR_BUFEXH_MASK 0x00000010 66185f7d9aSMichal Simek 67185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */ 68185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */ 69185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */ 70185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */ 71185f7d9aSMichal Simek 7280243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */ 7380243528SMichal Simek #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */ 7480243528SMichal Simek #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */ 7580243528SMichal Simek #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */ 76185f7d9aSMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000080000 /* Div pclk by 32, 80MHz */ 7780243528SMichal Simek #define ZYNQ_GEM_NWCFG_MDCCLKDIV2 0x0000c0000 /* Div pclk by 48, 120MHz */ 78185f7d9aSMichal Simek 7980243528SMichal Simek #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_NWCFG_FDEN | \ 80185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_FSREM | \ 81185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_MDCCLKDIV) 82185f7d9aSMichal Simek 83185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */ 84185f7d9aSMichal Simek 85185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */ 86185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */ 87185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300 88185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */ 89185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400 90185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */ 91185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF 0x00180000 92185f7d9aSMichal Simek 93185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \ 94185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXSIZE | \ 95185f7d9aSMichal Simek ZYNQ_GEM_DMACR_TXSIZE | \ 96185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXBUF) 97185f7d9aSMichal Simek 98185f7d9aSMichal Simek /* Device registers */ 99185f7d9aSMichal Simek struct zynq_gem_regs { 100185f7d9aSMichal Simek u32 nwctrl; /* Network Control reg */ 101185f7d9aSMichal Simek u32 nwcfg; /* Network Config reg */ 102185f7d9aSMichal Simek u32 nwsr; /* Network Status reg */ 103185f7d9aSMichal Simek u32 reserved1; 104185f7d9aSMichal Simek u32 dmacr; /* DMA Control reg */ 105185f7d9aSMichal Simek u32 txsr; /* TX Status reg */ 106185f7d9aSMichal Simek u32 rxqbase; /* RX Q Base address reg */ 107185f7d9aSMichal Simek u32 txqbase; /* TX Q Base address reg */ 108185f7d9aSMichal Simek u32 rxsr; /* RX Status reg */ 109185f7d9aSMichal Simek u32 reserved2[2]; 110185f7d9aSMichal Simek u32 idr; /* Interrupt Disable reg */ 111185f7d9aSMichal Simek u32 reserved3; 112185f7d9aSMichal Simek u32 phymntnc; /* Phy Maintaince reg */ 113185f7d9aSMichal Simek u32 reserved4[18]; 114185f7d9aSMichal Simek u32 hashl; /* Hash Low address reg */ 115185f7d9aSMichal Simek u32 hashh; /* Hash High address reg */ 116185f7d9aSMichal Simek #define LADDR_LOW 0 117185f7d9aSMichal Simek #define LADDR_HIGH 1 118185f7d9aSMichal Simek u32 laddr[4][LADDR_HIGH + 1]; /* Specific1 addr low/high reg */ 119185f7d9aSMichal Simek u32 match[4]; /* Type ID1 Match reg */ 120185f7d9aSMichal Simek u32 reserved6[18]; 121185f7d9aSMichal Simek u32 stat[44]; /* Octects transmitted Low reg - stat start */ 122185f7d9aSMichal Simek }; 123185f7d9aSMichal Simek 124185f7d9aSMichal Simek /* BD descriptors */ 125185f7d9aSMichal Simek struct emac_bd { 126185f7d9aSMichal Simek u32 addr; /* Next descriptor pointer */ 127185f7d9aSMichal Simek u32 status; 128185f7d9aSMichal Simek }; 129185f7d9aSMichal Simek 130185f7d9aSMichal Simek #define RX_BUF 3 131185f7d9aSMichal Simek 132185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */ 133185f7d9aSMichal Simek struct zynq_gem_priv { 134185f7d9aSMichal Simek struct emac_bd tx_bd; 135185f7d9aSMichal Simek struct emac_bd rx_bd[RX_BUF]; 136185f7d9aSMichal Simek char rxbuffers[RX_BUF * PKTSIZE_ALIGN]; 137185f7d9aSMichal Simek u32 rxbd_current; 138185f7d9aSMichal Simek u32 rx_first_buf; 139185f7d9aSMichal Simek int phyaddr; 140*01fbf310SDavid Andrey u32 emio; 14105868759SMichal Simek int init; 142185f7d9aSMichal Simek struct phy_device *phydev; 143185f7d9aSMichal Simek struct mii_dev *bus; 144185f7d9aSMichal Simek }; 145185f7d9aSMichal Simek 146185f7d9aSMichal Simek static inline int mdio_wait(struct eth_device *dev) 147185f7d9aSMichal Simek { 148185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 149185f7d9aSMichal Simek u32 timeout = 200; 150185f7d9aSMichal Simek 151185f7d9aSMichal Simek /* Wait till MDIO interface is ready to accept a new transaction. */ 152185f7d9aSMichal Simek while (--timeout) { 153185f7d9aSMichal Simek if (readl(®s->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK) 154185f7d9aSMichal Simek break; 155185f7d9aSMichal Simek WATCHDOG_RESET(); 156185f7d9aSMichal Simek } 157185f7d9aSMichal Simek 158185f7d9aSMichal Simek if (!timeout) { 159185f7d9aSMichal Simek printf("%s: Timeout\n", __func__); 160185f7d9aSMichal Simek return 1; 161185f7d9aSMichal Simek } 162185f7d9aSMichal Simek 163185f7d9aSMichal Simek return 0; 164185f7d9aSMichal Simek } 165185f7d9aSMichal Simek 166185f7d9aSMichal Simek static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum, 167185f7d9aSMichal Simek u32 op, u16 *data) 168185f7d9aSMichal Simek { 169185f7d9aSMichal Simek u32 mgtcr; 170185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 171185f7d9aSMichal Simek 172185f7d9aSMichal Simek if (mdio_wait(dev)) 173185f7d9aSMichal Simek return 1; 174185f7d9aSMichal Simek 175185f7d9aSMichal Simek /* Construct mgtcr mask for the operation */ 176185f7d9aSMichal Simek mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op | 177185f7d9aSMichal Simek (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) | 178185f7d9aSMichal Simek (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data; 179185f7d9aSMichal Simek 180185f7d9aSMichal Simek /* Write mgtcr and wait for completion */ 181185f7d9aSMichal Simek writel(mgtcr, ®s->phymntnc); 182185f7d9aSMichal Simek 183185f7d9aSMichal Simek if (mdio_wait(dev)) 184185f7d9aSMichal Simek return 1; 185185f7d9aSMichal Simek 186185f7d9aSMichal Simek if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK) 187185f7d9aSMichal Simek *data = readl(®s->phymntnc); 188185f7d9aSMichal Simek 189185f7d9aSMichal Simek return 0; 190185f7d9aSMichal Simek } 191185f7d9aSMichal Simek 192185f7d9aSMichal Simek static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val) 193185f7d9aSMichal Simek { 194185f7d9aSMichal Simek return phy_setup_op(dev, phy_addr, regnum, 195185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val); 196185f7d9aSMichal Simek } 197185f7d9aSMichal Simek 198185f7d9aSMichal Simek static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data) 199185f7d9aSMichal Simek { 200185f7d9aSMichal Simek return phy_setup_op(dev, phy_addr, regnum, 201185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data); 202185f7d9aSMichal Simek } 203185f7d9aSMichal Simek 204185f7d9aSMichal Simek static int zynq_gem_setup_mac(struct eth_device *dev) 205185f7d9aSMichal Simek { 206185f7d9aSMichal Simek u32 i, macaddrlow, macaddrhigh; 207185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 208185f7d9aSMichal Simek 209185f7d9aSMichal Simek /* Set the MAC bits [31:0] in BOT */ 210185f7d9aSMichal Simek macaddrlow = dev->enetaddr[0]; 211185f7d9aSMichal Simek macaddrlow |= dev->enetaddr[1] << 8; 212185f7d9aSMichal Simek macaddrlow |= dev->enetaddr[2] << 16; 213185f7d9aSMichal Simek macaddrlow |= dev->enetaddr[3] << 24; 214185f7d9aSMichal Simek 215185f7d9aSMichal Simek /* Set MAC bits [47:32] in TOP */ 216185f7d9aSMichal Simek macaddrhigh = dev->enetaddr[4]; 217185f7d9aSMichal Simek macaddrhigh |= dev->enetaddr[5] << 8; 218185f7d9aSMichal Simek 219185f7d9aSMichal Simek for (i = 0; i < 4; i++) { 220185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_LOW]); 221185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_HIGH]); 222185f7d9aSMichal Simek /* Do not use MATCHx register */ 223185f7d9aSMichal Simek writel(0, ®s->match[i]); 224185f7d9aSMichal Simek } 225185f7d9aSMichal Simek 226185f7d9aSMichal Simek writel(macaddrlow, ®s->laddr[0][LADDR_LOW]); 227185f7d9aSMichal Simek writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]); 228185f7d9aSMichal Simek 229185f7d9aSMichal Simek return 0; 230185f7d9aSMichal Simek } 231185f7d9aSMichal Simek 232185f7d9aSMichal Simek static int zynq_gem_init(struct eth_device *dev, bd_t * bis) 233185f7d9aSMichal Simek { 23480243528SMichal Simek u32 i, rclk, clk = 0; 235185f7d9aSMichal Simek struct phy_device *phydev; 236185f7d9aSMichal Simek const u32 stat_size = (sizeof(struct zynq_gem_regs) - 237185f7d9aSMichal Simek offsetof(struct zynq_gem_regs, stat)) / 4; 238185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 239185f7d9aSMichal Simek struct zynq_gem_priv *priv = dev->priv; 240185f7d9aSMichal Simek const u32 supported = SUPPORTED_10baseT_Half | 241185f7d9aSMichal Simek SUPPORTED_10baseT_Full | 242185f7d9aSMichal Simek SUPPORTED_100baseT_Half | 243185f7d9aSMichal Simek SUPPORTED_100baseT_Full | 244185f7d9aSMichal Simek SUPPORTED_1000baseT_Half | 245185f7d9aSMichal Simek SUPPORTED_1000baseT_Full; 246185f7d9aSMichal Simek 24705868759SMichal Simek if (!priv->init) { 248185f7d9aSMichal Simek /* Disable all interrupts */ 249185f7d9aSMichal Simek writel(0xFFFFFFFF, ®s->idr); 250185f7d9aSMichal Simek 251185f7d9aSMichal Simek /* Disable the receiver & transmitter */ 252185f7d9aSMichal Simek writel(0, ®s->nwctrl); 253185f7d9aSMichal Simek writel(0, ®s->txsr); 254185f7d9aSMichal Simek writel(0, ®s->rxsr); 255185f7d9aSMichal Simek writel(0, ®s->phymntnc); 256185f7d9aSMichal Simek 25705868759SMichal Simek /* Clear the Hash registers for the mac address 25805868759SMichal Simek * pointed by AddressPtr 25905868759SMichal Simek */ 260185f7d9aSMichal Simek writel(0x0, ®s->hashl); 261185f7d9aSMichal Simek /* Write bits [63:32] in TOP */ 262185f7d9aSMichal Simek writel(0x0, ®s->hashh); 263185f7d9aSMichal Simek 264185f7d9aSMichal Simek /* Clear all counters */ 265185f7d9aSMichal Simek for (i = 0; i <= stat_size; i++) 266185f7d9aSMichal Simek readl(®s->stat[i]); 267185f7d9aSMichal Simek 268185f7d9aSMichal Simek /* Setup RxBD space */ 269185f7d9aSMichal Simek memset(&(priv->rx_bd), 0, sizeof(priv->rx_bd)); 270185f7d9aSMichal Simek /* Create the RxBD ring */ 271185f7d9aSMichal Simek memset(&(priv->rxbuffers), 0, sizeof(priv->rxbuffers)); 272185f7d9aSMichal Simek 273185f7d9aSMichal Simek for (i = 0; i < RX_BUF; i++) { 274185f7d9aSMichal Simek priv->rx_bd[i].status = 0xF0000000; 27505868759SMichal Simek priv->rx_bd[i].addr = 27605868759SMichal Simek (u32)((char *)&(priv->rxbuffers) + 277185f7d9aSMichal Simek (i * PKTSIZE_ALIGN)); 278185f7d9aSMichal Simek } 279185f7d9aSMichal Simek /* WRAP bit to last BD */ 280185f7d9aSMichal Simek priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK; 281185f7d9aSMichal Simek /* Write RxBDs to IP */ 282185f7d9aSMichal Simek writel((u32)&(priv->rx_bd), ®s->rxqbase); 283185f7d9aSMichal Simek 284185f7d9aSMichal Simek /* Setup for DMA Configuration register */ 285185f7d9aSMichal Simek writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr); 286185f7d9aSMichal Simek 287185f7d9aSMichal Simek /* Setup for Network Control register, MDIO, Rx and Tx enable */ 28880243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK); 289185f7d9aSMichal Simek 29005868759SMichal Simek priv->init++; 29105868759SMichal Simek } 29205868759SMichal Simek 293185f7d9aSMichal Simek /* interface - look at tsec */ 294185f7d9aSMichal Simek phydev = phy_connect(priv->bus, priv->phyaddr, dev, 0); 295185f7d9aSMichal Simek 29680243528SMichal Simek phydev->supported = supported | ADVERTISED_Pause | 29780243528SMichal Simek ADVERTISED_Asym_Pause; 298185f7d9aSMichal Simek phydev->advertising = phydev->supported; 299185f7d9aSMichal Simek priv->phydev = phydev; 300185f7d9aSMichal Simek phy_config(phydev); 301185f7d9aSMichal Simek phy_startup(phydev); 302185f7d9aSMichal Simek 30380243528SMichal Simek switch (phydev->speed) { 30480243528SMichal Simek case SPEED_1000: 30580243528SMichal Simek writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000, 30680243528SMichal Simek ®s->nwcfg); 30780243528SMichal Simek rclk = (0 << 4) | (1 << 0); 30880243528SMichal Simek clk = (1 << 20) | (8 << 8) | (0 << 4) | (1 << 0); 30980243528SMichal Simek break; 31080243528SMichal Simek case SPEED_100: 31180243528SMichal Simek clrsetbits_le32(®s->nwcfg, ZYNQ_GEM_NWCFG_SPEED1000, 31280243528SMichal Simek ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100); 31380243528SMichal Simek rclk = 1 << 0; 31480243528SMichal Simek clk = (5 << 20) | (8 << 8) | (0 << 4) | (1 << 0); 31580243528SMichal Simek break; 31680243528SMichal Simek case SPEED_10: 31780243528SMichal Simek rclk = 1 << 0; 31880243528SMichal Simek /* FIXME untested */ 31980243528SMichal Simek clk = (5 << 20) | (8 << 8) | (0 << 4) | (1 << 0); 32080243528SMichal Simek break; 32180243528SMichal Simek } 322*01fbf310SDavid Andrey 323*01fbf310SDavid Andrey /* Change the rclk and clk only not using EMIO interface */ 324*01fbf310SDavid Andrey if (!priv->emio) 325*01fbf310SDavid Andrey zynq_slcr_gem_clk_setup(dev->iobase != 326*01fbf310SDavid Andrey ZYNQ_GEM_BASEADDR0, rclk, clk); 32780243528SMichal Simek 32880243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | 32980243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK); 33080243528SMichal Simek 331185f7d9aSMichal Simek return 0; 332185f7d9aSMichal Simek } 333185f7d9aSMichal Simek 334185f7d9aSMichal Simek static int zynq_gem_send(struct eth_device *dev, void *ptr, int len) 335185f7d9aSMichal Simek { 336185f7d9aSMichal Simek u32 status; 337185f7d9aSMichal Simek struct zynq_gem_priv *priv = dev->priv; 338185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 339185f7d9aSMichal Simek const u32 mask = ZYNQ_GEM_TXSR_HRESPNOK_MASK | \ 340185f7d9aSMichal Simek ZYNQ_GEM_TXSR_URUN_MASK | ZYNQ_GEM_TXSR_BUFEXH_MASK; 341185f7d9aSMichal Simek 342185f7d9aSMichal Simek /* setup BD */ 343185f7d9aSMichal Simek writel((u32)&(priv->tx_bd), ®s->txqbase); 344185f7d9aSMichal Simek 345185f7d9aSMichal Simek /* Setup Tx BD */ 346185f7d9aSMichal Simek memset((void *)&(priv->tx_bd), 0, sizeof(struct emac_bd)); 347185f7d9aSMichal Simek 348185f7d9aSMichal Simek priv->tx_bd.addr = (u32)ptr; 349986f0000SMichal Simek priv->tx_bd.status = len | ZYNQ_GEM_TXBUF_LAST_MASK; 350185f7d9aSMichal Simek 351185f7d9aSMichal Simek /* Start transmit */ 352185f7d9aSMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK); 353185f7d9aSMichal Simek 354185f7d9aSMichal Simek /* Read the stat register to know if the packet has been transmitted */ 355185f7d9aSMichal Simek status = readl(®s->txsr); 356185f7d9aSMichal Simek if (status & mask) 357185f7d9aSMichal Simek printf("Something has gone wrong here!? Status is 0x%x.\n", 358185f7d9aSMichal Simek status); 359185f7d9aSMichal Simek 360185f7d9aSMichal Simek /* Clear Tx status register before leaving . */ 361185f7d9aSMichal Simek writel(status, ®s->txsr); 362185f7d9aSMichal Simek return 0; 363185f7d9aSMichal Simek } 364185f7d9aSMichal Simek 365185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */ 366185f7d9aSMichal Simek static int zynq_gem_recv(struct eth_device *dev) 367185f7d9aSMichal Simek { 368185f7d9aSMichal Simek int frame_len; 369185f7d9aSMichal Simek struct zynq_gem_priv *priv = dev->priv; 370185f7d9aSMichal Simek struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; 371185f7d9aSMichal Simek struct emac_bd *first_bd; 372185f7d9aSMichal Simek 373185f7d9aSMichal Simek if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK)) 374185f7d9aSMichal Simek return 0; 375185f7d9aSMichal Simek 376185f7d9aSMichal Simek if (!(current_bd->status & 377185f7d9aSMichal Simek (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) { 378185f7d9aSMichal Simek printf("GEM: SOF or EOF not set for last buffer received!\n"); 379185f7d9aSMichal Simek return 0; 380185f7d9aSMichal Simek } 381185f7d9aSMichal Simek 382185f7d9aSMichal Simek frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK; 383185f7d9aSMichal Simek if (frame_len) { 384185f7d9aSMichal Simek NetReceive((u8 *) (current_bd->addr & 385185f7d9aSMichal Simek ZYNQ_GEM_RXBUF_ADD_MASK), frame_len); 386185f7d9aSMichal Simek 387185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) 388185f7d9aSMichal Simek priv->rx_first_buf = priv->rxbd_current; 389185f7d9aSMichal Simek else { 390185f7d9aSMichal Simek current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 391185f7d9aSMichal Simek current_bd->status = 0xF0000000; /* FIXME */ 392185f7d9aSMichal Simek } 393185f7d9aSMichal Simek 394185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) { 395185f7d9aSMichal Simek first_bd = &priv->rx_bd[priv->rx_first_buf]; 396185f7d9aSMichal Simek first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; 397185f7d9aSMichal Simek first_bd->status = 0xF0000000; 398185f7d9aSMichal Simek } 399185f7d9aSMichal Simek 400185f7d9aSMichal Simek if ((++priv->rxbd_current) >= RX_BUF) 401185f7d9aSMichal Simek priv->rxbd_current = 0; 402185f7d9aSMichal Simek } 403185f7d9aSMichal Simek 4043b90d0afSMichal Simek return frame_len; 405185f7d9aSMichal Simek } 406185f7d9aSMichal Simek 407185f7d9aSMichal Simek static void zynq_gem_halt(struct eth_device *dev) 408185f7d9aSMichal Simek { 409185f7d9aSMichal Simek struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase; 410185f7d9aSMichal Simek 41180243528SMichal Simek clrsetbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | 41280243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK, 0); 413185f7d9aSMichal Simek } 414185f7d9aSMichal Simek 415185f7d9aSMichal Simek static int zynq_gem_miiphyread(const char *devname, uchar addr, 416185f7d9aSMichal Simek uchar reg, ushort *val) 417185f7d9aSMichal Simek { 418185f7d9aSMichal Simek struct eth_device *dev = eth_get_dev(); 419185f7d9aSMichal Simek int ret; 420185f7d9aSMichal Simek 421185f7d9aSMichal Simek ret = phyread(dev, addr, reg, val); 422185f7d9aSMichal Simek debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val); 423185f7d9aSMichal Simek return ret; 424185f7d9aSMichal Simek } 425185f7d9aSMichal Simek 426185f7d9aSMichal Simek static int zynq_gem_miiphy_write(const char *devname, uchar addr, 427185f7d9aSMichal Simek uchar reg, ushort val) 428185f7d9aSMichal Simek { 429185f7d9aSMichal Simek struct eth_device *dev = eth_get_dev(); 430185f7d9aSMichal Simek 431185f7d9aSMichal Simek debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val); 432185f7d9aSMichal Simek return phywrite(dev, addr, reg, val); 433185f7d9aSMichal Simek } 434185f7d9aSMichal Simek 435*01fbf310SDavid Andrey int zynq_gem_initialize(bd_t *bis, int base_addr, int phy_addr, u32 emio) 436185f7d9aSMichal Simek { 437185f7d9aSMichal Simek struct eth_device *dev; 438185f7d9aSMichal Simek struct zynq_gem_priv *priv; 439185f7d9aSMichal Simek 440185f7d9aSMichal Simek dev = calloc(1, sizeof(*dev)); 441185f7d9aSMichal Simek if (dev == NULL) 442185f7d9aSMichal Simek return -1; 443185f7d9aSMichal Simek 444185f7d9aSMichal Simek dev->priv = calloc(1, sizeof(struct zynq_gem_priv)); 445185f7d9aSMichal Simek if (dev->priv == NULL) { 446185f7d9aSMichal Simek free(dev); 447185f7d9aSMichal Simek return -1; 448185f7d9aSMichal Simek } 449185f7d9aSMichal Simek priv = dev->priv; 450185f7d9aSMichal Simek 451117cd4ccSDavid Andrey priv->phyaddr = phy_addr; 452*01fbf310SDavid Andrey priv->emio = emio; 453185f7d9aSMichal Simek 454185f7d9aSMichal Simek sprintf(dev->name, "Gem.%x", base_addr); 455185f7d9aSMichal Simek 456185f7d9aSMichal Simek dev->iobase = base_addr; 457185f7d9aSMichal Simek 458185f7d9aSMichal Simek dev->init = zynq_gem_init; 459185f7d9aSMichal Simek dev->halt = zynq_gem_halt; 460185f7d9aSMichal Simek dev->send = zynq_gem_send; 461185f7d9aSMichal Simek dev->recv = zynq_gem_recv; 462185f7d9aSMichal Simek dev->write_hwaddr = zynq_gem_setup_mac; 463185f7d9aSMichal Simek 464185f7d9aSMichal Simek eth_register(dev); 465185f7d9aSMichal Simek 466185f7d9aSMichal Simek miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write); 467185f7d9aSMichal Simek priv->bus = miiphy_get_dev_by_name(dev->name); 468185f7d9aSMichal Simek 469185f7d9aSMichal Simek return 1; 470185f7d9aSMichal Simek } 471