1185f7d9aSMichal Simek /*
2185f7d9aSMichal Simek * (C) Copyright 2011 Michal Simek
3185f7d9aSMichal Simek *
4185f7d9aSMichal Simek * Michal SIMEK <monstr@monstr.eu>
5185f7d9aSMichal Simek *
6185f7d9aSMichal Simek * Based on Xilinx gmac driver:
7185f7d9aSMichal Simek * (C) Copyright 2011 Xilinx
8185f7d9aSMichal Simek *
91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
10185f7d9aSMichal Simek */
11185f7d9aSMichal Simek
12a765bdd1SSiva Durga Prasad Paladugu #include <clk.h>
13185f7d9aSMichal Simek #include <common.h>
146889ca71SMichal Simek #include <dm.h>
15185f7d9aSMichal Simek #include <net.h>
162fd2489bSMichal Simek #include <netdev.h>
17185f7d9aSMichal Simek #include <config.h>
18b8de29feSMichal Simek #include <console.h>
19185f7d9aSMichal Simek #include <malloc.h>
20185f7d9aSMichal Simek #include <asm/io.h>
21185f7d9aSMichal Simek #include <phy.h>
22185f7d9aSMichal Simek #include <miiphy.h>
23e7138b34SMateusz Kulikowski #include <wait_bit.h>
24185f7d9aSMichal Simek #include <watchdog.h>
2596f4f149SSiva Durga Prasad Paladugu #include <asm/system.h>
2601fbf310SDavid Andrey #include <asm/arch/hardware.h>
2780243528SMichal Simek #include <asm/arch/sys_proto.h>
285d97dff0SMasahiro Yamada #include <linux/errno.h>
29185f7d9aSMichal Simek
306889ca71SMichal Simek DECLARE_GLOBAL_DATA_PTR;
316889ca71SMichal Simek
32185f7d9aSMichal Simek /* Bit/mask specification */
33185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
34185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
35185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
36185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
37185f7d9aSMichal Simek #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
38185f7d9aSMichal Simek
39185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
40185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
41185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
42185f7d9aSMichal Simek
43185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
44185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
45185f7d9aSMichal Simek #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
46185f7d9aSMichal Simek
47185f7d9aSMichal Simek /* Wrap bit, last descriptor */
48185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
49185f7d9aSMichal Simek #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
5023a598f7SMichal Simek #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
51185f7d9aSMichal Simek
52185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
53185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
54185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
55185f7d9aSMichal Simek #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
56185f7d9aSMichal Simek
5727183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
5827183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
5927183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
6027183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
614eaf8f54SSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
6227183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
63f17ea71dSMichal Simek #ifdef CONFIG_ARM64
6427183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
65f17ea71dSMichal Simek #else
6627183d7cSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
67f17ea71dSMichal Simek #endif
68185f7d9aSMichal Simek
698a584c8aSSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64
708a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
718a584c8aSSiva Durga Prasad Paladugu #else
728a584c8aSSiva Durga Prasad Paladugu # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
738a584c8aSSiva Durga Prasad Paladugu #endif
748a584c8aSSiva Durga Prasad Paladugu
758a584c8aSSiva Durga Prasad Paladugu #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
768a584c8aSSiva Durga Prasad Paladugu ZYNQ_GEM_NWCFG_FDEN | \
77185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_FSREM | \
78185f7d9aSMichal Simek ZYNQ_GEM_NWCFG_MDCCLKDIV)
79185f7d9aSMichal Simek
80185f7d9aSMichal Simek #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
81185f7d9aSMichal Simek
82185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
83185f7d9aSMichal Simek /* Use full configured addressable space (8 Kb) */
84185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
85185f7d9aSMichal Simek /* Use full configured addressable space (4 Kb) */
86185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
87185f7d9aSMichal Simek /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
88185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
89185f7d9aSMichal Simek
90185f7d9aSMichal Simek #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
91185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXSIZE | \
92185f7d9aSMichal Simek ZYNQ_GEM_DMACR_TXSIZE | \
93185f7d9aSMichal Simek ZYNQ_GEM_DMACR_RXBUF)
94185f7d9aSMichal Simek
95e4d2318aSMichal Simek #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
96e4d2318aSMichal Simek
97845ee5f6SSiva Durga Prasad Paladugu #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
98845ee5f6SSiva Durga Prasad Paladugu
99f97d7e8bSMichal Simek /* Use MII register 1 (MII status register) to detect PHY */
100f97d7e8bSMichal Simek #define PHY_DETECT_REG 1
101f97d7e8bSMichal Simek
102f97d7e8bSMichal Simek /* Mask used to verify certain PHY features (or register contents)
103f97d7e8bSMichal Simek * in the register above:
104f97d7e8bSMichal Simek * 0x1000: 10Mbps full duplex support
105f97d7e8bSMichal Simek * 0x0800: 10Mbps half duplex support
106f97d7e8bSMichal Simek * 0x0008: Auto-negotiation support
107f97d7e8bSMichal Simek */
108f97d7e8bSMichal Simek #define PHY_DETECT_MASK 0x1808
109f97d7e8bSMichal Simek
110a5144237SSrikanth Thokala /* TX BD status masks */
111a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
112a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
113a5144237SSrikanth Thokala #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
114a5144237SSrikanth Thokala
11597598fcfSSoren Brinkmann /* Clock frequencies for different speeds */
11697598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_10 2500000UL
11797598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_100 25000000UL
11897598fcfSSoren Brinkmann #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
11997598fcfSSoren Brinkmann
120185f7d9aSMichal Simek /* Device registers */
121185f7d9aSMichal Simek struct zynq_gem_regs {
12297a51a03SMichal Simek u32 nwctrl; /* 0x0 - Network Control reg */
12397a51a03SMichal Simek u32 nwcfg; /* 0x4 - Network Config reg */
12497a51a03SMichal Simek u32 nwsr; /* 0x8 - Network Status reg */
125185f7d9aSMichal Simek u32 reserved1;
12697a51a03SMichal Simek u32 dmacr; /* 0x10 - DMA Control reg */
12797a51a03SMichal Simek u32 txsr; /* 0x14 - TX Status reg */
12897a51a03SMichal Simek u32 rxqbase; /* 0x18 - RX Q Base address reg */
12997a51a03SMichal Simek u32 txqbase; /* 0x1c - TX Q Base address reg */
13097a51a03SMichal Simek u32 rxsr; /* 0x20 - RX Status reg */
131185f7d9aSMichal Simek u32 reserved2[2];
13297a51a03SMichal Simek u32 idr; /* 0x2c - Interrupt Disable reg */
133185f7d9aSMichal Simek u32 reserved3;
13497a51a03SMichal Simek u32 phymntnc; /* 0x34 - Phy Maintaince reg */
135185f7d9aSMichal Simek u32 reserved4[18];
13697a51a03SMichal Simek u32 hashl; /* 0x80 - Hash Low address reg */
13797a51a03SMichal Simek u32 hashh; /* 0x84 - Hash High address reg */
138185f7d9aSMichal Simek #define LADDR_LOW 0
139185f7d9aSMichal Simek #define LADDR_HIGH 1
14097a51a03SMichal Simek u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
14197a51a03SMichal Simek u32 match[4]; /* 0xa8 - Type ID1 Match reg */
142185f7d9aSMichal Simek u32 reserved6[18];
1430ebf4041SMichal Simek #define STAT_SIZE 44
1440ebf4041SMichal Simek u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
145845ee5f6SSiva Durga Prasad Paladugu u32 reserved9[20];
146845ee5f6SSiva Durga Prasad Paladugu u32 pcscntrl;
147845ee5f6SSiva Durga Prasad Paladugu u32 reserved7[143];
148603ff008SEdgar E. Iglesias u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
149603ff008SEdgar E. Iglesias u32 reserved8[15];
150603ff008SEdgar E. Iglesias u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
151185f7d9aSMichal Simek };
152185f7d9aSMichal Simek
153185f7d9aSMichal Simek /* BD descriptors */
154185f7d9aSMichal Simek struct emac_bd {
155185f7d9aSMichal Simek u32 addr; /* Next descriptor pointer */
156185f7d9aSMichal Simek u32 status;
157185f7d9aSMichal Simek };
158185f7d9aSMichal Simek
159eda9d307SSiva Durga Prasad Paladugu #define RX_BUF 32
160a5144237SSrikanth Thokala /* Page table entries are set to 1MB, or multiples of 1MB
161a5144237SSrikanth Thokala * (not < 1MB). driver uses less bd's so use 1MB bdspace.
162a5144237SSrikanth Thokala */
163a5144237SSrikanth Thokala #define BD_SPACE 0x100000
164a5144237SSrikanth Thokala /* BD separation space */
165ff475878SMichal Simek #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
166185f7d9aSMichal Simek
167603ff008SEdgar E. Iglesias /* Setup the first free TX descriptor */
168603ff008SEdgar E. Iglesias #define TX_FREE_DESC 2
169603ff008SEdgar E. Iglesias
170185f7d9aSMichal Simek /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
171185f7d9aSMichal Simek struct zynq_gem_priv {
172a5144237SSrikanth Thokala struct emac_bd *tx_bd;
173a5144237SSrikanth Thokala struct emac_bd *rx_bd;
174a5144237SSrikanth Thokala char *rxbuffers;
175185f7d9aSMichal Simek u32 rxbd_current;
176185f7d9aSMichal Simek u32 rx_first_buf;
177185f7d9aSMichal Simek int phyaddr;
17805868759SMichal Simek int init;
179f2fc2768SMichal Simek struct zynq_gem_regs *iobase;
18016ce6de8SMichal Simek phy_interface_t interface;
181185f7d9aSMichal Simek struct phy_device *phydev;
18220671a98SDan Murphy int phy_of_handle;
183185f7d9aSMichal Simek struct mii_dev *bus;
184a765bdd1SSiva Durga Prasad Paladugu struct clk clk;
185185f7d9aSMichal Simek };
186185f7d9aSMichal Simek
phy_setup_op(struct zynq_gem_priv * priv,u32 phy_addr,u32 regnum,u32 op,u16 * data)187f2fc2768SMichal Simek static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
188185f7d9aSMichal Simek u32 op, u16 *data)
189185f7d9aSMichal Simek {
190185f7d9aSMichal Simek u32 mgtcr;
191f2fc2768SMichal Simek struct zynq_gem_regs *regs = priv->iobase;
192b908fcadSMichal Simek int err;
193185f7d9aSMichal Simek
194*b491b498SJon Lin err = wait_for_bit_le32(®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
195dea004e4SSiva Durga Prasad Paladugu true, 20000, false);
196b908fcadSMichal Simek if (err)
197b908fcadSMichal Simek return err;
198185f7d9aSMichal Simek
199185f7d9aSMichal Simek /* Construct mgtcr mask for the operation */
200185f7d9aSMichal Simek mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
201185f7d9aSMichal Simek (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
202185f7d9aSMichal Simek (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
203185f7d9aSMichal Simek
204185f7d9aSMichal Simek /* Write mgtcr and wait for completion */
205185f7d9aSMichal Simek writel(mgtcr, ®s->phymntnc);
206185f7d9aSMichal Simek
207*b491b498SJon Lin err = wait_for_bit_le32(®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
208dea004e4SSiva Durga Prasad Paladugu true, 20000, false);
209b908fcadSMichal Simek if (err)
210b908fcadSMichal Simek return err;
211185f7d9aSMichal Simek
212185f7d9aSMichal Simek if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
213185f7d9aSMichal Simek *data = readl(®s->phymntnc);
214185f7d9aSMichal Simek
215185f7d9aSMichal Simek return 0;
216185f7d9aSMichal Simek }
217185f7d9aSMichal Simek
phyread(struct zynq_gem_priv * priv,u32 phy_addr,u32 regnum,u16 * val)218f2fc2768SMichal Simek static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
219f2fc2768SMichal Simek u32 regnum, u16 *val)
220185f7d9aSMichal Simek {
221198e9a4fSMichal Simek u32 ret;
222198e9a4fSMichal Simek
223f2fc2768SMichal Simek ret = phy_setup_op(priv, phy_addr, regnum,
224185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
225198e9a4fSMichal Simek
226198e9a4fSMichal Simek if (!ret)
227198e9a4fSMichal Simek debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
228198e9a4fSMichal Simek phy_addr, regnum, *val);
229198e9a4fSMichal Simek
230198e9a4fSMichal Simek return ret;
231185f7d9aSMichal Simek }
232185f7d9aSMichal Simek
phywrite(struct zynq_gem_priv * priv,u32 phy_addr,u32 regnum,u16 data)233f2fc2768SMichal Simek static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
234f2fc2768SMichal Simek u32 regnum, u16 data)
235185f7d9aSMichal Simek {
236198e9a4fSMichal Simek debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
237198e9a4fSMichal Simek regnum, data);
238198e9a4fSMichal Simek
239f2fc2768SMichal Simek return phy_setup_op(priv, phy_addr, regnum,
240185f7d9aSMichal Simek ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
241185f7d9aSMichal Simek }
242185f7d9aSMichal Simek
phy_detection(struct udevice * dev)2436889ca71SMichal Simek static int phy_detection(struct udevice *dev)
244f97d7e8bSMichal Simek {
245f97d7e8bSMichal Simek int i;
246f97d7e8bSMichal Simek u16 phyreg;
247f97d7e8bSMichal Simek struct zynq_gem_priv *priv = dev->priv;
248f97d7e8bSMichal Simek
249f97d7e8bSMichal Simek if (priv->phyaddr != -1) {
250f2fc2768SMichal Simek phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
251f97d7e8bSMichal Simek if ((phyreg != 0xFFFF) &&
252f97d7e8bSMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
253f97d7e8bSMichal Simek /* Found a valid PHY address */
254f97d7e8bSMichal Simek debug("Default phy address %d is valid\n",
255f97d7e8bSMichal Simek priv->phyaddr);
256b904725aSMichal Simek return 0;
257f97d7e8bSMichal Simek } else {
258f97d7e8bSMichal Simek debug("PHY address is not setup correctly %d\n",
259f97d7e8bSMichal Simek priv->phyaddr);
260f97d7e8bSMichal Simek priv->phyaddr = -1;
261f97d7e8bSMichal Simek }
262f97d7e8bSMichal Simek }
263f97d7e8bSMichal Simek
264f97d7e8bSMichal Simek debug("detecting phy address\n");
265f97d7e8bSMichal Simek if (priv->phyaddr == -1) {
266f97d7e8bSMichal Simek /* detect the PHY address */
267f97d7e8bSMichal Simek for (i = 31; i >= 0; i--) {
268f2fc2768SMichal Simek phyread(priv, i, PHY_DETECT_REG, &phyreg);
269f97d7e8bSMichal Simek if ((phyreg != 0xFFFF) &&
270f97d7e8bSMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
271f97d7e8bSMichal Simek /* Found a valid PHY address */
272f97d7e8bSMichal Simek priv->phyaddr = i;
273f97d7e8bSMichal Simek debug("Found valid phy address, %d\n", i);
274b904725aSMichal Simek return 0;
275f97d7e8bSMichal Simek }
276f97d7e8bSMichal Simek }
277f97d7e8bSMichal Simek }
278f97d7e8bSMichal Simek printf("PHY is not detected\n");
279b904725aSMichal Simek return -1;
280f97d7e8bSMichal Simek }
281f97d7e8bSMichal Simek
zynq_gem_setup_mac(struct udevice * dev)2826889ca71SMichal Simek static int zynq_gem_setup_mac(struct udevice *dev)
283185f7d9aSMichal Simek {
284185f7d9aSMichal Simek u32 i, macaddrlow, macaddrhigh;
2856889ca71SMichal Simek struct eth_pdata *pdata = dev_get_platdata(dev);
2866889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
2876889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase;
288185f7d9aSMichal Simek
289185f7d9aSMichal Simek /* Set the MAC bits [31:0] in BOT */
2906889ca71SMichal Simek macaddrlow = pdata->enetaddr[0];
2916889ca71SMichal Simek macaddrlow |= pdata->enetaddr[1] << 8;
2926889ca71SMichal Simek macaddrlow |= pdata->enetaddr[2] << 16;
2936889ca71SMichal Simek macaddrlow |= pdata->enetaddr[3] << 24;
294185f7d9aSMichal Simek
295185f7d9aSMichal Simek /* Set MAC bits [47:32] in TOP */
2966889ca71SMichal Simek macaddrhigh = pdata->enetaddr[4];
2976889ca71SMichal Simek macaddrhigh |= pdata->enetaddr[5] << 8;
298185f7d9aSMichal Simek
299185f7d9aSMichal Simek for (i = 0; i < 4; i++) {
300185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_LOW]);
301185f7d9aSMichal Simek writel(0, ®s->laddr[i][LADDR_HIGH]);
302185f7d9aSMichal Simek /* Do not use MATCHx register */
303185f7d9aSMichal Simek writel(0, ®s->match[i]);
304185f7d9aSMichal Simek }
305185f7d9aSMichal Simek
306185f7d9aSMichal Simek writel(macaddrlow, ®s->laddr[0][LADDR_LOW]);
307185f7d9aSMichal Simek writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]);
308185f7d9aSMichal Simek
309185f7d9aSMichal Simek return 0;
310185f7d9aSMichal Simek }
311185f7d9aSMichal Simek
zynq_phy_init(struct udevice * dev)3126889ca71SMichal Simek static int zynq_phy_init(struct udevice *dev)
31368cc3bd8SMichal Simek {
31468cc3bd8SMichal Simek int ret;
3156889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
3166889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase;
31768cc3bd8SMichal Simek const u32 supported = SUPPORTED_10baseT_Half |
31868cc3bd8SMichal Simek SUPPORTED_10baseT_Full |
31968cc3bd8SMichal Simek SUPPORTED_100baseT_Half |
32068cc3bd8SMichal Simek SUPPORTED_100baseT_Full |
32168cc3bd8SMichal Simek SUPPORTED_1000baseT_Half |
32268cc3bd8SMichal Simek SUPPORTED_1000baseT_Full;
32368cc3bd8SMichal Simek
324c8e29271SMichal Simek /* Enable only MDIO bus */
325c8e29271SMichal Simek writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, ®s->nwctrl);
326c8e29271SMichal Simek
327a06c341fSSiva Durga Prasad Paladugu if (priv->interface != PHY_INTERFACE_MODE_SGMII) {
32868cc3bd8SMichal Simek ret = phy_detection(dev);
32968cc3bd8SMichal Simek if (ret) {
33068cc3bd8SMichal Simek printf("GEM PHY init failed\n");
33168cc3bd8SMichal Simek return ret;
33268cc3bd8SMichal Simek }
333a06c341fSSiva Durga Prasad Paladugu }
33468cc3bd8SMichal Simek
33568cc3bd8SMichal Simek priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
33668cc3bd8SMichal Simek priv->interface);
33790c6f2e2SMichal Simek if (!priv->phydev)
33890c6f2e2SMichal Simek return -ENODEV;
33968cc3bd8SMichal Simek
3402c2ab8d6SNathan Rossi priv->phydev->supported &= supported | ADVERTISED_Pause |
34168cc3bd8SMichal Simek ADVERTISED_Asym_Pause;
34268cc3bd8SMichal Simek priv->phydev->advertising = priv->phydev->supported;
34368cc3bd8SMichal Simek
34420671a98SDan Murphy if (priv->phy_of_handle > 0)
345e160f7d4SSimon Glass dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle);
34620671a98SDan Murphy
3477a673f0bSMichal Simek return phy_config(priv->phydev);
34868cc3bd8SMichal Simek }
34968cc3bd8SMichal Simek
zynq_gem_init(struct udevice * dev)3506889ca71SMichal Simek static int zynq_gem_init(struct udevice *dev)
351185f7d9aSMichal Simek {
352a06c341fSSiva Durga Prasad Paladugu u32 i, nwconfig;
35355259e7cSMichal Simek int ret;
35497598fcfSSoren Brinkmann unsigned long clk_rate = 0;
3556889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
3566889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase;
357603ff008SEdgar E. Iglesias struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
358603ff008SEdgar E. Iglesias struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
359185f7d9aSMichal Simek
36005868759SMichal Simek if (!priv->init) {
361185f7d9aSMichal Simek /* Disable all interrupts */
362185f7d9aSMichal Simek writel(0xFFFFFFFF, ®s->idr);
363185f7d9aSMichal Simek
364185f7d9aSMichal Simek /* Disable the receiver & transmitter */
365185f7d9aSMichal Simek writel(0, ®s->nwctrl);
366185f7d9aSMichal Simek writel(0, ®s->txsr);
367185f7d9aSMichal Simek writel(0, ®s->rxsr);
368185f7d9aSMichal Simek writel(0, ®s->phymntnc);
369185f7d9aSMichal Simek
37005868759SMichal Simek /* Clear the Hash registers for the mac address
37105868759SMichal Simek * pointed by AddressPtr
37205868759SMichal Simek */
373185f7d9aSMichal Simek writel(0x0, ®s->hashl);
374185f7d9aSMichal Simek /* Write bits [63:32] in TOP */
375185f7d9aSMichal Simek writel(0x0, ®s->hashh);
376185f7d9aSMichal Simek
377185f7d9aSMichal Simek /* Clear all counters */
3780ebf4041SMichal Simek for (i = 0; i < STAT_SIZE; i++)
379185f7d9aSMichal Simek readl(®s->stat[i]);
380185f7d9aSMichal Simek
381185f7d9aSMichal Simek /* Setup RxBD space */
382a5144237SSrikanth Thokala memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
383185f7d9aSMichal Simek
384185f7d9aSMichal Simek for (i = 0; i < RX_BUF; i++) {
385185f7d9aSMichal Simek priv->rx_bd[i].status = 0xF0000000;
38605868759SMichal Simek priv->rx_bd[i].addr =
3875b47d407SPrabhakar Kushwaha ((ulong)(priv->rxbuffers) +
388185f7d9aSMichal Simek (i * PKTSIZE_ALIGN));
389185f7d9aSMichal Simek }
390185f7d9aSMichal Simek /* WRAP bit to last BD */
391185f7d9aSMichal Simek priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
392185f7d9aSMichal Simek /* Write RxBDs to IP */
3935b47d407SPrabhakar Kushwaha writel((ulong)priv->rx_bd, ®s->rxqbase);
394185f7d9aSMichal Simek
395185f7d9aSMichal Simek /* Setup for DMA Configuration register */
396185f7d9aSMichal Simek writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr);
397185f7d9aSMichal Simek
398185f7d9aSMichal Simek /* Setup for Network Control register, MDIO, Rx and Tx enable */
39980243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
400185f7d9aSMichal Simek
401603ff008SEdgar E. Iglesias /* Disable the second priority queue */
402603ff008SEdgar E. Iglesias dummy_tx_bd->addr = 0;
403603ff008SEdgar E. Iglesias dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
404603ff008SEdgar E. Iglesias ZYNQ_GEM_TXBUF_LAST_MASK|
405603ff008SEdgar E. Iglesias ZYNQ_GEM_TXBUF_USED_MASK;
406603ff008SEdgar E. Iglesias
407603ff008SEdgar E. Iglesias dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
408603ff008SEdgar E. Iglesias ZYNQ_GEM_RXBUF_NEW_MASK;
409603ff008SEdgar E. Iglesias dummy_rx_bd->status = 0;
410603ff008SEdgar E. Iglesias
411603ff008SEdgar E. Iglesias writel((ulong)dummy_tx_bd, ®s->transmit_q1_ptr);
412603ff008SEdgar E. Iglesias writel((ulong)dummy_rx_bd, ®s->receive_q1_ptr);
413603ff008SEdgar E. Iglesias
41405868759SMichal Simek priv->init++;
41505868759SMichal Simek }
41605868759SMichal Simek
41755259e7cSMichal Simek ret = phy_startup(priv->phydev);
41855259e7cSMichal Simek if (ret)
41955259e7cSMichal Simek return ret;
420185f7d9aSMichal Simek
42164a7ead6SMichal Simek if (!priv->phydev->link) {
42264a7ead6SMichal Simek printf("%s: No link.\n", priv->phydev->dev->name);
4234ed4aa20SMichal Simek return -1;
4244ed4aa20SMichal Simek }
4254ed4aa20SMichal Simek
426a06c341fSSiva Durga Prasad Paladugu nwconfig = ZYNQ_GEM_NWCFG_INIT;
427a06c341fSSiva Durga Prasad Paladugu
428845ee5f6SSiva Durga Prasad Paladugu if (priv->interface == PHY_INTERFACE_MODE_SGMII) {
429a06c341fSSiva Durga Prasad Paladugu nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
430a06c341fSSiva Durga Prasad Paladugu ZYNQ_GEM_NWCFG_PCS_SEL;
431845ee5f6SSiva Durga Prasad Paladugu #ifdef CONFIG_ARM64
432845ee5f6SSiva Durga Prasad Paladugu writel(readl(®s->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
433845ee5f6SSiva Durga Prasad Paladugu ®s->pcscntrl);
434845ee5f6SSiva Durga Prasad Paladugu #endif
435845ee5f6SSiva Durga Prasad Paladugu }
436a06c341fSSiva Durga Prasad Paladugu
43764a7ead6SMichal Simek switch (priv->phydev->speed) {
43880243528SMichal Simek case SPEED_1000:
439a06c341fSSiva Durga Prasad Paladugu writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
44080243528SMichal Simek ®s->nwcfg);
44197598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_1000;
44280243528SMichal Simek break;
44380243528SMichal Simek case SPEED_100:
444a06c341fSSiva Durga Prasad Paladugu writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
445242b1547SMichal Simek ®s->nwcfg);
44697598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_100;
44780243528SMichal Simek break;
44880243528SMichal Simek case SPEED_10:
44997598fcfSSoren Brinkmann clk_rate = ZYNQ_GEM_FREQUENCY_10;
45080243528SMichal Simek break;
45180243528SMichal Simek }
45201fbf310SDavid Andrey
453a765bdd1SSiva Durga Prasad Paladugu ret = clk_set_rate(&priv->clk, clk_rate);
454eff55c55SStefan Herbrechtsmeier if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
455eff55c55SStefan Herbrechtsmeier dev_err(dev, "failed to set tx clock rate\n");
456eff55c55SStefan Herbrechtsmeier return ret;
457eff55c55SStefan Herbrechtsmeier }
458eff55c55SStefan Herbrechtsmeier
459eff55c55SStefan Herbrechtsmeier ret = clk_enable(&priv->clk);
460eff55c55SStefan Herbrechtsmeier if (ret && ret != -ENOSYS) {
461eff55c55SStefan Herbrechtsmeier dev_err(dev, "failed to enable tx clock\n");
462eff55c55SStefan Herbrechtsmeier return ret;
463eff55c55SStefan Herbrechtsmeier }
46480243528SMichal Simek
46580243528SMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
46680243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK);
46780243528SMichal Simek
468185f7d9aSMichal Simek return 0;
469185f7d9aSMichal Simek }
470185f7d9aSMichal Simek
zynq_gem_send(struct udevice * dev,void * ptr,int len)4716889ca71SMichal Simek static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
472185f7d9aSMichal Simek {
473a5144237SSrikanth Thokala u32 addr, size;
4746889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
4756889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase;
47623a598f7SMichal Simek struct emac_bd *current_bd = &priv->tx_bd[1];
477185f7d9aSMichal Simek
478185f7d9aSMichal Simek /* Setup Tx BD */
479a5144237SSrikanth Thokala memset(priv->tx_bd, 0, sizeof(struct emac_bd));
480185f7d9aSMichal Simek
4815b47d407SPrabhakar Kushwaha priv->tx_bd->addr = (ulong)ptr;
482a5144237SSrikanth Thokala priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
48323a598f7SMichal Simek ZYNQ_GEM_TXBUF_LAST_MASK;
48423a598f7SMichal Simek /* Dummy descriptor to mark it as the last in descriptor chain */
48523a598f7SMichal Simek current_bd->addr = 0x0;
48623a598f7SMichal Simek current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
487e65d33cfSMichal Simek ZYNQ_GEM_TXBUF_LAST_MASK|
48823a598f7SMichal Simek ZYNQ_GEM_TXBUF_USED_MASK;
489a5144237SSrikanth Thokala
49045c07741SMichal Simek /* setup BD */
49145c07741SMichal Simek writel((ulong)priv->tx_bd, ®s->txqbase);
49245c07741SMichal Simek
4935b47d407SPrabhakar Kushwaha addr = (ulong) ptr;
494a5144237SSrikanth Thokala addr &= ~(ARCH_DMA_MINALIGN - 1);
495a5144237SSrikanth Thokala size = roundup(len, ARCH_DMA_MINALIGN);
496a5144237SSrikanth Thokala flush_dcache_range(addr, addr + size);
49796f4f149SSiva Durga Prasad Paladugu
4985b47d407SPrabhakar Kushwaha addr = (ulong)priv->rxbuffers;
49996f4f149SSiva Durga Prasad Paladugu addr &= ~(ARCH_DMA_MINALIGN - 1);
50096f4f149SSiva Durga Prasad Paladugu size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
50196f4f149SSiva Durga Prasad Paladugu flush_dcache_range(addr, addr + size);
502a5144237SSrikanth Thokala barrier();
503185f7d9aSMichal Simek
504185f7d9aSMichal Simek /* Start transmit */
505185f7d9aSMichal Simek setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
506185f7d9aSMichal Simek
507a5144237SSrikanth Thokala /* Read TX BD status */
508a5144237SSrikanth Thokala if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
509a5144237SSrikanth Thokala printf("TX buffers exhausted in mid frame\n");
510185f7d9aSMichal Simek
511*b491b498SJon Lin return wait_for_bit_le32(®s->txsr, ZYNQ_GEM_TSR_DONE,
512e7138b34SMateusz Kulikowski true, 20000, true);
513185f7d9aSMichal Simek }
514185f7d9aSMichal Simek
515185f7d9aSMichal Simek /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
zynq_gem_recv(struct udevice * dev,int flags,uchar ** packetp)5166889ca71SMichal Simek static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
517185f7d9aSMichal Simek {
518185f7d9aSMichal Simek int frame_len;
5199d9211acSMichal Simek u32 addr;
5206889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
521185f7d9aSMichal Simek struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
522185f7d9aSMichal Simek
523185f7d9aSMichal Simek if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
5249d9211acSMichal Simek return -1;
525185f7d9aSMichal Simek
526185f7d9aSMichal Simek if (!(current_bd->status &
527185f7d9aSMichal Simek (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
528185f7d9aSMichal Simek printf("GEM: SOF or EOF not set for last buffer received!\n");
5299d9211acSMichal Simek return -1;
530185f7d9aSMichal Simek }
531185f7d9aSMichal Simek
532185f7d9aSMichal Simek frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
5339d9211acSMichal Simek if (!frame_len) {
5349d9211acSMichal Simek printf("%s: Zero size packet?\n", __func__);
5359d9211acSMichal Simek return -1;
5369d9211acSMichal Simek }
5379d9211acSMichal Simek
5389d9211acSMichal Simek addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
539a5144237SSrikanth Thokala addr &= ~(ARCH_DMA_MINALIGN - 1);
5409d9211acSMichal Simek *packetp = (uchar *)(uintptr_t)addr;
541a5144237SSrikanth Thokala
5429d9211acSMichal Simek return frame_len;
5439d9211acSMichal Simek }
544185f7d9aSMichal Simek
zynq_gem_free_pkt(struct udevice * dev,uchar * packet,int length)5459d9211acSMichal Simek static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
5469d9211acSMichal Simek {
5479d9211acSMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
5489d9211acSMichal Simek struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
5499d9211acSMichal Simek struct emac_bd *first_bd;
5509d9211acSMichal Simek
5519d9211acSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
552185f7d9aSMichal Simek priv->rx_first_buf = priv->rxbd_current;
5539d9211acSMichal Simek } else {
554185f7d9aSMichal Simek current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
555185f7d9aSMichal Simek current_bd->status = 0xF0000000; /* FIXME */
556185f7d9aSMichal Simek }
557185f7d9aSMichal Simek
558185f7d9aSMichal Simek if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
559185f7d9aSMichal Simek first_bd = &priv->rx_bd[priv->rx_first_buf];
560185f7d9aSMichal Simek first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
561185f7d9aSMichal Simek first_bd->status = 0xF0000000;
562185f7d9aSMichal Simek }
563185f7d9aSMichal Simek
564185f7d9aSMichal Simek if ((++priv->rxbd_current) >= RX_BUF)
565185f7d9aSMichal Simek priv->rxbd_current = 0;
566185f7d9aSMichal Simek
567da872d7cSMichal Simek return 0;
568185f7d9aSMichal Simek }
569185f7d9aSMichal Simek
zynq_gem_halt(struct udevice * dev)5706889ca71SMichal Simek static void zynq_gem_halt(struct udevice *dev)
571185f7d9aSMichal Simek {
5726889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
5736889ca71SMichal Simek struct zynq_gem_regs *regs = priv->iobase;
574185f7d9aSMichal Simek
57580243528SMichal Simek clrsetbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
57680243528SMichal Simek ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
577185f7d9aSMichal Simek }
578185f7d9aSMichal Simek
zynq_board_read_rom_ethaddr(unsigned char * ethaddr)579a509a1d4SJoe Hershberger __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
580a509a1d4SJoe Hershberger {
581a509a1d4SJoe Hershberger return -ENOSYS;
582a509a1d4SJoe Hershberger }
583a509a1d4SJoe Hershberger
zynq_gem_read_rom_mac(struct udevice * dev)584a509a1d4SJoe Hershberger static int zynq_gem_read_rom_mac(struct udevice *dev)
585a509a1d4SJoe Hershberger {
586a509a1d4SJoe Hershberger struct eth_pdata *pdata = dev_get_platdata(dev);
587a509a1d4SJoe Hershberger
588b2330897SOlliver Schinagl if (!pdata)
589b2330897SOlliver Schinagl return -ENOSYS;
590a509a1d4SJoe Hershberger
591b2330897SOlliver Schinagl return zynq_board_read_rom_ethaddr(pdata->enetaddr);
592a509a1d4SJoe Hershberger }
593a509a1d4SJoe Hershberger
zynq_gem_miiphy_read(struct mii_dev * bus,int addr,int devad,int reg)5946889ca71SMichal Simek static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
5956889ca71SMichal Simek int devad, int reg)
596185f7d9aSMichal Simek {
5976889ca71SMichal Simek struct zynq_gem_priv *priv = bus->priv;
598185f7d9aSMichal Simek int ret;
5996889ca71SMichal Simek u16 val;
600185f7d9aSMichal Simek
6016889ca71SMichal Simek ret = phyread(priv, addr, reg, &val);
6026889ca71SMichal Simek debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
6036889ca71SMichal Simek return val;
604185f7d9aSMichal Simek }
605185f7d9aSMichal Simek
zynq_gem_miiphy_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)6066889ca71SMichal Simek static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
6076889ca71SMichal Simek int reg, u16 value)
608185f7d9aSMichal Simek {
6096889ca71SMichal Simek struct zynq_gem_priv *priv = bus->priv;
610185f7d9aSMichal Simek
6116889ca71SMichal Simek debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
6126889ca71SMichal Simek return phywrite(priv, addr, reg, value);
613185f7d9aSMichal Simek }
614185f7d9aSMichal Simek
zynq_gem_probe(struct udevice * dev)6156889ca71SMichal Simek static int zynq_gem_probe(struct udevice *dev)
616185f7d9aSMichal Simek {
617a5144237SSrikanth Thokala void *bd_space;
6186889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
6196889ca71SMichal Simek int ret;
620185f7d9aSMichal Simek
621a5144237SSrikanth Thokala /* Align rxbuffers to ARCH_DMA_MINALIGN */
622a5144237SSrikanth Thokala priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
623a5144237SSrikanth Thokala memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
624a5144237SSrikanth Thokala
62596f4f149SSiva Durga Prasad Paladugu /* Align bd_space to MMU_SECTION_SHIFT */
626a5144237SSrikanth Thokala bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
6279ce1edc8SMichal Simek mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
6289ce1edc8SMichal Simek BD_SPACE, DCACHE_OFF);
629a5144237SSrikanth Thokala
630a5144237SSrikanth Thokala /* Initialize the bd spaces for tx and rx bd's */
631a5144237SSrikanth Thokala priv->tx_bd = (struct emac_bd *)bd_space;
6325b47d407SPrabhakar Kushwaha priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
633a5144237SSrikanth Thokala
634a765bdd1SSiva Durga Prasad Paladugu ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
635a765bdd1SSiva Durga Prasad Paladugu if (ret < 0) {
636a765bdd1SSiva Durga Prasad Paladugu dev_err(dev, "failed to get clock\n");
637a765bdd1SSiva Durga Prasad Paladugu return -EINVAL;
638a765bdd1SSiva Durga Prasad Paladugu }
639a765bdd1SSiva Durga Prasad Paladugu
6406889ca71SMichal Simek priv->bus = mdio_alloc();
6416889ca71SMichal Simek priv->bus->read = zynq_gem_miiphy_read;
6426889ca71SMichal Simek priv->bus->write = zynq_gem_miiphy_write;
6436889ca71SMichal Simek priv->bus->priv = priv;
644185f7d9aSMichal Simek
6456516e3f2SMichal Simek ret = mdio_register_seq(priv->bus, dev->seq);
646c8e29271SMichal Simek if (ret)
647c8e29271SMichal Simek return ret;
648c8e29271SMichal Simek
649e76d2dcaSSiva Durga Prasad Paladugu return zynq_phy_init(dev);
650185f7d9aSMichal Simek }
6516889ca71SMichal Simek
zynq_gem_remove(struct udevice * dev)6526889ca71SMichal Simek static int zynq_gem_remove(struct udevice *dev)
6536889ca71SMichal Simek {
6546889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
6556889ca71SMichal Simek
6566889ca71SMichal Simek free(priv->phydev);
6576889ca71SMichal Simek mdio_unregister(priv->bus);
6586889ca71SMichal Simek mdio_free(priv->bus);
6596889ca71SMichal Simek
6606889ca71SMichal Simek return 0;
6616889ca71SMichal Simek }
6626889ca71SMichal Simek
6636889ca71SMichal Simek static const struct eth_ops zynq_gem_ops = {
6646889ca71SMichal Simek .start = zynq_gem_init,
6656889ca71SMichal Simek .send = zynq_gem_send,
6666889ca71SMichal Simek .recv = zynq_gem_recv,
6679d9211acSMichal Simek .free_pkt = zynq_gem_free_pkt,
6686889ca71SMichal Simek .stop = zynq_gem_halt,
6696889ca71SMichal Simek .write_hwaddr = zynq_gem_setup_mac,
670a509a1d4SJoe Hershberger .read_rom_hwaddr = zynq_gem_read_rom_mac,
6716889ca71SMichal Simek };
6726889ca71SMichal Simek
zynq_gem_ofdata_to_platdata(struct udevice * dev)6736889ca71SMichal Simek static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
6746889ca71SMichal Simek {
6756889ca71SMichal Simek struct eth_pdata *pdata = dev_get_platdata(dev);
6766889ca71SMichal Simek struct zynq_gem_priv *priv = dev_get_priv(dev);
677e160f7d4SSimon Glass int node = dev_of_offset(dev);
6783cdb1450SMichal Simek const char *phy_mode;
6796889ca71SMichal Simek
680a821c4afSSimon Glass pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
6816889ca71SMichal Simek priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
6826889ca71SMichal Simek /* Hardcode for now */
683bcdfef7aSMichal Simek priv->phyaddr = -1;
6846889ca71SMichal Simek
685e160f7d4SSimon Glass priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node,
686e160f7d4SSimon Glass "phy-handle");
68720671a98SDan Murphy if (priv->phy_of_handle > 0)
68820671a98SDan Murphy priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
68920671a98SDan Murphy priv->phy_of_handle, "reg", -1);
6906889ca71SMichal Simek
691e160f7d4SSimon Glass phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
6923cdb1450SMichal Simek if (phy_mode)
6933cdb1450SMichal Simek pdata->phy_interface = phy_get_interface_by_name(phy_mode);
6943cdb1450SMichal Simek if (pdata->phy_interface == -1) {
6953cdb1450SMichal Simek debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
6963cdb1450SMichal Simek return -EINVAL;
6973cdb1450SMichal Simek }
6983cdb1450SMichal Simek priv->interface = pdata->phy_interface;
6993cdb1450SMichal Simek
70015a2acdfSMichal Simek printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
7013cdb1450SMichal Simek priv->phyaddr, phy_string_for_interface(priv->interface));
7026889ca71SMichal Simek
7036889ca71SMichal Simek return 0;
7046889ca71SMichal Simek }
7056889ca71SMichal Simek
7066889ca71SMichal Simek static const struct udevice_id zynq_gem_ids[] = {
7076889ca71SMichal Simek { .compatible = "cdns,zynqmp-gem" },
7086889ca71SMichal Simek { .compatible = "cdns,zynq-gem" },
7096889ca71SMichal Simek { .compatible = "cdns,gem" },
7106889ca71SMichal Simek { }
7116889ca71SMichal Simek };
7126889ca71SMichal Simek
7136889ca71SMichal Simek U_BOOT_DRIVER(zynq_gem) = {
7146889ca71SMichal Simek .name = "zynq_gem",
7156889ca71SMichal Simek .id = UCLASS_ETH,
7166889ca71SMichal Simek .of_match = zynq_gem_ids,
7176889ca71SMichal Simek .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
7186889ca71SMichal Simek .probe = zynq_gem_probe,
7196889ca71SMichal Simek .remove = zynq_gem_remove,
7206889ca71SMichal Simek .ops = &zynq_gem_ops,
7216889ca71SMichal Simek .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
7226889ca71SMichal Simek .platdata_auto_alloc_size = sizeof(struct eth_pdata),
7236889ca71SMichal Simek };
724