xref: /rk3399_rockchip-uboot/drivers/net/xilinx_ll_temac_sdma.c (revision 98f705c9cefdfdba62c069821bbba10273a0a8ed)
1df482650SStephan Linz /*
2df482650SStephan Linz  * Xilinx xps_ll_temac ethernet driver for u-boot
3df482650SStephan Linz  *
4df482650SStephan Linz  * SDMA sub-controller
5df482650SStephan Linz  *
6df482650SStephan Linz  * Copyright (C) 2011 - 2012 Stephan Linz <linz@li-pro.net>
7df482650SStephan Linz  * Copyright (C) 2008 - 2011 Michal Simek <monstr@monstr.eu>
8df482650SStephan Linz  * Copyright (C) 2008 - 2011 PetaLogix
9df482650SStephan Linz  *
10df482650SStephan Linz  * Based on Yoshio Kashiwagi kashiwagi@co-nss.co.jp driver
11df482650SStephan Linz  * Copyright (C) 2008 Nissin Systems Co.,Ltd.
12df482650SStephan Linz  * March 2008 created
13df482650SStephan Linz  *
14df482650SStephan Linz  * CREDITS: tsec driver
15df482650SStephan Linz  *
161a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
17df482650SStephan Linz  *
18df482650SStephan Linz  * [0]: http://www.xilinx.com/support/documentation
19df482650SStephan Linz  *
20df482650SStephan Linz  * [M]:	[0]/ip_documentation/mpmc.pdf
21df482650SStephan Linz  * [S]:	[0]/ip_documentation/xps_ll_temac.pdf
22df482650SStephan Linz  * [A]:	[0]/application_notes/xapp1041.pdf
23df482650SStephan Linz  */
24df482650SStephan Linz 
25df482650SStephan Linz #include <config.h>
26df482650SStephan Linz #include <common.h>
27df482650SStephan Linz #include <net.h>
28df482650SStephan Linz 
29df482650SStephan Linz #include <asm/types.h>
30df482650SStephan Linz #include <asm/io.h>
31df482650SStephan Linz 
32df482650SStephan Linz #include "xilinx_ll_temac.h"
33df482650SStephan Linz #include "xilinx_ll_temac_sdma.h"
34df482650SStephan Linz 
35df482650SStephan Linz #define TX_BUF_CNT		2
36df482650SStephan Linz 
37df482650SStephan Linz static unsigned int rx_idx;	/* index of the current RX buffer */
38df482650SStephan Linz static unsigned int tx_idx;	/* index of the current TX buffer */
39df482650SStephan Linz 
40df482650SStephan Linz struct rtx_cdmac_bd {
41df482650SStephan Linz 	struct cdmac_bd rx[PKTBUFSRX];
42df482650SStephan Linz 	struct cdmac_bd tx[TX_BUF_CNT];
43df482650SStephan Linz };
44df482650SStephan Linz 
45df482650SStephan Linz /*
46df482650SStephan Linz  * DMA Buffer Descriptor alignment
47df482650SStephan Linz  *
48df482650SStephan Linz  * If the address contained in the Next Descriptor Pointer register is not
49df482650SStephan Linz  * 8-word aligned or reaches beyond the range of available memory, the SDMA
50df482650SStephan Linz  * halts processing and sets the CDMAC_BD_STCTRL_ERROR bit in the respective
51df482650SStephan Linz  * status register (tx_chnl_sts or rx_chnl_sts).
52df482650SStephan Linz  *
53df482650SStephan Linz  * [1]: [0]/ip_documentation/mpmc.pdf
54df482650SStephan Linz  *      page 161, Next Descriptor Pointer
55df482650SStephan Linz  */
56df482650SStephan Linz static struct rtx_cdmac_bd cdmac_bd __aligned(32);
57df482650SStephan Linz 
58df482650SStephan Linz /* Xilinx Processor Local Bus (PLB) in/out accessors */
ll_temac_xlplb_in32(phys_addr_t addr)59df482650SStephan Linz inline unsigned ll_temac_xlplb_in32(phys_addr_t addr)
60df482650SStephan Linz {
61df482650SStephan Linz 	return in_be32((void *)addr);
62df482650SStephan Linz }
ll_temac_xlplb_out32(phys_addr_t addr,unsigned value)63df482650SStephan Linz inline void ll_temac_xlplb_out32(phys_addr_t addr, unsigned value)
64df482650SStephan Linz {
65df482650SStephan Linz 	out_be32((void *)addr, value);
66df482650SStephan Linz }
67df482650SStephan Linz 
68df482650SStephan Linz /* collect all register addresses for Xilinx PLB in/out accessors */
ll_temac_collect_xlplb_sdma_reg_addr(struct eth_device * dev)69df482650SStephan Linz void ll_temac_collect_xlplb_sdma_reg_addr(struct eth_device *dev)
70df482650SStephan Linz {
71df482650SStephan Linz 	struct ll_temac *ll_temac = dev->priv;
72df482650SStephan Linz 	struct sdma_ctrl *sdma_ctrl = (void *)ll_temac->ctrladdr;
73df482650SStephan Linz 	phys_addr_t *ra = ll_temac->sdma_reg_addr;
74df482650SStephan Linz 
75df482650SStephan Linz 	ra[TX_NXTDESC_PTR]   = (phys_addr_t)&sdma_ctrl->tx_nxtdesc_ptr;
76df482650SStephan Linz 	ra[TX_CURBUF_ADDR]   = (phys_addr_t)&sdma_ctrl->tx_curbuf_addr;
77df482650SStephan Linz 	ra[TX_CURBUF_LENGTH] = (phys_addr_t)&sdma_ctrl->tx_curbuf_length;
78df482650SStephan Linz 	ra[TX_CURDESC_PTR]   = (phys_addr_t)&sdma_ctrl->tx_curdesc_ptr;
79df482650SStephan Linz 	ra[TX_TAILDESC_PTR]  = (phys_addr_t)&sdma_ctrl->tx_taildesc_ptr;
80df482650SStephan Linz 	ra[TX_CHNL_CTRL]     = (phys_addr_t)&sdma_ctrl->tx_chnl_ctrl;
81df482650SStephan Linz 	ra[TX_IRQ_REG]       = (phys_addr_t)&sdma_ctrl->tx_irq_reg;
82df482650SStephan Linz 	ra[TX_CHNL_STS]      = (phys_addr_t)&sdma_ctrl->tx_chnl_sts;
83df482650SStephan Linz 	ra[RX_NXTDESC_PTR]   = (phys_addr_t)&sdma_ctrl->rx_nxtdesc_ptr;
84df482650SStephan Linz 	ra[RX_CURBUF_ADDR]   = (phys_addr_t)&sdma_ctrl->rx_curbuf_addr;
85df482650SStephan Linz 	ra[RX_CURBUF_LENGTH] = (phys_addr_t)&sdma_ctrl->rx_curbuf_length;
86df482650SStephan Linz 	ra[RX_CURDESC_PTR]   = (phys_addr_t)&sdma_ctrl->rx_curdesc_ptr;
87df482650SStephan Linz 	ra[RX_TAILDESC_PTR]  = (phys_addr_t)&sdma_ctrl->rx_taildesc_ptr;
88df482650SStephan Linz 	ra[RX_CHNL_CTRL]     = (phys_addr_t)&sdma_ctrl->rx_chnl_ctrl;
89df482650SStephan Linz 	ra[RX_IRQ_REG]       = (phys_addr_t)&sdma_ctrl->rx_irq_reg;
90df482650SStephan Linz 	ra[RX_CHNL_STS]      = (phys_addr_t)&sdma_ctrl->rx_chnl_sts;
91df482650SStephan Linz 	ra[DMA_CONTROL_REG]  = (phys_addr_t)&sdma_ctrl->dma_control_reg;
92df482650SStephan Linz }
93df482650SStephan Linz 
94df482650SStephan Linz /* Check for TX and RX channel errors. */
ll_temac_sdma_error(struct eth_device * dev)95df482650SStephan Linz static inline int ll_temac_sdma_error(struct eth_device *dev)
96df482650SStephan Linz {
97df482650SStephan Linz 	int err;
98df482650SStephan Linz 	struct ll_temac *ll_temac = dev->priv;
99df482650SStephan Linz 	phys_addr_t *ra = ll_temac->sdma_reg_addr;
100df482650SStephan Linz 
101df482650SStephan Linz 	err = ll_temac->in32(ra[TX_CHNL_STS]) & CHNL_STS_ERROR;
102df482650SStephan Linz 	err |= ll_temac->in32(ra[RX_CHNL_STS]) & CHNL_STS_ERROR;
103df482650SStephan Linz 
104df482650SStephan Linz 	return err;
105df482650SStephan Linz }
106df482650SStephan Linz 
ll_temac_init_sdma(struct eth_device * dev)107df482650SStephan Linz int ll_temac_init_sdma(struct eth_device *dev)
108df482650SStephan Linz {
109df482650SStephan Linz 	struct ll_temac *ll_temac = dev->priv;
110df482650SStephan Linz 	struct cdmac_bd *rx_dp;
111df482650SStephan Linz 	struct cdmac_bd *tx_dp;
112df482650SStephan Linz 	phys_addr_t *ra = ll_temac->sdma_reg_addr;
113df482650SStephan Linz 	int i;
114df482650SStephan Linz 
115df482650SStephan Linz 	printf("%s: SDMA: %d Rx buffers, %d Tx buffers\n",
116df482650SStephan Linz 			dev->name, PKTBUFSRX, TX_BUF_CNT);
117df482650SStephan Linz 
118df482650SStephan Linz 	/* Initialize the Rx Buffer descriptors */
119df482650SStephan Linz 	for (i = 0; i < PKTBUFSRX; i++) {
120df482650SStephan Linz 		rx_dp = &cdmac_bd.rx[i];
121df482650SStephan Linz 		memset(rx_dp, 0, sizeof(*rx_dp));
122df482650SStephan Linz 		rx_dp->next_p = rx_dp;
123df482650SStephan Linz 		rx_dp->buf_len = PKTSIZE_ALIGN;
124*1fd92db8SJoe Hershberger 		rx_dp->phys_buf_p = (u8 *)net_rx_packets[i];
125df482650SStephan Linz 		flush_cache((u32)rx_dp->phys_buf_p, PKTSIZE_ALIGN);
126df482650SStephan Linz 	}
127df482650SStephan Linz 	flush_cache((u32)cdmac_bd.rx, sizeof(cdmac_bd.rx));
128df482650SStephan Linz 
129df482650SStephan Linz 	/* Initialize the TX Buffer Descriptors */
130df482650SStephan Linz 	for (i = 0; i < TX_BUF_CNT; i++) {
131df482650SStephan Linz 		tx_dp = &cdmac_bd.tx[i];
132df482650SStephan Linz 		memset(tx_dp, 0, sizeof(*tx_dp));
133df482650SStephan Linz 		tx_dp->next_p = tx_dp;
134df482650SStephan Linz 	}
135df482650SStephan Linz 	flush_cache((u32)cdmac_bd.tx, sizeof(cdmac_bd.tx));
136df482650SStephan Linz 
137df482650SStephan Linz 	/* Reset index counter to the Rx and Tx Buffer descriptors */
138df482650SStephan Linz 	rx_idx = tx_idx = 0;
139df482650SStephan Linz 
140df482650SStephan Linz 	/* initial Rx DMA start by writing to respective TAILDESC_PTR */
141df482650SStephan Linz 	ll_temac->out32(ra[RX_CURDESC_PTR], (int)&cdmac_bd.rx[rx_idx]);
142df482650SStephan Linz 	ll_temac->out32(ra[RX_TAILDESC_PTR], (int)&cdmac_bd.rx[rx_idx]);
143df482650SStephan Linz 
144df482650SStephan Linz 	return 0;
145df482650SStephan Linz }
146df482650SStephan Linz 
ll_temac_halt_sdma(struct eth_device * dev)147df482650SStephan Linz int ll_temac_halt_sdma(struct eth_device *dev)
148df482650SStephan Linz {
149df482650SStephan Linz 	unsigned timeout = 50;	/* 1usec * 50 = 50usec */
150df482650SStephan Linz 	struct ll_temac *ll_temac = dev->priv;
151df482650SStephan Linz 	phys_addr_t *ra = ll_temac->sdma_reg_addr;
152df482650SStephan Linz 
153df482650SStephan Linz 	/*
154df482650SStephan Linz 	 * Soft reset the DMA
155df482650SStephan Linz 	 *
156df482650SStephan Linz 	 * Quote from MPMC documentation: Writing a 1 to this field
157df482650SStephan Linz 	 * forces the DMA engine to shutdown and reset itself. After
158df482650SStephan Linz 	 * setting this bit, software must poll it until the bit is
159df482650SStephan Linz 	 * cleared by the DMA. This indicates that the reset process
160df482650SStephan Linz 	 * is done and the pipeline has been flushed.
161df482650SStephan Linz 	 */
162df482650SStephan Linz 	ll_temac->out32(ra[DMA_CONTROL_REG], DMA_CONTROL_RESET);
163df482650SStephan Linz 	while (timeout && (ll_temac->in32(ra[DMA_CONTROL_REG])
164df482650SStephan Linz 					& DMA_CONTROL_RESET)) {
165df482650SStephan Linz 		timeout--;
166df482650SStephan Linz 		udelay(1);
167df482650SStephan Linz 	}
168df482650SStephan Linz 
169df482650SStephan Linz 	if (!timeout) {
170df482650SStephan Linz 		printf("%s: Timeout\n", __func__);
171df482650SStephan Linz 		return -1;
172df482650SStephan Linz 	}
173df482650SStephan Linz 
174df482650SStephan Linz 	return 0;
175df482650SStephan Linz }
176df482650SStephan Linz 
ll_temac_reset_sdma(struct eth_device * dev)177df482650SStephan Linz int ll_temac_reset_sdma(struct eth_device *dev)
178df482650SStephan Linz {
179df482650SStephan Linz 	u32 r;
180df482650SStephan Linz 	struct ll_temac *ll_temac = dev->priv;
181df482650SStephan Linz 	phys_addr_t *ra = ll_temac->sdma_reg_addr;
182df482650SStephan Linz 
183df482650SStephan Linz 	/* Soft reset the DMA.  */
184df482650SStephan Linz 	if (ll_temac_halt_sdma(dev))
185df482650SStephan Linz 		return -1;
186df482650SStephan Linz 
187df482650SStephan Linz 	/* Now clear the interrupts.  */
188df482650SStephan Linz 	r = ll_temac->in32(ra[TX_CHNL_CTRL]);
189df482650SStephan Linz 	r &= ~CHNL_CTRL_IRQ_MASK;
190df482650SStephan Linz 	ll_temac->out32(ra[TX_CHNL_CTRL], r);
191df482650SStephan Linz 
192df482650SStephan Linz 	r = ll_temac->in32(ra[RX_CHNL_CTRL]);
193df482650SStephan Linz 	r &= ~CHNL_CTRL_IRQ_MASK;
194df482650SStephan Linz 	ll_temac->out32(ra[RX_CHNL_CTRL], r);
195df482650SStephan Linz 
196df482650SStephan Linz 	/* Now ACK pending IRQs.  */
197df482650SStephan Linz 	ll_temac->out32(ra[TX_IRQ_REG], IRQ_REG_IRQ_MASK);
198df482650SStephan Linz 	ll_temac->out32(ra[RX_IRQ_REG], IRQ_REG_IRQ_MASK);
199df482650SStephan Linz 
200df482650SStephan Linz 	/* Set tail-ptr mode, disable errors for both channels.  */
201df482650SStephan Linz 	ll_temac->out32(ra[DMA_CONTROL_REG],
202df482650SStephan Linz 			/* Enable use of tail pointer register */
203df482650SStephan Linz 			DMA_CONTROL_TPE |
204df482650SStephan Linz 			/* Disable error when 2 or 4 bit coalesce cnt overfl */
205df482650SStephan Linz 			DMA_CONTROL_RXOCEID |
206df482650SStephan Linz 			/* Disable error when 2 or 4 bit coalesce cnt overfl */
207df482650SStephan Linz 			DMA_CONTROL_TXOCEID);
208df482650SStephan Linz 
209df482650SStephan Linz 	return 0;
210df482650SStephan Linz }
211df482650SStephan Linz 
ll_temac_recv_sdma(struct eth_device * dev)212df482650SStephan Linz int ll_temac_recv_sdma(struct eth_device *dev)
213df482650SStephan Linz {
214df482650SStephan Linz 	int length, pb_idx;
215df482650SStephan Linz 	struct cdmac_bd *rx_dp = &cdmac_bd.rx[rx_idx];
216df482650SStephan Linz 	struct ll_temac *ll_temac = dev->priv;
217df482650SStephan Linz 	phys_addr_t *ra = ll_temac->sdma_reg_addr;
218df482650SStephan Linz 
219df482650SStephan Linz 	if (ll_temac_sdma_error(dev)) {
220df482650SStephan Linz 
221df482650SStephan Linz 		if (ll_temac_reset_sdma(dev))
222df482650SStephan Linz 			return -1;
223df482650SStephan Linz 
224df482650SStephan Linz 		ll_temac_init_sdma(dev);
225df482650SStephan Linz 	}
226df482650SStephan Linz 
227df482650SStephan Linz 	flush_cache((u32)rx_dp, sizeof(*rx_dp));
228df482650SStephan Linz 
229df482650SStephan Linz 	if (!(rx_dp->sca.stctrl & CDMAC_BD_STCTRL_COMPLETED))
230df482650SStephan Linz 		return 0;
231df482650SStephan Linz 
232df482650SStephan Linz 	if (rx_dp->sca.stctrl & (CDMAC_BD_STCTRL_SOP | CDMAC_BD_STCTRL_EOP)) {
233df482650SStephan Linz 		pb_idx = rx_idx;
234df482650SStephan Linz 		length = rx_dp->sca.app[4] & CDMAC_BD_APP4_RXBYTECNT_MASK;
235df482650SStephan Linz 	} else {
236df482650SStephan Linz 		pb_idx = -1;
237df482650SStephan Linz 		length = 0;
238df482650SStephan Linz 		printf("%s: Got part of package, unsupported (%x)\n",
239df482650SStephan Linz 				__func__, rx_dp->sca.stctrl);
240df482650SStephan Linz 	}
241df482650SStephan Linz 
242df482650SStephan Linz 	/* flip the buffer */
243df482650SStephan Linz 	flush_cache((u32)rx_dp->phys_buf_p, length);
244df482650SStephan Linz 
245df482650SStephan Linz 	/* reset the current descriptor */
246df482650SStephan Linz 	rx_dp->sca.stctrl = 0;
247df482650SStephan Linz 	rx_dp->sca.app[4] = 0;
248df482650SStephan Linz 	flush_cache((u32)rx_dp, sizeof(*rx_dp));
249df482650SStephan Linz 
250df482650SStephan Linz 	/* Find next empty buffer descriptor, preparation for next iteration */
251df482650SStephan Linz 	rx_idx = (rx_idx + 1) % PKTBUFSRX;
252df482650SStephan Linz 	rx_dp = &cdmac_bd.rx[rx_idx];
253df482650SStephan Linz 	flush_cache((u32)rx_dp, sizeof(*rx_dp));
254df482650SStephan Linz 
255df482650SStephan Linz 	/* DMA start by writing to respective TAILDESC_PTR */
256df482650SStephan Linz 	ll_temac->out32(ra[RX_CURDESC_PTR], (int)&cdmac_bd.rx[rx_idx]);
257df482650SStephan Linz 	ll_temac->out32(ra[RX_TAILDESC_PTR], (int)&cdmac_bd.rx[rx_idx]);
258df482650SStephan Linz 
259df482650SStephan Linz 	if (length > 0 && pb_idx != -1)
260*1fd92db8SJoe Hershberger 		net_process_received_packet(net_rx_packets[pb_idx], length);
261df482650SStephan Linz 
262df482650SStephan Linz 	return 0;
263df482650SStephan Linz }
264df482650SStephan Linz 
ll_temac_send_sdma(struct eth_device * dev,void * packet,int length)265f22ff1abSStephan Linz int ll_temac_send_sdma(struct eth_device *dev, void *packet, int length)
266df482650SStephan Linz {
267df482650SStephan Linz 	unsigned timeout = 50;	/* 1usec * 50 = 50usec */
268df482650SStephan Linz 	struct cdmac_bd *tx_dp = &cdmac_bd.tx[tx_idx];
269df482650SStephan Linz 	struct ll_temac *ll_temac = dev->priv;
270df482650SStephan Linz 	phys_addr_t *ra = ll_temac->sdma_reg_addr;
271df482650SStephan Linz 
272df482650SStephan Linz 	if (ll_temac_sdma_error(dev)) {
273df482650SStephan Linz 
274df482650SStephan Linz 		if (ll_temac_reset_sdma(dev))
275df482650SStephan Linz 			return -1;
276df482650SStephan Linz 
277df482650SStephan Linz 		ll_temac_init_sdma(dev);
278df482650SStephan Linz 	}
279df482650SStephan Linz 
280df482650SStephan Linz 	tx_dp->phys_buf_p = (u8 *)packet;
281df482650SStephan Linz 	tx_dp->buf_len = length;
282df482650SStephan Linz 	tx_dp->sca.stctrl = CDMAC_BD_STCTRL_SOP | CDMAC_BD_STCTRL_EOP |
283df482650SStephan Linz 			CDMAC_BD_STCTRL_STOP_ON_END;
284df482650SStephan Linz 
285df482650SStephan Linz 	flush_cache((u32)packet, length);
286df482650SStephan Linz 	flush_cache((u32)tx_dp, sizeof(*tx_dp));
287df482650SStephan Linz 
288df482650SStephan Linz 	/* DMA start by writing to respective TAILDESC_PTR */
289df482650SStephan Linz 	ll_temac->out32(ra[TX_CURDESC_PTR], (int)tx_dp);
290df482650SStephan Linz 	ll_temac->out32(ra[TX_TAILDESC_PTR], (int)tx_dp);
291df482650SStephan Linz 
292df482650SStephan Linz 	/* Find next empty buffer descriptor, preparation for next iteration */
293df482650SStephan Linz 	tx_idx = (tx_idx + 1) % TX_BUF_CNT;
294df482650SStephan Linz 	tx_dp = &cdmac_bd.tx[tx_idx];
295df482650SStephan Linz 
296df482650SStephan Linz 	do {
297df482650SStephan Linz 		flush_cache((u32)tx_dp, sizeof(*tx_dp));
298df482650SStephan Linz 		udelay(1);
299df482650SStephan Linz 	} while (timeout-- && !(tx_dp->sca.stctrl & CDMAC_BD_STCTRL_COMPLETED));
300df482650SStephan Linz 
301df482650SStephan Linz 	if (!timeout) {
302df482650SStephan Linz 		printf("%s: Timeout\n", __func__);
303df482650SStephan Linz 		return -1;
304df482650SStephan Linz 	}
305df482650SStephan Linz 
306df482650SStephan Linz 	return 0;
307df482650SStephan Linz }
308