xref: /rk3399_rockchip-uboot/drivers/net/xilinx_emaclite.c (revision d538ee1b54b78295dbc3bd0d8c5d5fafa5c9e343)
178d19a39SMichal Simek /*
278d19a39SMichal Simek  * (C) Copyright 2007-2009 Michal Simek
378d19a39SMichal Simek  * (C) Copyright 2003 Xilinx Inc.
489c53891SMichal Simek  *
589c53891SMichal Simek  * Michal SIMEK <monstr@monstr.eu>
689c53891SMichal Simek  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
878d19a39SMichal Simek  */
989c53891SMichal Simek 
1089c53891SMichal Simek #include <common.h>
1189c53891SMichal Simek #include <net.h>
1289c53891SMichal Simek #include <config.h>
13*d538ee1bSMichal Simek #include <dm.h>
14d722e864SMichal Simek #include <console.h>
15042272a6SMichal Simek #include <malloc.h>
1689c53891SMichal Simek #include <asm/io.h>
17d722e864SMichal Simek #include <phy.h>
18d722e864SMichal Simek #include <miiphy.h>
197fd70820SMichal Simek #include <fdtdec.h>
20d722e864SMichal Simek #include <asm-generic/errno.h>
214d2749beSMichal Simek #include <linux/kernel.h>
227fd70820SMichal Simek 
23*d538ee1bSMichal Simek DECLARE_GLOBAL_DATA_PTR;
2489c53891SMichal Simek 
2589c53891SMichal Simek #define ENET_ADDR_LENGTH	6
264d2749beSMichal Simek #define ETH_FCS_LEN		4 /* Octets in the FCS */
2789c53891SMichal Simek 
2889c53891SMichal Simek /* Xmit complete */
2989c53891SMichal Simek #define XEL_TSR_XMIT_BUSY_MASK		0x00000001UL
3089c53891SMichal Simek /* Xmit interrupt enable bit */
3189c53891SMichal Simek #define XEL_TSR_XMIT_IE_MASK		0x00000008UL
3289c53891SMichal Simek /* Program the MAC address */
3389c53891SMichal Simek #define XEL_TSR_PROGRAM_MASK		0x00000002UL
3489c53891SMichal Simek /* define for programming the MAC address into the EMAC Lite */
3589c53891SMichal Simek #define XEL_TSR_PROG_MAC_ADDR	(XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
3689c53891SMichal Simek 
3789c53891SMichal Simek /* Transmit packet length upper byte */
3889c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_HI		0x0000FF00UL
3989c53891SMichal Simek /* Transmit packet length lower byte */
4089c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_LO		0x000000FFUL
4189c53891SMichal Simek 
4289c53891SMichal Simek /* Recv complete */
4389c53891SMichal Simek #define XEL_RSR_RECV_DONE_MASK		0x00000001UL
4489c53891SMichal Simek /* Recv interrupt enable bit */
4589c53891SMichal Simek #define XEL_RSR_RECV_IE_MASK		0x00000008UL
4689c53891SMichal Simek 
47d722e864SMichal Simek /* MDIO Address Register Bit Masks */
48d722e864SMichal Simek #define XEL_MDIOADDR_REGADR_MASK  0x0000001F	/* Register Address */
49d722e864SMichal Simek #define XEL_MDIOADDR_PHYADR_MASK  0x000003E0	/* PHY Address */
50d722e864SMichal Simek #define XEL_MDIOADDR_PHYADR_SHIFT 5
51d722e864SMichal Simek #define XEL_MDIOADDR_OP_MASK	  0x00000400	/* RD/WR Operation */
52d722e864SMichal Simek 
53d722e864SMichal Simek /* MDIO Write Data Register Bit Masks */
54d722e864SMichal Simek #define XEL_MDIOWR_WRDATA_MASK	  0x0000FFFF	/* Data to be Written */
55d722e864SMichal Simek 
56d722e864SMichal Simek /* MDIO Read Data Register Bit Masks */
57d722e864SMichal Simek #define XEL_MDIORD_RDDATA_MASK	  0x0000FFFF	/* Data to be Read */
58d722e864SMichal Simek 
59d722e864SMichal Simek /* MDIO Control Register Bit Masks */
60d722e864SMichal Simek #define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001	/* MDIO Status Mask */
61d722e864SMichal Simek #define XEL_MDIOCTRL_MDIOEN_MASK  0x00000008	/* MDIO Enable */
62d722e864SMichal Simek 
639a23c496SMichal Simek struct emaclite_regs {
649a23c496SMichal Simek 	u32 tx_ping; /* 0x0 - TX Ping buffer */
659a23c496SMichal Simek 	u32 reserved1[504];
669a23c496SMichal Simek 	u32 mdioaddr; /* 0x7e4 - MDIO Address Register */
679a23c496SMichal Simek 	u32 mdiowr; /* 0x7e8 - MDIO Write Data Register */
689a23c496SMichal Simek 	u32 mdiord;/* 0x7ec - MDIO Read Data Register */
699a23c496SMichal Simek 	u32 mdioctrl; /* 0x7f0 - MDIO Control Register */
709a23c496SMichal Simek 	u32 tx_ping_tplr; /* 0x7f4 - Tx packet length */
719a23c496SMichal Simek 	u32 global_interrupt; /* 0x7f8 - Global interrupt enable */
729a23c496SMichal Simek 	u32 tx_ping_tsr; /* 0x7fc - Tx status */
739a23c496SMichal Simek 	u32 tx_pong; /* 0x800 - TX Pong buffer */
749a23c496SMichal Simek 	u32 reserved2[508];
759a23c496SMichal Simek 	u32 tx_pong_tplr; /* 0xff4 - Tx packet length */
769a23c496SMichal Simek 	u32 reserved3; /* 0xff8 */
779a23c496SMichal Simek 	u32 tx_pong_tsr; /* 0xffc - Tx status */
789a23c496SMichal Simek 	u32 rx_ping; /* 0x1000 - Receive Buffer */
799a23c496SMichal Simek 	u32 reserved4[510];
809a23c496SMichal Simek 	u32 rx_ping_rsr; /* 0x17fc - Rx status */
819a23c496SMichal Simek 	u32 rx_pong; /* 0x1800 - Receive Buffer */
829a23c496SMichal Simek 	u32 reserved5[510];
839a23c496SMichal Simek 	u32 rx_pong_rsr; /* 0x1ffc - Rx status */
849a23c496SMichal Simek };
859a23c496SMichal Simek 
86773cfa8dSMichal Simek struct xemaclite {
874d2749beSMichal Simek 	bool use_rx_pong_buffer_next;	/* Next RX buffer to read from */
88947324b9SMichal Simek 	u32 txpp;		/* TX ping pong buffer */
89947324b9SMichal Simek 	u32 rxpp;		/* RX ping pong buffer */
90d722e864SMichal Simek 	int phyaddr;
919a23c496SMichal Simek 	struct emaclite_regs *regs;
92d722e864SMichal Simek 	struct phy_device *phydev;
93d722e864SMichal Simek 	struct mii_dev *bus;
94773cfa8dSMichal Simek };
9589c53891SMichal Simek 
96f2a7806fSClive Stubbings static u32 etherrxbuff[PKTSIZE_ALIGN/4]; /* Receive buffer */
9789c53891SMichal Simek 
98042272a6SMichal Simek static void xemaclite_alignedread(u32 *srcptr, void *destptr, u32 bytecount)
9989c53891SMichal Simek {
100042272a6SMichal Simek 	u32 i;
10189c53891SMichal Simek 	u32 alignbuffer;
10289c53891SMichal Simek 	u32 *to32ptr;
10389c53891SMichal Simek 	u32 *from32ptr;
10489c53891SMichal Simek 	u8 *to8ptr;
10589c53891SMichal Simek 	u8 *from8ptr;
10689c53891SMichal Simek 
10789c53891SMichal Simek 	from32ptr = (u32 *) srcptr;
10889c53891SMichal Simek 
10989c53891SMichal Simek 	/* Word aligned buffer, no correction needed. */
11089c53891SMichal Simek 	to32ptr = (u32 *) destptr;
11189c53891SMichal Simek 	while (bytecount > 3) {
11289c53891SMichal Simek 		*to32ptr++ = *from32ptr++;
11389c53891SMichal Simek 		bytecount -= 4;
11489c53891SMichal Simek 	}
11589c53891SMichal Simek 	to8ptr = (u8 *) to32ptr;
11689c53891SMichal Simek 
11789c53891SMichal Simek 	alignbuffer = *from32ptr++;
11889c53891SMichal Simek 	from8ptr = (u8 *) &alignbuffer;
11989c53891SMichal Simek 
1205ac83801SMichal Simek 	for (i = 0; i < bytecount; i++)
12189c53891SMichal Simek 		*to8ptr++ = *from8ptr++;
12289c53891SMichal Simek }
12389c53891SMichal Simek 
12400702518SMichal Simek static void xemaclite_alignedwrite(void *srcptr, u32 *destptr, u32 bytecount)
12589c53891SMichal Simek {
126042272a6SMichal Simek 	u32 i;
12789c53891SMichal Simek 	u32 alignbuffer;
12889c53891SMichal Simek 	u32 *to32ptr = (u32 *) destptr;
12989c53891SMichal Simek 	u32 *from32ptr;
13089c53891SMichal Simek 	u8 *to8ptr;
13189c53891SMichal Simek 	u8 *from8ptr;
13289c53891SMichal Simek 
13389c53891SMichal Simek 	from32ptr = (u32 *) srcptr;
13489c53891SMichal Simek 	while (bytecount > 3) {
13589c53891SMichal Simek 
13689c53891SMichal Simek 		*to32ptr++ = *from32ptr++;
13789c53891SMichal Simek 		bytecount -= 4;
13889c53891SMichal Simek 	}
13989c53891SMichal Simek 
14089c53891SMichal Simek 	alignbuffer = 0;
14189c53891SMichal Simek 	to8ptr = (u8 *) &alignbuffer;
14289c53891SMichal Simek 	from8ptr = (u8 *) from32ptr;
14389c53891SMichal Simek 
1445ac83801SMichal Simek 	for (i = 0; i < bytecount; i++)
14589c53891SMichal Simek 		*to8ptr++ = *from8ptr++;
14689c53891SMichal Simek 
14789c53891SMichal Simek 	*to32ptr++ = alignbuffer;
14889c53891SMichal Simek }
14989c53891SMichal Simek 
150d722e864SMichal Simek static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
151d722e864SMichal Simek 			bool set, unsigned int timeout)
152d722e864SMichal Simek {
153d722e864SMichal Simek 	u32 val;
154d722e864SMichal Simek 	unsigned long start = get_timer(0);
155d722e864SMichal Simek 
156d722e864SMichal Simek 	while (1) {
157d722e864SMichal Simek 		val = readl(reg);
158d722e864SMichal Simek 
159d722e864SMichal Simek 		if (!set)
160d722e864SMichal Simek 			val = ~val;
161d722e864SMichal Simek 
162d722e864SMichal Simek 		if ((val & mask) == mask)
163d722e864SMichal Simek 			return 0;
164d722e864SMichal Simek 
165d722e864SMichal Simek 		if (get_timer(start) > timeout)
166d722e864SMichal Simek 			break;
167d722e864SMichal Simek 
168d722e864SMichal Simek 		if (ctrlc()) {
169d722e864SMichal Simek 			puts("Abort\n");
170d722e864SMichal Simek 			return -EINTR;
171d722e864SMichal Simek 		}
172d722e864SMichal Simek 
173d722e864SMichal Simek 		udelay(1);
174d722e864SMichal Simek 	}
175d722e864SMichal Simek 
176d722e864SMichal Simek 	debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
177d722e864SMichal Simek 	      func, reg, mask, set);
178d722e864SMichal Simek 
179d722e864SMichal Simek 	return -ETIMEDOUT;
180d722e864SMichal Simek }
181d722e864SMichal Simek 
1829a23c496SMichal Simek static int mdio_wait(struct emaclite_regs *regs)
183d722e864SMichal Simek {
1849a23c496SMichal Simek 	return wait_for_bit(__func__, &regs->mdioctrl,
185d722e864SMichal Simek 			    XEL_MDIOCTRL_MDIOSTS_MASK, false, 2000);
186d722e864SMichal Simek }
187d722e864SMichal Simek 
1889a23c496SMichal Simek static u32 phyread(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
189d722e864SMichal Simek 		   u16 *data)
190d722e864SMichal Simek {
1919a23c496SMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
1929a23c496SMichal Simek 
1939a23c496SMichal Simek 	if (mdio_wait(regs))
194d722e864SMichal Simek 		return 1;
195d722e864SMichal Simek 
1969a23c496SMichal Simek 	u32 ctrl_reg = in_be32(&regs->mdioctrl);
1979a23c496SMichal Simek 	out_be32(&regs->mdioaddr, XEL_MDIOADDR_OP_MASK |
198d722e864SMichal Simek 		 ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum));
1999a23c496SMichal Simek 	out_be32(&regs->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
200d722e864SMichal Simek 
2019a23c496SMichal Simek 	if (mdio_wait(regs))
202d722e864SMichal Simek 		return 1;
203d722e864SMichal Simek 
204d722e864SMichal Simek 	/* Read data */
2059a23c496SMichal Simek 	*data = in_be32(&regs->mdiord);
206d722e864SMichal Simek 	return 0;
207d722e864SMichal Simek }
208d722e864SMichal Simek 
2099a23c496SMichal Simek static u32 phywrite(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
210d722e864SMichal Simek 		    u16 data)
211d722e864SMichal Simek {
2129a23c496SMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
2139a23c496SMichal Simek 
2149a23c496SMichal Simek 	if (mdio_wait(regs))
215d722e864SMichal Simek 		return 1;
216d722e864SMichal Simek 
217d722e864SMichal Simek 	/*
218d722e864SMichal Simek 	 * Write the PHY address, register number and clear the OP bit in the
219d722e864SMichal Simek 	 * MDIO Address register and then write the value into the MDIO Write
220d722e864SMichal Simek 	 * Data register. Finally, set the Status bit in the MDIO Control
221d722e864SMichal Simek 	 * register to start a MDIO write transaction.
222d722e864SMichal Simek 	 */
2239a23c496SMichal Simek 	u32 ctrl_reg = in_be32(&regs->mdioctrl);
2249a23c496SMichal Simek 	out_be32(&regs->mdioaddr, ~XEL_MDIOADDR_OP_MASK &
225d722e864SMichal Simek 		 ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum));
2269a23c496SMichal Simek 	out_be32(&regs->mdiowr, data);
2279a23c496SMichal Simek 	out_be32(&regs->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
228d722e864SMichal Simek 
2299a23c496SMichal Simek 	if (mdio_wait(regs))
230d722e864SMichal Simek 		return 1;
231d722e864SMichal Simek 
232d722e864SMichal Simek 	return 0;
233d722e864SMichal Simek }
234d722e864SMichal Simek 
235*d538ee1bSMichal Simek static void emaclite_halt(struct udevice *dev)
23689c53891SMichal Simek {
23789c53891SMichal Simek 	debug("eth_halt\n");
23889c53891SMichal Simek }
23989c53891SMichal Simek 
240d722e864SMichal Simek /* Use MII register 1 (MII status register) to detect PHY */
241d722e864SMichal Simek #define PHY_DETECT_REG  1
242d722e864SMichal Simek 
243d722e864SMichal Simek /* Mask used to verify certain PHY features (or register contents)
244d722e864SMichal Simek  * in the register above:
245d722e864SMichal Simek  *  0x1000: 10Mbps full duplex support
246d722e864SMichal Simek  *  0x0800: 10Mbps half duplex support
247d722e864SMichal Simek  *  0x0008: Auto-negotiation support
248d722e864SMichal Simek  */
249d722e864SMichal Simek #define PHY_DETECT_MASK 0x1808
250d722e864SMichal Simek 
251*d538ee1bSMichal Simek static int setup_phy(struct udevice *dev)
252d722e864SMichal Simek {
253d722e864SMichal Simek 	int i;
254d722e864SMichal Simek 	u16 phyreg;
255*d538ee1bSMichal Simek 	struct xemaclite *emaclite = dev_get_priv(dev);
256d722e864SMichal Simek 	struct phy_device *phydev;
257d722e864SMichal Simek 
258d722e864SMichal Simek 	u32 supported = SUPPORTED_10baseT_Half |
259d722e864SMichal Simek 			SUPPORTED_10baseT_Full |
260d722e864SMichal Simek 			SUPPORTED_100baseT_Half |
261d722e864SMichal Simek 			SUPPORTED_100baseT_Full;
262d722e864SMichal Simek 
263d722e864SMichal Simek 	if (emaclite->phyaddr != -1) {
2649a23c496SMichal Simek 		phyread(emaclite, emaclite->phyaddr, PHY_DETECT_REG, &phyreg);
265d722e864SMichal Simek 		if ((phyreg != 0xFFFF) &&
266d722e864SMichal Simek 		    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
267d722e864SMichal Simek 			/* Found a valid PHY address */
268d722e864SMichal Simek 			debug("Default phy address %d is valid\n",
269d722e864SMichal Simek 			      emaclite->phyaddr);
270d722e864SMichal Simek 		} else {
271d722e864SMichal Simek 			debug("PHY address is not setup correctly %d\n",
272d722e864SMichal Simek 			      emaclite->phyaddr);
273d722e864SMichal Simek 			emaclite->phyaddr = -1;
274d722e864SMichal Simek 		}
275d722e864SMichal Simek 	}
276d722e864SMichal Simek 
277d722e864SMichal Simek 	if (emaclite->phyaddr == -1) {
278d722e864SMichal Simek 		/* detect the PHY address */
279d722e864SMichal Simek 		for (i = 31; i >= 0; i--) {
2809a23c496SMichal Simek 			phyread(emaclite, i, PHY_DETECT_REG, &phyreg);
281d722e864SMichal Simek 			if ((phyreg != 0xFFFF) &&
282d722e864SMichal Simek 			    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
283d722e864SMichal Simek 				/* Found a valid PHY address */
284d722e864SMichal Simek 				emaclite->phyaddr = i;
285d722e864SMichal Simek 				debug("emaclite: Found valid phy address, %d\n",
286d722e864SMichal Simek 				      i);
287d722e864SMichal Simek 				break;
288d722e864SMichal Simek 			}
289d722e864SMichal Simek 		}
290d722e864SMichal Simek 	}
291d722e864SMichal Simek 
292d722e864SMichal Simek 	/* interface - look at tsec */
293d722e864SMichal Simek 	phydev = phy_connect(emaclite->bus, emaclite->phyaddr, dev,
294d722e864SMichal Simek 			     PHY_INTERFACE_MODE_MII);
295d722e864SMichal Simek 	/*
296d722e864SMichal Simek 	 * Phy can support 1000baseT but device NOT that's why phydev->supported
297d722e864SMichal Simek 	 * must be setup for 1000baseT. phydev->advertising setups what speeds
298d722e864SMichal Simek 	 * will be used for autonegotiation where 1000baseT must be disabled.
299d722e864SMichal Simek 	 */
300d722e864SMichal Simek 	phydev->supported = supported | SUPPORTED_1000baseT_Half |
301d722e864SMichal Simek 						SUPPORTED_1000baseT_Full;
302d722e864SMichal Simek 	phydev->advertising = supported;
303d722e864SMichal Simek 	emaclite->phydev = phydev;
304d722e864SMichal Simek 	phy_config(phydev);
305d722e864SMichal Simek 	phy_startup(phydev);
306d722e864SMichal Simek 
307d722e864SMichal Simek 	if (!phydev->link) {
308d722e864SMichal Simek 		printf("%s: No link.\n", phydev->dev->name);
309d722e864SMichal Simek 		return 0;
310d722e864SMichal Simek 	}
311d722e864SMichal Simek 
312d722e864SMichal Simek 	/* Do not setup anything */
313d722e864SMichal Simek 	return 1;
314d722e864SMichal Simek }
315d722e864SMichal Simek 
316*d538ee1bSMichal Simek static int emaclite_init(struct udevice *dev)
31789c53891SMichal Simek {
318*d538ee1bSMichal Simek 	struct xemaclite *emaclite = dev_get_priv(dev);
319*d538ee1bSMichal Simek 	struct eth_pdata *pdata = dev_get_platdata(dev);
3209a23c496SMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
3219a23c496SMichal Simek 
32289c53891SMichal Simek 	debug("EmacLite Initialization Started\n");
32389c53891SMichal Simek 
32489c53891SMichal Simek /*
32589c53891SMichal Simek  * TX - TX_PING & TX_PONG initialization
32689c53891SMichal Simek  */
32789c53891SMichal Simek 	/* Restart PING TX */
328a0b2bfb0SMichal Simek 	out_be32(&regs->tx_ping_tsr, 0);
32989c53891SMichal Simek 	/* Copy MAC address */
330*d538ee1bSMichal Simek 	xemaclite_alignedwrite(pdata->enetaddr, &regs->tx_ping,
331a0b2bfb0SMichal Simek 			       ENET_ADDR_LENGTH);
33289c53891SMichal Simek 	/* Set the length */
333a0b2bfb0SMichal Simek 	out_be32(&regs->tx_ping_tplr, ENET_ADDR_LENGTH);
33489c53891SMichal Simek 	/* Update the MAC address in the EMAC Lite */
335a0b2bfb0SMichal Simek 	out_be32(&regs->tx_ping_tsr, XEL_TSR_PROG_MAC_ADDR);
33689c53891SMichal Simek 	/* Wait for EMAC Lite to finish with the MAC address update */
337a0b2bfb0SMichal Simek 	while ((in_be32 (&regs->tx_ping_tsr) &
3388d95ddbbSMichal Simek 		XEL_TSR_PROG_MAC_ADDR) != 0)
3398d95ddbbSMichal Simek 		;
34089c53891SMichal Simek 
341947324b9SMichal Simek 	if (emaclite->txpp) {
34289c53891SMichal Simek 		/* The same operation with PONG TX */
343a0b2bfb0SMichal Simek 		out_be32(&regs->tx_pong_tsr, 0);
344*d538ee1bSMichal Simek 		xemaclite_alignedwrite(pdata->enetaddr, &regs->tx_pong,
345a0b2bfb0SMichal Simek 				       ENET_ADDR_LENGTH);
346a0b2bfb0SMichal Simek 		out_be32(&regs->tx_pong_tplr, ENET_ADDR_LENGTH);
347a0b2bfb0SMichal Simek 		out_be32(&regs->tx_pong_tsr, XEL_TSR_PROG_MAC_ADDR);
348a0b2bfb0SMichal Simek 		while ((in_be32(&regs->tx_pong_tsr) &
349a0b2bfb0SMichal Simek 		       XEL_TSR_PROG_MAC_ADDR) != 0)
3508d95ddbbSMichal Simek 			;
351947324b9SMichal Simek 	}
35289c53891SMichal Simek 
35389c53891SMichal Simek /*
35489c53891SMichal Simek  * RX - RX_PING & RX_PONG initialization
35589c53891SMichal Simek  */
35689c53891SMichal Simek 	/* Write out the value to flush the RX buffer */
3573af70909SMichal Simek 	out_be32(&regs->rx_ping_rsr, XEL_RSR_RECV_IE_MASK);
358947324b9SMichal Simek 
359947324b9SMichal Simek 	if (emaclite->rxpp)
3603af70909SMichal Simek 		out_be32(&regs->rx_pong_rsr, XEL_RSR_RECV_IE_MASK);
36189c53891SMichal Simek 
3629a23c496SMichal Simek 	out_be32(&regs->mdioctrl, XEL_MDIOCTRL_MDIOEN_MASK);
3639a23c496SMichal Simek 	if (in_be32(&regs->mdioctrl) & XEL_MDIOCTRL_MDIOEN_MASK)
364d722e864SMichal Simek 		if (!setup_phy(dev))
365d722e864SMichal Simek 			return -1;
366*d538ee1bSMichal Simek 
36789c53891SMichal Simek 	debug("EmacLite Initialization complete\n");
36889c53891SMichal Simek 	return 0;
36989c53891SMichal Simek }
37089c53891SMichal Simek 
37126c7945aSMichal Simek static int xemaclite_txbufferavailable(struct xemaclite *emaclite)
37289c53891SMichal Simek {
37326c7945aSMichal Simek 	u32 tmp;
37426c7945aSMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
375773cfa8dSMichal Simek 
37689c53891SMichal Simek 	/*
37789c53891SMichal Simek 	 * Read the other buffer register
37889c53891SMichal Simek 	 * and determine if the other buffer is available
37989c53891SMichal Simek 	 */
38026c7945aSMichal Simek 	tmp = ~in_be32(&regs->tx_ping_tsr);
38126c7945aSMichal Simek 	if (emaclite->txpp)
38226c7945aSMichal Simek 		tmp |= ~in_be32(&regs->tx_pong_tsr);
38389c53891SMichal Simek 
38426c7945aSMichal Simek 	return !(tmp & XEL_TSR_XMIT_BUSY_MASK);
38589c53891SMichal Simek }
38689c53891SMichal Simek 
387*d538ee1bSMichal Simek static int emaclite_send(struct udevice *dev, void *ptr, int len)
388042272a6SMichal Simek {
389042272a6SMichal Simek 	u32 reg;
390*d538ee1bSMichal Simek 	struct xemaclite *emaclite = dev_get_priv(dev);
3915a4baa33SMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
39289c53891SMichal Simek 
393042272a6SMichal Simek 	u32 maxtry = 1000;
39489c53891SMichal Simek 
39580439252SMichal Simek 	if (len > PKTSIZE)
39680439252SMichal Simek 		len = PKTSIZE;
39789c53891SMichal Simek 
39826c7945aSMichal Simek 	while (xemaclite_txbufferavailable(emaclite) && maxtry) {
39989c53891SMichal Simek 		udelay(10);
40089c53891SMichal Simek 		maxtry--;
40189c53891SMichal Simek 	}
40289c53891SMichal Simek 
40389c53891SMichal Simek 	if (!maxtry) {
40489c53891SMichal Simek 		printf("Error: Timeout waiting for ethernet TX buffer\n");
40589c53891SMichal Simek 		/* Restart PING TX */
4065a4baa33SMichal Simek 		out_be32(&regs->tx_ping_tsr, 0);
407947324b9SMichal Simek 		if (emaclite->txpp) {
4085a4baa33SMichal Simek 			out_be32(&regs->tx_pong_tsr, 0);
409947324b9SMichal Simek 		}
41095efa79dSMichal Simek 		return -1;
41189c53891SMichal Simek 	}
41289c53891SMichal Simek 
41389c53891SMichal Simek 	/* Determine if the expected buffer address is empty */
41400702518SMichal Simek 	reg = in_be32(&regs->tx_ping_tsr);
41515c239c8SMichal Simek 	if ((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) {
41600702518SMichal Simek 		debug("Send packet from tx_ping buffer\n");
41789c53891SMichal Simek 		/* Write the frame to the buffer */
41800702518SMichal Simek 		xemaclite_alignedwrite(ptr, &regs->tx_ping, len);
41900702518SMichal Simek 		out_be32(&regs->tx_ping_tplr, len &
42000702518SMichal Simek 			(XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO));
42100702518SMichal Simek 		reg = in_be32(&regs->tx_ping_tsr);
42289c53891SMichal Simek 		reg |= XEL_TSR_XMIT_BUSY_MASK;
42300702518SMichal Simek 		out_be32(&regs->tx_ping_tsr, reg);
42495efa79dSMichal Simek 		return 0;
42589c53891SMichal Simek 	}
426947324b9SMichal Simek 
427947324b9SMichal Simek 	if (emaclite->txpp) {
42889c53891SMichal Simek 		/* Determine if the expected buffer address is empty */
42900702518SMichal Simek 		reg = in_be32(&regs->tx_pong_tsr);
43015c239c8SMichal Simek 		if ((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) {
43100702518SMichal Simek 			debug("Send packet from tx_pong buffer\n");
43289c53891SMichal Simek 			/* Write the frame to the buffer */
43300702518SMichal Simek 			xemaclite_alignedwrite(ptr, &regs->tx_pong, len);
43400702518SMichal Simek 			out_be32(&regs->tx_pong_tplr, len &
435947324b9SMichal Simek 				 (XEL_TPLR_LENGTH_MASK_HI |
43600702518SMichal Simek 				  XEL_TPLR_LENGTH_MASK_LO));
43700702518SMichal Simek 			reg = in_be32(&regs->tx_pong_tsr);
43889c53891SMichal Simek 			reg |= XEL_TSR_XMIT_BUSY_MASK;
43900702518SMichal Simek 			out_be32(&regs->tx_pong_tsr, reg);
44095efa79dSMichal Simek 			return 0;
44189c53891SMichal Simek 		}
442947324b9SMichal Simek 	}
443947324b9SMichal Simek 
44489c53891SMichal Simek 	puts("Error while sending frame\n");
44595efa79dSMichal Simek 	return -1;
44689c53891SMichal Simek }
44789c53891SMichal Simek 
448*d538ee1bSMichal Simek static int emaclite_recv(struct udevice *dev, int flags, uchar **packetp)
44989c53891SMichal Simek {
4504d2749beSMichal Simek 	u32 length, first_read, reg, attempt = 0;
4514d2749beSMichal Simek 	void *addr, *ack;
452773cfa8dSMichal Simek 	struct xemaclite *emaclite = dev->priv;
4534d2749beSMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
4544d2749beSMichal Simek 	struct ethernet_hdr *eth;
4554d2749beSMichal Simek 	struct ip_udp_hdr *ip;
45689c53891SMichal Simek 
4574d2749beSMichal Simek try_again:
4584d2749beSMichal Simek 	if (!emaclite->use_rx_pong_buffer_next) {
4594d2749beSMichal Simek 		reg = in_be32(&regs->rx_ping_rsr);
4604d2749beSMichal Simek 		debug("Testing data at rx_ping\n");
46189c53891SMichal Simek 		if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
4624d2749beSMichal Simek 			debug("Data found in rx_ping buffer\n");
4634d2749beSMichal Simek 			addr = &regs->rx_ping;
4644d2749beSMichal Simek 			ack = &regs->rx_ping_rsr;
46589c53891SMichal Simek 		} else {
4664d2749beSMichal Simek 			debug("Data not found in rx_ping buffer\n");
4674d2749beSMichal Simek 			/* Pong buffer is not available - return immediately */
4684d2749beSMichal Simek 			if (!emaclite->rxpp)
4694d2749beSMichal Simek 				return -1;
470947324b9SMichal Simek 
4714d2749beSMichal Simek 			/* Try pong buffer if this is first attempt */
4724d2749beSMichal Simek 			if (attempt++)
4734d2749beSMichal Simek 				return -1;
4744d2749beSMichal Simek 			emaclite->use_rx_pong_buffer_next =
4754d2749beSMichal Simek 					!emaclite->use_rx_pong_buffer_next;
4764d2749beSMichal Simek 			goto try_again;
4774d2749beSMichal Simek 		}
478947324b9SMichal Simek 	} else {
4794d2749beSMichal Simek 		reg = in_be32(&regs->rx_pong_rsr);
4804d2749beSMichal Simek 		debug("Testing data at rx_pong\n");
4814d2749beSMichal Simek 		if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
4824d2749beSMichal Simek 			debug("Data found in rx_pong buffer\n");
4834d2749beSMichal Simek 			addr = &regs->rx_pong;
4844d2749beSMichal Simek 			ack = &regs->rx_pong_rsr;
4854d2749beSMichal Simek 		} else {
4864d2749beSMichal Simek 			debug("Data not found in rx_pong buffer\n");
4874d2749beSMichal Simek 			/* Try ping buffer if this is first attempt */
4884d2749beSMichal Simek 			if (attempt++)
4894d2749beSMichal Simek 				return -1;
4904d2749beSMichal Simek 			emaclite->use_rx_pong_buffer_next =
4914d2749beSMichal Simek 					!emaclite->use_rx_pong_buffer_next;
4924d2749beSMichal Simek 			goto try_again;
49389c53891SMichal Simek 		}
494947324b9SMichal Simek 	}
4954d2749beSMichal Simek 
4964d2749beSMichal Simek 	/* Read all bytes for ARP packet with 32bit alignment - 48bytes  */
4974d2749beSMichal Simek 	first_read = ALIGN(ETHER_HDR_SIZE + ARP_HDR_SIZE + ETH_FCS_LEN, 4);
4984d2749beSMichal Simek 	xemaclite_alignedread(addr, etherrxbuff, first_read);
4994d2749beSMichal Simek 
5004d2749beSMichal Simek 	/* Detect real packet size */
5014d2749beSMichal Simek 	eth = (struct ethernet_hdr *)etherrxbuff;
5024d2749beSMichal Simek 	switch (ntohs(eth->et_protlen)) {
5034d2749beSMichal Simek 	case PROT_ARP:
5044d2749beSMichal Simek 		length = first_read;
5054d2749beSMichal Simek 		debug("ARP Packet %x\n", length);
50689c53891SMichal Simek 		break;
5074d2749beSMichal Simek 	case PROT_IP:
5084d2749beSMichal Simek 		ip = (struct ip_udp_hdr *)(etherrxbuff + ETHER_HDR_SIZE);
5094d2749beSMichal Simek 		length = ntohs(ip->ip_len);
5104d2749beSMichal Simek 		length += ETHER_HDR_SIZE + ETH_FCS_LEN;
5114d2749beSMichal Simek 		debug("IP Packet %x\n", length);
51289c53891SMichal Simek 		break;
51389c53891SMichal Simek 	default:
51489c53891SMichal Simek 		debug("Other Packet\n");
51580439252SMichal Simek 		length = PKTSIZE;
51689c53891SMichal Simek 		break;
51789c53891SMichal Simek 	}
51889c53891SMichal Simek 
5194d2749beSMichal Simek 	/* Read the rest of the packet which is longer then first read */
5204d2749beSMichal Simek 	if (length != first_read)
5214d2749beSMichal Simek 		xemaclite_alignedread(addr + first_read,
5224d2749beSMichal Simek 				      etherrxbuff + first_read,
5234d2749beSMichal Simek 				      length - first_read);
52489c53891SMichal Simek 
52589c53891SMichal Simek 	/* Acknowledge the frame */
5264d2749beSMichal Simek 	reg = in_be32(ack);
52789c53891SMichal Simek 	reg &= ~XEL_RSR_RECV_DONE_MASK;
5284d2749beSMichal Simek 	out_be32(ack, reg);
52989c53891SMichal Simek 
5304d2749beSMichal Simek 	debug("Packet receive from 0x%p, length %dB\n", addr, length);
5311fd92db8SJoe Hershberger 	net_process_received_packet((uchar *)etherrxbuff, length);
532*d538ee1bSMichal Simek 	return 0;
53389c53891SMichal Simek }
534042272a6SMichal Simek 
535*d538ee1bSMichal Simek static int emaclite_miiphy_read(struct mii_dev *bus, int addr,
536*d538ee1bSMichal Simek 				int devad, int reg)
537d722e864SMichal Simek {
538d722e864SMichal Simek 	u32 ret;
539*d538ee1bSMichal Simek 	u16 val = 0;
540d722e864SMichal Simek 
541*d538ee1bSMichal Simek 	ret = phyread(bus->priv, addr, reg, &val);
542*d538ee1bSMichal Simek 	debug("emaclite: Read MII 0x%x, 0x%x, 0x%x, %d\n", addr, reg, val, ret);
543*d538ee1bSMichal Simek 	return val;
544*d538ee1bSMichal Simek }
545*d538ee1bSMichal Simek 
546*d538ee1bSMichal Simek static int emaclite_miiphy_write(struct mii_dev *bus, int addr, int devad,
547*d538ee1bSMichal Simek 				 int reg, u16 value)
548*d538ee1bSMichal Simek {
549*d538ee1bSMichal Simek 	debug("emaclite: Write MII 0x%x, 0x%x, 0x%x\n", addr, reg, value);
550*d538ee1bSMichal Simek 	return phywrite(bus->priv, addr, reg, value);
551*d538ee1bSMichal Simek }
552*d538ee1bSMichal Simek 
553*d538ee1bSMichal Simek static int emaclite_probe(struct udevice *dev)
554*d538ee1bSMichal Simek {
555*d538ee1bSMichal Simek 	struct xemaclite *emaclite = dev_get_priv(dev);
556*d538ee1bSMichal Simek 	int ret;
557*d538ee1bSMichal Simek 
558*d538ee1bSMichal Simek 	emaclite->bus = mdio_alloc();
559*d538ee1bSMichal Simek 	emaclite->bus->read = emaclite_miiphy_read;
560*d538ee1bSMichal Simek 	emaclite->bus->write = emaclite_miiphy_write;
561*d538ee1bSMichal Simek 	emaclite->bus->priv = emaclite;
562*d538ee1bSMichal Simek 	strcpy(emaclite->bus->name, "emaclite");
563*d538ee1bSMichal Simek 
564*d538ee1bSMichal Simek 	ret = mdio_register(emaclite->bus);
565*d538ee1bSMichal Simek 	if (ret)
566d722e864SMichal Simek 		return ret;
567*d538ee1bSMichal Simek 
568*d538ee1bSMichal Simek 	return 0;
569d722e864SMichal Simek }
570d722e864SMichal Simek 
571*d538ee1bSMichal Simek static int emaclite_remove(struct udevice *dev)
572d722e864SMichal Simek {
573*d538ee1bSMichal Simek 	struct xemaclite *emaclite = dev_get_priv(dev);
574d722e864SMichal Simek 
575*d538ee1bSMichal Simek 	free(emaclite->phydev);
576*d538ee1bSMichal Simek 	mdio_unregister(emaclite->bus);
577*d538ee1bSMichal Simek 	mdio_free(emaclite->bus);
578*d538ee1bSMichal Simek 
579*d538ee1bSMichal Simek 	return 0;
580d722e864SMichal Simek }
581d722e864SMichal Simek 
582*d538ee1bSMichal Simek static const struct eth_ops emaclite_ops = {
583*d538ee1bSMichal Simek 	.start = emaclite_init,
584*d538ee1bSMichal Simek 	.send = emaclite_send,
585*d538ee1bSMichal Simek 	.recv = emaclite_recv,
586*d538ee1bSMichal Simek 	.stop = emaclite_halt,
587*d538ee1bSMichal Simek };
588*d538ee1bSMichal Simek 
589*d538ee1bSMichal Simek static int emaclite_ofdata_to_platdata(struct udevice *dev)
590042272a6SMichal Simek {
591*d538ee1bSMichal Simek 	struct eth_pdata *pdata = dev_get_platdata(dev);
592*d538ee1bSMichal Simek 	struct xemaclite *emaclite = dev_get_priv(dev);
593*d538ee1bSMichal Simek 	int offset = 0;
594042272a6SMichal Simek 
595*d538ee1bSMichal Simek 	pdata->iobase = (phys_addr_t)dev_get_addr(dev);
596*d538ee1bSMichal Simek 	emaclite->regs = (struct emaclite_regs *)pdata->iobase;
597042272a6SMichal Simek 
598d722e864SMichal Simek 	emaclite->phyaddr = -1;
599d722e864SMichal Simek 
600*d538ee1bSMichal Simek 	offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
601*d538ee1bSMichal Simek 				      "phy-handle");
602*d538ee1bSMichal Simek 	if (offset > 0)
603*d538ee1bSMichal Simek 		emaclite->phyaddr = fdtdec_get_int(gd->fdt_blob, offset,
604*d538ee1bSMichal Simek 						   "reg", -1);
605042272a6SMichal Simek 
606*d538ee1bSMichal Simek 	emaclite->txpp = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
607*d538ee1bSMichal Simek 					"xlnx,tx-ping-pong", 0);
608*d538ee1bSMichal Simek 	emaclite->rxpp = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
609*d538ee1bSMichal Simek 					"xlnx,rx-ping-pong", 0);
610d722e864SMichal Simek 
611*d538ee1bSMichal Simek 	printf("EMACLITE: %lx, phyaddr %d, %d/%d\n", (ulong)emaclite->regs,
612*d538ee1bSMichal Simek 	       emaclite->phyaddr, emaclite->txpp, emaclite->rxpp);
613d722e864SMichal Simek 
614*d538ee1bSMichal Simek 	return 0;
615042272a6SMichal Simek }
616*d538ee1bSMichal Simek 
617*d538ee1bSMichal Simek static const struct udevice_id emaclite_ids[] = {
618*d538ee1bSMichal Simek 	{ .compatible = "xlnx,xps-ethernetlite-1.00.a" },
619*d538ee1bSMichal Simek 	{ }
620*d538ee1bSMichal Simek };
621*d538ee1bSMichal Simek 
622*d538ee1bSMichal Simek U_BOOT_DRIVER(emaclite) = {
623*d538ee1bSMichal Simek 	.name   = "emaclite",
624*d538ee1bSMichal Simek 	.id     = UCLASS_ETH,
625*d538ee1bSMichal Simek 	.of_match = emaclite_ids,
626*d538ee1bSMichal Simek 	.ofdata_to_platdata = emaclite_ofdata_to_platdata,
627*d538ee1bSMichal Simek 	.probe  = emaclite_probe,
628*d538ee1bSMichal Simek 	.remove = emaclite_remove,
629*d538ee1bSMichal Simek 	.ops    = &emaclite_ops,
630*d538ee1bSMichal Simek 	.priv_auto_alloc_size = sizeof(struct xemaclite),
631*d538ee1bSMichal Simek 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
632*d538ee1bSMichal Simek };
633