178d19a39SMichal Simek /* 278d19a39SMichal Simek * (C) Copyright 2007-2009 Michal Simek 378d19a39SMichal Simek * (C) Copyright 2003 Xilinx Inc. 489c53891SMichal Simek * 589c53891SMichal Simek * Michal SIMEK <monstr@monstr.eu> 689c53891SMichal Simek * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 878d19a39SMichal Simek */ 989c53891SMichal Simek 1089c53891SMichal Simek #include <common.h> 1189c53891SMichal Simek #include <net.h> 1289c53891SMichal Simek #include <config.h> 13d722e864SMichal Simek #include <console.h> 14042272a6SMichal Simek #include <malloc.h> 1589c53891SMichal Simek #include <asm/io.h> 16d722e864SMichal Simek #include <phy.h> 17d722e864SMichal Simek #include <miiphy.h> 187fd70820SMichal Simek #include <fdtdec.h> 19d722e864SMichal Simek #include <asm-generic/errno.h> 20*4d2749beSMichal Simek #include <linux/kernel.h> 217fd70820SMichal Simek 2289c53891SMichal Simek #undef DEBUG 2389c53891SMichal Simek 2489c53891SMichal Simek #define ENET_ADDR_LENGTH 6 25*4d2749beSMichal Simek #define ETH_FCS_LEN 4 /* Octets in the FCS */ 2689c53891SMichal Simek 2789c53891SMichal Simek /* Xmit complete */ 2889c53891SMichal Simek #define XEL_TSR_XMIT_BUSY_MASK 0x00000001UL 2989c53891SMichal Simek /* Xmit interrupt enable bit */ 3089c53891SMichal Simek #define XEL_TSR_XMIT_IE_MASK 0x00000008UL 3189c53891SMichal Simek /* Program the MAC address */ 3289c53891SMichal Simek #define XEL_TSR_PROGRAM_MASK 0x00000002UL 3389c53891SMichal Simek /* define for programming the MAC address into the EMAC Lite */ 3489c53891SMichal Simek #define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK) 3589c53891SMichal Simek 3689c53891SMichal Simek /* Transmit packet length upper byte */ 3789c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_HI 0x0000FF00UL 3889c53891SMichal Simek /* Transmit packet length lower byte */ 3989c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_LO 0x000000FFUL 4089c53891SMichal Simek 4189c53891SMichal Simek /* Recv complete */ 4289c53891SMichal Simek #define XEL_RSR_RECV_DONE_MASK 0x00000001UL 4389c53891SMichal Simek /* Recv interrupt enable bit */ 4489c53891SMichal Simek #define XEL_RSR_RECV_IE_MASK 0x00000008UL 4589c53891SMichal Simek 46d722e864SMichal Simek /* MDIO Address Register Bit Masks */ 47d722e864SMichal Simek #define XEL_MDIOADDR_REGADR_MASK 0x0000001F /* Register Address */ 48d722e864SMichal Simek #define XEL_MDIOADDR_PHYADR_MASK 0x000003E0 /* PHY Address */ 49d722e864SMichal Simek #define XEL_MDIOADDR_PHYADR_SHIFT 5 50d722e864SMichal Simek #define XEL_MDIOADDR_OP_MASK 0x00000400 /* RD/WR Operation */ 51d722e864SMichal Simek 52d722e864SMichal Simek /* MDIO Write Data Register Bit Masks */ 53d722e864SMichal Simek #define XEL_MDIOWR_WRDATA_MASK 0x0000FFFF /* Data to be Written */ 54d722e864SMichal Simek 55d722e864SMichal Simek /* MDIO Read Data Register Bit Masks */ 56d722e864SMichal Simek #define XEL_MDIORD_RDDATA_MASK 0x0000FFFF /* Data to be Read */ 57d722e864SMichal Simek 58d722e864SMichal Simek /* MDIO Control Register Bit Masks */ 59d722e864SMichal Simek #define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001 /* MDIO Status Mask */ 60d722e864SMichal Simek #define XEL_MDIOCTRL_MDIOEN_MASK 0x00000008 /* MDIO Enable */ 61d722e864SMichal Simek 629a23c496SMichal Simek struct emaclite_regs { 639a23c496SMichal Simek u32 tx_ping; /* 0x0 - TX Ping buffer */ 649a23c496SMichal Simek u32 reserved1[504]; 659a23c496SMichal Simek u32 mdioaddr; /* 0x7e4 - MDIO Address Register */ 669a23c496SMichal Simek u32 mdiowr; /* 0x7e8 - MDIO Write Data Register */ 679a23c496SMichal Simek u32 mdiord;/* 0x7ec - MDIO Read Data Register */ 689a23c496SMichal Simek u32 mdioctrl; /* 0x7f0 - MDIO Control Register */ 699a23c496SMichal Simek u32 tx_ping_tplr; /* 0x7f4 - Tx packet length */ 709a23c496SMichal Simek u32 global_interrupt; /* 0x7f8 - Global interrupt enable */ 719a23c496SMichal Simek u32 tx_ping_tsr; /* 0x7fc - Tx status */ 729a23c496SMichal Simek u32 tx_pong; /* 0x800 - TX Pong buffer */ 739a23c496SMichal Simek u32 reserved2[508]; 749a23c496SMichal Simek u32 tx_pong_tplr; /* 0xff4 - Tx packet length */ 759a23c496SMichal Simek u32 reserved3; /* 0xff8 */ 769a23c496SMichal Simek u32 tx_pong_tsr; /* 0xffc - Tx status */ 779a23c496SMichal Simek u32 rx_ping; /* 0x1000 - Receive Buffer */ 789a23c496SMichal Simek u32 reserved4[510]; 799a23c496SMichal Simek u32 rx_ping_rsr; /* 0x17fc - Rx status */ 809a23c496SMichal Simek u32 rx_pong; /* 0x1800 - Receive Buffer */ 819a23c496SMichal Simek u32 reserved5[510]; 829a23c496SMichal Simek u32 rx_pong_rsr; /* 0x1ffc - Rx status */ 839a23c496SMichal Simek }; 849a23c496SMichal Simek 85773cfa8dSMichal Simek struct xemaclite { 86*4d2749beSMichal Simek bool use_rx_pong_buffer_next; /* Next RX buffer to read from */ 87947324b9SMichal Simek u32 txpp; /* TX ping pong buffer */ 88947324b9SMichal Simek u32 rxpp; /* RX ping pong buffer */ 89d722e864SMichal Simek int phyaddr; 909a23c496SMichal Simek struct emaclite_regs *regs; 91d722e864SMichal Simek struct phy_device *phydev; 92d722e864SMichal Simek struct mii_dev *bus; 93773cfa8dSMichal Simek }; 9489c53891SMichal Simek 95f2a7806fSClive Stubbings static u32 etherrxbuff[PKTSIZE_ALIGN/4]; /* Receive buffer */ 9689c53891SMichal Simek 97042272a6SMichal Simek static void xemaclite_alignedread(u32 *srcptr, void *destptr, u32 bytecount) 9889c53891SMichal Simek { 99042272a6SMichal Simek u32 i; 10089c53891SMichal Simek u32 alignbuffer; 10189c53891SMichal Simek u32 *to32ptr; 10289c53891SMichal Simek u32 *from32ptr; 10389c53891SMichal Simek u8 *to8ptr; 10489c53891SMichal Simek u8 *from8ptr; 10589c53891SMichal Simek 10689c53891SMichal Simek from32ptr = (u32 *) srcptr; 10789c53891SMichal Simek 10889c53891SMichal Simek /* Word aligned buffer, no correction needed. */ 10989c53891SMichal Simek to32ptr = (u32 *) destptr; 11089c53891SMichal Simek while (bytecount > 3) { 11189c53891SMichal Simek *to32ptr++ = *from32ptr++; 11289c53891SMichal Simek bytecount -= 4; 11389c53891SMichal Simek } 11489c53891SMichal Simek to8ptr = (u8 *) to32ptr; 11589c53891SMichal Simek 11689c53891SMichal Simek alignbuffer = *from32ptr++; 11789c53891SMichal Simek from8ptr = (u8 *) &alignbuffer; 11889c53891SMichal Simek 1195ac83801SMichal Simek for (i = 0; i < bytecount; i++) 12089c53891SMichal Simek *to8ptr++ = *from8ptr++; 12189c53891SMichal Simek } 12289c53891SMichal Simek 12300702518SMichal Simek static void xemaclite_alignedwrite(void *srcptr, u32 *destptr, u32 bytecount) 12489c53891SMichal Simek { 125042272a6SMichal Simek u32 i; 12689c53891SMichal Simek u32 alignbuffer; 12789c53891SMichal Simek u32 *to32ptr = (u32 *) destptr; 12889c53891SMichal Simek u32 *from32ptr; 12989c53891SMichal Simek u8 *to8ptr; 13089c53891SMichal Simek u8 *from8ptr; 13189c53891SMichal Simek 13289c53891SMichal Simek from32ptr = (u32 *) srcptr; 13389c53891SMichal Simek while (bytecount > 3) { 13489c53891SMichal Simek 13589c53891SMichal Simek *to32ptr++ = *from32ptr++; 13689c53891SMichal Simek bytecount -= 4; 13789c53891SMichal Simek } 13889c53891SMichal Simek 13989c53891SMichal Simek alignbuffer = 0; 14089c53891SMichal Simek to8ptr = (u8 *) &alignbuffer; 14189c53891SMichal Simek from8ptr = (u8 *) from32ptr; 14289c53891SMichal Simek 1435ac83801SMichal Simek for (i = 0; i < bytecount; i++) 14489c53891SMichal Simek *to8ptr++ = *from8ptr++; 14589c53891SMichal Simek 14689c53891SMichal Simek *to32ptr++ = alignbuffer; 14789c53891SMichal Simek } 14889c53891SMichal Simek 149d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 150d722e864SMichal Simek static int wait_for_bit(const char *func, u32 *reg, const u32 mask, 151d722e864SMichal Simek bool set, unsigned int timeout) 152d722e864SMichal Simek { 153d722e864SMichal Simek u32 val; 154d722e864SMichal Simek unsigned long start = get_timer(0); 155d722e864SMichal Simek 156d722e864SMichal Simek while (1) { 157d722e864SMichal Simek val = readl(reg); 158d722e864SMichal Simek 159d722e864SMichal Simek if (!set) 160d722e864SMichal Simek val = ~val; 161d722e864SMichal Simek 162d722e864SMichal Simek if ((val & mask) == mask) 163d722e864SMichal Simek return 0; 164d722e864SMichal Simek 165d722e864SMichal Simek if (get_timer(start) > timeout) 166d722e864SMichal Simek break; 167d722e864SMichal Simek 168d722e864SMichal Simek if (ctrlc()) { 169d722e864SMichal Simek puts("Abort\n"); 170d722e864SMichal Simek return -EINTR; 171d722e864SMichal Simek } 172d722e864SMichal Simek 173d722e864SMichal Simek udelay(1); 174d722e864SMichal Simek } 175d722e864SMichal Simek 176d722e864SMichal Simek debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n", 177d722e864SMichal Simek func, reg, mask, set); 178d722e864SMichal Simek 179d722e864SMichal Simek return -ETIMEDOUT; 180d722e864SMichal Simek } 181d722e864SMichal Simek 1829a23c496SMichal Simek static int mdio_wait(struct emaclite_regs *regs) 183d722e864SMichal Simek { 1849a23c496SMichal Simek return wait_for_bit(__func__, ®s->mdioctrl, 185d722e864SMichal Simek XEL_MDIOCTRL_MDIOSTS_MASK, false, 2000); 186d722e864SMichal Simek } 187d722e864SMichal Simek 1889a23c496SMichal Simek static u32 phyread(struct xemaclite *emaclite, u32 phyaddress, u32 registernum, 189d722e864SMichal Simek u16 *data) 190d722e864SMichal Simek { 1919a23c496SMichal Simek struct emaclite_regs *regs = emaclite->regs; 1929a23c496SMichal Simek 1939a23c496SMichal Simek if (mdio_wait(regs)) 194d722e864SMichal Simek return 1; 195d722e864SMichal Simek 1969a23c496SMichal Simek u32 ctrl_reg = in_be32(®s->mdioctrl); 1979a23c496SMichal Simek out_be32(®s->mdioaddr, XEL_MDIOADDR_OP_MASK | 198d722e864SMichal Simek ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum)); 1999a23c496SMichal Simek out_be32(®s->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK); 200d722e864SMichal Simek 2019a23c496SMichal Simek if (mdio_wait(regs)) 202d722e864SMichal Simek return 1; 203d722e864SMichal Simek 204d722e864SMichal Simek /* Read data */ 2059a23c496SMichal Simek *data = in_be32(®s->mdiord); 206d722e864SMichal Simek return 0; 207d722e864SMichal Simek } 208d722e864SMichal Simek 2099a23c496SMichal Simek static u32 phywrite(struct xemaclite *emaclite, u32 phyaddress, u32 registernum, 210d722e864SMichal Simek u16 data) 211d722e864SMichal Simek { 2129a23c496SMichal Simek struct emaclite_regs *regs = emaclite->regs; 2139a23c496SMichal Simek 2149a23c496SMichal Simek if (mdio_wait(regs)) 215d722e864SMichal Simek return 1; 216d722e864SMichal Simek 217d722e864SMichal Simek /* 218d722e864SMichal Simek * Write the PHY address, register number and clear the OP bit in the 219d722e864SMichal Simek * MDIO Address register and then write the value into the MDIO Write 220d722e864SMichal Simek * Data register. Finally, set the Status bit in the MDIO Control 221d722e864SMichal Simek * register to start a MDIO write transaction. 222d722e864SMichal Simek */ 2239a23c496SMichal Simek u32 ctrl_reg = in_be32(®s->mdioctrl); 2249a23c496SMichal Simek out_be32(®s->mdioaddr, ~XEL_MDIOADDR_OP_MASK & 225d722e864SMichal Simek ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum)); 2269a23c496SMichal Simek out_be32(®s->mdiowr, data); 2279a23c496SMichal Simek out_be32(®s->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK); 228d722e864SMichal Simek 2299a23c496SMichal Simek if (mdio_wait(regs)) 230d722e864SMichal Simek return 1; 231d722e864SMichal Simek 232d722e864SMichal Simek return 0; 233d722e864SMichal Simek } 234d722e864SMichal Simek #endif 235d722e864SMichal Simek 236042272a6SMichal Simek static void emaclite_halt(struct eth_device *dev) 23789c53891SMichal Simek { 23889c53891SMichal Simek debug("eth_halt\n"); 23989c53891SMichal Simek } 24089c53891SMichal Simek 241d722e864SMichal Simek /* Use MII register 1 (MII status register) to detect PHY */ 242d722e864SMichal Simek #define PHY_DETECT_REG 1 243d722e864SMichal Simek 244d722e864SMichal Simek /* Mask used to verify certain PHY features (or register contents) 245d722e864SMichal Simek * in the register above: 246d722e864SMichal Simek * 0x1000: 10Mbps full duplex support 247d722e864SMichal Simek * 0x0800: 10Mbps half duplex support 248d722e864SMichal Simek * 0x0008: Auto-negotiation support 249d722e864SMichal Simek */ 250d722e864SMichal Simek #define PHY_DETECT_MASK 0x1808 251d722e864SMichal Simek 252d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 253d722e864SMichal Simek static int setup_phy(struct eth_device *dev) 254d722e864SMichal Simek { 255d722e864SMichal Simek int i; 256d722e864SMichal Simek u16 phyreg; 257d722e864SMichal Simek struct xemaclite *emaclite = dev->priv; 258d722e864SMichal Simek struct phy_device *phydev; 259d722e864SMichal Simek 260d722e864SMichal Simek u32 supported = SUPPORTED_10baseT_Half | 261d722e864SMichal Simek SUPPORTED_10baseT_Full | 262d722e864SMichal Simek SUPPORTED_100baseT_Half | 263d722e864SMichal Simek SUPPORTED_100baseT_Full; 264d722e864SMichal Simek 265d722e864SMichal Simek if (emaclite->phyaddr != -1) { 2669a23c496SMichal Simek phyread(emaclite, emaclite->phyaddr, PHY_DETECT_REG, &phyreg); 267d722e864SMichal Simek if ((phyreg != 0xFFFF) && 268d722e864SMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { 269d722e864SMichal Simek /* Found a valid PHY address */ 270d722e864SMichal Simek debug("Default phy address %d is valid\n", 271d722e864SMichal Simek emaclite->phyaddr); 272d722e864SMichal Simek } else { 273d722e864SMichal Simek debug("PHY address is not setup correctly %d\n", 274d722e864SMichal Simek emaclite->phyaddr); 275d722e864SMichal Simek emaclite->phyaddr = -1; 276d722e864SMichal Simek } 277d722e864SMichal Simek } 278d722e864SMichal Simek 279d722e864SMichal Simek if (emaclite->phyaddr == -1) { 280d722e864SMichal Simek /* detect the PHY address */ 281d722e864SMichal Simek for (i = 31; i >= 0; i--) { 2829a23c496SMichal Simek phyread(emaclite, i, PHY_DETECT_REG, &phyreg); 283d722e864SMichal Simek if ((phyreg != 0xFFFF) && 284d722e864SMichal Simek ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) { 285d722e864SMichal Simek /* Found a valid PHY address */ 286d722e864SMichal Simek emaclite->phyaddr = i; 287d722e864SMichal Simek debug("emaclite: Found valid phy address, %d\n", 288d722e864SMichal Simek i); 289d722e864SMichal Simek break; 290d722e864SMichal Simek } 291d722e864SMichal Simek } 292d722e864SMichal Simek } 293d722e864SMichal Simek 294d722e864SMichal Simek /* interface - look at tsec */ 295d722e864SMichal Simek phydev = phy_connect(emaclite->bus, emaclite->phyaddr, dev, 296d722e864SMichal Simek PHY_INTERFACE_MODE_MII); 297d722e864SMichal Simek /* 298d722e864SMichal Simek * Phy can support 1000baseT but device NOT that's why phydev->supported 299d722e864SMichal Simek * must be setup for 1000baseT. phydev->advertising setups what speeds 300d722e864SMichal Simek * will be used for autonegotiation where 1000baseT must be disabled. 301d722e864SMichal Simek */ 302d722e864SMichal Simek phydev->supported = supported | SUPPORTED_1000baseT_Half | 303d722e864SMichal Simek SUPPORTED_1000baseT_Full; 304d722e864SMichal Simek phydev->advertising = supported; 305d722e864SMichal Simek emaclite->phydev = phydev; 306d722e864SMichal Simek phy_config(phydev); 307d722e864SMichal Simek phy_startup(phydev); 308d722e864SMichal Simek 309d722e864SMichal Simek if (!phydev->link) { 310d722e864SMichal Simek printf("%s: No link.\n", phydev->dev->name); 311d722e864SMichal Simek return 0; 312d722e864SMichal Simek } 313d722e864SMichal Simek 314d722e864SMichal Simek /* Do not setup anything */ 315d722e864SMichal Simek return 1; 316d722e864SMichal Simek } 317d722e864SMichal Simek #endif 318d722e864SMichal Simek 319042272a6SMichal Simek static int emaclite_init(struct eth_device *dev, bd_t *bis) 32089c53891SMichal Simek { 321947324b9SMichal Simek struct xemaclite *emaclite = dev->priv; 3229a23c496SMichal Simek struct emaclite_regs *regs = emaclite->regs; 3239a23c496SMichal Simek 32489c53891SMichal Simek debug("EmacLite Initialization Started\n"); 32589c53891SMichal Simek 32689c53891SMichal Simek /* 32789c53891SMichal Simek * TX - TX_PING & TX_PONG initialization 32889c53891SMichal Simek */ 32989c53891SMichal Simek /* Restart PING TX */ 330a0b2bfb0SMichal Simek out_be32(®s->tx_ping_tsr, 0); 33189c53891SMichal Simek /* Copy MAC address */ 33200702518SMichal Simek xemaclite_alignedwrite(dev->enetaddr, ®s->tx_ping, 333a0b2bfb0SMichal Simek ENET_ADDR_LENGTH); 33489c53891SMichal Simek /* Set the length */ 335a0b2bfb0SMichal Simek out_be32(®s->tx_ping_tplr, ENET_ADDR_LENGTH); 33689c53891SMichal Simek /* Update the MAC address in the EMAC Lite */ 337a0b2bfb0SMichal Simek out_be32(®s->tx_ping_tsr, XEL_TSR_PROG_MAC_ADDR); 33889c53891SMichal Simek /* Wait for EMAC Lite to finish with the MAC address update */ 339a0b2bfb0SMichal Simek while ((in_be32 (®s->tx_ping_tsr) & 3408d95ddbbSMichal Simek XEL_TSR_PROG_MAC_ADDR) != 0) 3418d95ddbbSMichal Simek ; 34289c53891SMichal Simek 343947324b9SMichal Simek if (emaclite->txpp) { 34489c53891SMichal Simek /* The same operation with PONG TX */ 345a0b2bfb0SMichal Simek out_be32(®s->tx_pong_tsr, 0); 34600702518SMichal Simek xemaclite_alignedwrite(dev->enetaddr, ®s->tx_pong, 347a0b2bfb0SMichal Simek ENET_ADDR_LENGTH); 348a0b2bfb0SMichal Simek out_be32(®s->tx_pong_tplr, ENET_ADDR_LENGTH); 349a0b2bfb0SMichal Simek out_be32(®s->tx_pong_tsr, XEL_TSR_PROG_MAC_ADDR); 350a0b2bfb0SMichal Simek while ((in_be32(®s->tx_pong_tsr) & 351a0b2bfb0SMichal Simek XEL_TSR_PROG_MAC_ADDR) != 0) 3528d95ddbbSMichal Simek ; 353947324b9SMichal Simek } 35489c53891SMichal Simek 35589c53891SMichal Simek /* 35689c53891SMichal Simek * RX - RX_PING & RX_PONG initialization 35789c53891SMichal Simek */ 35889c53891SMichal Simek /* Write out the value to flush the RX buffer */ 3593af70909SMichal Simek out_be32(®s->rx_ping_rsr, XEL_RSR_RECV_IE_MASK); 360947324b9SMichal Simek 361947324b9SMichal Simek if (emaclite->rxpp) 3623af70909SMichal Simek out_be32(®s->rx_pong_rsr, XEL_RSR_RECV_IE_MASK); 36389c53891SMichal Simek 364d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 3659a23c496SMichal Simek out_be32(®s->mdioctrl, XEL_MDIOCTRL_MDIOEN_MASK); 3669a23c496SMichal Simek if (in_be32(®s->mdioctrl) & XEL_MDIOCTRL_MDIOEN_MASK) 367d722e864SMichal Simek if (!setup_phy(dev)) 368d722e864SMichal Simek return -1; 369d722e864SMichal Simek #endif 37089c53891SMichal Simek debug("EmacLite Initialization complete\n"); 37189c53891SMichal Simek return 0; 37289c53891SMichal Simek } 37389c53891SMichal Simek 37426c7945aSMichal Simek static int xemaclite_txbufferavailable(struct xemaclite *emaclite) 37589c53891SMichal Simek { 37626c7945aSMichal Simek u32 tmp; 37726c7945aSMichal Simek struct emaclite_regs *regs = emaclite->regs; 378773cfa8dSMichal Simek 37989c53891SMichal Simek /* 38089c53891SMichal Simek * Read the other buffer register 38189c53891SMichal Simek * and determine if the other buffer is available 38289c53891SMichal Simek */ 38326c7945aSMichal Simek tmp = ~in_be32(®s->tx_ping_tsr); 38426c7945aSMichal Simek if (emaclite->txpp) 38526c7945aSMichal Simek tmp |= ~in_be32(®s->tx_pong_tsr); 38689c53891SMichal Simek 38726c7945aSMichal Simek return !(tmp & XEL_TSR_XMIT_BUSY_MASK); 38889c53891SMichal Simek } 38989c53891SMichal Simek 3901ae6b9c4SStephan Linz static int emaclite_send(struct eth_device *dev, void *ptr, int len) 391042272a6SMichal Simek { 392042272a6SMichal Simek u32 reg; 393773cfa8dSMichal Simek struct xemaclite *emaclite = dev->priv; 3945a4baa33SMichal Simek struct emaclite_regs *regs = emaclite->regs; 39589c53891SMichal Simek 396042272a6SMichal Simek u32 maxtry = 1000; 39789c53891SMichal Simek 39880439252SMichal Simek if (len > PKTSIZE) 39980439252SMichal Simek len = PKTSIZE; 40089c53891SMichal Simek 40126c7945aSMichal Simek while (xemaclite_txbufferavailable(emaclite) && maxtry) { 40289c53891SMichal Simek udelay(10); 40389c53891SMichal Simek maxtry--; 40489c53891SMichal Simek } 40589c53891SMichal Simek 40689c53891SMichal Simek if (!maxtry) { 40789c53891SMichal Simek printf("Error: Timeout waiting for ethernet TX buffer\n"); 40889c53891SMichal Simek /* Restart PING TX */ 4095a4baa33SMichal Simek out_be32(®s->tx_ping_tsr, 0); 410947324b9SMichal Simek if (emaclite->txpp) { 4115a4baa33SMichal Simek out_be32(®s->tx_pong_tsr, 0); 412947324b9SMichal Simek } 41395efa79dSMichal Simek return -1; 41489c53891SMichal Simek } 41589c53891SMichal Simek 41689c53891SMichal Simek /* Determine if the expected buffer address is empty */ 41700702518SMichal Simek reg = in_be32(®s->tx_ping_tsr); 41815c239c8SMichal Simek if ((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) { 41900702518SMichal Simek debug("Send packet from tx_ping buffer\n"); 42089c53891SMichal Simek /* Write the frame to the buffer */ 42100702518SMichal Simek xemaclite_alignedwrite(ptr, ®s->tx_ping, len); 42200702518SMichal Simek out_be32(®s->tx_ping_tplr, len & 42300702518SMichal Simek (XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO)); 42400702518SMichal Simek reg = in_be32(®s->tx_ping_tsr); 42589c53891SMichal Simek reg |= XEL_TSR_XMIT_BUSY_MASK; 42600702518SMichal Simek out_be32(®s->tx_ping_tsr, reg); 42795efa79dSMichal Simek return 0; 42889c53891SMichal Simek } 429947324b9SMichal Simek 430947324b9SMichal Simek if (emaclite->txpp) { 43189c53891SMichal Simek /* Determine if the expected buffer address is empty */ 43200702518SMichal Simek reg = in_be32(®s->tx_pong_tsr); 43315c239c8SMichal Simek if ((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) { 43400702518SMichal Simek debug("Send packet from tx_pong buffer\n"); 43589c53891SMichal Simek /* Write the frame to the buffer */ 43600702518SMichal Simek xemaclite_alignedwrite(ptr, ®s->tx_pong, len); 43700702518SMichal Simek out_be32(®s->tx_pong_tplr, len & 438947324b9SMichal Simek (XEL_TPLR_LENGTH_MASK_HI | 43900702518SMichal Simek XEL_TPLR_LENGTH_MASK_LO)); 44000702518SMichal Simek reg = in_be32(®s->tx_pong_tsr); 44189c53891SMichal Simek reg |= XEL_TSR_XMIT_BUSY_MASK; 44200702518SMichal Simek out_be32(®s->tx_pong_tsr, reg); 44395efa79dSMichal Simek return 0; 44489c53891SMichal Simek } 445947324b9SMichal Simek } 446947324b9SMichal Simek 44789c53891SMichal Simek puts("Error while sending frame\n"); 44895efa79dSMichal Simek return -1; 44989c53891SMichal Simek } 45089c53891SMichal Simek 451042272a6SMichal Simek static int emaclite_recv(struct eth_device *dev) 45289c53891SMichal Simek { 453*4d2749beSMichal Simek u32 length, first_read, reg, attempt = 0; 454*4d2749beSMichal Simek void *addr, *ack; 455773cfa8dSMichal Simek struct xemaclite *emaclite = dev->priv; 456*4d2749beSMichal Simek struct emaclite_regs *regs = emaclite->regs; 457*4d2749beSMichal Simek struct ethernet_hdr *eth; 458*4d2749beSMichal Simek struct ip_udp_hdr *ip; 45989c53891SMichal Simek 460*4d2749beSMichal Simek try_again: 461*4d2749beSMichal Simek if (!emaclite->use_rx_pong_buffer_next) { 462*4d2749beSMichal Simek reg = in_be32(®s->rx_ping_rsr); 463*4d2749beSMichal Simek debug("Testing data at rx_ping\n"); 46489c53891SMichal Simek if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) { 465*4d2749beSMichal Simek debug("Data found in rx_ping buffer\n"); 466*4d2749beSMichal Simek addr = ®s->rx_ping; 467*4d2749beSMichal Simek ack = ®s->rx_ping_rsr; 46889c53891SMichal Simek } else { 469*4d2749beSMichal Simek debug("Data not found in rx_ping buffer\n"); 470*4d2749beSMichal Simek /* Pong buffer is not available - return immediately */ 471*4d2749beSMichal Simek if (!emaclite->rxpp) 472*4d2749beSMichal Simek return -1; 473947324b9SMichal Simek 474*4d2749beSMichal Simek /* Try pong buffer if this is first attempt */ 475*4d2749beSMichal Simek if (attempt++) 476*4d2749beSMichal Simek return -1; 477*4d2749beSMichal Simek emaclite->use_rx_pong_buffer_next = 478*4d2749beSMichal Simek !emaclite->use_rx_pong_buffer_next; 479*4d2749beSMichal Simek goto try_again; 480*4d2749beSMichal Simek } 481947324b9SMichal Simek } else { 482*4d2749beSMichal Simek reg = in_be32(®s->rx_pong_rsr); 483*4d2749beSMichal Simek debug("Testing data at rx_pong\n"); 484*4d2749beSMichal Simek if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) { 485*4d2749beSMichal Simek debug("Data found in rx_pong buffer\n"); 486*4d2749beSMichal Simek addr = ®s->rx_pong; 487*4d2749beSMichal Simek ack = ®s->rx_pong_rsr; 488*4d2749beSMichal Simek } else { 489*4d2749beSMichal Simek debug("Data not found in rx_pong buffer\n"); 490*4d2749beSMichal Simek /* Try ping buffer if this is first attempt */ 491*4d2749beSMichal Simek if (attempt++) 492*4d2749beSMichal Simek return -1; 493*4d2749beSMichal Simek emaclite->use_rx_pong_buffer_next = 494*4d2749beSMichal Simek !emaclite->use_rx_pong_buffer_next; 495*4d2749beSMichal Simek goto try_again; 49689c53891SMichal Simek } 497947324b9SMichal Simek } 498*4d2749beSMichal Simek 499*4d2749beSMichal Simek /* Read all bytes for ARP packet with 32bit alignment - 48bytes */ 500*4d2749beSMichal Simek first_read = ALIGN(ETHER_HDR_SIZE + ARP_HDR_SIZE + ETH_FCS_LEN, 4); 501*4d2749beSMichal Simek xemaclite_alignedread(addr, etherrxbuff, first_read); 502*4d2749beSMichal Simek 503*4d2749beSMichal Simek /* Detect real packet size */ 504*4d2749beSMichal Simek eth = (struct ethernet_hdr *)etherrxbuff; 505*4d2749beSMichal Simek switch (ntohs(eth->et_protlen)) { 506*4d2749beSMichal Simek case PROT_ARP: 507*4d2749beSMichal Simek length = first_read; 508*4d2749beSMichal Simek debug("ARP Packet %x\n", length); 50989c53891SMichal Simek break; 510*4d2749beSMichal Simek case PROT_IP: 511*4d2749beSMichal Simek ip = (struct ip_udp_hdr *)(etherrxbuff + ETHER_HDR_SIZE); 512*4d2749beSMichal Simek length = ntohs(ip->ip_len); 513*4d2749beSMichal Simek length += ETHER_HDR_SIZE + ETH_FCS_LEN; 514*4d2749beSMichal Simek debug("IP Packet %x\n", length); 51589c53891SMichal Simek break; 51689c53891SMichal Simek default: 51789c53891SMichal Simek debug("Other Packet\n"); 51880439252SMichal Simek length = PKTSIZE; 51989c53891SMichal Simek break; 52089c53891SMichal Simek } 52189c53891SMichal Simek 522*4d2749beSMichal Simek /* Read the rest of the packet which is longer then first read */ 523*4d2749beSMichal Simek if (length != first_read) 524*4d2749beSMichal Simek xemaclite_alignedread(addr + first_read, 525*4d2749beSMichal Simek etherrxbuff + first_read, 526*4d2749beSMichal Simek length - first_read); 52789c53891SMichal Simek 52889c53891SMichal Simek /* Acknowledge the frame */ 529*4d2749beSMichal Simek reg = in_be32(ack); 53089c53891SMichal Simek reg &= ~XEL_RSR_RECV_DONE_MASK; 531*4d2749beSMichal Simek out_be32(ack, reg); 53289c53891SMichal Simek 533*4d2749beSMichal Simek debug("Packet receive from 0x%p, length %dB\n", addr, length); 5341fd92db8SJoe Hershberger net_process_received_packet((uchar *)etherrxbuff, length); 53595efa79dSMichal Simek return length; 53689c53891SMichal Simek 53789c53891SMichal Simek } 538042272a6SMichal Simek 539d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 540d722e864SMichal Simek static int emaclite_miiphy_read(const char *devname, uchar addr, 541d722e864SMichal Simek uchar reg, ushort *val) 542d722e864SMichal Simek { 543d722e864SMichal Simek u32 ret; 544d722e864SMichal Simek struct eth_device *dev = eth_get_dev(); 545d722e864SMichal Simek 5469a23c496SMichal Simek ret = phyread(dev->priv, addr, reg, val); 547d722e864SMichal Simek debug("emaclite: Read MII 0x%x, 0x%x, 0x%x\n", addr, reg, *val); 548d722e864SMichal Simek return ret; 549d722e864SMichal Simek } 550d722e864SMichal Simek 551d722e864SMichal Simek static int emaclite_miiphy_write(const char *devname, uchar addr, 552d722e864SMichal Simek uchar reg, ushort val) 553d722e864SMichal Simek { 554d722e864SMichal Simek struct eth_device *dev = eth_get_dev(); 555d722e864SMichal Simek 556d722e864SMichal Simek debug("emaclite: Write MII 0x%x, 0x%x, 0x%x\n", addr, reg, val); 5579a23c496SMichal Simek return phywrite(dev->priv, addr, reg, val); 558d722e864SMichal Simek } 559d722e864SMichal Simek #endif 560d722e864SMichal Simek 561c1044a1eSMichal Simek int xilinx_emaclite_initialize(bd_t *bis, unsigned long base_addr, 562c1044a1eSMichal Simek int txpp, int rxpp) 563042272a6SMichal Simek { 564042272a6SMichal Simek struct eth_device *dev; 565773cfa8dSMichal Simek struct xemaclite *emaclite; 5669a23c496SMichal Simek struct emaclite_regs *regs; 567042272a6SMichal Simek 56828ae02e5SMichal Simek dev = calloc(1, sizeof(*dev)); 569042272a6SMichal Simek if (dev == NULL) 57095efa79dSMichal Simek return -1; 571042272a6SMichal Simek 572773cfa8dSMichal Simek emaclite = calloc(1, sizeof(struct xemaclite)); 573773cfa8dSMichal Simek if (emaclite == NULL) { 574773cfa8dSMichal Simek free(dev); 575773cfa8dSMichal Simek return -1; 576773cfa8dSMichal Simek } 577773cfa8dSMichal Simek 578773cfa8dSMichal Simek dev->priv = emaclite; 579773cfa8dSMichal Simek 580c1044a1eSMichal Simek emaclite->txpp = txpp; 581c1044a1eSMichal Simek emaclite->rxpp = rxpp; 582947324b9SMichal Simek 5839b94755aSMichal Simek sprintf(dev->name, "Xelite.%lx", base_addr); 584042272a6SMichal Simek 5859a23c496SMichal Simek emaclite->regs = (struct emaclite_regs *)base_addr; 5869a23c496SMichal Simek regs = emaclite->regs; 587042272a6SMichal Simek dev->iobase = base_addr; 588042272a6SMichal Simek dev->init = emaclite_init; 589042272a6SMichal Simek dev->halt = emaclite_halt; 590042272a6SMichal Simek dev->send = emaclite_send; 591042272a6SMichal Simek dev->recv = emaclite_recv; 592042272a6SMichal Simek 593d722e864SMichal Simek #ifdef CONFIG_PHY_ADDR 594d722e864SMichal Simek emaclite->phyaddr = CONFIG_PHY_ADDR; 595d722e864SMichal Simek #else 596d722e864SMichal Simek emaclite->phyaddr = -1; 597d722e864SMichal Simek #endif 598d722e864SMichal Simek 599042272a6SMichal Simek eth_register(dev); 600042272a6SMichal Simek 601d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 602d722e864SMichal Simek miiphy_register(dev->name, emaclite_miiphy_read, emaclite_miiphy_write); 603d722e864SMichal Simek emaclite->bus = miiphy_get_dev_by_name(dev->name); 604d722e864SMichal Simek 6059a23c496SMichal Simek out_be32(®s->mdioctrl, XEL_MDIOCTRL_MDIOEN_MASK); 606d722e864SMichal Simek #endif 607d722e864SMichal Simek 60895efa79dSMichal Simek return 1; 609042272a6SMichal Simek } 610