178d19a39SMichal Simek /* 278d19a39SMichal Simek * (C) Copyright 2007-2009 Michal Simek 378d19a39SMichal Simek * (C) Copyright 2003 Xilinx Inc. 489c53891SMichal Simek * 589c53891SMichal Simek * Michal SIMEK <monstr@monstr.eu> 689c53891SMichal Simek * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 878d19a39SMichal Simek */ 989c53891SMichal Simek 1089c53891SMichal Simek #include <common.h> 1189c53891SMichal Simek #include <net.h> 1289c53891SMichal Simek #include <config.h> 13042272a6SMichal Simek #include <malloc.h> 1489c53891SMichal Simek #include <asm/io.h> 157fd70820SMichal Simek #include <fdtdec.h> 167fd70820SMichal Simek 1789c53891SMichal Simek #undef DEBUG 1889c53891SMichal Simek 1989c53891SMichal Simek #define ENET_ADDR_LENGTH 6 2089c53891SMichal Simek 2189c53891SMichal Simek /* EmacLite constants */ 2289c53891SMichal Simek #define XEL_BUFFER_OFFSET 0x0800 /* Next buffer's offset */ 2389c53891SMichal Simek #define XEL_TPLR_OFFSET 0x07F4 /* Tx packet length */ 2489c53891SMichal Simek #define XEL_TSR_OFFSET 0x07FC /* Tx status */ 2589c53891SMichal Simek #define XEL_RSR_OFFSET 0x17FC /* Rx status */ 2689c53891SMichal Simek #define XEL_RXBUFF_OFFSET 0x1000 /* Receive Buffer */ 2789c53891SMichal Simek 2889c53891SMichal Simek /* Xmit complete */ 2989c53891SMichal Simek #define XEL_TSR_XMIT_BUSY_MASK 0x00000001UL 3089c53891SMichal Simek /* Xmit interrupt enable bit */ 3189c53891SMichal Simek #define XEL_TSR_XMIT_IE_MASK 0x00000008UL 3289c53891SMichal Simek /* Buffer is active, SW bit only */ 3389c53891SMichal Simek #define XEL_TSR_XMIT_ACTIVE_MASK 0x80000000UL 3489c53891SMichal Simek /* Program the MAC address */ 3589c53891SMichal Simek #define XEL_TSR_PROGRAM_MASK 0x00000002UL 3689c53891SMichal Simek /* define for programming the MAC address into the EMAC Lite */ 3789c53891SMichal Simek #define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK) 3889c53891SMichal Simek 3989c53891SMichal Simek /* Transmit packet length upper byte */ 4089c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_HI 0x0000FF00UL 4189c53891SMichal Simek /* Transmit packet length lower byte */ 4289c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_LO 0x000000FFUL 4389c53891SMichal Simek 4489c53891SMichal Simek /* Recv complete */ 4589c53891SMichal Simek #define XEL_RSR_RECV_DONE_MASK 0x00000001UL 4689c53891SMichal Simek /* Recv interrupt enable bit */ 4789c53891SMichal Simek #define XEL_RSR_RECV_IE_MASK 0x00000008UL 4889c53891SMichal Simek 49773cfa8dSMichal Simek struct xemaclite { 50042272a6SMichal Simek u32 nexttxbuffertouse; /* Next TX buffer to write to */ 51042272a6SMichal Simek u32 nextrxbuffertouse; /* Next RX buffer to read from */ 52947324b9SMichal Simek u32 txpp; /* TX ping pong buffer */ 53947324b9SMichal Simek u32 rxpp; /* RX ping pong buffer */ 54773cfa8dSMichal Simek }; 5589c53891SMichal Simek 56f2a7806fSClive Stubbings static u32 etherrxbuff[PKTSIZE_ALIGN/4]; /* Receive buffer */ 5789c53891SMichal Simek 58042272a6SMichal Simek static void xemaclite_alignedread(u32 *srcptr, void *destptr, u32 bytecount) 5989c53891SMichal Simek { 60042272a6SMichal Simek u32 i; 6189c53891SMichal Simek u32 alignbuffer; 6289c53891SMichal Simek u32 *to32ptr; 6389c53891SMichal Simek u32 *from32ptr; 6489c53891SMichal Simek u8 *to8ptr; 6589c53891SMichal Simek u8 *from8ptr; 6689c53891SMichal Simek 6789c53891SMichal Simek from32ptr = (u32 *) srcptr; 6889c53891SMichal Simek 6989c53891SMichal Simek /* Word aligned buffer, no correction needed. */ 7089c53891SMichal Simek to32ptr = (u32 *) destptr; 7189c53891SMichal Simek while (bytecount > 3) { 7289c53891SMichal Simek *to32ptr++ = *from32ptr++; 7389c53891SMichal Simek bytecount -= 4; 7489c53891SMichal Simek } 7589c53891SMichal Simek to8ptr = (u8 *) to32ptr; 7689c53891SMichal Simek 7789c53891SMichal Simek alignbuffer = *from32ptr++; 7889c53891SMichal Simek from8ptr = (u8 *) &alignbuffer; 7989c53891SMichal Simek 805ac83801SMichal Simek for (i = 0; i < bytecount; i++) 8189c53891SMichal Simek *to8ptr++ = *from8ptr++; 8289c53891SMichal Simek } 8389c53891SMichal Simek 84042272a6SMichal Simek static void xemaclite_alignedwrite(void *srcptr, u32 destptr, u32 bytecount) 8589c53891SMichal Simek { 86042272a6SMichal Simek u32 i; 8789c53891SMichal Simek u32 alignbuffer; 8889c53891SMichal Simek u32 *to32ptr = (u32 *) destptr; 8989c53891SMichal Simek u32 *from32ptr; 9089c53891SMichal Simek u8 *to8ptr; 9189c53891SMichal Simek u8 *from8ptr; 9289c53891SMichal Simek 9389c53891SMichal Simek from32ptr = (u32 *) srcptr; 9489c53891SMichal Simek while (bytecount > 3) { 9589c53891SMichal Simek 9689c53891SMichal Simek *to32ptr++ = *from32ptr++; 9789c53891SMichal Simek bytecount -= 4; 9889c53891SMichal Simek } 9989c53891SMichal Simek 10089c53891SMichal Simek alignbuffer = 0; 10189c53891SMichal Simek to8ptr = (u8 *) &alignbuffer; 10289c53891SMichal Simek from8ptr = (u8 *) from32ptr; 10389c53891SMichal Simek 1045ac83801SMichal Simek for (i = 0; i < bytecount; i++) 10589c53891SMichal Simek *to8ptr++ = *from8ptr++; 10689c53891SMichal Simek 10789c53891SMichal Simek *to32ptr++ = alignbuffer; 10889c53891SMichal Simek } 10989c53891SMichal Simek 110042272a6SMichal Simek static void emaclite_halt(struct eth_device *dev) 11189c53891SMichal Simek { 11289c53891SMichal Simek debug("eth_halt\n"); 11389c53891SMichal Simek } 11489c53891SMichal Simek 115042272a6SMichal Simek static int emaclite_init(struct eth_device *dev, bd_t *bis) 11689c53891SMichal Simek { 117947324b9SMichal Simek struct xemaclite *emaclite = dev->priv; 11889c53891SMichal Simek debug("EmacLite Initialization Started\n"); 11989c53891SMichal Simek 12089c53891SMichal Simek /* 12189c53891SMichal Simek * TX - TX_PING & TX_PONG initialization 12289c53891SMichal Simek */ 12389c53891SMichal Simek /* Restart PING TX */ 1248d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_TSR_OFFSET, 0); 12589c53891SMichal Simek /* Copy MAC address */ 1265ac83801SMichal Simek xemaclite_alignedwrite(dev->enetaddr, dev->iobase, ENET_ADDR_LENGTH); 12789c53891SMichal Simek /* Set the length */ 1288d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_TPLR_OFFSET, ENET_ADDR_LENGTH); 12989c53891SMichal Simek /* Update the MAC address in the EMAC Lite */ 1308d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_TSR_OFFSET, XEL_TSR_PROG_MAC_ADDR); 13189c53891SMichal Simek /* Wait for EMAC Lite to finish with the MAC address update */ 1328d95ddbbSMichal Simek while ((in_be32 (dev->iobase + XEL_TSR_OFFSET) & 1338d95ddbbSMichal Simek XEL_TSR_PROG_MAC_ADDR) != 0) 1348d95ddbbSMichal Simek ; 13589c53891SMichal Simek 136947324b9SMichal Simek if (emaclite->txpp) { 13789c53891SMichal Simek /* The same operation with PONG TX */ 1388d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_TSR_OFFSET + XEL_BUFFER_OFFSET, 0); 1398d95ddbbSMichal Simek xemaclite_alignedwrite(dev->enetaddr, dev->iobase + 14089c53891SMichal Simek XEL_BUFFER_OFFSET, ENET_ADDR_LENGTH); 1418d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_TPLR_OFFSET, ENET_ADDR_LENGTH); 1428d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_TSR_OFFSET + XEL_BUFFER_OFFSET, 14389c53891SMichal Simek XEL_TSR_PROG_MAC_ADDR); 1448d95ddbbSMichal Simek while ((in_be32 (dev->iobase + XEL_TSR_OFFSET + 1458d95ddbbSMichal Simek XEL_BUFFER_OFFSET) & XEL_TSR_PROG_MAC_ADDR) != 0) 1468d95ddbbSMichal Simek ; 147947324b9SMichal Simek } 14889c53891SMichal Simek 14989c53891SMichal Simek /* 15089c53891SMichal Simek * RX - RX_PING & RX_PONG initialization 15189c53891SMichal Simek */ 15289c53891SMichal Simek /* Write out the value to flush the RX buffer */ 1538d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_RSR_OFFSET, XEL_RSR_RECV_IE_MASK); 154947324b9SMichal Simek 155947324b9SMichal Simek if (emaclite->rxpp) 1568d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_RSR_OFFSET + XEL_BUFFER_OFFSET, 15789c53891SMichal Simek XEL_RSR_RECV_IE_MASK); 15889c53891SMichal Simek 15989c53891SMichal Simek debug("EmacLite Initialization complete\n"); 16089c53891SMichal Simek return 0; 16189c53891SMichal Simek } 16289c53891SMichal Simek 163773cfa8dSMichal Simek static int xemaclite_txbufferavailable(struct eth_device *dev) 16489c53891SMichal Simek { 16589c53891SMichal Simek u32 reg; 16689c53891SMichal Simek u32 txpingbusy; 16789c53891SMichal Simek u32 txpongbusy; 168773cfa8dSMichal Simek struct xemaclite *emaclite = dev->priv; 169773cfa8dSMichal Simek 17089c53891SMichal Simek /* 17189c53891SMichal Simek * Read the other buffer register 17289c53891SMichal Simek * and determine if the other buffer is available 17389c53891SMichal Simek */ 174773cfa8dSMichal Simek reg = in_be32 (dev->iobase + 175773cfa8dSMichal Simek emaclite->nexttxbuffertouse + 0); 17689c53891SMichal Simek txpingbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) == 17789c53891SMichal Simek XEL_TSR_XMIT_BUSY_MASK); 17889c53891SMichal Simek 179773cfa8dSMichal Simek reg = in_be32 (dev->iobase + 180773cfa8dSMichal Simek (emaclite->nexttxbuffertouse ^ XEL_TSR_OFFSET) + 0); 18189c53891SMichal Simek txpongbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) == 18289c53891SMichal Simek XEL_TSR_XMIT_BUSY_MASK); 18389c53891SMichal Simek 1845ac83801SMichal Simek return !(txpingbusy && txpongbusy); 18589c53891SMichal Simek } 18689c53891SMichal Simek 1871ae6b9c4SStephan Linz static int emaclite_send(struct eth_device *dev, void *ptr, int len) 188042272a6SMichal Simek { 189042272a6SMichal Simek u32 reg; 190042272a6SMichal Simek u32 baseaddress; 191773cfa8dSMichal Simek struct xemaclite *emaclite = dev->priv; 19289c53891SMichal Simek 193042272a6SMichal Simek u32 maxtry = 1000; 19489c53891SMichal Simek 19580439252SMichal Simek if (len > PKTSIZE) 19680439252SMichal Simek len = PKTSIZE; 19789c53891SMichal Simek 198773cfa8dSMichal Simek while (!xemaclite_txbufferavailable(dev) && maxtry) { 19989c53891SMichal Simek udelay(10); 20089c53891SMichal Simek maxtry--; 20189c53891SMichal Simek } 20289c53891SMichal Simek 20389c53891SMichal Simek if (!maxtry) { 20489c53891SMichal Simek printf("Error: Timeout waiting for ethernet TX buffer\n"); 20589c53891SMichal Simek /* Restart PING TX */ 2068d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_TSR_OFFSET, 0); 207947324b9SMichal Simek if (emaclite->txpp) { 2088d95ddbbSMichal Simek out_be32 (dev->iobase + XEL_TSR_OFFSET + 20989c53891SMichal Simek XEL_BUFFER_OFFSET, 0); 210947324b9SMichal Simek } 21195efa79dSMichal Simek return -1; 21289c53891SMichal Simek } 21389c53891SMichal Simek 21489c53891SMichal Simek /* Determine the expected TX buffer address */ 215773cfa8dSMichal Simek baseaddress = (dev->iobase + emaclite->nexttxbuffertouse); 21689c53891SMichal Simek 21789c53891SMichal Simek /* Determine if the expected buffer address is empty */ 21889c53891SMichal Simek reg = in_be32 (baseaddress + XEL_TSR_OFFSET); 21989c53891SMichal Simek if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) 22089c53891SMichal Simek && ((in_be32 ((baseaddress) + XEL_TSR_OFFSET) 22189c53891SMichal Simek & XEL_TSR_XMIT_ACTIVE_MASK) == 0)) { 22289c53891SMichal Simek 223947324b9SMichal Simek if (emaclite->txpp) 224773cfa8dSMichal Simek emaclite->nexttxbuffertouse ^= XEL_BUFFER_OFFSET; 225947324b9SMichal Simek 22689c53891SMichal Simek debug("Send packet from 0x%x\n", baseaddress); 22789c53891SMichal Simek /* Write the frame to the buffer */ 2281ae6b9c4SStephan Linz xemaclite_alignedwrite(ptr, baseaddress, len); 22989c53891SMichal Simek out_be32 (baseaddress + XEL_TPLR_OFFSET,(len & 23089c53891SMichal Simek (XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO))); 23189c53891SMichal Simek reg = in_be32 (baseaddress + XEL_TSR_OFFSET); 23289c53891SMichal Simek reg |= XEL_TSR_XMIT_BUSY_MASK; 2335ac83801SMichal Simek if ((reg & XEL_TSR_XMIT_IE_MASK) != 0) 23489c53891SMichal Simek reg |= XEL_TSR_XMIT_ACTIVE_MASK; 23589c53891SMichal Simek out_be32 (baseaddress + XEL_TSR_OFFSET, reg); 23695efa79dSMichal Simek return 0; 23789c53891SMichal Simek } 238947324b9SMichal Simek 239947324b9SMichal Simek if (emaclite->txpp) { 24089c53891SMichal Simek /* Switch to second buffer */ 24189c53891SMichal Simek baseaddress ^= XEL_BUFFER_OFFSET; 24289c53891SMichal Simek /* Determine if the expected buffer address is empty */ 24389c53891SMichal Simek reg = in_be32 (baseaddress + XEL_TSR_OFFSET); 24489c53891SMichal Simek if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) 24589c53891SMichal Simek && ((in_be32 ((baseaddress) + XEL_TSR_OFFSET) 24689c53891SMichal Simek & XEL_TSR_XMIT_ACTIVE_MASK) == 0)) { 24789c53891SMichal Simek debug("Send packet from 0x%x\n", baseaddress); 24889c53891SMichal Simek /* Write the frame to the buffer */ 2491ae6b9c4SStephan Linz xemaclite_alignedwrite(ptr, baseaddress, len); 25089c53891SMichal Simek out_be32 (baseaddress + XEL_TPLR_OFFSET, (len & 251947324b9SMichal Simek (XEL_TPLR_LENGTH_MASK_HI | 252947324b9SMichal Simek XEL_TPLR_LENGTH_MASK_LO))); 25389c53891SMichal Simek reg = in_be32 (baseaddress + XEL_TSR_OFFSET); 25489c53891SMichal Simek reg |= XEL_TSR_XMIT_BUSY_MASK; 255947324b9SMichal Simek if ((reg & XEL_TSR_XMIT_IE_MASK) != 0) 25689c53891SMichal Simek reg |= XEL_TSR_XMIT_ACTIVE_MASK; 25789c53891SMichal Simek out_be32 (baseaddress + XEL_TSR_OFFSET, reg); 25895efa79dSMichal Simek return 0; 25989c53891SMichal Simek } 260947324b9SMichal Simek } 261947324b9SMichal Simek 26289c53891SMichal Simek puts("Error while sending frame\n"); 26395efa79dSMichal Simek return -1; 26489c53891SMichal Simek } 26589c53891SMichal Simek 266042272a6SMichal Simek static int emaclite_recv(struct eth_device *dev) 26789c53891SMichal Simek { 268042272a6SMichal Simek u32 length; 269042272a6SMichal Simek u32 reg; 270042272a6SMichal Simek u32 baseaddress; 271773cfa8dSMichal Simek struct xemaclite *emaclite = dev->priv; 27289c53891SMichal Simek 273773cfa8dSMichal Simek baseaddress = dev->iobase + emaclite->nextrxbuffertouse; 27489c53891SMichal Simek reg = in_be32 (baseaddress + XEL_RSR_OFFSET); 27589c53891SMichal Simek debug("Testing data at address 0x%x\n", baseaddress); 27689c53891SMichal Simek if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) { 277947324b9SMichal Simek if (emaclite->rxpp) 278773cfa8dSMichal Simek emaclite->nextrxbuffertouse ^= XEL_BUFFER_OFFSET; 27989c53891SMichal Simek } else { 280947324b9SMichal Simek 281947324b9SMichal Simek if (!emaclite->rxpp) { 282947324b9SMichal Simek debug("No data was available - address 0x%x\n", 283947324b9SMichal Simek baseaddress); 28489c53891SMichal Simek return 0; 285947324b9SMichal Simek } else { 28689c53891SMichal Simek baseaddress ^= XEL_BUFFER_OFFSET; 28789c53891SMichal Simek reg = in_be32 (baseaddress + XEL_RSR_OFFSET); 28889c53891SMichal Simek if ((reg & XEL_RSR_RECV_DONE_MASK) != 28989c53891SMichal Simek XEL_RSR_RECV_DONE_MASK) { 29089c53891SMichal Simek debug("No data was available - address 0x%x\n", 29189c53891SMichal Simek baseaddress); 29289c53891SMichal Simek return 0; 29389c53891SMichal Simek } 294947324b9SMichal Simek } 29589c53891SMichal Simek } 29689c53891SMichal Simek /* Get the length of the frame that arrived */ 2973f91ec0fSMichal Simek switch(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET + 0xC))) & 29889c53891SMichal Simek 0xFFFF0000 ) >> 16) { 29989c53891SMichal Simek case 0x806: 30089c53891SMichal Simek length = 42 + 20; /* FIXME size of ARP */ 30189c53891SMichal Simek debug("ARP Packet\n"); 30289c53891SMichal Simek break; 30389c53891SMichal Simek case 0x800: 30489c53891SMichal Simek length = 14 + 14 + 3055ac83801SMichal Simek (((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET + 3065ac83801SMichal Simek 0x10))) & 0xFFFF0000) >> 16); 3075ac83801SMichal Simek /* FIXME size of IP packet */ 30889c53891SMichal Simek debug ("IP Packet\n"); 30989c53891SMichal Simek break; 31089c53891SMichal Simek default: 31189c53891SMichal Simek debug("Other Packet\n"); 31280439252SMichal Simek length = PKTSIZE; 31389c53891SMichal Simek break; 31489c53891SMichal Simek } 31589c53891SMichal Simek 31689c53891SMichal Simek xemaclite_alignedread((u32 *) (baseaddress + XEL_RXBUFF_OFFSET), 31789c53891SMichal Simek etherrxbuff, length); 31889c53891SMichal Simek 31989c53891SMichal Simek /* Acknowledge the frame */ 32089c53891SMichal Simek reg = in_be32 (baseaddress + XEL_RSR_OFFSET); 32189c53891SMichal Simek reg &= ~XEL_RSR_RECV_DONE_MASK; 32289c53891SMichal Simek out_be32 (baseaddress + XEL_RSR_OFFSET, reg); 32389c53891SMichal Simek 32489c53891SMichal Simek debug("Packet receive from 0x%x, length %dB\n", baseaddress, length); 325*1fd92db8SJoe Hershberger net_process_received_packet((uchar *)etherrxbuff, length); 32695efa79dSMichal Simek return length; 32789c53891SMichal Simek 32889c53891SMichal Simek } 329042272a6SMichal Simek 330c1044a1eSMichal Simek int xilinx_emaclite_initialize(bd_t *bis, unsigned long base_addr, 331c1044a1eSMichal Simek int txpp, int rxpp) 332042272a6SMichal Simek { 333042272a6SMichal Simek struct eth_device *dev; 334773cfa8dSMichal Simek struct xemaclite *emaclite; 335042272a6SMichal Simek 33628ae02e5SMichal Simek dev = calloc(1, sizeof(*dev)); 337042272a6SMichal Simek if (dev == NULL) 33895efa79dSMichal Simek return -1; 339042272a6SMichal Simek 340773cfa8dSMichal Simek emaclite = calloc(1, sizeof(struct xemaclite)); 341773cfa8dSMichal Simek if (emaclite == NULL) { 342773cfa8dSMichal Simek free(dev); 343773cfa8dSMichal Simek return -1; 344773cfa8dSMichal Simek } 345773cfa8dSMichal Simek 346773cfa8dSMichal Simek dev->priv = emaclite; 347773cfa8dSMichal Simek 348c1044a1eSMichal Simek emaclite->txpp = txpp; 349c1044a1eSMichal Simek emaclite->rxpp = rxpp; 350947324b9SMichal Simek 3519b94755aSMichal Simek sprintf(dev->name, "Xelite.%lx", base_addr); 352042272a6SMichal Simek 353042272a6SMichal Simek dev->iobase = base_addr; 354042272a6SMichal Simek dev->init = emaclite_init; 355042272a6SMichal Simek dev->halt = emaclite_halt; 356042272a6SMichal Simek dev->send = emaclite_send; 357042272a6SMichal Simek dev->recv = emaclite_recv; 358042272a6SMichal Simek 359042272a6SMichal Simek eth_register(dev); 360042272a6SMichal Simek 36195efa79dSMichal Simek return 1; 362042272a6SMichal Simek } 3637fd70820SMichal Simek 3647fd70820SMichal Simek #ifdef CONFIG_OF_CONTROL 3650c9c99a2SMichal Simek int xilinx_emaclite_of_init(const void *blob) 3667fd70820SMichal Simek { 3677fd70820SMichal Simek int offset = 0; 3687fd70820SMichal Simek u32 ret = 0; 3697fd70820SMichal Simek u32 reg; 3707fd70820SMichal Simek 3717fd70820SMichal Simek do { 3720c9c99a2SMichal Simek offset = fdt_node_offset_by_compatible(blob, offset, 3737fd70820SMichal Simek "xlnx,xps-ethernetlite-1.00.a"); 3747fd70820SMichal Simek if (offset != -1) { 3750c9c99a2SMichal Simek reg = fdtdec_get_addr(blob, offset, "reg"); 3767fd70820SMichal Simek if (reg != FDT_ADDR_T_NONE) { 3770c9c99a2SMichal Simek u32 rxpp = fdtdec_get_int(blob, offset, 3787fd70820SMichal Simek "xlnx,rx-ping-pong", 0); 3790c9c99a2SMichal Simek u32 txpp = fdtdec_get_int(blob, offset, 3807fd70820SMichal Simek "xlnx,tx-ping-pong", 0); 3810c9c99a2SMichal Simek ret |= xilinx_emaclite_initialize(NULL, reg, 3827fd70820SMichal Simek txpp, rxpp); 3830c9c99a2SMichal Simek } else { 3840c9c99a2SMichal Simek debug("EMACLITE: Can't get base address\n"); 3850c9c99a2SMichal Simek return -1; 3867fd70820SMichal Simek } 3877fd70820SMichal Simek } 3887fd70820SMichal Simek } while (offset != -1); 3897fd70820SMichal Simek 3907fd70820SMichal Simek return ret; 3917fd70820SMichal Simek } 3927fd70820SMichal Simek #endif 393