xref: /rk3399_rockchip-uboot/drivers/net/xilinx_emaclite.c (revision 1a4596601fd395f3afb8f82f3f840c5e00bdd57a)
178d19a39SMichal Simek /*
278d19a39SMichal Simek  * (C) Copyright 2007-2009 Michal Simek
378d19a39SMichal Simek  * (C) Copyright 2003 Xilinx Inc.
489c53891SMichal Simek  *
589c53891SMichal Simek  * Michal SIMEK <monstr@monstr.eu>
689c53891SMichal Simek  *
7*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
878d19a39SMichal Simek  */
989c53891SMichal Simek 
1089c53891SMichal Simek #include <common.h>
1189c53891SMichal Simek #include <net.h>
1289c53891SMichal Simek #include <config.h>
13042272a6SMichal Simek #include <malloc.h>
1489c53891SMichal Simek #include <asm/io.h>
157fd70820SMichal Simek #include <fdtdec.h>
167fd70820SMichal Simek 
177fd70820SMichal Simek DECLARE_GLOBAL_DATA_PTR;
1889c53891SMichal Simek 
1989c53891SMichal Simek #undef DEBUG
2089c53891SMichal Simek 
2189c53891SMichal Simek #define ENET_ADDR_LENGTH	6
2289c53891SMichal Simek 
2389c53891SMichal Simek /* EmacLite constants */
2489c53891SMichal Simek #define XEL_BUFFER_OFFSET	0x0800	/* Next buffer's offset */
2589c53891SMichal Simek #define XEL_TPLR_OFFSET		0x07F4	/* Tx packet length */
2689c53891SMichal Simek #define XEL_TSR_OFFSET		0x07FC	/* Tx status */
2789c53891SMichal Simek #define XEL_RSR_OFFSET		0x17FC	/* Rx status */
2889c53891SMichal Simek #define XEL_RXBUFF_OFFSET	0x1000	/* Receive Buffer */
2989c53891SMichal Simek 
3089c53891SMichal Simek /* Xmit complete */
3189c53891SMichal Simek #define XEL_TSR_XMIT_BUSY_MASK		0x00000001UL
3289c53891SMichal Simek /* Xmit interrupt enable bit */
3389c53891SMichal Simek #define XEL_TSR_XMIT_IE_MASK		0x00000008UL
3489c53891SMichal Simek /* Buffer is active, SW bit only */
3589c53891SMichal Simek #define XEL_TSR_XMIT_ACTIVE_MASK	0x80000000UL
3689c53891SMichal Simek /* Program the MAC address */
3789c53891SMichal Simek #define XEL_TSR_PROGRAM_MASK		0x00000002UL
3889c53891SMichal Simek /* define for programming the MAC address into the EMAC Lite */
3989c53891SMichal Simek #define XEL_TSR_PROG_MAC_ADDR	(XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
4089c53891SMichal Simek 
4189c53891SMichal Simek /* Transmit packet length upper byte */
4289c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_HI		0x0000FF00UL
4389c53891SMichal Simek /* Transmit packet length lower byte */
4489c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_LO		0x000000FFUL
4589c53891SMichal Simek 
4689c53891SMichal Simek /* Recv complete */
4789c53891SMichal Simek #define XEL_RSR_RECV_DONE_MASK		0x00000001UL
4889c53891SMichal Simek /* Recv interrupt enable bit */
4989c53891SMichal Simek #define XEL_RSR_RECV_IE_MASK		0x00000008UL
5089c53891SMichal Simek 
51773cfa8dSMichal Simek struct xemaclite {
52042272a6SMichal Simek 	u32 nexttxbuffertouse;	/* Next TX buffer to write to */
53042272a6SMichal Simek 	u32 nextrxbuffertouse;	/* Next RX buffer to read from */
54947324b9SMichal Simek 	u32 txpp;		/* TX ping pong buffer */
55947324b9SMichal Simek 	u32 rxpp;		/* RX ping pong buffer */
56773cfa8dSMichal Simek };
5789c53891SMichal Simek 
58f2a7806fSClive Stubbings static u32 etherrxbuff[PKTSIZE_ALIGN/4]; /* Receive buffer */
5989c53891SMichal Simek 
60042272a6SMichal Simek static void xemaclite_alignedread(u32 *srcptr, void *destptr, u32 bytecount)
6189c53891SMichal Simek {
62042272a6SMichal Simek 	u32 i;
6389c53891SMichal Simek 	u32 alignbuffer;
6489c53891SMichal Simek 	u32 *to32ptr;
6589c53891SMichal Simek 	u32 *from32ptr;
6689c53891SMichal Simek 	u8 *to8ptr;
6789c53891SMichal Simek 	u8 *from8ptr;
6889c53891SMichal Simek 
6989c53891SMichal Simek 	from32ptr = (u32 *) srcptr;
7089c53891SMichal Simek 
7189c53891SMichal Simek 	/* Word aligned buffer, no correction needed. */
7289c53891SMichal Simek 	to32ptr = (u32 *) destptr;
7389c53891SMichal Simek 	while (bytecount > 3) {
7489c53891SMichal Simek 		*to32ptr++ = *from32ptr++;
7589c53891SMichal Simek 		bytecount -= 4;
7689c53891SMichal Simek 	}
7789c53891SMichal Simek 	to8ptr = (u8 *) to32ptr;
7889c53891SMichal Simek 
7989c53891SMichal Simek 	alignbuffer = *from32ptr++;
8089c53891SMichal Simek 	from8ptr = (u8 *) &alignbuffer;
8189c53891SMichal Simek 
825ac83801SMichal Simek 	for (i = 0; i < bytecount; i++)
8389c53891SMichal Simek 		*to8ptr++ = *from8ptr++;
8489c53891SMichal Simek }
8589c53891SMichal Simek 
86042272a6SMichal Simek static void xemaclite_alignedwrite(void *srcptr, u32 destptr, u32 bytecount)
8789c53891SMichal Simek {
88042272a6SMichal Simek 	u32 i;
8989c53891SMichal Simek 	u32 alignbuffer;
9089c53891SMichal Simek 	u32 *to32ptr = (u32 *) destptr;
9189c53891SMichal Simek 	u32 *from32ptr;
9289c53891SMichal Simek 	u8 *to8ptr;
9389c53891SMichal Simek 	u8 *from8ptr;
9489c53891SMichal Simek 
9589c53891SMichal Simek 	from32ptr = (u32 *) srcptr;
9689c53891SMichal Simek 	while (bytecount > 3) {
9789c53891SMichal Simek 
9889c53891SMichal Simek 		*to32ptr++ = *from32ptr++;
9989c53891SMichal Simek 		bytecount -= 4;
10089c53891SMichal Simek 	}
10189c53891SMichal Simek 
10289c53891SMichal Simek 	alignbuffer = 0;
10389c53891SMichal Simek 	to8ptr = (u8 *) &alignbuffer;
10489c53891SMichal Simek 	from8ptr = (u8 *) from32ptr;
10589c53891SMichal Simek 
1065ac83801SMichal Simek 	for (i = 0; i < bytecount; i++)
10789c53891SMichal Simek 		*to8ptr++ = *from8ptr++;
10889c53891SMichal Simek 
10989c53891SMichal Simek 	*to32ptr++ = alignbuffer;
11089c53891SMichal Simek }
11189c53891SMichal Simek 
112042272a6SMichal Simek static void emaclite_halt(struct eth_device *dev)
11389c53891SMichal Simek {
11489c53891SMichal Simek 	debug("eth_halt\n");
11589c53891SMichal Simek }
11689c53891SMichal Simek 
117042272a6SMichal Simek static int emaclite_init(struct eth_device *dev, bd_t *bis)
11889c53891SMichal Simek {
119947324b9SMichal Simek 	struct xemaclite *emaclite = dev->priv;
12089c53891SMichal Simek 	debug("EmacLite Initialization Started\n");
12189c53891SMichal Simek 
12289c53891SMichal Simek /*
12389c53891SMichal Simek  * TX - TX_PING & TX_PONG initialization
12489c53891SMichal Simek  */
12589c53891SMichal Simek 	/* Restart PING TX */
1268d95ddbbSMichal Simek 	out_be32 (dev->iobase + XEL_TSR_OFFSET, 0);
12789c53891SMichal Simek 	/* Copy MAC address */
1285ac83801SMichal Simek 	xemaclite_alignedwrite(dev->enetaddr, dev->iobase, ENET_ADDR_LENGTH);
12989c53891SMichal Simek 	/* Set the length */
1308d95ddbbSMichal Simek 	out_be32 (dev->iobase + XEL_TPLR_OFFSET, ENET_ADDR_LENGTH);
13189c53891SMichal Simek 	/* Update the MAC address in the EMAC Lite */
1328d95ddbbSMichal Simek 	out_be32 (dev->iobase + XEL_TSR_OFFSET, XEL_TSR_PROG_MAC_ADDR);
13389c53891SMichal Simek 	/* Wait for EMAC Lite to finish with the MAC address update */
1348d95ddbbSMichal Simek 	while ((in_be32 (dev->iobase + XEL_TSR_OFFSET) &
1358d95ddbbSMichal Simek 		XEL_TSR_PROG_MAC_ADDR) != 0)
1368d95ddbbSMichal Simek 		;
13789c53891SMichal Simek 
138947324b9SMichal Simek 	if (emaclite->txpp) {
13989c53891SMichal Simek 		/* The same operation with PONG TX */
1408d95ddbbSMichal Simek 		out_be32 (dev->iobase + XEL_TSR_OFFSET + XEL_BUFFER_OFFSET, 0);
1418d95ddbbSMichal Simek 		xemaclite_alignedwrite(dev->enetaddr, dev->iobase +
14289c53891SMichal Simek 			XEL_BUFFER_OFFSET, ENET_ADDR_LENGTH);
1438d95ddbbSMichal Simek 		out_be32 (dev->iobase + XEL_TPLR_OFFSET, ENET_ADDR_LENGTH);
1448d95ddbbSMichal Simek 		out_be32 (dev->iobase + XEL_TSR_OFFSET + XEL_BUFFER_OFFSET,
14589c53891SMichal Simek 			XEL_TSR_PROG_MAC_ADDR);
1468d95ddbbSMichal Simek 		while ((in_be32 (dev->iobase + XEL_TSR_OFFSET +
1478d95ddbbSMichal Simek 			XEL_BUFFER_OFFSET) & XEL_TSR_PROG_MAC_ADDR) != 0)
1488d95ddbbSMichal Simek 			;
149947324b9SMichal Simek 	}
15089c53891SMichal Simek 
15189c53891SMichal Simek /*
15289c53891SMichal Simek  * RX - RX_PING & RX_PONG initialization
15389c53891SMichal Simek  */
15489c53891SMichal Simek 	/* Write out the value to flush the RX buffer */
1558d95ddbbSMichal Simek 	out_be32 (dev->iobase + XEL_RSR_OFFSET, XEL_RSR_RECV_IE_MASK);
156947324b9SMichal Simek 
157947324b9SMichal Simek 	if (emaclite->rxpp)
1588d95ddbbSMichal Simek 		out_be32 (dev->iobase + XEL_RSR_OFFSET + XEL_BUFFER_OFFSET,
15989c53891SMichal Simek 			XEL_RSR_RECV_IE_MASK);
16089c53891SMichal Simek 
16189c53891SMichal Simek 	debug("EmacLite Initialization complete\n");
16289c53891SMichal Simek 	return 0;
16389c53891SMichal Simek }
16489c53891SMichal Simek 
165773cfa8dSMichal Simek static int xemaclite_txbufferavailable(struct eth_device *dev)
16689c53891SMichal Simek {
16789c53891SMichal Simek 	u32 reg;
16889c53891SMichal Simek 	u32 txpingbusy;
16989c53891SMichal Simek 	u32 txpongbusy;
170773cfa8dSMichal Simek 	struct xemaclite *emaclite = dev->priv;
171773cfa8dSMichal Simek 
17289c53891SMichal Simek 	/*
17389c53891SMichal Simek 	 * Read the other buffer register
17489c53891SMichal Simek 	 * and determine if the other buffer is available
17589c53891SMichal Simek 	 */
176773cfa8dSMichal Simek 	reg = in_be32 (dev->iobase +
177773cfa8dSMichal Simek 			emaclite->nexttxbuffertouse + 0);
17889c53891SMichal Simek 	txpingbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
17989c53891SMichal Simek 			XEL_TSR_XMIT_BUSY_MASK);
18089c53891SMichal Simek 
181773cfa8dSMichal Simek 	reg = in_be32 (dev->iobase +
182773cfa8dSMichal Simek 			(emaclite->nexttxbuffertouse ^ XEL_TSR_OFFSET) + 0);
18389c53891SMichal Simek 	txpongbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
18489c53891SMichal Simek 			XEL_TSR_XMIT_BUSY_MASK);
18589c53891SMichal Simek 
1865ac83801SMichal Simek 	return !(txpingbusy && txpongbusy);
18789c53891SMichal Simek }
18889c53891SMichal Simek 
1891ae6b9c4SStephan Linz static int emaclite_send(struct eth_device *dev, void *ptr, int len)
190042272a6SMichal Simek {
191042272a6SMichal Simek 	u32 reg;
192042272a6SMichal Simek 	u32 baseaddress;
193773cfa8dSMichal Simek 	struct xemaclite *emaclite = dev->priv;
19489c53891SMichal Simek 
195042272a6SMichal Simek 	u32 maxtry = 1000;
19689c53891SMichal Simek 
19780439252SMichal Simek 	if (len > PKTSIZE)
19880439252SMichal Simek 		len = PKTSIZE;
19989c53891SMichal Simek 
200773cfa8dSMichal Simek 	while (!xemaclite_txbufferavailable(dev) && maxtry) {
20189c53891SMichal Simek 		udelay(10);
20289c53891SMichal Simek 		maxtry--;
20389c53891SMichal Simek 	}
20489c53891SMichal Simek 
20589c53891SMichal Simek 	if (!maxtry) {
20689c53891SMichal Simek 		printf("Error: Timeout waiting for ethernet TX buffer\n");
20789c53891SMichal Simek 		/* Restart PING TX */
2088d95ddbbSMichal Simek 		out_be32 (dev->iobase + XEL_TSR_OFFSET, 0);
209947324b9SMichal Simek 		if (emaclite->txpp) {
2108d95ddbbSMichal Simek 			out_be32 (dev->iobase + XEL_TSR_OFFSET +
21189c53891SMichal Simek 				XEL_BUFFER_OFFSET, 0);
212947324b9SMichal Simek 		}
21395efa79dSMichal Simek 		return -1;
21489c53891SMichal Simek 	}
21589c53891SMichal Simek 
21689c53891SMichal Simek 	/* Determine the expected TX buffer address */
217773cfa8dSMichal Simek 	baseaddress = (dev->iobase + emaclite->nexttxbuffertouse);
21889c53891SMichal Simek 
21989c53891SMichal Simek 	/* Determine if the expected buffer address is empty */
22089c53891SMichal Simek 	reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
22189c53891SMichal Simek 	if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
22289c53891SMichal Simek 		&& ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
22389c53891SMichal Simek 			& XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {
22489c53891SMichal Simek 
225947324b9SMichal Simek 		if (emaclite->txpp)
226773cfa8dSMichal Simek 			emaclite->nexttxbuffertouse ^= XEL_BUFFER_OFFSET;
227947324b9SMichal Simek 
22889c53891SMichal Simek 		debug("Send packet from 0x%x\n", baseaddress);
22989c53891SMichal Simek 		/* Write the frame to the buffer */
2301ae6b9c4SStephan Linz 		xemaclite_alignedwrite(ptr, baseaddress, len);
23189c53891SMichal Simek 		out_be32 (baseaddress + XEL_TPLR_OFFSET,(len &
23289c53891SMichal Simek 			(XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO)));
23389c53891SMichal Simek 		reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
23489c53891SMichal Simek 		reg |= XEL_TSR_XMIT_BUSY_MASK;
2355ac83801SMichal Simek 		if ((reg & XEL_TSR_XMIT_IE_MASK) != 0)
23689c53891SMichal Simek 			reg |= XEL_TSR_XMIT_ACTIVE_MASK;
23789c53891SMichal Simek 		out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
23895efa79dSMichal Simek 		return 0;
23989c53891SMichal Simek 	}
240947324b9SMichal Simek 
241947324b9SMichal Simek 	if (emaclite->txpp) {
24289c53891SMichal Simek 		/* Switch to second buffer */
24389c53891SMichal Simek 		baseaddress ^= XEL_BUFFER_OFFSET;
24489c53891SMichal Simek 		/* Determine if the expected buffer address is empty */
24589c53891SMichal Simek 		reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
24689c53891SMichal Simek 		if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
24789c53891SMichal Simek 			&& ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
24889c53891SMichal Simek 				& XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {
24989c53891SMichal Simek 			debug("Send packet from 0x%x\n", baseaddress);
25089c53891SMichal Simek 			/* Write the frame to the buffer */
2511ae6b9c4SStephan Linz 			xemaclite_alignedwrite(ptr, baseaddress, len);
25289c53891SMichal Simek 			out_be32 (baseaddress + XEL_TPLR_OFFSET, (len &
253947324b9SMichal Simek 				(XEL_TPLR_LENGTH_MASK_HI |
254947324b9SMichal Simek 					XEL_TPLR_LENGTH_MASK_LO)));
25589c53891SMichal Simek 			reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
25689c53891SMichal Simek 			reg |= XEL_TSR_XMIT_BUSY_MASK;
257947324b9SMichal Simek 			if ((reg & XEL_TSR_XMIT_IE_MASK) != 0)
25889c53891SMichal Simek 				reg |= XEL_TSR_XMIT_ACTIVE_MASK;
25989c53891SMichal Simek 			out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
26095efa79dSMichal Simek 			return 0;
26189c53891SMichal Simek 		}
262947324b9SMichal Simek 	}
263947324b9SMichal Simek 
26489c53891SMichal Simek 	puts("Error while sending frame\n");
26595efa79dSMichal Simek 	return -1;
26689c53891SMichal Simek }
26789c53891SMichal Simek 
268042272a6SMichal Simek static int emaclite_recv(struct eth_device *dev)
26989c53891SMichal Simek {
270042272a6SMichal Simek 	u32 length;
271042272a6SMichal Simek 	u32 reg;
272042272a6SMichal Simek 	u32 baseaddress;
273773cfa8dSMichal Simek 	struct xemaclite *emaclite = dev->priv;
27489c53891SMichal Simek 
275773cfa8dSMichal Simek 	baseaddress = dev->iobase + emaclite->nextrxbuffertouse;
27689c53891SMichal Simek 	reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
27789c53891SMichal Simek 	debug("Testing data at address 0x%x\n", baseaddress);
27889c53891SMichal Simek 	if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
279947324b9SMichal Simek 		if (emaclite->rxpp)
280773cfa8dSMichal Simek 			emaclite->nextrxbuffertouse ^= XEL_BUFFER_OFFSET;
28189c53891SMichal Simek 	} else {
282947324b9SMichal Simek 
283947324b9SMichal Simek 		if (!emaclite->rxpp) {
284947324b9SMichal Simek 			debug("No data was available - address 0x%x\n",
285947324b9SMichal Simek 								baseaddress);
28689c53891SMichal Simek 			return 0;
287947324b9SMichal Simek 		} else {
28889c53891SMichal Simek 			baseaddress ^= XEL_BUFFER_OFFSET;
28989c53891SMichal Simek 			reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
29089c53891SMichal Simek 			if ((reg & XEL_RSR_RECV_DONE_MASK) !=
29189c53891SMichal Simek 						XEL_RSR_RECV_DONE_MASK) {
29289c53891SMichal Simek 				debug("No data was available - address 0x%x\n",
29389c53891SMichal Simek 						baseaddress);
29489c53891SMichal Simek 				return 0;
29589c53891SMichal Simek 			}
296947324b9SMichal Simek 		}
29789c53891SMichal Simek 	}
29889c53891SMichal Simek 	/* Get the length of the frame that arrived */
2993f91ec0fSMichal Simek 	switch(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET + 0xC))) &
30089c53891SMichal Simek 			0xFFFF0000 ) >> 16) {
30189c53891SMichal Simek 		case 0x806:
30289c53891SMichal Simek 			length = 42 + 20; /* FIXME size of ARP */
30389c53891SMichal Simek 			debug("ARP Packet\n");
30489c53891SMichal Simek 			break;
30589c53891SMichal Simek 		case 0x800:
30689c53891SMichal Simek 			length = 14 + 14 +
3075ac83801SMichal Simek 			(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET +
3085ac83801SMichal Simek 						0x10))) & 0xFFFF0000) >> 16);
3095ac83801SMichal Simek 			/* FIXME size of IP packet */
31089c53891SMichal Simek 			debug ("IP Packet\n");
31189c53891SMichal Simek 			break;
31289c53891SMichal Simek 		default:
31389c53891SMichal Simek 			debug("Other Packet\n");
31480439252SMichal Simek 			length = PKTSIZE;
31589c53891SMichal Simek 			break;
31689c53891SMichal Simek 	}
31789c53891SMichal Simek 
31889c53891SMichal Simek 	xemaclite_alignedread((u32 *) (baseaddress + XEL_RXBUFF_OFFSET),
31989c53891SMichal Simek 			etherrxbuff, length);
32089c53891SMichal Simek 
32189c53891SMichal Simek 	/* Acknowledge the frame */
32289c53891SMichal Simek 	reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
32389c53891SMichal Simek 	reg &= ~XEL_RSR_RECV_DONE_MASK;
32489c53891SMichal Simek 	out_be32 (baseaddress + XEL_RSR_OFFSET, reg);
32589c53891SMichal Simek 
32689c53891SMichal Simek 	debug("Packet receive from 0x%x, length %dB\n", baseaddress, length);
32789c53891SMichal Simek 	NetReceive((uchar *) etherrxbuff, length);
32895efa79dSMichal Simek 	return length;
32989c53891SMichal Simek 
33089c53891SMichal Simek }
331042272a6SMichal Simek 
332c1044a1eSMichal Simek int xilinx_emaclite_initialize(bd_t *bis, unsigned long base_addr,
333c1044a1eSMichal Simek 							int txpp, int rxpp)
334042272a6SMichal Simek {
335042272a6SMichal Simek 	struct eth_device *dev;
336773cfa8dSMichal Simek 	struct xemaclite *emaclite;
337042272a6SMichal Simek 
33828ae02e5SMichal Simek 	dev = calloc(1, sizeof(*dev));
339042272a6SMichal Simek 	if (dev == NULL)
34095efa79dSMichal Simek 		return -1;
341042272a6SMichal Simek 
342773cfa8dSMichal Simek 	emaclite = calloc(1, sizeof(struct xemaclite));
343773cfa8dSMichal Simek 	if (emaclite == NULL) {
344773cfa8dSMichal Simek 		free(dev);
345773cfa8dSMichal Simek 		return -1;
346773cfa8dSMichal Simek 	}
347773cfa8dSMichal Simek 
348773cfa8dSMichal Simek 	dev->priv = emaclite;
349773cfa8dSMichal Simek 
350c1044a1eSMichal Simek 	emaclite->txpp = txpp;
351c1044a1eSMichal Simek 	emaclite->rxpp = rxpp;
352947324b9SMichal Simek 
3539b94755aSMichal Simek 	sprintf(dev->name, "Xelite.%lx", base_addr);
354042272a6SMichal Simek 
355042272a6SMichal Simek 	dev->iobase = base_addr;
356042272a6SMichal Simek 	dev->init = emaclite_init;
357042272a6SMichal Simek 	dev->halt = emaclite_halt;
358042272a6SMichal Simek 	dev->send = emaclite_send;
359042272a6SMichal Simek 	dev->recv = emaclite_recv;
360042272a6SMichal Simek 
361042272a6SMichal Simek 	eth_register(dev);
362042272a6SMichal Simek 
36395efa79dSMichal Simek 	return 1;
364042272a6SMichal Simek }
3657fd70820SMichal Simek 
3667fd70820SMichal Simek #ifdef CONFIG_OF_CONTROL
3677fd70820SMichal Simek int xilinx_emaclite_init(bd_t *bis)
3687fd70820SMichal Simek {
3697fd70820SMichal Simek 	int offset = 0;
3707fd70820SMichal Simek 	u32 ret = 0;
3717fd70820SMichal Simek 	u32 reg;
3727fd70820SMichal Simek 
3737fd70820SMichal Simek 	do {
3747fd70820SMichal Simek 		offset = fdt_node_offset_by_compatible(gd->fdt_blob, offset,
3757fd70820SMichal Simek 					"xlnx,xps-ethernetlite-1.00.a");
3767fd70820SMichal Simek 		if (offset != -1) {
3777fd70820SMichal Simek 			reg = fdtdec_get_addr(gd->fdt_blob, offset, "reg");
3787fd70820SMichal Simek 			if (reg != FDT_ADDR_T_NONE) {
3797fd70820SMichal Simek 				u32 rxpp = fdtdec_get_int(gd->fdt_blob, offset,
3807fd70820SMichal Simek 							"xlnx,rx-ping-pong", 0);
3817fd70820SMichal Simek 				u32 txpp = fdtdec_get_int(gd->fdt_blob, offset,
3827fd70820SMichal Simek 							"xlnx,tx-ping-pong", 0);
3837fd70820SMichal Simek 				ret |= xilinx_emaclite_initialize(bis, reg,
3847fd70820SMichal Simek 								txpp, rxpp);
3857fd70820SMichal Simek 			}
3867fd70820SMichal Simek 		}
3877fd70820SMichal Simek 	} while (offset != -1);
3887fd70820SMichal Simek 
3897fd70820SMichal Simek 	return ret;
3907fd70820SMichal Simek }
3917fd70820SMichal Simek #endif
392