xref: /rk3399_rockchip-uboot/drivers/net/xilinx_emaclite.c (revision 15c239c8cea70c6c86498018c8008ba8fe9830df)
178d19a39SMichal Simek /*
278d19a39SMichal Simek  * (C) Copyright 2007-2009 Michal Simek
378d19a39SMichal Simek  * (C) Copyright 2003 Xilinx Inc.
489c53891SMichal Simek  *
589c53891SMichal Simek  * Michal SIMEK <monstr@monstr.eu>
689c53891SMichal Simek  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
878d19a39SMichal Simek  */
989c53891SMichal Simek 
1089c53891SMichal Simek #include <common.h>
1189c53891SMichal Simek #include <net.h>
1289c53891SMichal Simek #include <config.h>
13d722e864SMichal Simek #include <console.h>
14042272a6SMichal Simek #include <malloc.h>
1589c53891SMichal Simek #include <asm/io.h>
16d722e864SMichal Simek #include <phy.h>
17d722e864SMichal Simek #include <miiphy.h>
187fd70820SMichal Simek #include <fdtdec.h>
19d722e864SMichal Simek #include <asm-generic/errno.h>
207fd70820SMichal Simek 
2189c53891SMichal Simek #undef DEBUG
2289c53891SMichal Simek 
2389c53891SMichal Simek #define ENET_ADDR_LENGTH	6
2489c53891SMichal Simek 
2589c53891SMichal Simek /* EmacLite constants */
2689c53891SMichal Simek #define XEL_BUFFER_OFFSET	0x0800	/* Next buffer's offset */
2789c53891SMichal Simek #define XEL_TPLR_OFFSET		0x07F4	/* Tx packet length */
2889c53891SMichal Simek #define XEL_TSR_OFFSET		0x07FC	/* Tx status */
2989c53891SMichal Simek #define XEL_RSR_OFFSET		0x17FC	/* Rx status */
3089c53891SMichal Simek #define XEL_RXBUFF_OFFSET	0x1000	/* Receive Buffer */
3189c53891SMichal Simek 
3289c53891SMichal Simek /* Xmit complete */
3389c53891SMichal Simek #define XEL_TSR_XMIT_BUSY_MASK		0x00000001UL
3489c53891SMichal Simek /* Xmit interrupt enable bit */
3589c53891SMichal Simek #define XEL_TSR_XMIT_IE_MASK		0x00000008UL
3689c53891SMichal Simek /* Program the MAC address */
3789c53891SMichal Simek #define XEL_TSR_PROGRAM_MASK		0x00000002UL
3889c53891SMichal Simek /* define for programming the MAC address into the EMAC Lite */
3989c53891SMichal Simek #define XEL_TSR_PROG_MAC_ADDR	(XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
4089c53891SMichal Simek 
4189c53891SMichal Simek /* Transmit packet length upper byte */
4289c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_HI		0x0000FF00UL
4389c53891SMichal Simek /* Transmit packet length lower byte */
4489c53891SMichal Simek #define XEL_TPLR_LENGTH_MASK_LO		0x000000FFUL
4589c53891SMichal Simek 
4689c53891SMichal Simek /* Recv complete */
4789c53891SMichal Simek #define XEL_RSR_RECV_DONE_MASK		0x00000001UL
4889c53891SMichal Simek /* Recv interrupt enable bit */
4989c53891SMichal Simek #define XEL_RSR_RECV_IE_MASK		0x00000008UL
5089c53891SMichal Simek 
51d722e864SMichal Simek /* MDIO Address Register Bit Masks */
52d722e864SMichal Simek #define XEL_MDIOADDR_REGADR_MASK  0x0000001F	/* Register Address */
53d722e864SMichal Simek #define XEL_MDIOADDR_PHYADR_MASK  0x000003E0	/* PHY Address */
54d722e864SMichal Simek #define XEL_MDIOADDR_PHYADR_SHIFT 5
55d722e864SMichal Simek #define XEL_MDIOADDR_OP_MASK	  0x00000400	/* RD/WR Operation */
56d722e864SMichal Simek 
57d722e864SMichal Simek /* MDIO Write Data Register Bit Masks */
58d722e864SMichal Simek #define XEL_MDIOWR_WRDATA_MASK	  0x0000FFFF	/* Data to be Written */
59d722e864SMichal Simek 
60d722e864SMichal Simek /* MDIO Read Data Register Bit Masks */
61d722e864SMichal Simek #define XEL_MDIORD_RDDATA_MASK	  0x0000FFFF	/* Data to be Read */
62d722e864SMichal Simek 
63d722e864SMichal Simek /* MDIO Control Register Bit Masks */
64d722e864SMichal Simek #define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001	/* MDIO Status Mask */
65d722e864SMichal Simek #define XEL_MDIOCTRL_MDIOEN_MASK  0x00000008	/* MDIO Enable */
66d722e864SMichal Simek 
679a23c496SMichal Simek struct emaclite_regs {
689a23c496SMichal Simek 	u32 tx_ping; /* 0x0 - TX Ping buffer */
699a23c496SMichal Simek 	u32 reserved1[504];
709a23c496SMichal Simek 	u32 mdioaddr; /* 0x7e4 - MDIO Address Register */
719a23c496SMichal Simek 	u32 mdiowr; /* 0x7e8 - MDIO Write Data Register */
729a23c496SMichal Simek 	u32 mdiord;/* 0x7ec - MDIO Read Data Register */
739a23c496SMichal Simek 	u32 mdioctrl; /* 0x7f0 - MDIO Control Register */
749a23c496SMichal Simek 	u32 tx_ping_tplr; /* 0x7f4 - Tx packet length */
759a23c496SMichal Simek 	u32 global_interrupt; /* 0x7f8 - Global interrupt enable */
769a23c496SMichal Simek 	u32 tx_ping_tsr; /* 0x7fc - Tx status */
779a23c496SMichal Simek 	u32 tx_pong; /* 0x800 - TX Pong buffer */
789a23c496SMichal Simek 	u32 reserved2[508];
799a23c496SMichal Simek 	u32 tx_pong_tplr; /* 0xff4 - Tx packet length */
809a23c496SMichal Simek 	u32 reserved3; /* 0xff8 */
819a23c496SMichal Simek 	u32 tx_pong_tsr; /* 0xffc - Tx status */
829a23c496SMichal Simek 	u32 rx_ping; /* 0x1000 - Receive Buffer */
839a23c496SMichal Simek 	u32 reserved4[510];
849a23c496SMichal Simek 	u32 rx_ping_rsr; /* 0x17fc - Rx status */
859a23c496SMichal Simek 	u32 rx_pong; /* 0x1800 - Receive Buffer */
869a23c496SMichal Simek 	u32 reserved5[510];
879a23c496SMichal Simek 	u32 rx_pong_rsr; /* 0x1ffc - Rx status */
889a23c496SMichal Simek };
899a23c496SMichal Simek 
90773cfa8dSMichal Simek struct xemaclite {
91042272a6SMichal Simek 	u32 nexttxbuffertouse;	/* Next TX buffer to write to */
92042272a6SMichal Simek 	u32 nextrxbuffertouse;	/* Next RX buffer to read from */
93947324b9SMichal Simek 	u32 txpp;		/* TX ping pong buffer */
94947324b9SMichal Simek 	u32 rxpp;		/* RX ping pong buffer */
95d722e864SMichal Simek 	int phyaddr;
969a23c496SMichal Simek 	struct emaclite_regs *regs;
97d722e864SMichal Simek 	struct phy_device *phydev;
98d722e864SMichal Simek 	struct mii_dev *bus;
99773cfa8dSMichal Simek };
10089c53891SMichal Simek 
101f2a7806fSClive Stubbings static u32 etherrxbuff[PKTSIZE_ALIGN/4]; /* Receive buffer */
10289c53891SMichal Simek 
103042272a6SMichal Simek static void xemaclite_alignedread(u32 *srcptr, void *destptr, u32 bytecount)
10489c53891SMichal Simek {
105042272a6SMichal Simek 	u32 i;
10689c53891SMichal Simek 	u32 alignbuffer;
10789c53891SMichal Simek 	u32 *to32ptr;
10889c53891SMichal Simek 	u32 *from32ptr;
10989c53891SMichal Simek 	u8 *to8ptr;
11089c53891SMichal Simek 	u8 *from8ptr;
11189c53891SMichal Simek 
11289c53891SMichal Simek 	from32ptr = (u32 *) srcptr;
11389c53891SMichal Simek 
11489c53891SMichal Simek 	/* Word aligned buffer, no correction needed. */
11589c53891SMichal Simek 	to32ptr = (u32 *) destptr;
11689c53891SMichal Simek 	while (bytecount > 3) {
11789c53891SMichal Simek 		*to32ptr++ = *from32ptr++;
11889c53891SMichal Simek 		bytecount -= 4;
11989c53891SMichal Simek 	}
12089c53891SMichal Simek 	to8ptr = (u8 *) to32ptr;
12189c53891SMichal Simek 
12289c53891SMichal Simek 	alignbuffer = *from32ptr++;
12389c53891SMichal Simek 	from8ptr = (u8 *) &alignbuffer;
12489c53891SMichal Simek 
1255ac83801SMichal Simek 	for (i = 0; i < bytecount; i++)
12689c53891SMichal Simek 		*to8ptr++ = *from8ptr++;
12789c53891SMichal Simek }
12889c53891SMichal Simek 
129042272a6SMichal Simek static void xemaclite_alignedwrite(void *srcptr, u32 destptr, u32 bytecount)
13089c53891SMichal Simek {
131042272a6SMichal Simek 	u32 i;
13289c53891SMichal Simek 	u32 alignbuffer;
13389c53891SMichal Simek 	u32 *to32ptr = (u32 *) destptr;
13489c53891SMichal Simek 	u32 *from32ptr;
13589c53891SMichal Simek 	u8 *to8ptr;
13689c53891SMichal Simek 	u8 *from8ptr;
13789c53891SMichal Simek 
13889c53891SMichal Simek 	from32ptr = (u32 *) srcptr;
13989c53891SMichal Simek 	while (bytecount > 3) {
14089c53891SMichal Simek 
14189c53891SMichal Simek 		*to32ptr++ = *from32ptr++;
14289c53891SMichal Simek 		bytecount -= 4;
14389c53891SMichal Simek 	}
14489c53891SMichal Simek 
14589c53891SMichal Simek 	alignbuffer = 0;
14689c53891SMichal Simek 	to8ptr = (u8 *) &alignbuffer;
14789c53891SMichal Simek 	from8ptr = (u8 *) from32ptr;
14889c53891SMichal Simek 
1495ac83801SMichal Simek 	for (i = 0; i < bytecount; i++)
15089c53891SMichal Simek 		*to8ptr++ = *from8ptr++;
15189c53891SMichal Simek 
15289c53891SMichal Simek 	*to32ptr++ = alignbuffer;
15389c53891SMichal Simek }
15489c53891SMichal Simek 
155d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
156d722e864SMichal Simek static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
157d722e864SMichal Simek 			bool set, unsigned int timeout)
158d722e864SMichal Simek {
159d722e864SMichal Simek 	u32 val;
160d722e864SMichal Simek 	unsigned long start = get_timer(0);
161d722e864SMichal Simek 
162d722e864SMichal Simek 	while (1) {
163d722e864SMichal Simek 		val = readl(reg);
164d722e864SMichal Simek 
165d722e864SMichal Simek 		if (!set)
166d722e864SMichal Simek 			val = ~val;
167d722e864SMichal Simek 
168d722e864SMichal Simek 		if ((val & mask) == mask)
169d722e864SMichal Simek 			return 0;
170d722e864SMichal Simek 
171d722e864SMichal Simek 		if (get_timer(start) > timeout)
172d722e864SMichal Simek 			break;
173d722e864SMichal Simek 
174d722e864SMichal Simek 		if (ctrlc()) {
175d722e864SMichal Simek 			puts("Abort\n");
176d722e864SMichal Simek 			return -EINTR;
177d722e864SMichal Simek 		}
178d722e864SMichal Simek 
179d722e864SMichal Simek 		udelay(1);
180d722e864SMichal Simek 	}
181d722e864SMichal Simek 
182d722e864SMichal Simek 	debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
183d722e864SMichal Simek 	      func, reg, mask, set);
184d722e864SMichal Simek 
185d722e864SMichal Simek 	return -ETIMEDOUT;
186d722e864SMichal Simek }
187d722e864SMichal Simek 
1889a23c496SMichal Simek static int mdio_wait(struct emaclite_regs *regs)
189d722e864SMichal Simek {
1909a23c496SMichal Simek 	return wait_for_bit(__func__, &regs->mdioctrl,
191d722e864SMichal Simek 			    XEL_MDIOCTRL_MDIOSTS_MASK, false, 2000);
192d722e864SMichal Simek }
193d722e864SMichal Simek 
1949a23c496SMichal Simek static u32 phyread(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
195d722e864SMichal Simek 		   u16 *data)
196d722e864SMichal Simek {
1979a23c496SMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
1989a23c496SMichal Simek 
1999a23c496SMichal Simek 	if (mdio_wait(regs))
200d722e864SMichal Simek 		return 1;
201d722e864SMichal Simek 
2029a23c496SMichal Simek 	u32 ctrl_reg = in_be32(&regs->mdioctrl);
2039a23c496SMichal Simek 	out_be32(&regs->mdioaddr, XEL_MDIOADDR_OP_MASK |
204d722e864SMichal Simek 		 ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum));
2059a23c496SMichal Simek 	out_be32(&regs->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
206d722e864SMichal Simek 
2079a23c496SMichal Simek 	if (mdio_wait(regs))
208d722e864SMichal Simek 		return 1;
209d722e864SMichal Simek 
210d722e864SMichal Simek 	/* Read data */
2119a23c496SMichal Simek 	*data = in_be32(&regs->mdiord);
212d722e864SMichal Simek 	return 0;
213d722e864SMichal Simek }
214d722e864SMichal Simek 
2159a23c496SMichal Simek static u32 phywrite(struct xemaclite *emaclite, u32 phyaddress, u32 registernum,
216d722e864SMichal Simek 		    u16 data)
217d722e864SMichal Simek {
2189a23c496SMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
2199a23c496SMichal Simek 
2209a23c496SMichal Simek 	if (mdio_wait(regs))
221d722e864SMichal Simek 		return 1;
222d722e864SMichal Simek 
223d722e864SMichal Simek 	/*
224d722e864SMichal Simek 	 * Write the PHY address, register number and clear the OP bit in the
225d722e864SMichal Simek 	 * MDIO Address register and then write the value into the MDIO Write
226d722e864SMichal Simek 	 * Data register. Finally, set the Status bit in the MDIO Control
227d722e864SMichal Simek 	 * register to start a MDIO write transaction.
228d722e864SMichal Simek 	 */
2299a23c496SMichal Simek 	u32 ctrl_reg = in_be32(&regs->mdioctrl);
2309a23c496SMichal Simek 	out_be32(&regs->mdioaddr, ~XEL_MDIOADDR_OP_MASK &
231d722e864SMichal Simek 		 ((phyaddress << XEL_MDIOADDR_PHYADR_SHIFT) | registernum));
2329a23c496SMichal Simek 	out_be32(&regs->mdiowr, data);
2339a23c496SMichal Simek 	out_be32(&regs->mdioctrl, ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK);
234d722e864SMichal Simek 
2359a23c496SMichal Simek 	if (mdio_wait(regs))
236d722e864SMichal Simek 		return 1;
237d722e864SMichal Simek 
238d722e864SMichal Simek 	return 0;
239d722e864SMichal Simek }
240d722e864SMichal Simek #endif
241d722e864SMichal Simek 
242042272a6SMichal Simek static void emaclite_halt(struct eth_device *dev)
24389c53891SMichal Simek {
24489c53891SMichal Simek 	debug("eth_halt\n");
24589c53891SMichal Simek }
24689c53891SMichal Simek 
247d722e864SMichal Simek /* Use MII register 1 (MII status register) to detect PHY */
248d722e864SMichal Simek #define PHY_DETECT_REG  1
249d722e864SMichal Simek 
250d722e864SMichal Simek /* Mask used to verify certain PHY features (or register contents)
251d722e864SMichal Simek  * in the register above:
252d722e864SMichal Simek  *  0x1000: 10Mbps full duplex support
253d722e864SMichal Simek  *  0x0800: 10Mbps half duplex support
254d722e864SMichal Simek  *  0x0008: Auto-negotiation support
255d722e864SMichal Simek  */
256d722e864SMichal Simek #define PHY_DETECT_MASK 0x1808
257d722e864SMichal Simek 
258d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
259d722e864SMichal Simek static int setup_phy(struct eth_device *dev)
260d722e864SMichal Simek {
261d722e864SMichal Simek 	int i;
262d722e864SMichal Simek 	u16 phyreg;
263d722e864SMichal Simek 	struct xemaclite *emaclite = dev->priv;
264d722e864SMichal Simek 	struct phy_device *phydev;
265d722e864SMichal Simek 
266d722e864SMichal Simek 	u32 supported = SUPPORTED_10baseT_Half |
267d722e864SMichal Simek 			SUPPORTED_10baseT_Full |
268d722e864SMichal Simek 			SUPPORTED_100baseT_Half |
269d722e864SMichal Simek 			SUPPORTED_100baseT_Full;
270d722e864SMichal Simek 
271d722e864SMichal Simek 	if (emaclite->phyaddr != -1) {
2729a23c496SMichal Simek 		phyread(emaclite, emaclite->phyaddr, PHY_DETECT_REG, &phyreg);
273d722e864SMichal Simek 		if ((phyreg != 0xFFFF) &&
274d722e864SMichal Simek 		    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
275d722e864SMichal Simek 			/* Found a valid PHY address */
276d722e864SMichal Simek 			debug("Default phy address %d is valid\n",
277d722e864SMichal Simek 			      emaclite->phyaddr);
278d722e864SMichal Simek 		} else {
279d722e864SMichal Simek 			debug("PHY address is not setup correctly %d\n",
280d722e864SMichal Simek 			      emaclite->phyaddr);
281d722e864SMichal Simek 			emaclite->phyaddr = -1;
282d722e864SMichal Simek 		}
283d722e864SMichal Simek 	}
284d722e864SMichal Simek 
285d722e864SMichal Simek 	if (emaclite->phyaddr == -1) {
286d722e864SMichal Simek 		/* detect the PHY address */
287d722e864SMichal Simek 		for (i = 31; i >= 0; i--) {
2889a23c496SMichal Simek 			phyread(emaclite, i, PHY_DETECT_REG, &phyreg);
289d722e864SMichal Simek 			if ((phyreg != 0xFFFF) &&
290d722e864SMichal Simek 			    ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
291d722e864SMichal Simek 				/* Found a valid PHY address */
292d722e864SMichal Simek 				emaclite->phyaddr = i;
293d722e864SMichal Simek 				debug("emaclite: Found valid phy address, %d\n",
294d722e864SMichal Simek 				      i);
295d722e864SMichal Simek 				break;
296d722e864SMichal Simek 			}
297d722e864SMichal Simek 		}
298d722e864SMichal Simek 	}
299d722e864SMichal Simek 
300d722e864SMichal Simek 	/* interface - look at tsec */
301d722e864SMichal Simek 	phydev = phy_connect(emaclite->bus, emaclite->phyaddr, dev,
302d722e864SMichal Simek 			     PHY_INTERFACE_MODE_MII);
303d722e864SMichal Simek 	/*
304d722e864SMichal Simek 	 * Phy can support 1000baseT but device NOT that's why phydev->supported
305d722e864SMichal Simek 	 * must be setup for 1000baseT. phydev->advertising setups what speeds
306d722e864SMichal Simek 	 * will be used for autonegotiation where 1000baseT must be disabled.
307d722e864SMichal Simek 	 */
308d722e864SMichal Simek 	phydev->supported = supported | SUPPORTED_1000baseT_Half |
309d722e864SMichal Simek 						SUPPORTED_1000baseT_Full;
310d722e864SMichal Simek 	phydev->advertising = supported;
311d722e864SMichal Simek 	emaclite->phydev = phydev;
312d722e864SMichal Simek 	phy_config(phydev);
313d722e864SMichal Simek 	phy_startup(phydev);
314d722e864SMichal Simek 
315d722e864SMichal Simek 	if (!phydev->link) {
316d722e864SMichal Simek 		printf("%s: No link.\n", phydev->dev->name);
317d722e864SMichal Simek 		return 0;
318d722e864SMichal Simek 	}
319d722e864SMichal Simek 
320d722e864SMichal Simek 	/* Do not setup anything */
321d722e864SMichal Simek 	return 1;
322d722e864SMichal Simek }
323d722e864SMichal Simek #endif
324d722e864SMichal Simek 
325042272a6SMichal Simek static int emaclite_init(struct eth_device *dev, bd_t *bis)
32689c53891SMichal Simek {
327947324b9SMichal Simek 	struct xemaclite *emaclite = dev->priv;
3289a23c496SMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
3299a23c496SMichal Simek 
33089c53891SMichal Simek 	debug("EmacLite Initialization Started\n");
33189c53891SMichal Simek 
33289c53891SMichal Simek /*
33389c53891SMichal Simek  * TX - TX_PING & TX_PONG initialization
33489c53891SMichal Simek  */
33589c53891SMichal Simek 	/* Restart PING TX */
336a0b2bfb0SMichal Simek 	out_be32(&regs->tx_ping_tsr, 0);
33789c53891SMichal Simek 	/* Copy MAC address */
338a0b2bfb0SMichal Simek 	xemaclite_alignedwrite(dev->enetaddr, (u32)&regs->tx_ping,
339a0b2bfb0SMichal Simek 			       ENET_ADDR_LENGTH);
34089c53891SMichal Simek 	/* Set the length */
341a0b2bfb0SMichal Simek 	out_be32(&regs->tx_ping_tplr, ENET_ADDR_LENGTH);
34289c53891SMichal Simek 	/* Update the MAC address in the EMAC Lite */
343a0b2bfb0SMichal Simek 	out_be32(&regs->tx_ping_tsr, XEL_TSR_PROG_MAC_ADDR);
34489c53891SMichal Simek 	/* Wait for EMAC Lite to finish with the MAC address update */
345a0b2bfb0SMichal Simek 	while ((in_be32 (&regs->tx_ping_tsr) &
3468d95ddbbSMichal Simek 		XEL_TSR_PROG_MAC_ADDR) != 0)
3478d95ddbbSMichal Simek 		;
34889c53891SMichal Simek 
349947324b9SMichal Simek 	if (emaclite->txpp) {
35089c53891SMichal Simek 		/* The same operation with PONG TX */
351a0b2bfb0SMichal Simek 		out_be32(&regs->tx_pong_tsr, 0);
352a0b2bfb0SMichal Simek 		xemaclite_alignedwrite(dev->enetaddr, (u32)&regs->tx_pong,
353a0b2bfb0SMichal Simek 				       ENET_ADDR_LENGTH);
354a0b2bfb0SMichal Simek 		out_be32(&regs->tx_pong_tplr, ENET_ADDR_LENGTH);
355a0b2bfb0SMichal Simek 		out_be32(&regs->tx_pong_tsr, XEL_TSR_PROG_MAC_ADDR);
356a0b2bfb0SMichal Simek 		while ((in_be32(&regs->tx_pong_tsr) &
357a0b2bfb0SMichal Simek 		       XEL_TSR_PROG_MAC_ADDR) != 0)
3588d95ddbbSMichal Simek 			;
359947324b9SMichal Simek 	}
36089c53891SMichal Simek 
36189c53891SMichal Simek /*
36289c53891SMichal Simek  * RX - RX_PING & RX_PONG initialization
36389c53891SMichal Simek  */
36489c53891SMichal Simek 	/* Write out the value to flush the RX buffer */
3653af70909SMichal Simek 	out_be32(&regs->rx_ping_rsr, XEL_RSR_RECV_IE_MASK);
366947324b9SMichal Simek 
367947324b9SMichal Simek 	if (emaclite->rxpp)
3683af70909SMichal Simek 		out_be32(&regs->rx_pong_rsr, XEL_RSR_RECV_IE_MASK);
36989c53891SMichal Simek 
370d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
3719a23c496SMichal Simek 	out_be32(&regs->mdioctrl, XEL_MDIOCTRL_MDIOEN_MASK);
3729a23c496SMichal Simek 	if (in_be32(&regs->mdioctrl) & XEL_MDIOCTRL_MDIOEN_MASK)
373d722e864SMichal Simek 		if (!setup_phy(dev))
374d722e864SMichal Simek 			return -1;
375d722e864SMichal Simek #endif
37689c53891SMichal Simek 	debug("EmacLite Initialization complete\n");
37789c53891SMichal Simek 	return 0;
37889c53891SMichal Simek }
37989c53891SMichal Simek 
38026c7945aSMichal Simek static int xemaclite_txbufferavailable(struct xemaclite *emaclite)
38189c53891SMichal Simek {
38226c7945aSMichal Simek 	u32 tmp;
38326c7945aSMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
384773cfa8dSMichal Simek 
38589c53891SMichal Simek 	/*
38689c53891SMichal Simek 	 * Read the other buffer register
38789c53891SMichal Simek 	 * and determine if the other buffer is available
38889c53891SMichal Simek 	 */
38926c7945aSMichal Simek 	tmp = ~in_be32(&regs->tx_ping_tsr);
39026c7945aSMichal Simek 	if (emaclite->txpp)
39126c7945aSMichal Simek 		tmp |= ~in_be32(&regs->tx_pong_tsr);
39289c53891SMichal Simek 
39326c7945aSMichal Simek 	return !(tmp & XEL_TSR_XMIT_BUSY_MASK);
39489c53891SMichal Simek }
39589c53891SMichal Simek 
3961ae6b9c4SStephan Linz static int emaclite_send(struct eth_device *dev, void *ptr, int len)
397042272a6SMichal Simek {
398042272a6SMichal Simek 	u32 reg;
399042272a6SMichal Simek 	u32 baseaddress;
400773cfa8dSMichal Simek 	struct xemaclite *emaclite = dev->priv;
4015a4baa33SMichal Simek 	struct emaclite_regs *regs = emaclite->regs;
40289c53891SMichal Simek 
403042272a6SMichal Simek 	u32 maxtry = 1000;
40489c53891SMichal Simek 
40580439252SMichal Simek 	if (len > PKTSIZE)
40680439252SMichal Simek 		len = PKTSIZE;
40789c53891SMichal Simek 
40826c7945aSMichal Simek 	while (xemaclite_txbufferavailable(emaclite) && maxtry) {
40989c53891SMichal Simek 		udelay(10);
41089c53891SMichal Simek 		maxtry--;
41189c53891SMichal Simek 	}
41289c53891SMichal Simek 
41389c53891SMichal Simek 	if (!maxtry) {
41489c53891SMichal Simek 		printf("Error: Timeout waiting for ethernet TX buffer\n");
41589c53891SMichal Simek 		/* Restart PING TX */
4165a4baa33SMichal Simek 		out_be32(&regs->tx_ping_tsr, 0);
417947324b9SMichal Simek 		if (emaclite->txpp) {
4185a4baa33SMichal Simek 			out_be32(&regs->tx_pong_tsr, 0);
419947324b9SMichal Simek 		}
42095efa79dSMichal Simek 		return -1;
42189c53891SMichal Simek 	}
42289c53891SMichal Simek 
42389c53891SMichal Simek 	/* Determine the expected TX buffer address */
424773cfa8dSMichal Simek 	baseaddress = (dev->iobase + emaclite->nexttxbuffertouse);
42589c53891SMichal Simek 
42689c53891SMichal Simek 	/* Determine if the expected buffer address is empty */
42789c53891SMichal Simek 	reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
428*15c239c8SMichal Simek 	if ((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) {
429947324b9SMichal Simek 		if (emaclite->txpp)
430773cfa8dSMichal Simek 			emaclite->nexttxbuffertouse ^= XEL_BUFFER_OFFSET;
431947324b9SMichal Simek 
43289c53891SMichal Simek 		debug("Send packet from 0x%x\n", baseaddress);
43389c53891SMichal Simek 		/* Write the frame to the buffer */
4341ae6b9c4SStephan Linz 		xemaclite_alignedwrite(ptr, baseaddress, len);
43589c53891SMichal Simek 		out_be32 (baseaddress + XEL_TPLR_OFFSET,(len &
43689c53891SMichal Simek 			(XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO)));
43789c53891SMichal Simek 		reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
43889c53891SMichal Simek 		reg |= XEL_TSR_XMIT_BUSY_MASK;
43989c53891SMichal Simek 		out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
44095efa79dSMichal Simek 		return 0;
44189c53891SMichal Simek 	}
442947324b9SMichal Simek 
443947324b9SMichal Simek 	if (emaclite->txpp) {
44489c53891SMichal Simek 		/* Switch to second buffer */
44589c53891SMichal Simek 		baseaddress ^= XEL_BUFFER_OFFSET;
44689c53891SMichal Simek 		/* Determine if the expected buffer address is empty */
44789c53891SMichal Simek 		reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
448*15c239c8SMichal Simek 		if ((reg & XEL_TSR_XMIT_BUSY_MASK) == 0) {
44989c53891SMichal Simek 			debug("Send packet from 0x%x\n", baseaddress);
45089c53891SMichal Simek 			/* Write the frame to the buffer */
4511ae6b9c4SStephan Linz 			xemaclite_alignedwrite(ptr, baseaddress, len);
45289c53891SMichal Simek 			out_be32 (baseaddress + XEL_TPLR_OFFSET, (len &
453947324b9SMichal Simek 				(XEL_TPLR_LENGTH_MASK_HI |
454947324b9SMichal Simek 					XEL_TPLR_LENGTH_MASK_LO)));
45589c53891SMichal Simek 			reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
45689c53891SMichal Simek 			reg |= XEL_TSR_XMIT_BUSY_MASK;
45789c53891SMichal Simek 			out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
45895efa79dSMichal Simek 			return 0;
45989c53891SMichal Simek 		}
460947324b9SMichal Simek 	}
461947324b9SMichal Simek 
46289c53891SMichal Simek 	puts("Error while sending frame\n");
46395efa79dSMichal Simek 	return -1;
46489c53891SMichal Simek }
46589c53891SMichal Simek 
466042272a6SMichal Simek static int emaclite_recv(struct eth_device *dev)
46789c53891SMichal Simek {
468042272a6SMichal Simek 	u32 length;
469042272a6SMichal Simek 	u32 reg;
470042272a6SMichal Simek 	u32 baseaddress;
471773cfa8dSMichal Simek 	struct xemaclite *emaclite = dev->priv;
47289c53891SMichal Simek 
473773cfa8dSMichal Simek 	baseaddress = dev->iobase + emaclite->nextrxbuffertouse;
47489c53891SMichal Simek 	reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
47589c53891SMichal Simek 	debug("Testing data at address 0x%x\n", baseaddress);
47689c53891SMichal Simek 	if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
477947324b9SMichal Simek 		if (emaclite->rxpp)
478773cfa8dSMichal Simek 			emaclite->nextrxbuffertouse ^= XEL_BUFFER_OFFSET;
47989c53891SMichal Simek 	} else {
480947324b9SMichal Simek 
481947324b9SMichal Simek 		if (!emaclite->rxpp) {
482947324b9SMichal Simek 			debug("No data was available - address 0x%x\n",
483947324b9SMichal Simek 								baseaddress);
48489c53891SMichal Simek 			return 0;
485947324b9SMichal Simek 		} else {
48689c53891SMichal Simek 			baseaddress ^= XEL_BUFFER_OFFSET;
48789c53891SMichal Simek 			reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
48889c53891SMichal Simek 			if ((reg & XEL_RSR_RECV_DONE_MASK) !=
48989c53891SMichal Simek 						XEL_RSR_RECV_DONE_MASK) {
49089c53891SMichal Simek 				debug("No data was available - address 0x%x\n",
49189c53891SMichal Simek 						baseaddress);
49289c53891SMichal Simek 				return 0;
49389c53891SMichal Simek 			}
494947324b9SMichal Simek 		}
49589c53891SMichal Simek 	}
49689c53891SMichal Simek 	/* Get the length of the frame that arrived */
4973f91ec0fSMichal Simek 	switch(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET + 0xC))) &
49889c53891SMichal Simek 			0xFFFF0000 ) >> 16) {
49989c53891SMichal Simek 		case 0x806:
50089c53891SMichal Simek 			length = 42 + 20; /* FIXME size of ARP */
50189c53891SMichal Simek 			debug("ARP Packet\n");
50289c53891SMichal Simek 			break;
50389c53891SMichal Simek 		case 0x800:
50489c53891SMichal Simek 			length = 14 + 14 +
5055ac83801SMichal Simek 			(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET +
5065ac83801SMichal Simek 						0x10))) & 0xFFFF0000) >> 16);
5075ac83801SMichal Simek 			/* FIXME size of IP packet */
50889c53891SMichal Simek 			debug ("IP Packet\n");
50989c53891SMichal Simek 			break;
51089c53891SMichal Simek 		default:
51189c53891SMichal Simek 			debug("Other Packet\n");
51280439252SMichal Simek 			length = PKTSIZE;
51389c53891SMichal Simek 			break;
51489c53891SMichal Simek 	}
51589c53891SMichal Simek 
51689c53891SMichal Simek 	xemaclite_alignedread((u32 *) (baseaddress + XEL_RXBUFF_OFFSET),
51789c53891SMichal Simek 			etherrxbuff, length);
51889c53891SMichal Simek 
51989c53891SMichal Simek 	/* Acknowledge the frame */
52089c53891SMichal Simek 	reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
52189c53891SMichal Simek 	reg &= ~XEL_RSR_RECV_DONE_MASK;
52289c53891SMichal Simek 	out_be32 (baseaddress + XEL_RSR_OFFSET, reg);
52389c53891SMichal Simek 
52489c53891SMichal Simek 	debug("Packet receive from 0x%x, length %dB\n", baseaddress, length);
5251fd92db8SJoe Hershberger 	net_process_received_packet((uchar *)etherrxbuff, length);
52695efa79dSMichal Simek 	return length;
52789c53891SMichal Simek 
52889c53891SMichal Simek }
529042272a6SMichal Simek 
530d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
531d722e864SMichal Simek static int emaclite_miiphy_read(const char *devname, uchar addr,
532d722e864SMichal Simek 				uchar reg, ushort *val)
533d722e864SMichal Simek {
534d722e864SMichal Simek 	u32 ret;
535d722e864SMichal Simek 	struct eth_device *dev = eth_get_dev();
536d722e864SMichal Simek 
5379a23c496SMichal Simek 	ret = phyread(dev->priv, addr, reg, val);
538d722e864SMichal Simek 	debug("emaclite: Read MII 0x%x, 0x%x, 0x%x\n", addr, reg, *val);
539d722e864SMichal Simek 	return ret;
540d722e864SMichal Simek }
541d722e864SMichal Simek 
542d722e864SMichal Simek static int emaclite_miiphy_write(const char *devname, uchar addr,
543d722e864SMichal Simek 				 uchar reg, ushort val)
544d722e864SMichal Simek {
545d722e864SMichal Simek 	struct eth_device *dev = eth_get_dev();
546d722e864SMichal Simek 
547d722e864SMichal Simek 	debug("emaclite: Write MII 0x%x, 0x%x, 0x%x\n", addr, reg, val);
5489a23c496SMichal Simek 	return phywrite(dev->priv, addr, reg, val);
549d722e864SMichal Simek }
550d722e864SMichal Simek #endif
551d722e864SMichal Simek 
552c1044a1eSMichal Simek int xilinx_emaclite_initialize(bd_t *bis, unsigned long base_addr,
553c1044a1eSMichal Simek 							int txpp, int rxpp)
554042272a6SMichal Simek {
555042272a6SMichal Simek 	struct eth_device *dev;
556773cfa8dSMichal Simek 	struct xemaclite *emaclite;
5579a23c496SMichal Simek 	struct emaclite_regs *regs;
558042272a6SMichal Simek 
55928ae02e5SMichal Simek 	dev = calloc(1, sizeof(*dev));
560042272a6SMichal Simek 	if (dev == NULL)
56195efa79dSMichal Simek 		return -1;
562042272a6SMichal Simek 
563773cfa8dSMichal Simek 	emaclite = calloc(1, sizeof(struct xemaclite));
564773cfa8dSMichal Simek 	if (emaclite == NULL) {
565773cfa8dSMichal Simek 		free(dev);
566773cfa8dSMichal Simek 		return -1;
567773cfa8dSMichal Simek 	}
568773cfa8dSMichal Simek 
569773cfa8dSMichal Simek 	dev->priv = emaclite;
570773cfa8dSMichal Simek 
571c1044a1eSMichal Simek 	emaclite->txpp = txpp;
572c1044a1eSMichal Simek 	emaclite->rxpp = rxpp;
573947324b9SMichal Simek 
5749b94755aSMichal Simek 	sprintf(dev->name, "Xelite.%lx", base_addr);
575042272a6SMichal Simek 
5769a23c496SMichal Simek 	emaclite->regs = (struct emaclite_regs *)base_addr;
5779a23c496SMichal Simek 	regs = emaclite->regs;
578042272a6SMichal Simek 	dev->iobase = base_addr;
579042272a6SMichal Simek 	dev->init = emaclite_init;
580042272a6SMichal Simek 	dev->halt = emaclite_halt;
581042272a6SMichal Simek 	dev->send = emaclite_send;
582042272a6SMichal Simek 	dev->recv = emaclite_recv;
583042272a6SMichal Simek 
584d722e864SMichal Simek #ifdef CONFIG_PHY_ADDR
585d722e864SMichal Simek 	emaclite->phyaddr = CONFIG_PHY_ADDR;
586d722e864SMichal Simek #else
587d722e864SMichal Simek 	emaclite->phyaddr = -1;
588d722e864SMichal Simek #endif
589d722e864SMichal Simek 
590042272a6SMichal Simek 	eth_register(dev);
591042272a6SMichal Simek 
592d722e864SMichal Simek #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
593d722e864SMichal Simek 	miiphy_register(dev->name, emaclite_miiphy_read, emaclite_miiphy_write);
594d722e864SMichal Simek 	emaclite->bus = miiphy_get_dev_by_name(dev->name);
595d722e864SMichal Simek 
5969a23c496SMichal Simek 	out_be32(&regs->mdioctrl, XEL_MDIOCTRL_MDIOEN_MASK);
597d722e864SMichal Simek #endif
598d722e864SMichal Simek 
59995efa79dSMichal Simek 	return 1;
600042272a6SMichal Simek }
601