12439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
20ef91193SKumar Gala * Copyright 2007, 2010 Freescale Semiconductor, Inc.
32439e4bfSJean-Christophe PLAGNIOL-VILLARD *
42439e4bfSJean-Christophe PLAGNIOL-VILLARD * Author: Roy Zang <tie-fei.zang@freescale.com>, Sep, 2007
52439e4bfSJean-Christophe PLAGNIOL-VILLARD *
62439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description:
72439e4bfSJean-Christophe PLAGNIOL-VILLARD * ULI 526x Ethernet port driver.
82439e4bfSJean-Christophe PLAGNIOL-VILLARD * Based on the Linux driver: drivers/net/tulip/uli526x.c
92439e4bfSJean-Christophe PLAGNIOL-VILLARD *
101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
112439e4bfSJean-Christophe PLAGNIOL-VILLARD */
122439e4bfSJean-Christophe PLAGNIOL-VILLARD
132439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
1689973f8aSBen Warren #include <netdev.h>
172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h>
192439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <miiphy.h>
202439e4bfSJean-Christophe PLAGNIOL-VILLARD
212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* some kernel function compatible define */
222439e4bfSJean-Christophe PLAGNIOL-VILLARD
232439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG
242439e4bfSJean-Christophe PLAGNIOL-VILLARD
252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Board/System/Debug information/definition */
262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI_VENDOR_ID 0x10B9
272439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI5261_DEVICE_ID 0x5261
282439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI5263_DEVICE_ID 0x5263
292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* ULi M5261 ID*/
30e845e07eSJean-Christophe PLAGNIOL-VILLARD #define PCI_ULI5261_ID (ULI5261_DEVICE_ID << 16 | ULI_VENDOR_ID)
312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* ULi M5263 ID*/
32e845e07eSJean-Christophe PLAGNIOL-VILLARD #define PCI_ULI5263_ID (ULI5263_DEVICE_ID << 16 | ULI_VENDOR_ID)
332439e4bfSJean-Christophe PLAGNIOL-VILLARD
342439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_IO_SIZE 0x100
352439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DESC_CNT 0x10 /* Allocated Tx descriptors */
362439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DESC_CNT PKTBUFSRX /* Allocated Rx descriptors */
372439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
382439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
392439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
402439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_ALLOC 0x300
412439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_ALLOC_SIZE PKTSIZE
422439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_RESET 1
432439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CR0_DEFAULT 0
442439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CR6_DEFAULT 0x22200000
452439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CR7_DEFAULT 0x180c1
462439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
472439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
482439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_PACKET_SIZE 1514
492439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI5261_MAX_MULTICAST 14
502439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_COPY_SIZE 100
512439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_CHECK_PACKET 0x8000
522439e4bfSJean-Christophe PLAGNIOL-VILLARD
532439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_10MHF 0
542439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_100MHF 1
552439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_10MFD 4
562439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_100MFD 5
572439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_AUTO 8
582439e4bfSJean-Christophe PLAGNIOL-VILLARD
592439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
612439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
622439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
632439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
642439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
652439e4bfSJean-Christophe PLAGNIOL-VILLARD
662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CR9 definition: SROM/MII */
672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CR9_SROM_READ 0x4800
682439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CR9_SRCS 0x1
692439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CR9_SRCLK 0x2
702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CR9_CRDOUT 0x8
712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_DATA_0 0x0
722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_DATA_1 0x4
732439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_DATA_1 0x20000
742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_DATA_0 0x00000
752439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MDCLKH 0x10000
762439e4bfSJean-Christophe PLAGNIOL-VILLARD
772439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_POWER_DOWN 0x800
782439e4bfSJean-Christophe PLAGNIOL-VILLARD
792439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_V41_CODE 0x14
802439e4bfSJean-Christophe PLAGNIOL-VILLARD
812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_CLK_WRITE(data, ioaddr) do { \
822439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(data|CR9_SROM_READ|CR9_SRCS, ioaddr); \
832439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(5); \
842439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK, ioaddr); \
852439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(5); \
862439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(data|CR9_SROM_READ|CR9_SRCS, ioaddr); \
872439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(5); \
882439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (0)
892439e4bfSJean-Christophe PLAGNIOL-VILLARD
902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Structure/enum declaration */
912439e4bfSJean-Christophe PLAGNIOL-VILLARD
922439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tx_desc {
932439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
942439e4bfSJean-Christophe PLAGNIOL-VILLARD char *tx_buf_ptr; /* Data for us */
952439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tx_desc *next_tx_desc;
962439e4bfSJean-Christophe PLAGNIOL-VILLARD };
972439e4bfSJean-Christophe PLAGNIOL-VILLARD
982439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rx_desc {
992439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
1002439e4bfSJean-Christophe PLAGNIOL-VILLARD char *rx_buf_ptr; /* Data for us */
1012439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rx_desc *next_rx_desc;
1022439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1032439e4bfSJean-Christophe PLAGNIOL-VILLARD
1042439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info {
1052439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 chip_id; /* Chip vendor/Device ID */
1062439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t pdev;
1072439e4bfSJean-Christophe PLAGNIOL-VILLARD
1082439e4bfSJean-Christophe PLAGNIOL-VILLARD long ioaddr; /* I/O base address */
1092439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 cr0_data;
1102439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 cr5_data;
1112439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 cr6_data;
1122439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 cr7_data;
1132439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 cr15_data;
1142439e4bfSJean-Christophe PLAGNIOL-VILLARD
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* pointer for memory physical address */
1162439e4bfSJean-Christophe PLAGNIOL-VILLARD dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
1172439e4bfSJean-Christophe PLAGNIOL-VILLARD dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
1182439e4bfSJean-Christophe PLAGNIOL-VILLARD dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
1192439e4bfSJean-Christophe PLAGNIOL-VILLARD dma_addr_t first_tx_desc_dma;
1202439e4bfSJean-Christophe PLAGNIOL-VILLARD dma_addr_t first_rx_desc_dma;
1212439e4bfSJean-Christophe PLAGNIOL-VILLARD
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* descriptor pointer */
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *buf_pool_start; /* Tx buffer pool align dword */
1252439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *desc_pool_ptr; /* descriptor pool memory */
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tx_desc *first_tx_desc;
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tx_desc *tx_insert_ptr;
1282439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tx_desc *tx_remove_ptr;
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rx_desc *first_rx_desc;
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rx_desc *rx_ready_ptr; /* packet come pointer */
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long tx_packet_cnt; /* transmitted packet count */
1322439e4bfSJean-Christophe PLAGNIOL-VILLARD
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 PHY_reg4; /* Saved Phyxcer register 4 value */
1342439e4bfSJean-Christophe PLAGNIOL-VILLARD
1352439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 media_mode; /* user specify media mode */
1362439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 op_mode; /* real work dedia mode */
1372439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 phy_addr;
1382439e4bfSJean-Christophe PLAGNIOL-VILLARD
1392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* NIC SROM data */
1402439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char srom[128];
1412439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1422439e4bfSJean-Christophe PLAGNIOL-VILLARD
1432439e4bfSJean-Christophe PLAGNIOL-VILLARD enum uli526x_offsets {
1442439e4bfSJean-Christophe PLAGNIOL-VILLARD DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
1452439e4bfSJean-Christophe PLAGNIOL-VILLARD DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
1462439e4bfSJean-Christophe PLAGNIOL-VILLARD DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
1472439e4bfSJean-Christophe PLAGNIOL-VILLARD DCR15 = 0x78
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD enum uli526x_CR6_bits {
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
1522439e4bfSJean-Christophe PLAGNIOL-VILLARD CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Global variable declaration -- */
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD
1582439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char uli526x_media_mode = ULI526X_AUTO;
1592439e4bfSJean-Christophe PLAGNIOL-VILLARD
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tx_desc desc_pool_array[DESC_ALL_CNT + 0x20]
1612439e4bfSJean-Christophe PLAGNIOL-VILLARD __attribute__ ((aligned(32)));
1622439e4bfSJean-Christophe PLAGNIOL-VILLARD static char buf_pool[TX_BUF_ALLOC * TX_DESC_CNT + 4];
1632439e4bfSJean-Christophe PLAGNIOL-VILLARD
1642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For module input parameter */
1652439e4bfSJean-Christophe PLAGNIOL-VILLARD static int mode = 8;
1662439e4bfSJean-Christophe PLAGNIOL-VILLARD
1672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* function declaration -- */
1684b942150SJoe Hershberger static int uli526x_start_xmit(struct eth_device *dev, void *packet, int length);
1692439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 read_srom_word(long, int);
1702439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
1712439e4bfSJean-Christophe PLAGNIOL-VILLARD static void allocate_rx_buffer(struct uli526x_board_info *);
1722439e4bfSJean-Christophe PLAGNIOL-VILLARD static void update_cr6(u32, unsigned long);
17309c04c20SAndy Fleming static u16 uli_phy_read(unsigned long, u8, u8, u32);
1742439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 phy_readby_cr10(unsigned long, u8, u8);
17509c04c20SAndy Fleming static void uli_phy_write(unsigned long, u8, u8, u16, u32);
1762439e4bfSJean-Christophe PLAGNIOL-VILLARD static void phy_writeby_cr10(unsigned long, u8, u8, u16);
1772439e4bfSJean-Christophe PLAGNIOL-VILLARD static void phy_write_1bit(unsigned long, u32, u32);
1782439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 phy_read_1bit(unsigned long, u32);
1792439e4bfSJean-Christophe PLAGNIOL-VILLARD static int uli526x_rx_packet(struct eth_device *);
1802439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_free_tx_pkt(struct eth_device *,
1812439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info *);
1822439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_reuse_buf(struct rx_desc *);
1832439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_init(struct eth_device *);
1842439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_set_phyxcer(struct uli526x_board_info *);
1852439e4bfSJean-Christophe PLAGNIOL-VILLARD
1862439e4bfSJean-Christophe PLAGNIOL-VILLARD
1872439e4bfSJean-Christophe PLAGNIOL-VILLARD static int uli526x_init_one(struct eth_device *, bd_t *);
1882439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_disable(struct eth_device *);
1892439e4bfSJean-Christophe PLAGNIOL-VILLARD static void set_mac_addr(struct eth_device *);
1902439e4bfSJean-Christophe PLAGNIOL-VILLARD
1912439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id uli526x_pci_tbl[] = {
1922439e4bfSJean-Christophe PLAGNIOL-VILLARD { ULI_VENDOR_ID, ULI5261_DEVICE_ID}, /* 5261 device */
1932439e4bfSJean-Christophe PLAGNIOL-VILLARD { ULI_VENDOR_ID, ULI5263_DEVICE_ID}, /* 5263 device */
1942439e4bfSJean-Christophe PLAGNIOL-VILLARD {}
1952439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1962439e4bfSJean-Christophe PLAGNIOL-VILLARD
1972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* ULI526X network board routine */
1982439e4bfSJean-Christophe PLAGNIOL-VILLARD
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
2002439e4bfSJean-Christophe PLAGNIOL-VILLARD * Search ULI526X board, register it
2012439e4bfSJean-Christophe PLAGNIOL-VILLARD */
2022439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_initialize(bd_t * bis)2032439e4bfSJean-Christophe PLAGNIOL-VILLARD int uli526x_initialize(bd_t *bis)
2042439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2052439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devno;
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0;
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev;
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info *db; /* board information structure */
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD
2102439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 iobase;
2112439e4bfSJean-Christophe PLAGNIOL-VILLARD int idx = 0;
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD while (1) {
2142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find PCI device */
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD devno = pci_find_devices(uli526x_pci_tbl, idx++);
2162439e4bfSJean-Christophe PLAGNIOL-VILLARD if (devno < 0)
2172439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase);
2202439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= ~0xf;
2212439e4bfSJean-Christophe PLAGNIOL-VILLARD
2222439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev);
223fe7f1883SNobuhiro Iwamatsu if (!dev) {
224fe7f1883SNobuhiro Iwamatsu printf("uli526x: Can not allocate memory\n");
225fe7f1883SNobuhiro Iwamatsu break;
226fe7f1883SNobuhiro Iwamatsu }
227fe7f1883SNobuhiro Iwamatsu memset(dev, 0, sizeof(*dev));
228ec0d879fSMike Frysinger sprintf(dev->name, "uli526x#%d", card_number);
2292439e4bfSJean-Christophe PLAGNIOL-VILLARD db = (struct uli526x_board_info *)
2302439e4bfSJean-Christophe PLAGNIOL-VILLARD malloc(sizeof(struct uli526x_board_info));
2312439e4bfSJean-Christophe PLAGNIOL-VILLARD
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = db;
2332439e4bfSJean-Christophe PLAGNIOL-VILLARD db->pdev = devno;
2342439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = iobase;
2352439e4bfSJean-Christophe PLAGNIOL-VILLARD
2362439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = uli526x_init_one;
2372439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = uli526x_disable;
2382439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = uli526x_start_xmit;
2392439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = uli526x_rx_packet;
2402439e4bfSJean-Christophe PLAGNIOL-VILLARD
2412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* init db */
2422439e4bfSJean-Christophe PLAGNIOL-VILLARD db->ioaddr = dev->iobase;
2432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* get chip id */
2442439e4bfSJean-Christophe PLAGNIOL-VILLARD
2452439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devno, PCI_VENDOR_ID, &db->chip_id);
2462439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("uli526x: uli526x @0x%x\n", iobase);
2482439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("uli526x: chip_id%x\n", db->chip_id);
2492439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2502439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev);
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++;
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devno, PCI_LATENCY_TIMER, 0x20);
2532439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10 * 1000);
2542439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2552439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number;
2562439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2572439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_init_one(struct eth_device * dev,bd_t * bis)2582439e4bfSJean-Christophe PLAGNIOL-VILLARD static int uli526x_init_one(struct eth_device *dev, bd_t *bis)
2592439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2602439e4bfSJean-Christophe PLAGNIOL-VILLARD
2612439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info *db = dev->priv;
2622439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
2632439e4bfSJean-Christophe PLAGNIOL-VILLARD
2642439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (mode) {
2652439e4bfSJean-Christophe PLAGNIOL-VILLARD case ULI526X_10MHF:
2662439e4bfSJean-Christophe PLAGNIOL-VILLARD case ULI526X_100MHF:
2672439e4bfSJean-Christophe PLAGNIOL-VILLARD case ULI526X_10MFD:
2682439e4bfSJean-Christophe PLAGNIOL-VILLARD case ULI526X_100MFD:
2692439e4bfSJean-Christophe PLAGNIOL-VILLARD uli526x_media_mode = mode;
2702439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
2712439e4bfSJean-Christophe PLAGNIOL-VILLARD default:
2722439e4bfSJean-Christophe PLAGNIOL-VILLARD uli526x_media_mode = ULI526X_AUTO;
2732439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
2742439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2752439e4bfSJean-Christophe PLAGNIOL-VILLARD
2762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Allocate Tx/Rx descriptor memory */
2772439e4bfSJean-Christophe PLAGNIOL-VILLARD db->desc_pool_ptr = (uchar *)&desc_pool_array[0];
2782439e4bfSJean-Christophe PLAGNIOL-VILLARD db->desc_pool_dma_ptr = (dma_addr_t)&desc_pool_array[0];
2792439e4bfSJean-Christophe PLAGNIOL-VILLARD if (db->desc_pool_ptr == NULL)
280422b1a01SBen Warren return -1;
2812439e4bfSJean-Christophe PLAGNIOL-VILLARD
282e845e07eSJean-Christophe PLAGNIOL-VILLARD db->buf_pool_ptr = (uchar *)&buf_pool[0];
2832439e4bfSJean-Christophe PLAGNIOL-VILLARD db->buf_pool_dma_ptr = (dma_addr_t)&buf_pool[0];
2842439e4bfSJean-Christophe PLAGNIOL-VILLARD if (db->buf_pool_ptr == NULL)
285422b1a01SBen Warren return -1;
2862439e4bfSJean-Christophe PLAGNIOL-VILLARD
2872439e4bfSJean-Christophe PLAGNIOL-VILLARD db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
2882439e4bfSJean-Christophe PLAGNIOL-VILLARD db->first_tx_desc_dma = db->desc_pool_dma_ptr;
2892439e4bfSJean-Christophe PLAGNIOL-VILLARD
2902439e4bfSJean-Christophe PLAGNIOL-VILLARD db->buf_pool_start = db->buf_pool_ptr;
2912439e4bfSJean-Christophe PLAGNIOL-VILLARD db->buf_pool_dma_start = db->buf_pool_dma_ptr;
2922439e4bfSJean-Christophe PLAGNIOL-VILLARD
2932439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG
2942439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): db->ioaddr= 0x%x\n",
2952439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, db->ioaddr);
2962439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): media_mode= 0x%x\n",
2972439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, uli526x_media_mode);
2982439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): db->desc_pool_ptr= 0x%x\n",
2992439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, db->desc_pool_ptr);
3002439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): db->desc_pool_dma_ptr= 0x%x\n",
3012439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, db->desc_pool_dma_ptr);
3022439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): db->buf_pool_ptr= 0x%x\n",
3032439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, db->buf_pool_ptr);
3042439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): db->buf_pool_dma_ptr= 0x%x\n",
3052439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, db->buf_pool_dma_ptr);
3062439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
3072439e4bfSJean-Christophe PLAGNIOL-VILLARD
3082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* read 64 word srom data */
3092439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 64; i++)
3102439e4bfSJean-Christophe PLAGNIOL-VILLARD ((u16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr,
3112439e4bfSJean-Christophe PLAGNIOL-VILLARD i));
3122439e4bfSJean-Christophe PLAGNIOL-VILLARD
3132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set Node address */
3140ef91193SKumar Gala if (((db->srom[0] == 0xff) && (db->srom[1] == 0xff)) ||
3150ef91193SKumar Gala ((db->srom[0] == 0x00) && (db->srom[1] == 0x00)))
3162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* SROM absent, so write MAC address to ID Table */
3172439e4bfSJean-Christophe PLAGNIOL-VILLARD set_mac_addr(dev);
3182439e4bfSJean-Christophe PLAGNIOL-VILLARD else { /*Exist SROM*/
3192439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++)
3202439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[i] = db->srom[20 + i];
3212439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3222439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG
3232439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++)
3242439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%c%02x", i ? ':' : ' ', dev->enetaddr[i]);
3252439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
3262439e4bfSJean-Christophe PLAGNIOL-VILLARD db->PHY_reg4 = 0x1e0;
3272439e4bfSJean-Christophe PLAGNIOL-VILLARD
3282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* system variable init */
3292439e4bfSJean-Christophe PLAGNIOL-VILLARD db->cr6_data = CR6_DEFAULT ;
3302439e4bfSJean-Christophe PLAGNIOL-VILLARD db->cr6_data |= ULI526X_TXTH_256;
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD db->cr0_data = CR0_DEFAULT;
3322439e4bfSJean-Christophe PLAGNIOL-VILLARD uli526x_init(dev);
333422b1a01SBen Warren return 0;
3342439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3352439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_disable(struct eth_device * dev)3362439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_disable(struct eth_device *dev)
3372439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3382439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG
3392439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("uli526x_disable\n");
3402439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
3412439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info *db = dev->priv;
3422439e4bfSJean-Christophe PLAGNIOL-VILLARD
3432439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!((inl(db->ioaddr + DCR12)) & 0x8)) {
3442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset & stop ULI526X board */
3452439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(ULI526X_RESET, db->ioaddr + DCR0);
3462439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(5);
34709c04c20SAndy Fleming uli_phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
3482439e4bfSJean-Christophe PLAGNIOL-VILLARD
3492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the board */
3502439e4bfSJean-Christophe PLAGNIOL-VILLARD db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
3512439e4bfSJean-Christophe PLAGNIOL-VILLARD update_cr6(db->cr6_data, dev->iobase);
3522439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0, dev->iobase + DCR7); /* Disable Interrupt */
3532439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(inl(dev->iobase + DCR5), dev->iobase + DCR5);
3542439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3552439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3562439e4bfSJean-Christophe PLAGNIOL-VILLARD
3572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize ULI526X board
3582439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reset ULI526X board
3592439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize TX/Rx descriptor chain structure
3602439e4bfSJean-Christophe PLAGNIOL-VILLARD * Send the set-up frame
3612439e4bfSJean-Christophe PLAGNIOL-VILLARD * Enable Tx/Rx machine
3622439e4bfSJean-Christophe PLAGNIOL-VILLARD */
3632439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_init(struct eth_device * dev)3642439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_init(struct eth_device *dev)
3652439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3662439e4bfSJean-Christophe PLAGNIOL-VILLARD
3672439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info *db = dev->priv;
3682439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 phy_tmp;
3692439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_value;
3702439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_reg_reset;
3712439e4bfSJean-Christophe PLAGNIOL-VILLARD
3722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset M526x MAC controller */
3732439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(ULI526X_RESET, db->ioaddr + DCR0); /* RESET MAC */
3742439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100);
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(db->cr0_data, db->ioaddr + DCR0);
3762439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(5);
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD
3782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
3792439e4bfSJean-Christophe PLAGNIOL-VILLARD db->phy_addr = 1;
3802439e4bfSJean-Christophe PLAGNIOL-VILLARD db->tx_packet_cnt = 0;
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD for (phy_tmp = 0; phy_tmp < 32; phy_tmp++) {
3822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* peer add */
38309c04c20SAndy Fleming phy_value = uli_phy_read(db->ioaddr, phy_tmp, 3, db->chip_id);
3842439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_value != 0xffff && phy_value != 0) {
3852439e4bfSJean-Christophe PLAGNIOL-VILLARD db->phy_addr = phy_tmp;
3862439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
3872439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3882439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3892439e4bfSJean-Christophe PLAGNIOL-VILLARD
3902439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG
3912439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): db->ioaddr= 0x%x\n", __FUNCTION__, db->ioaddr);
3922439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): db->phy_addr= 0x%x\n", __FUNCTION__, db->phy_addr);
3932439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_tmp == 32)
3952439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can not find the phy address!!!");
3962439e4bfSJean-Christophe PLAGNIOL-VILLARD
3972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parser SROM and media mode */
3982439e4bfSJean-Christophe PLAGNIOL-VILLARD db->media_mode = uli526x_media_mode;
3992439e4bfSJean-Christophe PLAGNIOL-VILLARD
4002439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(inl(db->ioaddr + DCR12) & 0x8)) {
4012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Phyxcer capability setting */
40209c04c20SAndy Fleming phy_reg_reset = uli_phy_read(db->ioaddr,
4032439e4bfSJean-Christophe PLAGNIOL-VILLARD db->phy_addr, 0, db->chip_id);
4042439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg_reset = (phy_reg_reset | 0x8000);
40509c04c20SAndy Fleming uli_phy_write(db->ioaddr, db->phy_addr, 0,
4062439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg_reset, db->chip_id);
4072439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500);
4082439e4bfSJean-Christophe PLAGNIOL-VILLARD
4092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Process Phyxcer Media Mode */
4102439e4bfSJean-Christophe PLAGNIOL-VILLARD uli526x_set_phyxcer(db);
4112439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Media Mode Process */
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(db->media_mode & ULI526X_AUTO))
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD db->op_mode = db->media_mode; /* Force Mode */
4152439e4bfSJean-Christophe PLAGNIOL-VILLARD
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize Transmit/Receive decriptor and CR3/4 */
4172439e4bfSJean-Christophe PLAGNIOL-VILLARD uli526x_descriptor_init(db, db->ioaddr);
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init CR6 to program M526X operation */
4202439e4bfSJean-Christophe PLAGNIOL-VILLARD update_cr6(db->cr6_data, db->ioaddr);
4212439e4bfSJean-Christophe PLAGNIOL-VILLARD
4222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init CR7, interrupt active bit */
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD db->cr7_data = CR7_DEFAULT;
4242439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(db->cr7_data, db->ioaddr + DCR7);
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init CR15, Tx jabber and Rx watchdog timer */
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(db->cr15_data, db->ioaddr + DCR15);
4282439e4bfSJean-Christophe PLAGNIOL-VILLARD
4292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable ULI526X Tx/Rx function */
4302439e4bfSJean-Christophe PLAGNIOL-VILLARD db->cr6_data |= CR6_RXSC | CR6_TXSC;
4312439e4bfSJean-Christophe PLAGNIOL-VILLARD update_cr6(db->cr6_data, db->ioaddr);
4322439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(inl(db->ioaddr + DCR12) & 0x8))
4332439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
4342439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4352439e4bfSJean-Christophe PLAGNIOL-VILLARD
4362439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
4372439e4bfSJean-Christophe PLAGNIOL-VILLARD * Hardware start transmission.
4382439e4bfSJean-Christophe PLAGNIOL-VILLARD * Send a packet to media from the upper layer.
4392439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4402439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_start_xmit(struct eth_device * dev,void * packet,int length)4414b942150SJoe Hershberger static int uli526x_start_xmit(struct eth_device *dev, void *packet, int length)
4422439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4432439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info *db = dev->priv;
4442439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tx_desc *txptr;
4452439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int len = length;
4462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Too large packet check */
4472439e4bfSJean-Christophe PLAGNIOL-VILLARD if (len > MAX_PACKET_SIZE) {
4482439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(": big packet = %d\n", len);
4492439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
4502439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4512439e4bfSJean-Christophe PLAGNIOL-VILLARD
4522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* No Tx resource check, it never happen nromally */
4532439e4bfSJean-Christophe PLAGNIOL-VILLARD if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
4542439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("No Tx resource %ld\n", db->tx_packet_cnt);
4552439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
4562439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4572439e4bfSJean-Christophe PLAGNIOL-VILLARD
4582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable NIC interrupt */
4592439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0, dev->iobase + DCR7);
4602439e4bfSJean-Christophe PLAGNIOL-VILLARD
4612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* transmit this packet */
4622439e4bfSJean-Christophe PLAGNIOL-VILLARD txptr = db->tx_insert_ptr;
4632439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy((char *)txptr->tx_buf_ptr, (char *)packet, (int)length);
4642439e4bfSJean-Christophe PLAGNIOL-VILLARD txptr->tdes1 = cpu_to_le32(0xe1000000 | length);
4652439e4bfSJean-Christophe PLAGNIOL-VILLARD
4662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Point to next transmit free descriptor */
4672439e4bfSJean-Christophe PLAGNIOL-VILLARD db->tx_insert_ptr = txptr->next_tx_desc;
4682439e4bfSJean-Christophe PLAGNIOL-VILLARD
4692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Transmit Packet Process */
4702439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((db->tx_packet_cnt < TX_DESC_CNT)) {
4712439e4bfSJean-Christophe PLAGNIOL-VILLARD txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
4722439e4bfSJean-Christophe PLAGNIOL-VILLARD db->tx_packet_cnt++; /* Ready to send */
4732439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0x1, dev->iobase + DCR1); /* Issue Tx polling */
4742439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4752439e4bfSJean-Christophe PLAGNIOL-VILLARD
4762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Got ULI526X status */
4772439e4bfSJean-Christophe PLAGNIOL-VILLARD db->cr5_data = inl(db->ioaddr + DCR5);
4782439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(db->cr5_data, db->ioaddr + DCR5);
4792439e4bfSJean-Christophe PLAGNIOL-VILLARD
4802439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef TX_DEBUG
4812439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): length = 0x%x\n", __FUNCTION__, length);
4822439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): cr5_data=%x\n", __FUNCTION__, db->cr5_data);
4832439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
4842439e4bfSJean-Christophe PLAGNIOL-VILLARD
4852439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(db->cr7_data, dev->iobase + DCR7);
4862439e4bfSJean-Christophe PLAGNIOL-VILLARD uli526x_free_tx_pkt(dev, db);
4872439e4bfSJean-Christophe PLAGNIOL-VILLARD
4882439e4bfSJean-Christophe PLAGNIOL-VILLARD return length;
4892439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4902439e4bfSJean-Christophe PLAGNIOL-VILLARD
4912439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
4922439e4bfSJean-Christophe PLAGNIOL-VILLARD * Free TX resource after TX complete
4932439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4942439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_free_tx_pkt(struct eth_device * dev,struct uli526x_board_info * db)4952439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_free_tx_pkt(struct eth_device *dev,
4962439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info *db)
4972439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4982439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tx_desc *txptr;
4992439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tdes0;
5002439e4bfSJean-Christophe PLAGNIOL-VILLARD
5012439e4bfSJean-Christophe PLAGNIOL-VILLARD txptr = db->tx_remove_ptr;
5022439e4bfSJean-Christophe PLAGNIOL-VILLARD while (db->tx_packet_cnt) {
5032439e4bfSJean-Christophe PLAGNIOL-VILLARD tdes0 = le32_to_cpu(txptr->tdes0);
5042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* printf(DRV_NAME ": tdes0=%x\n", tdes0); */
5052439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tdes0 & 0x80000000)
5062439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
5072439e4bfSJean-Christophe PLAGNIOL-VILLARD
5082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* A packet sent completed */
5092439e4bfSJean-Christophe PLAGNIOL-VILLARD db->tx_packet_cnt--;
5102439e4bfSJean-Christophe PLAGNIOL-VILLARD
5112439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tdes0 != 0x7fffffff) {
5122439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef TX_DEBUG
5132439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s()tdes0=%x\n", __FUNCTION__, tdes0);
5142439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5152439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tdes0 & TDES0_ERR_MASK) {
5162439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tdes0 & 0x0002) { /* UnderRun */
5172439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(db->cr6_data & CR6_SFT)) {
5182439e4bfSJean-Christophe PLAGNIOL-VILLARD db->cr6_data = db->cr6_data |
5192439e4bfSJean-Christophe PLAGNIOL-VILLARD CR6_SFT;
5202439e4bfSJean-Christophe PLAGNIOL-VILLARD update_cr6(db->cr6_data,
5212439e4bfSJean-Christophe PLAGNIOL-VILLARD db->ioaddr);
5222439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5232439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5242439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5252439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5262439e4bfSJean-Christophe PLAGNIOL-VILLARD
5272439e4bfSJean-Christophe PLAGNIOL-VILLARD txptr = txptr->next_tx_desc;
5282439e4bfSJean-Christophe PLAGNIOL-VILLARD }/* End of while */
5292439e4bfSJean-Christophe PLAGNIOL-VILLARD
5302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Update TX remove pointer to next */
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD db->tx_remove_ptr = txptr;
5322439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5332439e4bfSJean-Christophe PLAGNIOL-VILLARD
5342439e4bfSJean-Christophe PLAGNIOL-VILLARD
5352439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
5362439e4bfSJean-Christophe PLAGNIOL-VILLARD * Receive the come packet and pass to upper layer
5372439e4bfSJean-Christophe PLAGNIOL-VILLARD */
5382439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_rx_packet(struct eth_device * dev)5392439e4bfSJean-Christophe PLAGNIOL-VILLARD static int uli526x_rx_packet(struct eth_device *dev)
5402439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5412439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info *db = dev->priv;
5422439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rx_desc *rxptr;
5432439e4bfSJean-Christophe PLAGNIOL-VILLARD int rxlen = 0;
5442439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 rdes0;
5452439e4bfSJean-Christophe PLAGNIOL-VILLARD
5462439e4bfSJean-Christophe PLAGNIOL-VILLARD rxptr = db->rx_ready_ptr;
5472439e4bfSJean-Christophe PLAGNIOL-VILLARD
5482439e4bfSJean-Christophe PLAGNIOL-VILLARD rdes0 = le32_to_cpu(rxptr->rdes0);
5492439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef RX_DEBUG
5501779dc0fSWolfgang Denk printf("%s(): rxptr->rdes0=%x\n", __FUNCTION__, rxptr->rdes0);
5512439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5522439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(rdes0 & 0x80000000)) { /* packet owner check */
5532439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((rdes0 & 0x300) != 0x300) {
5542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* A packet without First/Last flag */
5552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reuse this buf */
5562439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("A packet without First/Last flag");
5572439e4bfSJean-Christophe PLAGNIOL-VILLARD uli526x_reuse_buf(rxptr);
5582439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
5592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* A packet with First/Last flag */
5602439e4bfSJean-Christophe PLAGNIOL-VILLARD rxlen = ((rdes0 >> 16) & 0x3fff) - 4;
5612439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef RX_DEBUG
5622439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): rxlen =%x\n", __FUNCTION__, rxlen);
5632439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* error summary bit check */
5652439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rdes0 & 0x8000) {
5662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This is a error packet */
5679b55a253SWolfgang Denk printf("Error: rdes0: %x\n", rdes0);
5682439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5692439e4bfSJean-Christophe PLAGNIOL-VILLARD
5702439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(rdes0 & 0x8000) ||
5712439e4bfSJean-Christophe PLAGNIOL-VILLARD ((db->cr6_data & CR6_PM) && (rxlen > 6))) {
5722439e4bfSJean-Christophe PLAGNIOL-VILLARD
5732439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef RX_DEBUG
5742439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): rx_skb_ptr =%x\n",
5752439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, rxptr->rx_buf_ptr);
5762439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): rxlen =%x\n",
5772439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, rxlen);
5782439e4bfSJean-Christophe PLAGNIOL-VILLARD
5792439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): buf addr =%x\n",
5802439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, rxptr->rx_buf_ptr);
5812439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): rxlen =%x\n",
5822439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, rxlen);
5832439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
5842439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 0x20; i++)
5852439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): data[%x] =%x\n",
5862439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, i, rxptr->rx_buf_ptr[i]);
5872439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5882439e4bfSJean-Christophe PLAGNIOL-VILLARD
589*1fd92db8SJoe Hershberger net_process_received_packet(
590*1fd92db8SJoe Hershberger (uchar *)rxptr->rx_buf_ptr, rxlen);
5912439e4bfSJean-Christophe PLAGNIOL-VILLARD uli526x_reuse_buf(rxptr);
5922439e4bfSJean-Christophe PLAGNIOL-VILLARD
5932439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
5942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reuse SKB buffer when the packet is error */
5952439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Reuse buffer, rdes0");
5962439e4bfSJean-Christophe PLAGNIOL-VILLARD uli526x_reuse_buf(rxptr);
5972439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5982439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5992439e4bfSJean-Christophe PLAGNIOL-VILLARD
6002439e4bfSJean-Christophe PLAGNIOL-VILLARD rxptr = rxptr->next_rx_desc;
6012439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6022439e4bfSJean-Christophe PLAGNIOL-VILLARD
6032439e4bfSJean-Christophe PLAGNIOL-VILLARD db->rx_ready_ptr = rxptr;
6042439e4bfSJean-Christophe PLAGNIOL-VILLARD return rxlen;
6052439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6062439e4bfSJean-Christophe PLAGNIOL-VILLARD
6072439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
6082439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reuse the RX buffer
6092439e4bfSJean-Christophe PLAGNIOL-VILLARD */
6102439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_reuse_buf(struct rx_desc * rxptr)6112439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_reuse_buf(struct rx_desc *rxptr)
6122439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6132439e4bfSJean-Christophe PLAGNIOL-VILLARD
6142439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(rxptr->rdes0 & cpu_to_le32(0x80000000)))
6152439e4bfSJean-Christophe PLAGNIOL-VILLARD rxptr->rdes0 = cpu_to_le32(0x80000000);
6162439e4bfSJean-Christophe PLAGNIOL-VILLARD else
6172439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Buffer reuse method error");
6182439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6192439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
6202439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize transmit/Receive descriptor
6212439e4bfSJean-Christophe PLAGNIOL-VILLARD * Using Chain structure, and allocate Tx/Rx buffer
6222439e4bfSJean-Christophe PLAGNIOL-VILLARD */
6232439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_descriptor_init(struct uli526x_board_info * db,unsigned long ioaddr)6242439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_descriptor_init(struct uli526x_board_info *db,
6252439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long ioaddr)
6262439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6272439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tx_desc *tmp_tx;
6282439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rx_desc *tmp_rx;
6292439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *tmp_buf;
6302439e4bfSJean-Christophe PLAGNIOL-VILLARD dma_addr_t tmp_tx_dma, tmp_rx_dma;
6312439e4bfSJean-Christophe PLAGNIOL-VILLARD dma_addr_t tmp_buf_dma;
6322439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
6332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* tx descriptor start pointer */
6342439e4bfSJean-Christophe PLAGNIOL-VILLARD db->tx_insert_ptr = db->first_tx_desc;
6352439e4bfSJean-Christophe PLAGNIOL-VILLARD db->tx_remove_ptr = db->first_tx_desc;
6362439e4bfSJean-Christophe PLAGNIOL-VILLARD
6372439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
6382439e4bfSJean-Christophe PLAGNIOL-VILLARD
6392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* rx descriptor start pointer */
6402439e4bfSJean-Christophe PLAGNIOL-VILLARD db->first_rx_desc = (void *)db->first_tx_desc +
6412439e4bfSJean-Christophe PLAGNIOL-VILLARD sizeof(struct tx_desc) * TX_DESC_CNT;
6422439e4bfSJean-Christophe PLAGNIOL-VILLARD db->first_rx_desc_dma = db->first_tx_desc_dma +
6432439e4bfSJean-Christophe PLAGNIOL-VILLARD sizeof(struct tx_desc) * TX_DESC_CNT;
6442439e4bfSJean-Christophe PLAGNIOL-VILLARD db->rx_ready_ptr = db->first_rx_desc;
6452439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
6462439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG
6472439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): db->first_tx_desc= 0x%x\n",
6482439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, db->first_tx_desc);
6492439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): db->first_rx_desc_dma= 0x%x\n",
6502439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, db->first_rx_desc_dma);
6512439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init Transmit chain */
6532439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_buf = db->buf_pool_start;
6542439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_buf_dma = db->buf_pool_dma_start;
6552439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_tx_dma = db->first_tx_desc_dma;
6562439e4bfSJean-Christophe PLAGNIOL-VILLARD for (tmp_tx = db->first_tx_desc, i = 0;
6572439e4bfSJean-Christophe PLAGNIOL-VILLARD i < TX_DESC_CNT; i++, tmp_tx++) {
658e845e07eSJean-Christophe PLAGNIOL-VILLARD tmp_tx->tx_buf_ptr = (char *)tmp_buf;
6592439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_tx->tdes0 = cpu_to_le32(0);
6602439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
6612439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
6622439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_tx_dma += sizeof(struct tx_desc);
6632439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
6642439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_tx->next_tx_desc = tmp_tx + 1;
6652439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_buf = tmp_buf + TX_BUF_ALLOC;
6662439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
6672439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6682439e4bfSJean-Christophe PLAGNIOL-VILLARD (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
6692439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_tx->next_tx_desc = db->first_tx_desc;
6702439e4bfSJean-Christophe PLAGNIOL-VILLARD
6712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init Receive descriptor chain */
6722439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_rx_dma = db->first_rx_desc_dma;
6732439e4bfSJean-Christophe PLAGNIOL-VILLARD for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT;
6742439e4bfSJean-Christophe PLAGNIOL-VILLARD i++, tmp_rx++) {
6752439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_rx->rdes0 = cpu_to_le32(0);
6762439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_rx->rdes1 = cpu_to_le32(0x01000600);
6772439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_rx_dma += sizeof(struct rx_desc);
6782439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
6792439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_rx->next_rx_desc = tmp_rx + 1;
6802439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6812439e4bfSJean-Christophe PLAGNIOL-VILLARD (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
6822439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp_rx->next_rx_desc = db->first_rx_desc;
6832439e4bfSJean-Christophe PLAGNIOL-VILLARD
6842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* pre-allocate Rx buffer */
6852439e4bfSJean-Christophe PLAGNIOL-VILLARD allocate_rx_buffer(db);
6862439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6872439e4bfSJean-Christophe PLAGNIOL-VILLARD
6882439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
6892439e4bfSJean-Christophe PLAGNIOL-VILLARD * Update CR6 value
6902439e4bfSJean-Christophe PLAGNIOL-VILLARD * Firstly stop ULI526X, then written value and start
6912439e4bfSJean-Christophe PLAGNIOL-VILLARD */
6922439e4bfSJean-Christophe PLAGNIOL-VILLARD
update_cr6(u32 cr6_data,unsigned long ioaddr)6932439e4bfSJean-Christophe PLAGNIOL-VILLARD static void update_cr6(u32 cr6_data, unsigned long ioaddr)
6942439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6952439e4bfSJean-Christophe PLAGNIOL-VILLARD
6962439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(cr6_data, ioaddr + DCR6);
6972439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(5);
6982439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6992439e4bfSJean-Christophe PLAGNIOL-VILLARD
7002439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
7012439e4bfSJean-Christophe PLAGNIOL-VILLARD * Allocate rx buffer,
7022439e4bfSJean-Christophe PLAGNIOL-VILLARD */
7032439e4bfSJean-Christophe PLAGNIOL-VILLARD
allocate_rx_buffer(struct uli526x_board_info * db)7042439e4bfSJean-Christophe PLAGNIOL-VILLARD static void allocate_rx_buffer(struct uli526x_board_info *db)
7052439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7062439e4bfSJean-Christophe PLAGNIOL-VILLARD int index;
7072439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rx_desc *rxptr;
7082439e4bfSJean-Christophe PLAGNIOL-VILLARD rxptr = db->first_rx_desc;
7092439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 addr;
7102439e4bfSJean-Christophe PLAGNIOL-VILLARD
7112439e4bfSJean-Christophe PLAGNIOL-VILLARD for (index = 0; index < RX_DESC_CNT; index++) {
712*1fd92db8SJoe Hershberger addr = (u32)net_rx_packets[index];
7132439e4bfSJean-Christophe PLAGNIOL-VILLARD addr += (16 - (addr & 15));
7142439e4bfSJean-Christophe PLAGNIOL-VILLARD rxptr->rx_buf_ptr = (char *) addr;
7152439e4bfSJean-Christophe PLAGNIOL-VILLARD rxptr->rdes2 = cpu_to_le32(addr);
7162439e4bfSJean-Christophe PLAGNIOL-VILLARD rxptr->rdes0 = cpu_to_le32(0x80000000);
7172439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG
7182439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): Number 0x%x:\n", __FUNCTION__, index);
7192439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): addr 0x%x:\n", __FUNCTION__, addr);
7202439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): rxptr address = 0x%x\n", __FUNCTION__, rxptr);
7212439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): rxptr buf address = 0x%x\n", \
7222439e4bfSJean-Christophe PLAGNIOL-VILLARD __FUNCTION__, rxptr->rx_buf_ptr);
7232439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s(): rdes2 = 0x%x\n", __FUNCTION__, rxptr->rdes2);
7242439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
7252439e4bfSJean-Christophe PLAGNIOL-VILLARD rxptr = rxptr->next_rx_desc;
7262439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7272439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7282439e4bfSJean-Christophe PLAGNIOL-VILLARD
7292439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
7302439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read one word data from the serial ROM
7312439e4bfSJean-Christophe PLAGNIOL-VILLARD */
7322439e4bfSJean-Christophe PLAGNIOL-VILLARD
read_srom_word(long ioaddr,int offset)7332439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 read_srom_word(long ioaddr, int offset)
7342439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7352439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
7362439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 srom_data = 0;
7372439e4bfSJean-Christophe PLAGNIOL-VILLARD long cr9_ioaddr = ioaddr + DCR9;
7382439e4bfSJean-Christophe PLAGNIOL-VILLARD
7392439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(CR9_SROM_READ, cr9_ioaddr);
7402439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
7412439e4bfSJean-Christophe PLAGNIOL-VILLARD
7422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send the Read Command 110b */
7432439e4bfSJean-Christophe PLAGNIOL-VILLARD SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
7442439e4bfSJean-Christophe PLAGNIOL-VILLARD SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
7452439e4bfSJean-Christophe PLAGNIOL-VILLARD SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
7462439e4bfSJean-Christophe PLAGNIOL-VILLARD
7472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send the offset */
7482439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 5; i >= 0; i--) {
7492439e4bfSJean-Christophe PLAGNIOL-VILLARD srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
7502439e4bfSJean-Christophe PLAGNIOL-VILLARD SROM_CLK_WRITE(srom_data, cr9_ioaddr);
7512439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7522439e4bfSJean-Christophe PLAGNIOL-VILLARD
7532439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
7542439e4bfSJean-Christophe PLAGNIOL-VILLARD
7552439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 16; i > 0; i--) {
7562439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
7572439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(5);
7582439e4bfSJean-Christophe PLAGNIOL-VILLARD srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT)
7592439e4bfSJean-Christophe PLAGNIOL-VILLARD ? 1 : 0);
7602439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
7612439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(5);
7622439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7632439e4bfSJean-Christophe PLAGNIOL-VILLARD
7642439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(CR9_SROM_READ, cr9_ioaddr);
7652439e4bfSJean-Christophe PLAGNIOL-VILLARD return srom_data;
7662439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7672439e4bfSJean-Christophe PLAGNIOL-VILLARD
7682439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
7692439e4bfSJean-Christophe PLAGNIOL-VILLARD * Set 10/100 phyxcer capability
7702439e4bfSJean-Christophe PLAGNIOL-VILLARD * AUTO mode : phyxcer register4 is NIC capability
7712439e4bfSJean-Christophe PLAGNIOL-VILLARD * Force mode: phyxcer register4 is the force media
7722439e4bfSJean-Christophe PLAGNIOL-VILLARD */
7732439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli526x_set_phyxcer(struct uli526x_board_info * db)7742439e4bfSJean-Christophe PLAGNIOL-VILLARD static void uli526x_set_phyxcer(struct uli526x_board_info *db)
7752439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7762439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_reg;
7772439e4bfSJean-Christophe PLAGNIOL-VILLARD
7782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Phyxcer capability setting */
77909c04c20SAndy Fleming phy_reg = uli_phy_read(db->ioaddr,
78009c04c20SAndy Fleming db->phy_addr, 4, db->chip_id) & ~0x01e0;
7812439e4bfSJean-Christophe PLAGNIOL-VILLARD
7822439e4bfSJean-Christophe PLAGNIOL-VILLARD if (db->media_mode & ULI526X_AUTO) {
7832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* AUTO Mode */
7842439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg |= db->PHY_reg4;
7852439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
7862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Force Mode */
7872439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (db->media_mode) {
7882439e4bfSJean-Christophe PLAGNIOL-VILLARD case ULI526X_10MHF: phy_reg |= 0x20; break;
7892439e4bfSJean-Christophe PLAGNIOL-VILLARD case ULI526X_10MFD: phy_reg |= 0x40; break;
7902439e4bfSJean-Christophe PLAGNIOL-VILLARD case ULI526X_100MHF: phy_reg |= 0x80; break;
7912439e4bfSJean-Christophe PLAGNIOL-VILLARD case ULI526X_100MFD: phy_reg |= 0x100; break;
7922439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7932439e4bfSJean-Christophe PLAGNIOL-VILLARD
7942439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7952439e4bfSJean-Christophe PLAGNIOL-VILLARD
7962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write new capability to Phyxcer Reg4 */
7972439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(phy_reg & 0x01e0)) {
7982439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg |= db->PHY_reg4;
7992439e4bfSJean-Christophe PLAGNIOL-VILLARD db->media_mode |= ULI526X_AUTO;
8002439e4bfSJean-Christophe PLAGNIOL-VILLARD }
80109c04c20SAndy Fleming uli_phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
8022439e4bfSJean-Christophe PLAGNIOL-VILLARD
8032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart Auto-Negotiation */
80409c04c20SAndy Fleming uli_phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
8052439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(50);
8062439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8072439e4bfSJean-Christophe PLAGNIOL-VILLARD
8082439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
8092439e4bfSJean-Christophe PLAGNIOL-VILLARD * Write a word to Phy register
8102439e4bfSJean-Christophe PLAGNIOL-VILLARD */
8112439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli_phy_write(unsigned long iobase,u8 phy_addr,u8 offset,u16 phy_data,u32 chip_id)81209c04c20SAndy Fleming static void uli_phy_write(unsigned long iobase, u8 phy_addr, u8 offset,
8132439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_data, u32 chip_id)
8142439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8152439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 i;
8162439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long ioaddr;
8172439e4bfSJean-Christophe PLAGNIOL-VILLARD
8182439e4bfSJean-Christophe PLAGNIOL-VILLARD if (chip_id == PCI_ULI5263_ID) {
8192439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
8202439e4bfSJean-Christophe PLAGNIOL-VILLARD return;
8212439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* M5261/M5263 Chip */
8232439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = iobase + DCR9;
8242439e4bfSJean-Christophe PLAGNIOL-VILLARD
8252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send 33 synchronization clock to Phy controller */
8262439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 35; i++)
8272439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
8282439e4bfSJean-Christophe PLAGNIOL-VILLARD
8292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send start command(01) to Phy */
8302439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
8312439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
8322439e4bfSJean-Christophe PLAGNIOL-VILLARD
8332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send write command(01) to Phy */
8342439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
8352439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
8362439e4bfSJean-Christophe PLAGNIOL-VILLARD
8372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send Phy address */
8382439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0x10; i > 0; i = i >> 1)
8392439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, phy_addr & i ?
8402439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_DATA_1 : PHY_DATA_0, chip_id);
8412439e4bfSJean-Christophe PLAGNIOL-VILLARD
8422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send register address */
8432439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0x10; i > 0; i = i >> 1)
8442439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, offset & i ?
8452439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_DATA_1 : PHY_DATA_0, chip_id);
8462439e4bfSJean-Christophe PLAGNIOL-VILLARD
8472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* written trasnition */
8482439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
8492439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
8502439e4bfSJean-Christophe PLAGNIOL-VILLARD
8512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write a word data to PHY controller */
8522439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0x8000; i > 0; i >>= 1)
8532439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, phy_data & i ?
8542439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_DATA_1 : PHY_DATA_0, chip_id);
8552439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8562439e4bfSJean-Christophe PLAGNIOL-VILLARD
8572439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
8582439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read a word data from phy register
8592439e4bfSJean-Christophe PLAGNIOL-VILLARD */
8602439e4bfSJean-Christophe PLAGNIOL-VILLARD
uli_phy_read(unsigned long iobase,u8 phy_addr,u8 offset,u32 chip_id)86109c04c20SAndy Fleming static u16 uli_phy_read(unsigned long iobase, u8 phy_addr, u8 offset,
86209c04c20SAndy Fleming u32 chip_id)
8632439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8642439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
8652439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_data;
8662439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long ioaddr;
8672439e4bfSJean-Christophe PLAGNIOL-VILLARD
8682439e4bfSJean-Christophe PLAGNIOL-VILLARD if (chip_id == PCI_ULI5263_ID)
8692439e4bfSJean-Christophe PLAGNIOL-VILLARD return phy_readby_cr10(iobase, phy_addr, offset);
8702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* M5261/M5263 Chip */
8712439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = iobase + DCR9;
8722439e4bfSJean-Christophe PLAGNIOL-VILLARD
8732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send 33 synchronization clock to Phy controller */
8742439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 35; i++)
8752439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
8762439e4bfSJean-Christophe PLAGNIOL-VILLARD
8772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send start command(01) to Phy */
8782439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
8792439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
8802439e4bfSJean-Christophe PLAGNIOL-VILLARD
8812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send read command(10) to Phy */
8822439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
8832439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
8842439e4bfSJean-Christophe PLAGNIOL-VILLARD
8852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send Phy address */
8862439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0x10; i > 0; i = i >> 1)
8872439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, phy_addr & i ?
8882439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_DATA_1 : PHY_DATA_0, chip_id);
8892439e4bfSJean-Christophe PLAGNIOL-VILLARD
8902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send register address */
8912439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0x10; i > 0; i = i >> 1)
8922439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write_1bit(ioaddr, offset & i ?
8932439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_DATA_1 : PHY_DATA_0, chip_id);
8942439e4bfSJean-Christophe PLAGNIOL-VILLARD
8952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Skip transition state */
8962439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_read_1bit(ioaddr, chip_id);
8972439e4bfSJean-Christophe PLAGNIOL-VILLARD
8982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* read 16bit data */
8992439e4bfSJean-Christophe PLAGNIOL-VILLARD for (phy_data = 0, i = 0; i < 16; i++) {
9002439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data <<= 1;
9012439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data |= phy_read_1bit(ioaddr, chip_id);
9022439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9032439e4bfSJean-Christophe PLAGNIOL-VILLARD
9042439e4bfSJean-Christophe PLAGNIOL-VILLARD return phy_data;
9052439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9062439e4bfSJean-Christophe PLAGNIOL-VILLARD
phy_readby_cr10(unsigned long iobase,u8 phy_addr,u8 offset)9072439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
9082439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9092439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long ioaddr, cr10_value;
9102439e4bfSJean-Christophe PLAGNIOL-VILLARD
9112439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = iobase + DCR10;
9122439e4bfSJean-Christophe PLAGNIOL-VILLARD cr10_value = phy_addr;
9132439e4bfSJean-Christophe PLAGNIOL-VILLARD cr10_value = (cr10_value<<5) + offset;
9142439e4bfSJean-Christophe PLAGNIOL-VILLARD cr10_value = (cr10_value<<16) + 0x08000000;
9152439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(cr10_value, ioaddr);
9162439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1);
9172439e4bfSJean-Christophe PLAGNIOL-VILLARD while (1) {
9182439e4bfSJean-Christophe PLAGNIOL-VILLARD cr10_value = inl(ioaddr);
9192439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cr10_value & 0x10000000)
9202439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
9212439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9222439e4bfSJean-Christophe PLAGNIOL-VILLARD return (cr10_value&0x0ffff);
9232439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9242439e4bfSJean-Christophe PLAGNIOL-VILLARD
phy_writeby_cr10(unsigned long iobase,u8 phy_addr,u8 offset,u16 phy_data)9252439e4bfSJean-Christophe PLAGNIOL-VILLARD static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr,
9262439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 offset, u16 phy_data)
9272439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9282439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long ioaddr, cr10_value;
9292439e4bfSJean-Christophe PLAGNIOL-VILLARD
9302439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = iobase + DCR10;
9312439e4bfSJean-Christophe PLAGNIOL-VILLARD cr10_value = phy_addr;
9322439e4bfSJean-Christophe PLAGNIOL-VILLARD cr10_value = (cr10_value<<5) + offset;
9332439e4bfSJean-Christophe PLAGNIOL-VILLARD cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
9342439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(cr10_value, ioaddr);
9352439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1);
9362439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9372439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
9382439e4bfSJean-Christophe PLAGNIOL-VILLARD * Write one bit data to Phy Controller
9392439e4bfSJean-Christophe PLAGNIOL-VILLARD */
9402439e4bfSJean-Christophe PLAGNIOL-VILLARD
phy_write_1bit(unsigned long ioaddr,u32 phy_data,u32 chip_id)9412439e4bfSJean-Christophe PLAGNIOL-VILLARD static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
9422439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9432439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(phy_data , ioaddr); /* MII Clock Low */
9442439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1);
9452439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
9462439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1);
9472439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(phy_data , ioaddr); /* MII Clock Low */
9482439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1);
9492439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9502439e4bfSJean-Christophe PLAGNIOL-VILLARD
9512439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
9522439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read one bit phy data from PHY controller
9532439e4bfSJean-Christophe PLAGNIOL-VILLARD */
9542439e4bfSJean-Christophe PLAGNIOL-VILLARD
phy_read_1bit(unsigned long ioaddr,u32 chip_id)9552439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
9562439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9572439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_data;
9582439e4bfSJean-Christophe PLAGNIOL-VILLARD
9592439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0x50000 , ioaddr);
9602439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1);
9612439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data = (inl(ioaddr) >> 19) & 0x1;
9622439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0x40000 , ioaddr);
9632439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1);
9642439e4bfSJean-Christophe PLAGNIOL-VILLARD
9652439e4bfSJean-Christophe PLAGNIOL-VILLARD return phy_data;
9662439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9672439e4bfSJean-Christophe PLAGNIOL-VILLARD
9682439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
9692439e4bfSJean-Christophe PLAGNIOL-VILLARD * Set MAC address to ID Table
9702439e4bfSJean-Christophe PLAGNIOL-VILLARD */
9712439e4bfSJean-Christophe PLAGNIOL-VILLARD
set_mac_addr(struct eth_device * dev)9722439e4bfSJean-Christophe PLAGNIOL-VILLARD static void set_mac_addr(struct eth_device *dev)
9732439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9742439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
9752439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 addr;
9762439e4bfSJean-Christophe PLAGNIOL-VILLARD struct uli526x_board_info *db = dev->priv;
9772439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0x10000, db->ioaddr + DCR0); /* Diagnosis mode */
9782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset dianostic pointer port */
9792439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0x1c0, db->ioaddr + DCR13);
9802439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0, db->ioaddr + DCR14); /* Clear reset port */
9812439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0x10, db->ioaddr + DCR14); /* Reset ID Table pointer */
9822439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0, db->ioaddr + DCR14); /* Clear reset port */
9832439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0, db->ioaddr + DCR13); /* Clear CR13 */
9842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Select ID Table access port */
9852439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0x1b0, db->ioaddr + DCR13);
9862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read MAC address from CR14 */
9872439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 3; i++) {
9882439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = dev->enetaddr[2 * i] | (dev->enetaddr[2 * i + 1] << 8);
9892439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(addr, db->ioaddr + DCR14);
9902439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* write end */
9922439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0, db->ioaddr + DCR13); /* Clear CR13 */
9932439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0, db->ioaddr + DCR0); /* Clear CR0 */
9942439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
9952439e4bfSJean-Christophe PLAGNIOL-VILLARD return;
9962439e4bfSJean-Christophe PLAGNIOL-VILLARD }
997