1*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*********************************************************************** 2*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 3*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright (c) 2005 Freescale Semiconductor, Inc. 4*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 5*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * See file CREDITS for list of people who contributed to this 6*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * project. 7*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 8*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or 9*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * modify it under the terms of the GNU General Public License as 10*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * published by the Free Software Foundation; either version 2 of 11*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * the License, or (at your option) any later version. 12*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 13*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 14*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 17*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 18*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 19*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 20*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * MA 02111-1307 USA 22*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 23*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: 24*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Ethernet interface for Tundra TSI108 bridge chip 25*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 26*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ***********************************************************************/ 27*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 28*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h> 29*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 30*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI) \ 31*2439e4bfSJean-Christophe PLAGNIOL-VILLARD && defined(CONFIG_TSI108_ETH) 32*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 33*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if !defined(CONFIG_TSI108_ETH_NUM_PORTS) || (CONFIG_TSI108_ETH_NUM_PORTS > 2) 34*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "CONFIG_TSI108_ETH_NUM_PORTS must be defined as 1 or 2" 35*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 36*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 37*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 38*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 39*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 40*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/cache.h> 41*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 42*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG 43*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TSI108_ETH_DEBUG 7 44*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 45*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TSI108_ETH_DEBUG 0 46*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 47*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 48*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if TSI108_ETH_DEBUG > 0 49*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define debug_lev(lev, fmt, args...) \ 50*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lev <= TSI108_ETH_DEBUG) \ 51*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s %d: " fmt, __FUNCTION__, __LINE__, ##args) 52*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 53*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define debug_lev(lev, fmt, args...) do{}while(0) 54*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 55*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 56*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_PRINT_ERRORS 57*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_PRINT_ERRORS 58*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 59*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_BASE (CFG_TSI108_CSR_BASE + 0x6000) 60*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 61*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_PORT_OFFSET 0x400 62*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 63*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define __REG32(base, offset) (*((volatile u32 *)((char *)(base) + (offset)))) 64*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 65*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_MAC_CONFIG_1(base) __REG32(base, 0x00000000) 66*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_TX_ENABLE (0x00000001) 67*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_SYNC_TX_ENABLE (0x00000002) 68*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_RX_ENABLE (0x00000004) 69*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_SYNC_RX_ENABLE (0x00000008) 70*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_TX_FLOW_CONTROL (0x00000010) 71*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_RX_FLOW_CONTROL (0x00000020) 72*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_LOOP_BACK (0x00000100) 73*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_RESET_TX_FUNCTION (0x00010000) 74*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_RESET_RX_FUNCTION (0x00020000) 75*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_RESET_TX_MAC (0x00040000) 76*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_RESET_RX_MAC (0x00080000) 77*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_SIM_RESET (0x40000000) 78*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_1_SOFT_RESET (0x80000000) 79*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 80*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_MAC_CONFIG_2(base) __REG32(base, 0x00000004) 81*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_2_FULL_DUPLEX (0x00000001) 82*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_2_CRC_ENABLE (0x00000002) 83*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_2_PAD_CRC (0x00000004) 84*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_2_LENGTH_CHECK (0x00000010) 85*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_2_HUGE_FRAME (0x00000020) 86*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_2_INTERFACE_MODE(val) (((val) & 0x3) << 8) 87*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_CONFIG_2_PREAMBLE_LENGTH(val) (((val) & 0xf) << 12) 88*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define INTERFACE_MODE_NIBBLE 1 /* 10/100 Mb/s MII) */ 89*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define INTERFACE_MODE_BYTE 2 /* 1000 Mb/s GMII/TBI */ 90*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 91*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_MAXIMUM_FRAME_LENGTH(base) __REG32(base, 0x00000010) 92*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 93*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_MII_MGMT_CONFIG(base) __REG32(base, 0x00000020) 94*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MII_MGMT_CONFIG_MGMT_CLOCK_SELECT(val) ((val) & 0x7) 95*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MII_MGMT_CONFIG_NO_PREAMBLE (0x00000010) 96*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MII_MGMT_CONFIG_SCAN_INCREMENT (0x00000020) 97*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MII_MGMT_CONFIG_RESET_MGMT (0x80000000) 98*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 99*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_MII_MGMT_COMMAND(base) __REG32(base, 0x00000024) 100*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MII_MGMT_COMMAND_READ_CYCLE (0x00000001) 101*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MII_MGMT_COMMAND_SCAN_CYCLE (0x00000002) 102*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 103*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_MII_MGMT_ADDRESS(base) __REG32(base, 0x00000028) 104*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_MII_MGMT_CONTROL(base) __REG32(base, 0x0000002c) 105*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_MII_MGMT_STATUS(base) __REG32(base, 0x00000030) 106*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 107*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_MII_MGMT_INDICATORS(base) __REG32(base, 0x00000034) 108*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MII_MGMT_INDICATORS_BUSY (0x00000001) 109*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MII_MGMT_INDICATORS_SCAN (0x00000002) 110*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MII_MGMT_INDICATORS_NOT_VALID (0x00000004) 111*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 112*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_INTERFACE_STATUS(base) __REG32(base, 0x0000003c) 113*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define INTERFACE_STATUS_LINK_FAIL (0x00000008) 114*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define INTERFACE_STATUS_EXCESS_DEFER (0x00000200) 115*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 116*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_STATION_ADDRESS_1(base) __REG32(base, 0x00000040) 117*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_STATION_ADDRESS_2(base) __REG32(base, 0x00000044) 118*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 119*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_PORT_CONTROL(base) __REG32(base, 0x00000200) 120*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_PRI (0x00000001) 121*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_BPT (0x00010000) 122*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_SPD (0x00040000) 123*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_RBC (0x00080000) 124*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_PRB (0x00200000) 125*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_DIS (0x00400000) 126*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_TBI (0x00800000) 127*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_STE (0x10000000) 128*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_ZOR (0x20000000) 129*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_CLR (0x40000000) 130*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PORT_CONTROL_SRT (0x80000000) 131*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 132*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_CONFIG(base) __REG32(base, 0x00000220) 133*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_CONFIG_START_Q (0x00000003) 134*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_CONFIG_EHP (0x00400000) 135*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_CONFIG_CHP (0x00800000) 136*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_CONFIG_RST (0x80000000) 137*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 138*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_CONTROL(base) __REG32(base, 0x00000224) 139*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_CONTROL_GO (0x00008000) 140*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_CONTROL_MP (0x01000000) 141*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_CONTROL_EAI (0x20000000) 142*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_CONTROL_ABT (0x40000000) 143*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_CONTROL_EII (0x80000000) 144*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 145*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_STATUS(base) __REG32(base, 0x00000228) 146*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_STATUS_QUEUE_USABLE (0x0000000f) 147*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_STATUS_CURR_Q (0x00000300) 148*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_STATUS_ACT (0x00008000) 149*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_STATUS_QUEUE_IDLE (0x000f0000) 150*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_STATUS_EOQ_PENDING (0x0f000000) 151*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 152*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_EXTENDED_STATUS(base) __REG32(base, 0x0000022c) 153*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_EXTENDED_STATUS_END_OF_QUEUE_CONDITION (0x0000000f) 154*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_EXTENDED_STATUS_END_OF_FRAME_CONDITION (0x00000f00) 155*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_EXTENDED_STATUS_DESCRIPTOR_INTERRUPT_CONDITION (0x000f0000) 156*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_EXTENDED_STATUS_ERROR_FLAG (0x0f000000) 157*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 158*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_THRESHOLDS(base) __REG32(base, 0x00000230) 159*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 160*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_DIAGNOSTIC_ADDR(base) __REG32(base, 0x00000270) 161*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DIAGNOSTIC_ADDR_INDEX (0x0000007f) 162*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DIAGNOSTIC_ADDR_DFR (0x40000000) 163*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DIAGNOSTIC_ADDR_AI (0x80000000) 164*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 165*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_DIAGNOSTIC_DATA(base) __REG32(base, 0x00000274) 166*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 167*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_ERROR_STATUS(base) __REG32(base, 0x00000278) 168*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS (0x00000278) 169*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_QUEUE_0_ERROR_RESPONSE (0x0000000f) 170*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_TEA_ON_QUEUE_0 (0x00000010) 171*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_RER_ON_QUEUE_0 (0x00000020) 172*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_TER_ON_QUEUE_0 (0x00000040) 173*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_DER_ON_QUEUE_0 (0x00000080) 174*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_QUEUE_1_ERROR_RESPONSE (0x00000f00) 175*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_TEA_ON_QUEUE_1 (0x00001000) 176*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_RER_ON_QUEUE_1 (0x00002000) 177*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_TER_ON_QUEUE_1 (0x00004000) 178*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_DER_ON_QUEUE_1 (0x00008000) 179*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_QUEUE_2_ERROR_RESPONSE (0x000f0000) 180*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_TEA_ON_QUEUE_2 (0x00100000) 181*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_RER_ON_QUEUE_2 (0x00200000) 182*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_TER_ON_QUEUE_2 (0x00400000) 183*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_DER_ON_QUEUE_2 (0x00800000) 184*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_QUEUE_3_ERROR_RESPONSE (0x0f000000) 185*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_TEA_ON_QUEUE_3 (0x10000000) 186*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_RER_ON_QUEUE_3 (0x20000000) 187*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_TER_ON_QUEUE_3 (0x40000000) 188*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_ERROR_STATUS_DER_ON_QUEUE_3 (0x80000000) 189*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 190*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_QUEUE_0_CONFIG(base) __REG32(base, 0x00000280) 191*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_OCN_PORT (0x0000003f) 192*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_BSWP (0x00000400) 193*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_WSWP (0x00000800) 194*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_AM (0x00004000) 195*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_GVI (0x00008000) 196*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_EEI (0x00010000) 197*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_ELI (0x00020000) 198*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_ENI (0x00040000) 199*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_ESI (0x00080000) 200*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_CONFIG_EDI (0x00100000) 201*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 202*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_QUEUE_0_BUF_CONFIG(base) __REG32(base, 0x00000284) 203*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_BUF_CONFIG_OCN_PORT (0x0000003f) 204*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_BUF_CONFIG_BURST (0x00000300) 205*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_BUF_CONFIG_BSWP (0x00000400) 206*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_BUF_CONFIG_WSWP (0x00000800) 207*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 208*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OCN_PORT_HLP 0 /* HLP Interface */ 209*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OCN_PORT_PCI_X 1 /* PCI-X Interface */ 210*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OCN_PORT_PROCESSOR_MASTER 2 /* Processor Interface (master) */ 211*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OCN_PORT_PROCESSOR_SLAVE 3 /* Processor Interface (slave) */ 212*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OCN_PORT_MEMORY 4 /* Memory Controller */ 213*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OCN_PORT_DMA 5 /* DMA Controller */ 214*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OCN_PORT_ETHERNET 6 /* Ethernet Controller */ 215*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OCN_PORT_PRINT 7 /* Print Engine Interface */ 216*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 217*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_QUEUE_0_PTR_LOW(base) __REG32(base, 0x00000288) 218*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 219*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_TX_QUEUE_0_PTR_HIGH(base) __REG32(base, 0x0000028c) 220*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_QUEUE_0_PTR_HIGH_VALID (0x80000000) 221*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 222*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_CONFIG(base) __REG32(base, 0x00000320) 223*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_DEF_Q (0x00000003) 224*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_EMF (0x00000100) 225*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_EUF (0x00000200) 226*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_BFE (0x00000400) 227*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_MFE (0x00000800) 228*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_UFE (0x00001000) 229*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_SE (0x00002000) 230*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_ABF (0x00200000) 231*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_APE (0x00400000) 232*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_CHP (0x00800000) 233*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_CONFIG_RST (0x80000000) 234*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 235*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_CONTROL(base) __REG32(base, 0x00000324) 236*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define GE_E0_RX_CONTROL_QUEUE_ENABLES (0x0000000f) 237*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define GE_E0_RX_CONTROL_GO (0x00008000) 238*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define GE_E0_RX_CONTROL_EAI (0x20000000) 239*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define GE_E0_RX_CONTROL_ABT (0x40000000) 240*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define GE_E0_RX_CONTROL_EII (0x80000000) 241*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 242*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_EXTENDED_STATUS(base) __REG32(base, 0x0000032c) 243*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_EXTENDED_STATUS (0x0000032c) 244*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_EXTENDED_STATUS_EOQ (0x0000000f) 245*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_EXTENDED_STATUS_EOQ_0 (0x00000001) 246*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_EXTENDED_STATUS_EOF (0x00000f00) 247*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_EXTENDED_STATUS_DESCRIPTOR_INTERRUPT_CONDITION (0x000f0000) 248*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_EXTENDED_STATUS_ERROR_FLAG (0x0f000000) 249*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 250*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_THRESHOLDS(base) __REG32(base, 0x00000330) 251*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 252*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_DIAGNOSTIC_ADDR(base) __REG32(base, 0x00000370) 253*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DIAGNOSTIC_ADDR_INDEX (0x0000007f) 254*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DIAGNOSTIC_ADDR_DFR (0x40000000) 255*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DIAGNOSTIC_ADDR_AI (0x80000000) 256*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 257*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_DIAGNOSTIC_DATA(base) __REG32(base, 0x00000374) 258*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 259*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_QUEUE_0_CONFIG(base) __REG32(base, 0x00000380) 260*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_CONFIG_OCN_PORT (0x0000003f) 261*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_CONFIG_BSWP (0x00000400) 262*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_CONFIG_WSWP (0x00000800) 263*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_CONFIG_AM (0x00004000) 264*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_CONFIG_EEI (0x00010000) 265*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_CONFIG_ELI (0x00020000) 266*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_CONFIG_ENI (0x00040000) 267*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_CONFIG_ESI (0x00080000) 268*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_CONFIG_EDI (0x00100000) 269*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 270*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_QUEUE_0_BUF_CONFIG(base) __REG32(base, 0x00000384) 271*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_BUF_CONFIG_OCN_PORT (0x0000003f) 272*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_BUF_CONFIG_BURST (0x00000300) 273*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_BUF_CONFIG_BSWP (0x00000400) 274*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_BUF_CONFIG_WSWP (0x00000800) 275*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 276*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_QUEUE_0_PTR_LOW(base) __REG32(base, 0x00000388) 277*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 278*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define reg_RX_QUEUE_0_PTR_HIGH(base) __REG32(base, 0x0000038c) 279*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_QUEUE_0_PTR_HIGH_VALID (0x80000000) 280*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 281*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 282*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY register definitions 283*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 284*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* the first 15 PHY registers are standard. */ 285*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_REG 0 /* Control Register */ 286*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STATUS_REG 1 /* Status Regiser */ 287*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_ID1_REG 2 /* Phy Id Reg (word 1) */ 288*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_ID2_REG 3 /* Phy Id Reg (word 2) */ 289*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_AN_ADV_REG 4 /* Autoneg Advertisement */ 290*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_LP_ABILITY_REG 5 /* Link Partner Ability (Base Page) */ 291*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_AUTONEG_EXP_REG 6 /* Autoneg Expansion Reg */ 292*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_NEXT_PAGE_TX_REG 7 /* Next Page TX */ 293*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_LP_NEXT_PAGE_REG 8 /* Link Partner Next Page */ 294*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_1000T_CTRL_REG 9 /* 1000Base-T Control Reg */ 295*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_1000T_STATUS_REG 10 /* 1000Base-T Status Reg */ 296*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_EXT_STATUS_REG 11 /* Extended Status Reg */ 297*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 298*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 299*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY Register bit masks. 300*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 301*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_RESET (1 << 15) 302*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_LOOPBACK (1 << 14) 303*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_SPEED0 (1 << 13) 304*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_AN_EN (1 << 12) 305*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_PWR_DN (1 << 11) 306*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_ISOLATE (1 << 10) 307*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_RESTART_AN (1 << 9) 308*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_FULL_DUPLEX (1 << 8) 309*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_CT_EN (1 << 7) 310*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_CTRL_SPEED1 (1 << 6) 311*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 312*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_100BASE_T4 (1 << 15) 313*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_100BASE_X_FD (1 << 14) 314*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_100BASE_X_HD (1 << 13) 315*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_10BASE_T_FD (1 << 12) 316*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_10BASE_T_HD (1 << 11) 317*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_100BASE_T2_FD (1 << 10) 318*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_100BASE_T2_HD (1 << 9) 319*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_EXT_STAT (1 << 8) 320*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_RESERVED (1 << 7) 321*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_MFPS (1 << 6) /* Management Frames Preamble Suppression */ 322*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_AN_COMPLETE (1 << 5) 323*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_REM_FAULT (1 << 4) 324*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_AN_CAP (1 << 3) 325*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_LINK_UP (1 << 2) 326*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_JABBER (1 << 1) 327*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PHY_STAT_EXT_CAP (1 << 0) 328*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 329*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2 0x11 330*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2_ENABLE_COMMA_DETECT 0x0001 331*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2_ENABLE_WRAP 0x0002 332*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2_G_MII_MODE 0x0010 333*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2_RECEIVE_CLOCK_SELECT 0x0020 334*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2_AUTO_NEGOTIATION_SENSE 0x0100 335*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2_DISABLE_TRANSMIT_RUNNING_DISPARITY 0x1000 336*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2_DISABLE_RECEIVE_RUNNING_DISPARITY 0x2000 337*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2_SHORTCUT_LINK_TIMER 0x4000 338*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_CONTROL_2_SOFT_RESET 0x8000 339*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 340*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* marvel specific */ 341*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MV1111_EXT_CTRL1_REG 16 /* PHY Specific Control Reg */ 342*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MV1111_SPEC_STAT_REG 17 /* PHY Specific Status Reg */ 343*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MV1111_EXT_CTRL2_REG 20 /* Extended PHY Specific Control Reg */ 344*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 345*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 346*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * MARVELL 88E1111 PHY register bit masks 347*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 348*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY Specific Status Register (MV1111_EXT_CTRL1_REG) */ 349*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 350*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEC_STAT_SPEED_MASK (3 << 14) 351*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEC_STAT_FULL_DUP (1 << 13) 352*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEC_STAT_PAGE_RCVD (1 << 12) 353*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEC_STAT_RESOLVED (1 << 11) /* Speed and Duplex Resolved */ 354*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEC_STAT_LINK_UP (1 << 10) 355*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEC_STAT_CABLE_LEN_MASK (7 << 7)/* Cable Length (100/1000 modes only) */ 356*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEC_STAT_MDIX (1 << 6) 357*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEC_STAT_POLARITY (1 << 1) 358*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEC_STAT_JABBER (1 << 0) 359*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 360*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEED_1000 (2 << 14) 361*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEED_100 (1 << 14) 362*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SPEED_10 (0 << 14) 363*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 364*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TBI_ADDR 0x1E /* Ten Bit Interface address */ 365*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 366*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* negotiated link parameters */ 367*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LINK_SPEED_UNKNOWN 0 368*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LINK_SPEED_10 1 369*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LINK_SPEED_100 2 370*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LINK_SPEED_1000 3 371*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 372*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LINK_DUPLEX_UNKNOWN 0 373*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LINK_DUPLEX_HALF 1 374*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LINK_DUPLEX_FULL 2 375*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 376*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int phy_address[] = { 8, 9 }; 377*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 378*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define vuint32 volatile u32 379*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 380*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* TX/RX buffer descriptors. MUST be cache line aligned in memory. (32 byte) 381*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This structure is accessed by the ethernet DMA engine which means it 382*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * MUST be in LITTLE ENDIAN format */ 383*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct dma_descriptor { 384*2439e4bfSJean-Christophe PLAGNIOL-VILLARD vuint32 start_addr0; /* buffer address, least significant bytes. */ 385*2439e4bfSJean-Christophe PLAGNIOL-VILLARD vuint32 start_addr1; /* buffer address, most significant bytes. */ 386*2439e4bfSJean-Christophe PLAGNIOL-VILLARD vuint32 next_descr_addr0;/* next descriptor address, least significant bytes. Must be 64-bit aligned. */ 387*2439e4bfSJean-Christophe PLAGNIOL-VILLARD vuint32 next_descr_addr1;/* next descriptor address, most significant bytes. */ 388*2439e4bfSJean-Christophe PLAGNIOL-VILLARD vuint32 vlan_byte_count;/* VLAN tag(top 2 bytes) and byte countt (bottom 2 bytes). */ 389*2439e4bfSJean-Christophe PLAGNIOL-VILLARD vuint32 config_status; /* Configuration/Status. */ 390*2439e4bfSJean-Christophe PLAGNIOL-VILLARD vuint32 reserved1; /* reserved to make the descriptor cache line aligned. */ 391*2439e4bfSJean-Christophe PLAGNIOL-VILLARD vuint32 reserved2; /* reserved to make the descriptor cache line aligned. */ 392*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 393*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 394*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* last next descriptor address flag */ 395*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_LAST (1 << 31) 396*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 397*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* TX DMA descriptor config status bits */ 398*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_EOF (1 << 0) /* end of frame */ 399*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_SOF (1 << 1) /* start of frame */ 400*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_PFVLAN (1 << 2) 401*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_HUGE (1 << 3) 402*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_PAD (1 << 4) 403*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_CRC (1 << 5) 404*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_DESCR_INT (1 << 14) 405*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_RETRY_COUNT 0x000F0000 406*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_ONE_COLLISION (1 << 20) 407*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_LATE_COLLISION (1 << 24) 408*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_UNDERRUN (1 << 25) 409*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_RETRY_LIMIT (1 << 26) 410*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_OK (1 << 30) 411*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_TX_OWNER (1 << 31) 412*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 413*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* RX DMA descriptor status bits */ 414*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_EOF (1 << 0) 415*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_SOF (1 << 1) 416*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_VTF (1 << 2) 417*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_FRAME_IS_TYPE (1 << 3) 418*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_SHORT_FRAME (1 << 4) 419*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_HASH_MATCH (1 << 7) 420*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_BAD_FRAME (1 << 8) 421*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_OVERRUN (1 << 9) 422*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_MAX_FRAME_LEN (1 << 11) 423*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_CRC_ERROR (1 << 12) 424*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_DESCR_INT (1 << 13) 425*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DMA_DESCR_RX_OWNER (1 << 15) 426*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 427*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUFFER_SIZE PKTSIZE 428*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_RX_DESC PKTBUFSRX 429*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 430*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct dma_descriptor tx_descriptor __attribute__ ((aligned(32))); 431*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 432*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct dma_descriptor rx_descr_array[NUM_RX_DESC] 433*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __attribute__ ((aligned(32))); 434*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 435*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct dma_descriptor *rx_descr_current; 436*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 437*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsi108_eth_probe (struct eth_device *dev, bd_t * bis); 438*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsi108_eth_send (struct eth_device *dev, 439*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile void *packet, int length); 440*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsi108_eth_recv (struct eth_device *dev); 441*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsi108_eth_halt (struct eth_device *dev); 442*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int read_phy (unsigned int base, 443*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phy_addr, unsigned int phy_reg); 444*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void write_phy (unsigned int base, 445*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phy_addr, 446*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phy_reg, unsigned int phy_data); 447*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 448*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if TSI108_ETH_DEBUG > 100 449*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 450*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * print phy debug infomation 451*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 452*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void dump_phy_regs (unsigned int phy_addr) 453*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 454*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 455*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 456*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("PHY %d registers\n", phy_addr); 457*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i <= 30; i++) { 458*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%2d 0x%04x\n", i, read_phy (ETH_BASE, phy_addr, i)); 459*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 460*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("\n"); 461*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 462*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 463*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 464*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define dump_phy_regs(base) do{}while(0) 465*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 466*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 467*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if TSI108_ETH_DEBUG > 100 468*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 469*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * print debug infomation 470*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 471*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tx_diag_regs (unsigned int base) 472*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 473*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 474*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long dummy; 475*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 476*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("TX diagnostics registers\n"); 477*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_DIAGNOSTIC_ADDR(base) = 0x00 | TX_DIAGNOSTIC_ADDR_AI; 478*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1000); 479*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dummy = reg_TX_DIAGNOSTIC_DATA(base); 480*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0x00; i <= 0x05; i++) { 481*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1000); 482*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("0x%02x 0x%08x\n", i, reg_TX_DIAGNOSTIC_DATA(base)); 483*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 484*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_DIAGNOSTIC_ADDR(base) = 0x40 | TX_DIAGNOSTIC_ADDR_AI; 485*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1000); 486*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dummy = reg_TX_DIAGNOSTIC_DATA(base); 487*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0x40; i <= 0x47; i++) { 488*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1000); 489*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("0x%02x 0x%08x\n", i, reg_TX_DIAGNOSTIC_DATA(base)); 490*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 491*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("\n"); 492*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 493*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 494*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 495*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define tx_diag_regs(base) do{}while(0) 496*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 497*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 498*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if TSI108_ETH_DEBUG > 100 499*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 500*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * print debug infomation 501*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 502*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rx_diag_regs (unsigned int base) 503*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 504*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 505*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long dummy; 506*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 507*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("RX diagnostics registers\n"); 508*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_DIAGNOSTIC_ADDR(base) = 0x00 | RX_DIAGNOSTIC_ADDR_AI; 509*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1000); 510*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dummy = reg_RX_DIAGNOSTIC_DATA(base); 511*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0x00; i <= 0x05; i++) { 512*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1000); 513*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("0x%02x 0x%08x\n", i, reg_RX_DIAGNOSTIC_DATA(base)); 514*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 515*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_DIAGNOSTIC_ADDR(base) = 0x40 | RX_DIAGNOSTIC_ADDR_AI; 516*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1000); 517*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dummy = reg_RX_DIAGNOSTIC_DATA(base); 518*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0x08; i <= 0x0a; i++) { 519*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (1000); 520*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("0x%02x 0x%08x\n", i, reg_RX_DIAGNOSTIC_DATA(base)); 521*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 522*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("\n"); 523*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 524*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 525*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 526*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define rx_diag_regs(base) do{}while(0) 527*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 528*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 529*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if TSI108_ETH_DEBUG > 100 530*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 531*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * print debug infomation 532*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 533*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void debug_mii_regs (unsigned int base) 534*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 535*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("MII_MGMT_CONFIG 0x%08x\n", reg_MII_MGMT_CONFIG(base)); 536*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("MII_MGMT_COMMAND 0x%08x\n", reg_MII_MGMT_COMMAND(base)); 537*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("MII_MGMT_ADDRESS 0x%08x\n", reg_MII_MGMT_ADDRESS(base)); 538*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("MII_MGMT_CONTROL 0x%08x\n", reg_MII_MGMT_CONTROL(base)); 539*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("MII_MGMT_STATUS 0x%08x\n", reg_MII_MGMT_STATUS(base)); 540*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("MII_MGMT_INDICATORS 0x%08x\n", reg_MII_MGMT_INDICATORS(base)); 541*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("\n"); 542*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 543*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 544*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 545*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define debug_mii_regs(base) do{}while(0) 546*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 547*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 548*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 549*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Wait until the phy bus is non-busy 550*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 551*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void phy_wait (unsigned int base, unsigned int condition) 552*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 553*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout; 554*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 555*2439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 0; 556*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (reg_MII_MGMT_INDICATORS(base) & condition) { 557*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10); 558*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++timeout > 10000) { 559*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("ERROR: timeout waiting for phy bus (%d)\n", 560*2439e4bfSJean-Christophe PLAGNIOL-VILLARD condition); 561*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 562*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 563*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 564*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 565*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 566*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 567*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * read phy register 568*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 569*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int read_phy (unsigned int base, 570*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phy_addr, unsigned int phy_reg) 571*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 572*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int value; 573*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 574*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_wait (base, MII_MGMT_INDICATORS_BUSY); 575*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 576*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MII_MGMT_ADDRESS(base) = (phy_addr << 8) | phy_reg; 577*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 578*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ensure that the Read Cycle bit is cleared prior to next read cycle */ 579*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MII_MGMT_COMMAND(base) = 0; 580*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 581*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* start the read */ 582*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MII_MGMT_COMMAND(base) = MII_MGMT_COMMAND_READ_CYCLE; 583*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 584*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for the read to complete */ 585*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_wait (base, 586*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MII_MGMT_INDICATORS_NOT_VALID | MII_MGMT_INDICATORS_BUSY); 587*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 588*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value = reg_MII_MGMT_STATUS(base); 589*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 590*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MII_MGMT_COMMAND(base) = 0; 591*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 592*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 593*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 594*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 595*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 596*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * write phy register 597*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 598*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void write_phy (unsigned int base, 599*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phy_addr, 600*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phy_reg, unsigned int phy_data) 601*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 602*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_wait (base, MII_MGMT_INDICATORS_BUSY); 603*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 604*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MII_MGMT_ADDRESS(base) = (phy_addr << 8) | phy_reg; 605*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 606*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ensure that the Read Cycle bit is cleared prior to next cycle */ 607*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MII_MGMT_COMMAND(base) = 0; 608*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 609*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* start the write */ 610*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MII_MGMT_CONTROL(base) = phy_data; 611*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 612*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 613*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 614*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * configure the marvell 88e1111 phy 615*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 616*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int marvell_88e_phy_config (struct eth_device *dev, int *speed, 617*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int *duplex) 618*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 619*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long base; 620*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long phy_addr; 621*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phy_status; 622*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phy_spec_status; 623*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout; 624*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int phy_speed; 625*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int phy_duplex; 626*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int value; 627*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 628*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_speed = LINK_SPEED_UNKNOWN; 629*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_duplex = LINK_DUPLEX_UNKNOWN; 630*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 631*2439e4bfSJean-Christophe PLAGNIOL-VILLARD base = dev->iobase; 632*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_addr = (unsigned long)dev->priv; 633*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 634*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Take the PHY out of reset. */ 635*2439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy (ETH_BASE, phy_addr, PHY_CTRL_REG, PHY_CTRL_RESET); 636*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 637*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the reset process to complete. */ 638*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10); 639*2439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 0; 640*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((phy_status = 641*2439e4bfSJean-Christophe PLAGNIOL-VILLARD read_phy (ETH_BASE, phy_addr, PHY_CTRL_REG)) & PHY_CTRL_RESET) { 642*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10); 643*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++timeout > 10000) { 644*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("ERROR: timeout waiting for phy reset\n"); 645*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 646*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 647*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 648*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 649*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* TBI Configuration. */ 650*2439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy (base, TBI_ADDR, TBI_CONTROL_2, TBI_CONTROL_2_G_MII_MODE | 651*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_CONTROL_2_RECEIVE_CLOCK_SELECT); 652*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the link to be established. */ 653*2439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 0; 654*2439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 655*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (20000); 656*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_status = read_phy (ETH_BASE, phy_addr, PHY_STATUS_REG); 657*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++timeout > 100) { 658*2439e4bfSJean-Christophe PLAGNIOL-VILLARD debug_lev(1, "ERROR: unable to establish link!!!\n"); 659*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 660*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 661*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } while ((phy_status & PHY_STAT_LINK_UP) == 0); 662*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 663*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((phy_status & PHY_STAT_LINK_UP) == 0) 664*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 665*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 666*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value = 0; 667*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_spec_status = read_phy (ETH_BASE, phy_addr, MV1111_SPEC_STAT_REG); 668*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_spec_status & SPEC_STAT_RESOLVED) { 669*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (phy_spec_status & SPEC_STAT_SPEED_MASK) { 670*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case SPEED_1000: 671*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_speed = LINK_SPEED_1000; 672*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value |= PHY_CTRL_SPEED1; 673*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 674*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case SPEED_100: 675*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_speed = LINK_SPEED_100; 676*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value |= PHY_CTRL_SPEED0; 677*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 678*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case SPEED_10: 679*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_speed = LINK_SPEED_10; 680*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 681*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 682*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_spec_status & SPEC_STAT_FULL_DUP) { 683*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_duplex = LINK_DUPLEX_FULL; 684*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value |= PHY_CTRL_FULL_DUPLEX; 685*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else 686*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_duplex = LINK_DUPLEX_HALF; 687*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 688*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* set TBI speed */ 689*2439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy (base, TBI_ADDR, PHY_CTRL_REG, value); 690*2439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy (base, TBI_ADDR, PHY_AN_ADV_REG, 0x0060); 691*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 692*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if TSI108_ETH_DEBUG > 0 693*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s link is up", dev->name); 694*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_spec_status = read_phy (ETH_BASE, phy_addr, MV1111_SPEC_STAT_REG); 695*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_spec_status & SPEC_STAT_RESOLVED) { 696*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (phy_speed) { 697*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case LINK_SPEED_1000: 698*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf (", 1000 Mbps"); 699*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 700*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case LINK_SPEED_100: 701*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf (", 100 Mbps"); 702*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 703*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case LINK_SPEED_10: 704*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf (", 10 Mbps"); 705*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 706*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 707*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_duplex == LINK_DUPLEX_FULL) 708*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf (", Full duplex"); 709*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 710*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf (", Half duplex"); 711*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 712*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("\n"); 713*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 714*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 715*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dump_phy_regs (TBI_ADDR); 716*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (speed) 717*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *speed = phy_speed; 718*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (duplex) 719*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *duplex = phy_duplex; 720*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 721*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 722*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 723*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 724*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 725*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * External interface 726*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 727*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * register the tsi108 ethernet controllers with the multi-ethernet system 728*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 729*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int tsi108_eth_initialize (bd_t * bis) 730*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 731*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 732*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int index; 733*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 734*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (index = 0; index < CONFIG_TSI108_ETH_NUM_PORTS; index++) { 735*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof(struct eth_device)); 736*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 737*2439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf (dev->name, "TSI108_eth%d", index); 738*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 739*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = ETH_BASE + (index * ETH_PORT_OFFSET); 740*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *)(phy_address[index]); 741*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = tsi108_eth_probe; 742*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = tsi108_eth_halt; 743*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = tsi108_eth_send; 744*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = tsi108_eth_recv; 745*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 746*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 747*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 748*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return index; 749*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 750*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 751*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 752*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * probe for and initialize a single ethernet interface 753*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 754*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsi108_eth_probe (struct eth_device *dev, bd_t * bis) 755*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 756*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long base; 757*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long value; 758*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int index; 759*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct dma_descriptor *tx_descr; 760*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct dma_descriptor *rx_descr; 761*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int speed; 762*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int duplex; 763*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 764*2439e4bfSJean-Christophe PLAGNIOL-VILLARD base = dev->iobase; 765*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 766*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_PORT_CONTROL(base) = PORT_CONTROL_STE | PORT_CONTROL_BPT; 767*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 768*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Bring DMA/FIFO out of reset. */ 769*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_CONFIG(base) = 0x00000000; 770*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_CONFIG(base) = 0x00000000; 771*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 772*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_THRESHOLDS(base) = (192 << 16) | 192; 773*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_THRESHOLDS(base) = (192 << 16) | 112; 774*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 775*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Bring MAC out of reset. */ 776*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MAC_CONFIG_1(base) = 0x00000000; 777*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 778*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* DMA MAC configuration. */ 779*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MAC_CONFIG_1(base) = 780*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MAC_CONFIG_1_RX_ENABLE | MAC_CONFIG_1_TX_ENABLE; 781*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 782*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MII_MGMT_CONFIG(base) = MII_MGMT_CONFIG_NO_PREAMBLE; 783*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MAXIMUM_FRAME_LENGTH(base) = RX_BUFFER_SIZE; 784*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 785*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Note: Early tsi108 manual did not have correct byte order 786*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * for the station address.*/ 787*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_STATION_ADDRESS_1(base) = (dev->enetaddr[5] << 24) | 788*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (dev->enetaddr[4] << 16) | 789*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (dev->enetaddr[3] << 8) | (dev->enetaddr[2] << 0); 790*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 791*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_STATION_ADDRESS_2(base) = (dev->enetaddr[1] << 24) | 792*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (dev->enetaddr[0] << 16); 793*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 794*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (marvell_88e_phy_config(dev, &speed, &duplex) == 0) 795*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 796*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 797*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value = 798*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MAC_CONFIG_2_PREAMBLE_LENGTH(7) | MAC_CONFIG_2_PAD_CRC | 799*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MAC_CONFIG_2_CRC_ENABLE; 800*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (speed == LINK_SPEED_1000) 801*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value |= MAC_CONFIG_2_INTERFACE_MODE(INTERFACE_MODE_BYTE); 802*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else { 803*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value |= MAC_CONFIG_2_INTERFACE_MODE(INTERFACE_MODE_NIBBLE); 804*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_PORT_CONTROL(base) |= PORT_CONTROL_SPD; 805*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 806*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (duplex == LINK_DUPLEX_FULL) { 807*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value |= MAC_CONFIG_2_FULL_DUPLEX; 808*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_PORT_CONTROL(base) &= ~PORT_CONTROL_BPT; 809*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else 810*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_PORT_CONTROL(base) |= PORT_CONTROL_BPT; 811*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MAC_CONFIG_2(base) = value; 812*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 813*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_CONFIG(base) = RX_CONFIG_SE; 814*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_QUEUE_0_CONFIG(base) = OCN_PORT_MEMORY; 815*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_QUEUE_0_BUF_CONFIG(base) = OCN_PORT_MEMORY; 816*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 817*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* initialize the RX DMA descriptors */ 818*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr = &rx_descr_array[0]; 819*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr_current = rx_descr; 820*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (index = 0; index < NUM_RX_DESC; index++) { 821*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* make sure the receive buffers are not in cache */ 822*2439e4bfSJean-Christophe PLAGNIOL-VILLARD invalidate_dcache_range((unsigned long)NetRxPackets[index], 823*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (unsigned long)NetRxPackets[index] + 824*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RX_BUFFER_SIZE); 825*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->start_addr0 = 826*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cpu_to_le32((vuint32) NetRxPackets[index]); 827*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->start_addr1 = 0; 828*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->next_descr_addr0 = 829*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cpu_to_le32((vuint32) (rx_descr + 1)); 830*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->next_descr_addr1 = 0; 831*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->vlan_byte_count = 0; 832*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->config_status = cpu_to_le32((RX_BUFFER_SIZE << 16) | 833*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DMA_DESCR_RX_OWNER); 834*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr++; 835*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 836*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr--; 837*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->next_descr_addr0 = 0; 838*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->next_descr_addr1 = cpu_to_le32(DMA_DESCR_LAST); 839*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Push the descriptors to RAM so the ethernet DMA can see them */ 840*2439e4bfSJean-Christophe PLAGNIOL-VILLARD invalidate_dcache_range((unsigned long)rx_descr_array, 841*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (unsigned long)rx_descr_array + 842*2439e4bfSJean-Christophe PLAGNIOL-VILLARD sizeof(rx_descr_array)); 843*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 844*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable RX queue */ 845*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_CONTROL(base) = TX_CONTROL_GO | 0x01; 846*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_QUEUE_0_PTR_LOW(base) = (u32) rx_descr_current; 847*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable receive DMA */ 848*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_QUEUE_0_PTR_HIGH(base) = RX_QUEUE_0_PTR_HIGH_VALID; 849*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 850*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_QUEUE_0_CONFIG(base) = OCN_PORT_MEMORY; 851*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_QUEUE_0_BUF_CONFIG(base) = OCN_PORT_MEMORY; 852*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 853*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* initialize the TX DMA descriptor */ 854*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr = &tx_descriptor; 855*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 856*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->start_addr0 = 0; 857*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->start_addr1 = 0; 858*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->next_descr_addr0 = 0; 859*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->next_descr_addr1 = cpu_to_le32(DMA_DESCR_LAST); 860*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->vlan_byte_count = 0; 861*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->config_status = cpu_to_le32(DMA_DESCR_TX_OK | 862*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DMA_DESCR_TX_SOF | 863*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DMA_DESCR_TX_EOF); 864*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable TX queue */ 865*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_CONTROL(base) = TX_CONTROL_GO | 0x01; 866*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 867*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 868*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 869*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 870*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 871*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * send a packet 872*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 873*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsi108_eth_send (struct eth_device *dev, 874*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile void *packet, int length) 875*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 876*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long base; 877*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout; 878*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct dma_descriptor *tx_descr; 879*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long status; 880*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 881*2439e4bfSJean-Christophe PLAGNIOL-VILLARD base = dev->iobase; 882*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr = &tx_descriptor; 883*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 884*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait until the last packet has been transmitted. */ 885*2439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 0; 886*2439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 887*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* make sure we see the changes made by the DMA engine */ 888*2439e4bfSJean-Christophe PLAGNIOL-VILLARD invalidate_dcache_range((unsigned long)tx_descr, 889*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (unsigned long)tx_descr + 890*2439e4bfSJean-Christophe PLAGNIOL-VILLARD sizeof(struct dma_descriptor)); 891*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 892*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (timeout != 0) 893*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (15); 894*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++timeout > 10000) { 895*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_diag_regs(base); 896*2439e4bfSJean-Christophe PLAGNIOL-VILLARD debug_lev(1, 897*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "ERROR: timeout waiting for last transmit packet to be sent\n"); 898*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 899*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 900*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (tx_descr->config_status & cpu_to_le32(DMA_DESCR_TX_OWNER)); 901*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 902*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status = le32_to_cpu(tx_descr->config_status); 903*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & DMA_DESCR_TX_OK) == 0) { 904*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef TX_PRINT_ERRORS 905*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("TX packet error: 0x%08x\n %s%s%s%s\n", status, 906*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_TX_OK ? "tx error, " : "", 907*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_TX_RETRY_LIMIT ? 908*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "retry limit reached, " : "", 909*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_TX_UNDERRUN ? "underrun, " : "", 910*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_TX_LATE_COLLISION ? "late collision, " 911*2439e4bfSJean-Christophe PLAGNIOL-VILLARD : ""); 912*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 913*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 914*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 915*2439e4bfSJean-Christophe PLAGNIOL-VILLARD debug_lev (9, "sending packet %d\n", length); 916*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->start_addr0 = cpu_to_le32((vuint32) packet); 917*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->start_addr1 = 0; 918*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->next_descr_addr0 = 0; 919*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->next_descr_addr1 = cpu_to_le32(DMA_DESCR_LAST); 920*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->vlan_byte_count = cpu_to_le32(length); 921*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_descr->config_status = cpu_to_le32(DMA_DESCR_TX_OWNER | 922*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DMA_DESCR_TX_CRC | 923*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DMA_DESCR_TX_PAD | 924*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DMA_DESCR_TX_SOF | 925*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DMA_DESCR_TX_EOF); 926*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 927*2439e4bfSJean-Christophe PLAGNIOL-VILLARD invalidate_dcache_range((unsigned long)tx_descr, 928*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (unsigned long)tx_descr + 929*2439e4bfSJean-Christophe PLAGNIOL-VILLARD sizeof(struct dma_descriptor)); 930*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 931*2439e4bfSJean-Christophe PLAGNIOL-VILLARD invalidate_dcache_range((unsigned long)packet, 932*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (unsigned long)packet + length); 933*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 934*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_QUEUE_0_PTR_LOW(base) = (u32) tx_descr; 935*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_QUEUE_0_PTR_HIGH(base) = TX_QUEUE_0_PTR_HIGH_VALID; 936*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 937*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return length; 938*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 939*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 940*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 941*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Check for received packets and send them up the protocal stack 942*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 943*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsi108_eth_recv (struct eth_device *dev) 944*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 945*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct dma_descriptor *rx_descr; 946*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long base; 947*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int length = 0; 948*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long status; 949*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile uchar *buffer; 950*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 951*2439e4bfSJean-Christophe PLAGNIOL-VILLARD base = dev->iobase; 952*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 953*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* make sure we see the changes made by the DMA engine */ 954*2439e4bfSJean-Christophe PLAGNIOL-VILLARD invalidate_dcache_range ((unsigned long)rx_descr_array, 955*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (unsigned long)rx_descr_array + 956*2439e4bfSJean-Christophe PLAGNIOL-VILLARD sizeof(rx_descr_array)); 957*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 958*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* process all of the received packets */ 959*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr = rx_descr_current; 960*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((rx_descr->config_status & cpu_to_le32(DMA_DESCR_RX_OWNER)) == 0) { 961*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* check for error */ 962*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status = le32_to_cpu(rx_descr->config_status); 963*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & DMA_DESCR_RX_BAD_FRAME) { 964*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef RX_PRINT_ERRORS 965*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("RX packet error: 0x%08x\n %s%s%s%s%s%s\n", 966*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status, 967*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_RX_FRAME_IS_TYPE ? "too big, " 968*2439e4bfSJean-Christophe PLAGNIOL-VILLARD : "", 969*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_RX_SHORT_FRAME ? "too short, " 970*2439e4bfSJean-Christophe PLAGNIOL-VILLARD : "", 971*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_RX_BAD_FRAME ? "bad frame, " : 972*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "", 973*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_RX_OVERRUN ? "overrun, " : "", 974*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_RX_MAX_FRAME_LEN ? 975*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "max length, " : "", 976*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & DMA_DESCR_RX_CRC_ERROR ? "CRC error, " : 977*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ""); 978*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 979*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 980*2439e4bfSJean-Christophe PLAGNIOL-VILLARD length = 981*2439e4bfSJean-Christophe PLAGNIOL-VILLARD le32_to_cpu(rx_descr->vlan_byte_count) & 0xFFFF; 982*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 983*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*** process packet ***/ 984*2439e4bfSJean-Christophe PLAGNIOL-VILLARD buffer = 985*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (volatile uchar 986*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *)(le32_to_cpu (rx_descr->start_addr0)); 987*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive (buffer, length); 988*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 989*2439e4bfSJean-Christophe PLAGNIOL-VILLARD invalidate_dcache_range ((unsigned long)buffer, 990*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (unsigned long)buffer + 991*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RX_BUFFER_SIZE); 992*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 993*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Give this buffer back to the DMA engine */ 994*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->vlan_byte_count = 0; 995*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr->config_status = cpu_to_le32 ((RX_BUFFER_SIZE << 16) | 996*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DMA_DESCR_RX_OWNER); 997*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* move descriptor pointer forward */ 998*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr = 999*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct dma_descriptor 1000*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *)(le32_to_cpu (rx_descr->next_descr_addr0)); 1001*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rx_descr == 0) 1002*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr = &rx_descr_array[0]; 1003*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1004*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* remember where we are for next time */ 1005*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_descr_current = rx_descr; 1006*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1007*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If the DMA engine has reached the end of the queue 1008*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * start over at the begining */ 1009*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (reg_RX_EXTENDED_STATUS(base) & RX_EXTENDED_STATUS_EOQ_0) { 1010*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1011*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_EXTENDED_STATUS(base) = RX_EXTENDED_STATUS_EOQ_0; 1012*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_QUEUE_0_PTR_LOW(base) = (u32) & rx_descr_array[0]; 1013*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_QUEUE_0_PTR_HIGH(base) = RX_QUEUE_0_PTR_HIGH_VALID; 1014*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1015*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1016*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return length; 1017*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1018*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1019*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1020*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * disable an ethernet interface 1021*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1022*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsi108_eth_halt (struct eth_device *dev) 1023*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1024*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long base; 1025*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1026*2439e4bfSJean-Christophe PLAGNIOL-VILLARD base = dev->iobase; 1027*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1028*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Put DMA/FIFO into reset state. */ 1029*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_TX_CONFIG(base) = TX_CONFIG_RST; 1030*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_RX_CONFIG(base) = RX_CONFIG_RST; 1031*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1032*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Put MAC into reset state. */ 1033*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_MAC_CONFIG_1(base) = MAC_CONFIG_1_SOFT_RESET; 1034*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1035*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1036*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1037