12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * Freescale Three Speed Ethernet Controller driver 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * This software may be used and distributed according to the 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * terms of the GNU Public License, Version 2, incorporated 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * herein by reference. 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * 82439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright 2004, 2007 Freescale Semiconductor, Inc. 92439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2003, Motorola, Inc. 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * author Andy Fleming 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * 122439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 132439e4bfSJean-Christophe PLAGNIOL-VILLARD 142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h> 152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 162439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h> 19*dd3d1f56SAndy Fleming #include <tsec.h> 202439e4bfSJean-Christophe PLAGNIOL-VILLARD 212439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h" 222439e4bfSJean-Christophe PLAGNIOL-VILLARD 232439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR; 242439e4bfSJean-Christophe PLAGNIOL-VILLARD 252439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT 2 262439e4bfSJean-Christophe PLAGNIOL-VILLARD 272439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx; /* index of the current RX buffer */ 282439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx; /* index of the current TX buffer */ 292439e4bfSJean-Christophe PLAGNIOL-VILLARD 302439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd { 312439e4bfSJean-Christophe PLAGNIOL-VILLARD txbd8_t txbd[TX_BUF_CNT]; 322439e4bfSJean-Christophe PLAGNIOL-VILLARD rxbd8_t rxbd[PKTBUFSRX]; 332439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD; 342439e4bfSJean-Christophe PLAGNIOL-VILLARD 352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The tsec_info structure contains 3 values which the 362439e4bfSJean-Christophe PLAGNIOL-VILLARD * driver uses to determine how to operate a given ethernet 372439e4bfSJean-Christophe PLAGNIOL-VILLARD * device. The information needed is: 382439e4bfSJean-Christophe PLAGNIOL-VILLARD * phyaddr - The address of the PHY which is attached to 392439e4bfSJean-Christophe PLAGNIOL-VILLARD * the given device. 402439e4bfSJean-Christophe PLAGNIOL-VILLARD * 412439e4bfSJean-Christophe PLAGNIOL-VILLARD * flags - This variable indicates whether the device 422439e4bfSJean-Christophe PLAGNIOL-VILLARD * supports gigabit speed ethernet, and whether it should be 432439e4bfSJean-Christophe PLAGNIOL-VILLARD * in reduced mode. 442439e4bfSJean-Christophe PLAGNIOL-VILLARD * 452439e4bfSJean-Christophe PLAGNIOL-VILLARD * phyregidx - This variable specifies which ethernet device 462439e4bfSJean-Christophe PLAGNIOL-VILLARD * controls the MII Management registers which are connected 472439e4bfSJean-Christophe PLAGNIOL-VILLARD * to the PHY. For now, only TSEC1 (index 0) has 482439e4bfSJean-Christophe PLAGNIOL-VILLARD * access to the PHYs, so all of the entries have "0". 492439e4bfSJean-Christophe PLAGNIOL-VILLARD * 502439e4bfSJean-Christophe PLAGNIOL-VILLARD * The values specified in the table are taken from the board's 512439e4bfSJean-Christophe PLAGNIOL-VILLARD * config file in include/configs/. When implementing a new 522439e4bfSJean-Christophe PLAGNIOL-VILLARD * board with ethernet capability, it is necessary to define: 532439e4bfSJean-Christophe PLAGNIOL-VILLARD * TSECn_PHY_ADDR 542439e4bfSJean-Christophe PLAGNIOL-VILLARD * TSECn_PHYIDX 552439e4bfSJean-Christophe PLAGNIOL-VILLARD * 562439e4bfSJean-Christophe PLAGNIOL-VILLARD * for n = 1,2,3, etc. And for FEC: 572439e4bfSJean-Christophe PLAGNIOL-VILLARD * FEC_PHY_ADDR 582439e4bfSJean-Christophe PLAGNIOL-VILLARD * FEC_PHYIDX 592439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 602439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_info_struct tsec_info[] = { 612439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TSEC1 622439e4bfSJean-Christophe PLAGNIOL-VILLARD {TSEC1_PHY_ADDR, TSEC1_FLAGS, TSEC1_PHYIDX}, 632439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 642439e4bfSJean-Christophe PLAGNIOL-VILLARD {0, 0, 0}, 652439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 662439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TSEC2 672439e4bfSJean-Christophe PLAGNIOL-VILLARD {TSEC2_PHY_ADDR, TSEC2_FLAGS, TSEC2_PHYIDX}, 682439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 692439e4bfSJean-Christophe PLAGNIOL-VILLARD {0, 0, 0}, 702439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 712439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MPC85XX_FEC 722439e4bfSJean-Christophe PLAGNIOL-VILLARD {FEC_PHY_ADDR, FEC_FLAGS, FEC_PHYIDX}, 732439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 742439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TSEC3 752439e4bfSJean-Christophe PLAGNIOL-VILLARD {TSEC3_PHY_ADDR, TSEC3_FLAGS, TSEC3_PHYIDX}, 762439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 772439e4bfSJean-Christophe PLAGNIOL-VILLARD {0, 0, 0}, 782439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 792439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TSEC4 802439e4bfSJean-Christophe PLAGNIOL-VILLARD {TSEC4_PHY_ADDR, TSEC4_FLAGS, TSEC4_PHYIDX}, 812439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 822439e4bfSJean-Christophe PLAGNIOL-VILLARD {0, 0, 0}, 832439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_TSEC4 */ 842439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_MPC85XX_FEC */ 852439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 862439e4bfSJean-Christophe PLAGNIOL-VILLARD 872439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAXCONTROLLERS (4) 882439e4bfSJean-Christophe PLAGNIOL-VILLARD 892439e4bfSJean-Christophe PLAGNIOL-VILLARD static int relocated = 0; 902439e4bfSJean-Christophe PLAGNIOL-VILLARD 912439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS]; 922439e4bfSJean-Christophe PLAGNIOL-VILLARD 932439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__ 942439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8))); 952439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 962439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned" 972439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 982439e4bfSJean-Christophe PLAGNIOL-VILLARD 992439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile void *packet, int length); 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev); 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_init(struct eth_device *dev, bd_t * bd); 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev); 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs); 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev); 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev); 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value); 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum); 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev); 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd); 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev); 1122439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void); 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr, 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value); 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr, 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value); 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set); 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize device structure. Returns success if PHY 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD * initialization succeeded (i.e. if it recognizes the PHY) 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD int tsec_initialize(bd_t * bis, int index, char *devname) 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv; 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == dev) 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(dev, 0, sizeof *dev); 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD priv = (struct tsec_private *)malloc(sizeof(*priv)); 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD privlist[index] = priv; 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs = (volatile tsec_t *)(TSEC_BASE_ADDR + index * TSEC_SIZE); 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs = (volatile tsec_t *)(TSEC_BASE_ADDR + 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_info[index].phyregidx * 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD TSEC_SIZE); 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyaddr = tsec_info[index].phyaddr; 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->flags = tsec_info[index].flags; 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, devname); 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = 0; 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = priv; 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = tsec_init; 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = tsec_halt; 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = tsec_send; 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = tsec_recv; 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->mcast = tsec_mcast_addr; 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell u-boot to get the addr from the env */ 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[i] = 0; 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the MAC */ 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 |= MACCFG1_SOFT_RESET; 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET); 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write); 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Try to initialize PHY here, and return */ 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD return init_phy(dev); 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initializes data structures and registers for the controller, 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD * and brings the interface up. Returns the link status, meaning 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD * that it returns success if the link is up, failure otherwise. 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD * This allows u-boot to find the first active controller. 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD int tsec_init(struct eth_device *dev, bd_t * bd) 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD uint tempval; 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD char tmpbuf[MAC_ADDR_LEN]; 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Make sure the controller is stopped */ 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_halt(dev); 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init MACCFG2. Defaults to GMII */ 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = MACCFG2_INIT_SETTINGS; 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init ECNTRL */ 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl = ECNTRL_INIT_SETTINGS; 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Copy the station address into the address registers. 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD * Backwards, because little endian MACS are dumb */ 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) { 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i]; 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->macstnaddr1 = *((uint *) (tmpbuf)); 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD tempval = *((uint *) (tmpbuf + 4)); 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->macstnaddr2 = tempval; 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the indices to zero */ 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = 0; 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = 0; 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear out (for the most part) the other registers */ 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD init_registers(regs); 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ready the device for tx/rx */ 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD startup_tsec(dev); 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If there's no link, fail */ 228422b1a01SBen Warren return (priv->link ? 0 : -1); 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write value to the device's PHY through the registers 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD * specified in priv, modifying the register specified in regnum. 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD * It will wait for the write to be done (or for a timeout to 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD * expire) before exiting 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 23755fe7c57Smichael.firth@bt.com void write_any_phy_reg(struct tsec_private *priv, uint phyid, uint regnum, uint value) 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regbase = priv->phyregs; 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | regnum; 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcon = value; 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ; 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2492439e4bfSJean-Christophe PLAGNIOL-VILLARD 25055fe7c57Smichael.firth@bt.com /* #define to provide old write_phy_reg functionality without duplicating code */ 25155fe7c57Smichael.firth@bt.com #define write_phy_reg(priv, regnum, value) write_any_phy_reg(priv,priv->phyaddr,regnum,value) 25255fe7c57Smichael.firth@bt.com 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD * registers specified in priv. It lowers and raises the read 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD * command, and waits for the data to become valid (miimind 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD * notvalid bit cleared), and the bus to cease activity (miimind 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD * busy bit cleared), and then returns the value 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 25955fe7c57Smichael.firth@bt.com uint read_any_phy_reg(struct tsec_private *priv, uint phyid, uint regnum) 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD uint value; 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regbase = priv->phyregs; 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Put the address of the phy, and the register 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD * number into MIIMADD */ 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | regnum; 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear the command register, and wait */ 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcom = 0; 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initiate a read command, and wait */ 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcom = MIIM_READ_COMMAND; 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the the indication that the read is done */ 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ; 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the value read from the PHY */ 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD value = regbase->miimstat; 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD 28555fe7c57Smichael.firth@bt.com /* #define to provide old read_phy_reg functionality without duplicating code */ 28655fe7c57Smichael.firth@bt.com #define read_phy_reg(priv,regnum) read_any_phy_reg(priv,priv->phyaddr,regnum) 28755fe7c57Smichael.firth@bt.com 2882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Discover which PHY is attached to the device, and configure it 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD * properly. If the PHY is not recognized, then return 0 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD * (failure). Otherwise, return 1 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev) 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *curphy; 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = (volatile tsec_t *)(TSEC_BASE_ADDR); 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Assign a Physical address to the TBI */ 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbipa = CFG_TBIPA_VALUE; 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD regs = (volatile tsec_t *)(TSEC_BASE_ADDR + TSEC_SIZE); 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbipa = CFG_TBIPA_VALUE; 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset MII (due to new addresses) */ 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_RESET; 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE; 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD while (priv->phyregs->miimind & MIIMIND_BUSY) ; 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD if (0 == relocated) 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD relocate_cmds(); 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the cmd structure corresponding to the attached 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY */ 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD curphy = get_phy_info(dev); 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD if (curphy == NULL) { 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = NULL; 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No PHY found\n", dev->name); 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = curphy; 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->config); 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns which value to write to the control register. 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD * For 10/100, the value is slightly different 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cr_init(uint mii_reg, struct tsec_private * priv) 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_GIGABIT) 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CONTROL_INIT; 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD else 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CR_INIT; 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the status register for link, and then do 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-negotiation 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_sr(uint mii_reg, struct tsec_private * priv) 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD * Wait if the link is up, and autonegotiation is in progress 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD * (ie - we're capable and it's not done) 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_reg & MIIM_STATUS_LINK) && (mii_reg & PHY_BMSR_AUTN_ABLE) 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD && !(mii_reg & PHY_BMSR_AUTN_COMP)) { 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY auto negotiation to complete"); 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & PHY_BMSR_AUTN_COMP)) { 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD * Timeout reached ? 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_STATUS_LINK) 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD else 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex. If 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD * autonegotiation is enabled, it uses the AND of the link 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD * partner's advertised capabilities and our advertised 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD * capabilities. If autonegotiation is disabled, we use the 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD * appropriate bits in the control register. 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD * 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD * Stolen from Linux's mii.c and phy_device.c 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_link(uint mii_reg, struct tsec_private *priv) 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're using autonegotiation */ 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & PHY_BMSR_AUTN_ABLE) { 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD uint lpa = 0; 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD uint gblpa = 0; 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for gigabit capability */ 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & PHY_BMSR_EXT) { 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We want a list of states supported by 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD * both PHYs in the link 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD gblpa = read_phy_reg(priv, PHY_1000BTSR); 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2; 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the baseline so we only have to set them 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD * if they're different 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check the gigabit fields */ 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) { 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & PHY_1000BTSR_1000FD) 4232439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're done! */ 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4282439e4bfSJean-Christophe PLAGNIOL-VILLARD 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa = read_phy_reg(priv, PHY_ANAR); 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa &= read_phy_reg(priv, PHY_ANLPAR); 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD 4322439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) { 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD 4352439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lpa & PHY_ANLPAR_TXFD) 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD } else if (lpa & PHY_ANLPAR_10FD) 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4402439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD uint bmcr = read_phy_reg(priv, PHY_BMCR); 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bmcr & PHY_BMCR_DPLX) 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bmcr & PHY_BMCR_1000_MBPS) 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD else if (bmcr & PHY_BMCR_100_MBPS) 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD * Parse the BCM54xx status register for speed and duplex information. 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD * The linux sungem_phy has this information, but in a table format. 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv) 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD switch((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT){ 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1: 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 10BT/HD\n"); 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD case 2: 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 10BT/FD\n"); 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD case 3: 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 100BT/HD\n"); 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD case 5: 4862439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 100BT/FD\n"); 4872439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4882439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4892439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4902439e4bfSJean-Christophe PLAGNIOL-VILLARD 4912439e4bfSJean-Christophe PLAGNIOL-VILLARD case 6: 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 1000BT/HD\n"); 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD case 7: 4982439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 1000BT/FD\n"); 4992439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5002439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 5012439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD 5032439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Auto-neg error, defaulting to 10BT/HD\n"); 5052439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5062439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5072439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5092439e4bfSJean-Christophe PLAGNIOL-VILLARD 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 5112439e4bfSJean-Christophe PLAGNIOL-VILLARD 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv) 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) && 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD !(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY realtime link"); 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Timeout reached ? */ 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 5392439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 5432439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_LINK) 5452439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 5462439e4bfSJean-Christophe PLAGNIOL-VILLARD else 5472439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 5482439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5492439e4bfSJean-Christophe PLAGNIOL-VILLARD 5502439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX) 5512439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5522439e4bfSJean-Christophe PLAGNIOL-VILLARD else 5532439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5542439e4bfSJean-Christophe PLAGNIOL-VILLARD 5552439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED); 5562439e4bfSJean-Christophe PLAGNIOL-VILLARD 5572439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 5582439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_GBIT: 5592439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 5602439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5612439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_100: 5622439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 5632439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5642439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 5652439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5662439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5672439e4bfSJean-Christophe PLAGNIOL-VILLARD 5682439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 5692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5702439e4bfSJean-Christophe PLAGNIOL-VILLARD 57118ee320fSDave Liu /* Parse the RTL8211B's status register for speed and duplex 57218ee320fSDave Liu * information 57318ee320fSDave Liu */ 57418ee320fSDave Liu uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv) 57518ee320fSDave Liu { 57618ee320fSDave Liu uint speed; 57718ee320fSDave Liu 57818ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 579c7604783SAnton Vorontsov if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 58018ee320fSDave Liu int i = 0; 58118ee320fSDave Liu 582c7604783SAnton Vorontsov /* in case of timeout ->link is cleared */ 583c7604783SAnton Vorontsov priv->link = 1; 58418ee320fSDave Liu puts("Waiting for PHY realtime link"); 58518ee320fSDave Liu while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 58618ee320fSDave Liu /* Timeout reached ? */ 58718ee320fSDave Liu if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 58818ee320fSDave Liu puts(" TIMEOUT !\n"); 58918ee320fSDave Liu priv->link = 0; 59018ee320fSDave Liu break; 59118ee320fSDave Liu } 59218ee320fSDave Liu 59318ee320fSDave Liu if ((i++ % 1000) == 0) { 59418ee320fSDave Liu putc('.'); 59518ee320fSDave Liu } 59618ee320fSDave Liu udelay(1000); /* 1 ms */ 59718ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 59818ee320fSDave Liu } 59918ee320fSDave Liu puts(" done\n"); 60018ee320fSDave Liu udelay(500000); /* another 500 ms (results in faster booting) */ 60118ee320fSDave Liu } else { 60218ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK) 60318ee320fSDave Liu priv->link = 1; 60418ee320fSDave Liu else 60518ee320fSDave Liu priv->link = 0; 60618ee320fSDave Liu } 60718ee320fSDave Liu 60818ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX) 60918ee320fSDave Liu priv->duplexity = 1; 61018ee320fSDave Liu else 61118ee320fSDave Liu priv->duplexity = 0; 61218ee320fSDave Liu 61318ee320fSDave Liu speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED); 61418ee320fSDave Liu 61518ee320fSDave Liu switch (speed) { 61618ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_GBIT: 61718ee320fSDave Liu priv->speed = 1000; 61818ee320fSDave Liu break; 61918ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_100: 62018ee320fSDave Liu priv->speed = 100; 62118ee320fSDave Liu break; 62218ee320fSDave Liu default: 62318ee320fSDave Liu priv->speed = 10; 62418ee320fSDave Liu } 62518ee320fSDave Liu 62618ee320fSDave Liu return 0; 62718ee320fSDave Liu } 62818ee320fSDave Liu 6292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex 6302439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 6312439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv) 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6342439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 6352439e4bfSJean-Christophe PLAGNIOL-VILLARD 6362439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX) 6372439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 6382439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD 6412439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED; 6422439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_GBIT: 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 6452439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6462439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_100: 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 6502439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD 6572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex 6582439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 6592439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6602439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv) 6612439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6622439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 6632439e4bfSJean-Christophe PLAGNIOL-VILLARD 6642439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX) 6652439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 6662439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6672439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 6682439e4bfSJean-Christophe PLAGNIOL-VILLARD 6692439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED; 6702439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 6712439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_GBIT: 6722439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 6732439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_100: 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6762439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 6872439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv) 6892439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6902439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H)) 6912439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6922439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6932439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD 6952439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F)) 6962439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 6972439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 6992439e4bfSJean-Christophe PLAGNIOL-VILLARD 7002439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 7012439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7022439e4bfSJean-Christophe PLAGNIOL-VILLARD 7032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 7042439e4bfSJean-Christophe PLAGNIOL-VILLARD * Hack to write all 4 PHYs with the LED values 7052439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 7062439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv) 7072439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7082439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phyid; 7092439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regbase = priv->phyregs; 7102439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 7112439e4bfSJean-Christophe PLAGNIOL-VILLARD 7122439e4bfSJean-Christophe PLAGNIOL-VILLARD for (phyid = 0; phyid < 4; phyid++) { 7132439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | mii_reg; 7142439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT; 7152439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 7162439e4bfSJean-Christophe PLAGNIOL-VILLARD 7172439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 7182439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ; 7192439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7202439e4bfSJean-Christophe PLAGNIOL-VILLARD 7212439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_SLEDCON_INIT; 7222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7232439e4bfSJean-Christophe PLAGNIOL-VILLARD 7242439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv) 7252439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7262439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 7272439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII; 7282439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7292439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT; 7302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7312439e4bfSJean-Christophe PLAGNIOL-VILLARD 73219580e66SDave Liu uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv) 73319580e66SDave Liu { 73419580e66SDave Liu uint mii_data = read_phy_reg(priv, mii_reg); 73519580e66SDave Liu 73619580e66SDave Liu if (priv->flags & TSEC_REDUCED) 73719580e66SDave Liu mii_data = (mii_data & 0xfff0) | 0x000b; 73819580e66SDave Liu return mii_data; 73919580e66SDave Liu } 74019580e66SDave Liu 7412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialized required registers to appropriate values, zeroing 7422439e4bfSJean-Christophe PLAGNIOL-VILLARD * those we don't care about (unless zero is bad, in which case, 7432439e4bfSJean-Christophe PLAGNIOL-VILLARD * choose a more appropriate value) 7442439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 7452439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs) 7462439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear IEVENT */ 7482439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_INIT_CLEAR; 7492439e4bfSJean-Christophe PLAGNIOL-VILLARD 7502439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->imask = IMASK_INIT_CLEAR; 7512439e4bfSJean-Christophe PLAGNIOL-VILLARD 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr0 = 0; 7532439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr1 = 0; 7542439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr2 = 0; 7552439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr3 = 0; 7562439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr4 = 0; 7572439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr5 = 0; 7582439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr6 = 0; 7592439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr7 = 0; 7602439e4bfSJean-Christophe PLAGNIOL-VILLARD 7612439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr0 = 0; 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr1 = 0; 7632439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr2 = 0; 7642439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr3 = 0; 7652439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr4 = 0; 7662439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr5 = 0; 7672439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr6 = 0; 7682439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr7 = 0; 7692439e4bfSJean-Christophe PLAGNIOL-VILLARD 7702439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rctrl = 0x00000000; 7712439e4bfSJean-Christophe PLAGNIOL-VILLARD 7722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init RMON mib registers */ 7732439e4bfSJean-Christophe PLAGNIOL-VILLARD memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t)); 7742439e4bfSJean-Christophe PLAGNIOL-VILLARD 7752439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam1 = 0xffffffff; 7762439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam2 = 0xffffffff; 7772439e4bfSJean-Christophe PLAGNIOL-VILLARD 7782439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->mrblr = MRBLR_INIT_SETTINGS; 7792439e4bfSJean-Christophe PLAGNIOL-VILLARD 7802439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->minflr = MINFLR_INIT_SETTINGS; 7812439e4bfSJean-Christophe PLAGNIOL-VILLARD 7822439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attr = ATTR_INIT_SETTINGS; 7832439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attreli = ATTRELI_INIT_SETTINGS; 7842439e4bfSJean-Christophe PLAGNIOL-VILLARD 7852439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7862439e4bfSJean-Christophe PLAGNIOL-VILLARD 7872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure maccfg2 based on negotiated speed and duplex 7882439e4bfSJean-Christophe PLAGNIOL-VILLARD * reported by PHY handling code 7892439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 7902439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev) 7912439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7922439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD 7952439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 7962439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->duplexity != 0) 7972439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 |= MACCFG2_FULL_DUPLEX; 7982439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7992439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX); 8002439e4bfSJean-Christophe PLAGNIOL-VILLARD 8012439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (priv->speed) { 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1000: 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_GMII); 8052439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8062439e4bfSJean-Christophe PLAGNIOL-VILLARD case 100: 8072439e4bfSJean-Christophe PLAGNIOL-VILLARD case 10: 8082439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 8092439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_MII); 8102439e4bfSJean-Christophe PLAGNIOL-VILLARD 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set R100 bit in all modes although 8122439e4bfSJean-Christophe PLAGNIOL-VILLARD * it is only used in RGMII mode 8132439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8142439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->speed == 100) 8152439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl |= ECNTRL_R100; 8162439e4bfSJean-Christophe PLAGNIOL-VILLARD else 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl &= ~(ECNTRL_R100); 8182439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 8202439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Speed was bad\n", dev->name); 8212439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8232439e4bfSJean-Christophe PLAGNIOL-VILLARD 8242439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Speed: %d, %s duplex\n", priv->speed, 8252439e4bfSJean-Christophe PLAGNIOL-VILLARD (priv->duplexity) ? "full" : "half"); 8262439e4bfSJean-Christophe PLAGNIOL-VILLARD 8272439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 8282439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No link.\n", dev->name); 8292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8312439e4bfSJean-Christophe PLAGNIOL-VILLARD 8322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the buffers and their descriptors, and bring up the 8332439e4bfSJean-Christophe PLAGNIOL-VILLARD * interface 8342439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8352439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev) 8362439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8372439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 8382439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 8392439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 8402439e4bfSJean-Christophe PLAGNIOL-VILLARD 8412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Point to the buffer descriptors */ 8422439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbase = (unsigned int)(&rtx.txbd[txIdx]); 8432439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]); 8442439e4bfSJean-Christophe PLAGNIOL-VILLARD 8452439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the Rx Buffer descriptors */ 8462439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < PKTBUFSRX; i++) { 8472439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].status = RXBD_EMPTY; 8482439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].length = 0; 8492439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i]; 8502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8512439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP; 8522439e4bfSJean-Christophe PLAGNIOL-VILLARD 8532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the TX Buffer Descriptors */ 8542439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < TX_BUF_CNT; i++) { 8552439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].status = 0; 8562439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].length = 0; 8572439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].bufPtr = 0; 8582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8592439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP; 8602439e4bfSJean-Christophe PLAGNIOL-VILLARD 8612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Start up the PHY */ 8622439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 8632439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->startup); 8642439e4bfSJean-Christophe PLAGNIOL-VILLARD 8652439e4bfSJean-Christophe PLAGNIOL-VILLARD adjust_link(dev); 8662439e4bfSJean-Christophe PLAGNIOL-VILLARD 8672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable Transmit and Receive */ 8682439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 8692439e4bfSJean-Christophe PLAGNIOL-VILLARD 8702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA it is clear to go */ 8712439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= DMACTRL_INIT_SETTINGS; 8722439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 8732439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 8742439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 8752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8762439e4bfSJean-Christophe PLAGNIOL-VILLARD 8772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This returns the status bits of the device. The return value 8782439e4bfSJean-Christophe PLAGNIOL-VILLARD * is never checked, and this is what the 8260 driver did, so we 8792439e4bfSJean-Christophe PLAGNIOL-VILLARD * do the same. Presumably, this would be zero if there were no 8802439e4bfSJean-Christophe PLAGNIOL-VILLARD * errors 8812439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8822439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, volatile void *packet, int length) 8832439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8842439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 8852439e4bfSJean-Christophe PLAGNIOL-VILLARD int result = 0; 8862439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 8872439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 8882439e4bfSJean-Christophe PLAGNIOL-VILLARD 8892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find an empty buffer descriptor */ 8902439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 8912439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 8922439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx buffers full\n", dev->name); 8932439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 8942439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8962439e4bfSJean-Christophe PLAGNIOL-VILLARD 8972439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].bufPtr = (uint) packet; 8982439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].length = length; 8992439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].status |= 9002439e4bfSJean-Christophe PLAGNIOL-VILLARD (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT); 9012439e4bfSJean-Christophe PLAGNIOL-VILLARD 9022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA to go */ 9032439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 9042439e4bfSJean-Christophe PLAGNIOL-VILLARD 9052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for buffer to be transmitted */ 9062439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 9072439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 9082439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx error\n", dev->name); 9092439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 9102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9112439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9122439e4bfSJean-Christophe PLAGNIOL-VILLARD 9132439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = (txIdx + 1) % TX_BUF_CNT; 9142439e4bfSJean-Christophe PLAGNIOL-VILLARD result = rtx.txbd[txIdx].status & TXBD_STATS; 9152439e4bfSJean-Christophe PLAGNIOL-VILLARD 9162439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 9172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9182439e4bfSJean-Christophe PLAGNIOL-VILLARD 9192439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev) 9202439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9212439e4bfSJean-Christophe PLAGNIOL-VILLARD int length; 9222439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 9232439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 9242439e4bfSJean-Christophe PLAGNIOL-VILLARD 9252439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) { 9262439e4bfSJean-Christophe PLAGNIOL-VILLARD 9272439e4bfSJean-Christophe PLAGNIOL-VILLARD length = rtx.rxbd[rxIdx].length; 9282439e4bfSJean-Christophe PLAGNIOL-VILLARD 9292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send the packet up if there were no errors */ 9302439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) { 9312439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(NetRxPackets[rxIdx], length - 4); 9322439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 9332439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Got error %x\n", 9342439e4bfSJean-Christophe PLAGNIOL-VILLARD (rtx.rxbd[rxIdx].status & RXBD_STATS)); 9352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9362439e4bfSJean-Christophe PLAGNIOL-VILLARD 9372439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].length = 0; 9382439e4bfSJean-Christophe PLAGNIOL-VILLARD 9392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the wrap bit if this is the last element in the list */ 9402439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].status = 9412439e4bfSJean-Christophe PLAGNIOL-VILLARD RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0); 9422439e4bfSJean-Christophe PLAGNIOL-VILLARD 9432439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = (rxIdx + 1) % PKTBUFSRX; 9442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9452439e4bfSJean-Christophe PLAGNIOL-VILLARD 9462439e4bfSJean-Christophe PLAGNIOL-VILLARD if (regs->ievent & IEVENT_BSY) { 9472439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_BSY; 9482439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 9492439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9502439e4bfSJean-Christophe PLAGNIOL-VILLARD 9512439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 9522439e4bfSJean-Christophe PLAGNIOL-VILLARD 9532439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9542439e4bfSJean-Christophe PLAGNIOL-VILLARD 9552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the interface */ 9562439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev) 9572439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9582439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 9592439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 9602439e4bfSJean-Christophe PLAGNIOL-VILLARD 9612439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 9622439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS); 9632439e4bfSJean-Christophe PLAGNIOL-VILLARD 9642439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ; 9652439e4bfSJean-Christophe PLAGNIOL-VILLARD 9662439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN); 9672439e4bfSJean-Christophe PLAGNIOL-VILLARD 9682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shut down the PHY, as needed */ 9692439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 9702439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->shutdown); 9712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9722439e4bfSJean-Christophe PLAGNIOL-VILLARD 9732439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1149S = { 9742439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x1410ca, 9752439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1149S", 9762439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 9772439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 9782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 9792439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 9802439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 9812439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 9822439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 9832439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 9842439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 9852439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 9862439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 9872439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 9882439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 9892439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 9902439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 9912439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 9922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 9932439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 9942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 9952439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 9962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 9972439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 9982439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 9992439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10002439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10012439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 10022439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10032439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10042439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 10052439e4bfSJean-Christophe PLAGNIOL-VILLARD 10062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */ 10072439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5461S = { 10082439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060c1, /* 5461 ID */ 10092439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5461S", 10102439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 10112439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 10122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 10132439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10142439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 10152439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 10162439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10172439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 10182439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10192439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10202439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 10212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 10222439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 10242439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 10252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 10262439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 10272439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10282439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10292439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 10302439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10312439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10322439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 10332439e4bfSJean-Christophe PLAGNIOL-VILLARD 10342439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5464S = { 10352439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060b1, /* 5464 ID */ 10362439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5464S", 10372439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 10382439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 10392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 10402439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10412439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 10422439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 10432439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10442439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 10452439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10462439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10472439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 10482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 10492439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 10512439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 10522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 10532439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 10542439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10552439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10562439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 10572439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10582439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10592439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 10602439e4bfSJean-Christophe PLAGNIOL-VILLARD 10612439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1011S = { 10622439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410c6, 10632439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1011S", 10642439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 10652439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 10662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 10672439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10682439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 10692439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 10702439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 10712439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 10722439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 10732439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 10742439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 10752439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10762439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 10772439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10782439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10792439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 10802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 10812439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 10832439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 10842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 10852439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 10862439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 10872439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10882439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10892439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 10902439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10912439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10922439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 10932439e4bfSJean-Christophe PLAGNIOL-VILLARD 10942439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1111S = { 10952439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cc, 10962439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1111S", 10972439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 10982439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 10992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 11002439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 110119580e66SDave Liu {0x1b, 0x848f, &mii_m88e1111s_setmode}, 11022439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */ 11032439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 11042439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 11052439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11062439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 11072439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11082439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11092439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 11102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 11112439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 11122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 11132439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 11142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 11152439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 11162439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 11172439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11182439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11192439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 11202439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11212439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11222439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 11232439e4bfSJean-Christophe PLAGNIOL-VILLARD 1124290ef643SRon Madrid struct phy_info phy_info_M88E1118 = { 1125290ef643SRon Madrid 0x01410e1, 1126290ef643SRon Madrid "Marvell 88E1118", 1127290ef643SRon Madrid 4, 1128290ef643SRon Madrid (struct phy_cmd[]){ /* config */ 1129290ef643SRon Madrid /* Reset and configure the PHY */ 1130290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1131290ef643SRon Madrid {0x16, 0x0002, NULL}, /* Change Page Number */ 1132290ef643SRon Madrid {0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */ 1133290ef643SRon Madrid {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1134290ef643SRon Madrid {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1135290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1136290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1137290ef643SRon Madrid {miim_end,} 1138290ef643SRon Madrid }, 1139290ef643SRon Madrid (struct phy_cmd[]){ /* startup */ 1140290ef643SRon Madrid {0x16, 0x0000, NULL}, /* Change Page Number */ 1141290ef643SRon Madrid /* Status is read once to clear old link state */ 1142290ef643SRon Madrid {MIIM_STATUS, miim_read, NULL}, 1143290ef643SRon Madrid /* Auto-negotiate */ 1144290ef643SRon Madrid /* Read the status */ 1145290ef643SRon Madrid {MIIM_88E1011_PHY_STATUS, miim_read, 1146290ef643SRon Madrid &mii_parse_88E1011_psr}, 1147290ef643SRon Madrid {miim_end,} 1148290ef643SRon Madrid }, 1149290ef643SRon Madrid (struct phy_cmd[]){ /* shutdown */ 1150290ef643SRon Madrid {miim_end,} 1151290ef643SRon Madrid }, 1152290ef643SRon Madrid }; 1153290ef643SRon Madrid 1154d23dc394SSergei Poselenov /* 1155d23dc394SSergei Poselenov * Since to access LED register we need do switch the page, we 1156d23dc394SSergei Poselenov * do LED configuring in the miim_read-like function as follows 1157d23dc394SSergei Poselenov */ 1158d23dc394SSergei Poselenov uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv) 1159d23dc394SSergei Poselenov { 1160d23dc394SSergei Poselenov uint pg; 1161d23dc394SSergei Poselenov 1162d23dc394SSergei Poselenov /* Switch the page to access the led register */ 1163d23dc394SSergei Poselenov pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE); 1164d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE); 1165d23dc394SSergei Poselenov 1166d23dc394SSergei Poselenov /* Configure leds */ 1167d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL, 1168d23dc394SSergei Poselenov MIIM_88E1121_PHY_LED_DEF); 1169d23dc394SSergei Poselenov 1170d23dc394SSergei Poselenov /* Restore the page pointer */ 1171d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg); 1172d23dc394SSergei Poselenov return 0; 1173d23dc394SSergei Poselenov } 1174d23dc394SSergei Poselenov 1175d23dc394SSergei Poselenov struct phy_info phy_info_M88E1121R = { 1176d23dc394SSergei Poselenov 0x01410cb, 1177d23dc394SSergei Poselenov "Marvell 88E1121R", 1178d23dc394SSergei Poselenov 4, 1179d23dc394SSergei Poselenov (struct phy_cmd[]){ /* config */ 1180d23dc394SSergei Poselenov /* Reset and configure the PHY */ 1181d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1182d23dc394SSergei Poselenov {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1183d23dc394SSergei Poselenov {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1184d23dc394SSergei Poselenov /* Configure leds */ 1185d23dc394SSergei Poselenov {MIIM_88E1121_PHY_LED_CTRL, miim_read, 1186d23dc394SSergei Poselenov &mii_88E1121_set_led}, 1187d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1188d23dc394SSergei Poselenov {miim_end,} 1189d23dc394SSergei Poselenov }, 1190d23dc394SSergei Poselenov (struct phy_cmd[]){ /* startup */ 1191d23dc394SSergei Poselenov /* Status is read once to clear old link state */ 1192d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, NULL}, 1193d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_sr}, 1194d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_link}, 1195d23dc394SSergei Poselenov {miim_end,} 1196d23dc394SSergei Poselenov }, 1197d23dc394SSergei Poselenov (struct phy_cmd[]){ /* shutdown */ 1198d23dc394SSergei Poselenov {miim_end,} 1199d23dc394SSergei Poselenov }, 1200d23dc394SSergei Poselenov }; 1201d23dc394SSergei Poselenov 12022439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv) 12032439e4bfSJean-Christophe PLAGNIOL-VILLARD { 12042439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_data = read_phy_reg(priv, mii_reg); 12052439e4bfSJean-Christophe PLAGNIOL-VILLARD 12062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setting MIIM_88E1145_PHY_EXT_CR */ 12072439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 12082439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data | 12092439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY; 12102439e4bfSJean-Christophe PLAGNIOL-VILLARD else 12112439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data; 12122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12132439e4bfSJean-Christophe PLAGNIOL-VILLARD 12142439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = { 12152439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cd, 12162439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1145", 12172439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 12182439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 12192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PHY */ 12202439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12212439e4bfSJean-Christophe PLAGNIOL-VILLARD 12222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Errata E0, E1 */ 12232439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x001b, NULL}, 12242439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0x418f, NULL}, 12252439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x0016, NULL}, 12262439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0xa2da, NULL}, 12272439e4bfSJean-Christophe PLAGNIOL-VILLARD 12282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure the PHY */ 12292439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 12302439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 12312439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, 12322439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL}, 12332439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode}, 12342439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12352439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL}, 12362439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12372439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12382439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 12392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 12402439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 12422439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12432439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1111_PHY_LED_CONTROL, 12442439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_88E1111_PHY_LED_DIRECT, NULL}, 12452439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status */ 12462439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 12472439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 12482439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12492439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12502439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 12512439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12522439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12532439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12542439e4bfSJean-Christophe PLAGNIOL-VILLARD 12552439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8204 = { 12562439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f11, 12572439e4bfSJean-Christophe PLAGNIOL-VILLARD "Cicada Cis8204", 12582439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 12592439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 12602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 12612439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, 12622439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 12632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 12642439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 12652439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT, 12662439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_fixled}, 12672439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT, 12682439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_setmode}, 12692439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12702439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12712439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 12722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 12732439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 12752439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 12772439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, miim_read, 12782439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_cis8201}, 12792439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12802439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12812439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 12822439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12832439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12842439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12852439e4bfSJean-Christophe PLAGNIOL-VILLARD 12862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */ 12872439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8201 = { 12882439e4bfSJean-Christophe PLAGNIOL-VILLARD 0xfc41, 12892439e4bfSJean-Christophe PLAGNIOL-VILLARD "CIS8201", 12902439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 12912439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 12922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 12932439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, 12942439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 12952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the interface mode */ 12962439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, 12972439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL}, 12982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 12992439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 13002439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13012439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13022439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 13032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 13042439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 13052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 13062439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 13072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 13082439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, miim_read, 13092439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_cis8201}, 13102439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13112439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13122439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 13132439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13142439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13152439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 13162439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_VSC8244 = { 13172439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f1b, 13182439e4bfSJean-Christophe PLAGNIOL-VILLARD "Vitesse VSC8244", 13192439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 13202439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 13212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 13222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 13232439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 13242439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13252439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13262439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 13272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 13282439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 13292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 13302439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 13312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 13322439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_VSC8244_AUX_CONSTAT, miim_read, 13332439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_vsc8244}, 13342439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13352439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13362439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 13372439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13382439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13392439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 13402439e4bfSJean-Christophe PLAGNIOL-VILLARD 13412d934ea5STor Krill struct phy_info phy_info_VSC8601 = { 13422d934ea5STor Krill 0x00007042, 13432d934ea5STor Krill "Vitesse VSC8601", 13442d934ea5STor Krill 4, 13452d934ea5STor Krill (struct phy_cmd[]){ /* config */ 13462d934ea5STor Krill /* Override PHY config settings */ 13472d934ea5STor Krill /* Configure some basic stuff */ 13482d934ea5STor Krill {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 13492d934ea5STor Krill #ifdef CFG_VSC8601_SKEWFIX 13502d934ea5STor Krill {MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL}, 13517c0773fdSWolfgang Denk #if defined(CFG_VSC8601_SKEW_TX) && defined(CFG_VSC8601_SKEW_RX) 13529acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,1,NULL}, 13539acde129SAndre Schwarz #define VSC8101_SKEW (CFG_VSC8601_SKEW_TX<<14)|(CFG_VSC8601_SKEW_RX<<12) 13549acde129SAndre Schwarz {MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL}, 13559acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,0,NULL}, 13569acde129SAndre Schwarz #endif 13572d934ea5STor Krill #endif 13582d934ea5STor Krill {miim_end,} 13592d934ea5STor Krill }, 13602d934ea5STor Krill (struct phy_cmd[]){ /* startup */ 13612d934ea5STor Krill /* Read the Status (2x to make sure link is right) */ 13622d934ea5STor Krill {MIIM_STATUS, miim_read, NULL}, 13632d934ea5STor Krill /* Auto-negotiate */ 13642d934ea5STor Krill {MIIM_STATUS, miim_read, &mii_parse_sr}, 13652d934ea5STor Krill /* Read the status */ 13662d934ea5STor Krill {MIIM_VSC8244_AUX_CONSTAT, miim_read, 13672d934ea5STor Krill &mii_parse_vsc8244}, 13682d934ea5STor Krill {miim_end,} 13692d934ea5STor Krill }, 13702d934ea5STor Krill (struct phy_cmd[]){ /* shutdown */ 13712d934ea5STor Krill {miim_end,} 13722d934ea5STor Krill }, 13732d934ea5STor Krill }; 13742d934ea5STor Krill 13752d934ea5STor Krill 13762439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dm9161 = { 13772439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0181b88, 13782439e4bfSJean-Christophe PLAGNIOL-VILLARD "Davicom DM9161E", 13792439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 13802439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 13812439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL}, 13822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do not bypass the scrambler/descrambler */ 13832439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL}, 13842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear 10BTCSR to default */ 13852439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, 13862439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL}, 13872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 13882439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CR_INIT, NULL}, 13892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart Auto Negotiation */ 13902439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL}, 13912439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13922439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13932439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 13942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 13952439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 13962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 13972439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 13982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 13992439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_SCSR, miim_read, 14002439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_dm9161_scsr}, 14012439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14022439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14032439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 14042439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14052439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14062439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor. */ 14082439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_generic = { 14092439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, 14102439e4bfSJean-Christophe PLAGNIOL-VILLARD "Unknown/Generic PHY", 14112439e4bfSJean-Christophe PLAGNIOL-VILLARD 32, 14122439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 14132439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMCR, PHY_BMCR_RESET, NULL}, 14142439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL}, 14152439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14162439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14172439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 14182439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, NULL}, 14192439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, &mii_parse_sr}, 14202439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, &mii_parse_link}, 14212439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14222439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14232439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 14242439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14252439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14262439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14272439e4bfSJean-Christophe PLAGNIOL-VILLARD 14282439e4bfSJean-Christophe PLAGNIOL-VILLARD 14292439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv) 14302439e4bfSJean-Christophe PLAGNIOL-VILLARD { 14312439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int speed; 14322439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 14332439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK; 14342439e4bfSJean-Christophe PLAGNIOL-VILLARD 14352439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 14362439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10HDX: 14372439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 14382439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 14392439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14402439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10FDX: 14412439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 14422439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 14432439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14442439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_100HDX: 14452439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 14462439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 14472439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14482439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 14492439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 14502439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 14512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14522439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 14532439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 0; 14542439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 14552439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14562439e4bfSJean-Christophe PLAGNIOL-VILLARD 14572439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 14582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14592439e4bfSJean-Christophe PLAGNIOL-VILLARD 14602439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = { 14612439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0001378e, 14622439e4bfSJean-Christophe PLAGNIOL-VILLARD "LXT971", 14632439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 14642439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 14652439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CR, MIIM_CR_INIT, mii_cr_init}, /* autonegotiate */ 14662439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14672439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14682439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup - enable interrupts */ 14692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* { 0x12, 0x00f2, NULL }, */ 14702439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 14712439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 14722439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2}, 14732439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14742439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14752439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown - disable interrupts */ 14762439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14772439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14782439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14792439e4bfSJean-Christophe PLAGNIOL-VILLARD 14802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex 14812439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 14822439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 14832439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv) 14842439e4bfSJean-Christophe PLAGNIOL-VILLARD { 14852439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (mii_reg & MIIM_DP83865_SPD_MASK) { 14862439e4bfSJean-Christophe PLAGNIOL-VILLARD 14872439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_1000: 14882439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 14892439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14902439e4bfSJean-Christophe PLAGNIOL-VILLARD 14912439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_100: 14922439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 14932439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14942439e4bfSJean-Christophe PLAGNIOL-VILLARD 14952439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 14962439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 14972439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14982439e4bfSJean-Christophe PLAGNIOL-VILLARD 14992439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15002439e4bfSJean-Christophe PLAGNIOL-VILLARD 15012439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_DP83865_DPX_FULL) 15022439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 15032439e4bfSJean-Christophe PLAGNIOL-VILLARD else 15042439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 15052439e4bfSJean-Christophe PLAGNIOL-VILLARD 15062439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 15072439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15082439e4bfSJean-Christophe PLAGNIOL-VILLARD 15092439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dp83865 = { 15102439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x20005c7, 15112439e4bfSJean-Christophe PLAGNIOL-VILLARD "NatSemi DP83865", 15122439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 15132439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 15142439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL}, 15152439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15162439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15172439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 15182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 15192439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 15202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 15212439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 15222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the link and auto-neg status */ 15232439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DP83865_LANR, miim_read, 15242439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_dp83865_lanr}, 15252439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15262439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15272439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 15282439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15292439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15302439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 15312439e4bfSJean-Christophe PLAGNIOL-VILLARD 153218ee320fSDave Liu struct phy_info phy_info_rtl8211b = { 153318ee320fSDave Liu 0x001cc91, 153418ee320fSDave Liu "RealTek RTL8211B", 153518ee320fSDave Liu 4, 153618ee320fSDave Liu (struct phy_cmd[]){ /* config */ 153718ee320fSDave Liu /* Reset and configure the PHY */ 153818ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 153918ee320fSDave Liu {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 154018ee320fSDave Liu {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 154118ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 154218ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 154318ee320fSDave Liu {miim_end,} 154418ee320fSDave Liu }, 154518ee320fSDave Liu (struct phy_cmd[]){ /* startup */ 154618ee320fSDave Liu /* Status is read once to clear old link state */ 154718ee320fSDave Liu {MIIM_STATUS, miim_read, NULL}, 154818ee320fSDave Liu /* Auto-negotiate */ 154918ee320fSDave Liu {MIIM_STATUS, miim_read, &mii_parse_sr}, 155018ee320fSDave Liu /* Read the status */ 155118ee320fSDave Liu {MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr}, 155218ee320fSDave Liu {miim_end,} 155318ee320fSDave Liu }, 155418ee320fSDave Liu (struct phy_cmd[]){ /* shutdown */ 155518ee320fSDave Liu {miim_end,} 155618ee320fSDave Liu }, 155718ee320fSDave Liu }; 155818ee320fSDave Liu 15592439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *phy_info[] = { 15602439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8204, 15612439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8201, 15622439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5461S, 15632439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5464S, 15642439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1011S, 15652439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1111S, 1566290ef643SRon Madrid &phy_info_M88E1118, 1567d23dc394SSergei Poselenov &phy_info_M88E1121R, 15682439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1145, 15692439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1149S, 15702439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dm9161, 15712439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_lxt971, 15722439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_VSC8244, 15732d934ea5STor Krill &phy_info_VSC8601, 15742439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dp83865, 157518ee320fSDave Liu &phy_info_rtl8211b, 15762439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_generic, 15772439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL 15782439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 15792439e4bfSJean-Christophe PLAGNIOL-VILLARD 15802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through 15812439e4bfSJean-Christophe PLAGNIOL-VILLARD * all of the known PHYs to see if one matches. If so, return 15822439e4bfSJean-Christophe PLAGNIOL-VILLARD * it, if not, return NULL 15832439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 15842439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev) 15852439e4bfSJean-Christophe PLAGNIOL-VILLARD { 15862439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 15872439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phy_reg, phy_ID; 15882439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 15892439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *theInfo = NULL; 15902439e4bfSJean-Christophe PLAGNIOL-VILLARD 15912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR1, and put them in the upper half */ 15922439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR1); 15932439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID = (phy_reg & 0xffff) << 16; 15942439e4bfSJean-Christophe PLAGNIOL-VILLARD 15952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR2, and put them in the lower half */ 15962439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR2); 15972439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID |= (phy_reg & 0xffff); 15982439e4bfSJean-Christophe PLAGNIOL-VILLARD 15992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* loop through all the known PHY types, and find one that */ 16002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* matches the ID we read from the PHY. */ 16012439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; phy_info[i]; i++) { 16022439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) { 16032439e4bfSJean-Christophe PLAGNIOL-VILLARD theInfo = phy_info[i]; 16042439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 16052439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16072439e4bfSJean-Christophe PLAGNIOL-VILLARD 16082439e4bfSJean-Christophe PLAGNIOL-VILLARD if (theInfo == NULL) { 16092439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: PHY id %x is not supported!\n", dev->name, phy_ID); 16102439e4bfSJean-Christophe PLAGNIOL-VILLARD return NULL; 16112439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 16122439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID); 16132439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16142439e4bfSJean-Christophe PLAGNIOL-VILLARD 16152439e4bfSJean-Christophe PLAGNIOL-VILLARD return theInfo; 16162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16172439e4bfSJean-Christophe PLAGNIOL-VILLARD 16182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's 16192439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY, running functions as necessary 16202439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 16212439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd) 16222439e4bfSJean-Christophe PLAGNIOL-VILLARD { 16232439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 16242439e4bfSJean-Christophe PLAGNIOL-VILLARD uint result; 16252439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *phyregs = priv->phyregs; 16262439e4bfSJean-Christophe PLAGNIOL-VILLARD 16272439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_RESET; 16282439e4bfSJean-Christophe PLAGNIOL-VILLARD 16292439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_INIT_VALUE; 16302439e4bfSJean-Christophe PLAGNIOL-VILLARD 16312439e4bfSJean-Christophe PLAGNIOL-VILLARD while (phyregs->miimind & MIIMIND_BUSY) ; 16322439e4bfSJean-Christophe PLAGNIOL-VILLARD 16332439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; cmd->mii_reg != miim_end; i++) { 16342439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->mii_data == miim_read) { 16352439e4bfSJean-Christophe PLAGNIOL-VILLARD result = read_phy_reg(priv, cmd->mii_reg); 16362439e4bfSJean-Christophe PLAGNIOL-VILLARD 16372439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 16382439e4bfSJean-Christophe PLAGNIOL-VILLARD (*(cmd->funct)) (result, priv); 16392439e4bfSJean-Christophe PLAGNIOL-VILLARD 16402439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 16412439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 16422439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (*(cmd->funct)) (cmd->mii_reg, priv); 16432439e4bfSJean-Christophe PLAGNIOL-VILLARD else 16442439e4bfSJean-Christophe PLAGNIOL-VILLARD result = cmd->mii_data; 16452439e4bfSJean-Christophe PLAGNIOL-VILLARD 16462439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy_reg(priv, cmd->mii_reg, result); 16472439e4bfSJean-Christophe PLAGNIOL-VILLARD 16482439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16492439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd++; 16502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16522439e4bfSJean-Christophe PLAGNIOL-VILLARD 16532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Relocate the function pointers in the phy cmd lists */ 16542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void) 16552439e4bfSJean-Christophe PLAGNIOL-VILLARD { 16562439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_cmd **cmdlistptr; 16572439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_cmd *cmd; 16582439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, j, k; 16592439e4bfSJean-Christophe PLAGNIOL-VILLARD 16602439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; phy_info[i]; i++) { 16612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* First thing's first: relocate the pointers to the 16622439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY command structures (the structs were done) */ 16632439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i] = (struct phy_info *)((uint) phy_info[i] 16642439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 16652439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->name += gd->reloc_off; 16662439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->config = 16672439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd *)((uint) phy_info[i]->config 16682439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 16692439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->startup = 16702439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd *)((uint) phy_info[i]->startup 16712439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 16722439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->shutdown = 16732439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd *)((uint) phy_info[i]->shutdown 16742439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 16752439e4bfSJean-Christophe PLAGNIOL-VILLARD 16762439e4bfSJean-Christophe PLAGNIOL-VILLARD cmdlistptr = &phy_info[i]->config; 16772439e4bfSJean-Christophe PLAGNIOL-VILLARD j = 0; 16782439e4bfSJean-Christophe PLAGNIOL-VILLARD for (; cmdlistptr <= &phy_info[i]->shutdown; cmdlistptr++) { 16792439e4bfSJean-Christophe PLAGNIOL-VILLARD k = 0; 16802439e4bfSJean-Christophe PLAGNIOL-VILLARD for (cmd = *cmdlistptr; 16812439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd->mii_reg != miim_end; 16822439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd++) { 16832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Only relocate non-NULL pointers */ 16842439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct) 16852439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd->funct += gd->reloc_off; 16862439e4bfSJean-Christophe PLAGNIOL-VILLARD 16872439e4bfSJean-Christophe PLAGNIOL-VILLARD k++; 16882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16892439e4bfSJean-Christophe PLAGNIOL-VILLARD j++; 16902439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16912439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16922439e4bfSJean-Christophe PLAGNIOL-VILLARD 16932439e4bfSJean-Christophe PLAGNIOL-VILLARD relocated = 1; 16942439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16952439e4bfSJean-Christophe PLAGNIOL-VILLARD 16962439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 16972439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 16982439e4bfSJean-Christophe PLAGNIOL-VILLARD 16992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 17002439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read a MII PHY register. 17012439e4bfSJean-Christophe PLAGNIOL-VILLARD * 17022439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 17032439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 17042439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 17052439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr, 17062439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value) 17072439e4bfSJean-Christophe PLAGNIOL-VILLARD { 17082439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short ret; 170955fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 17102439e4bfSJean-Christophe PLAGNIOL-VILLARD 17112439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 17122439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't read PHY at address %d\n", addr); 17132439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 17142439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17152439e4bfSJean-Christophe PLAGNIOL-VILLARD 171655fe7c57Smichael.firth@bt.com ret = (unsigned short)read_any_phy_reg(priv, addr, reg); 17172439e4bfSJean-Christophe PLAGNIOL-VILLARD *value = ret; 17182439e4bfSJean-Christophe PLAGNIOL-VILLARD 17192439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 17202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17212439e4bfSJean-Christophe PLAGNIOL-VILLARD 17222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 17232439e4bfSJean-Christophe PLAGNIOL-VILLARD * Write a MII PHY register. 17242439e4bfSJean-Christophe PLAGNIOL-VILLARD * 17252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 17262439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 17272439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 17282439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr, 17292439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value) 17302439e4bfSJean-Christophe PLAGNIOL-VILLARD { 173155fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 17322439e4bfSJean-Christophe PLAGNIOL-VILLARD 17332439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 17342439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't write PHY at address %d\n", addr); 17352439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 17362439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17372439e4bfSJean-Christophe PLAGNIOL-VILLARD 173855fe7c57Smichael.firth@bt.com write_any_phy_reg(priv, addr, reg, value); 17392439e4bfSJean-Christophe PLAGNIOL-VILLARD 17402439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 17412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17422439e4bfSJean-Christophe PLAGNIOL-VILLARD 17432439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 17442439e4bfSJean-Christophe PLAGNIOL-VILLARD 17452439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 17462439e4bfSJean-Christophe PLAGNIOL-VILLARD 17472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */ 17482439e4bfSJean-Christophe PLAGNIOL-VILLARD 17492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */ 17502439e4bfSJean-Christophe PLAGNIOL-VILLARD 17512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so: 17522439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1) Take the Destination Address (ie the multicast address), and 17532439e4bfSJean-Christophe PLAGNIOL-VILLARD * do a CRC on it (little endian), and reverse the bits of the 17542439e4bfSJean-Christophe PLAGNIOL-VILLARD * result. 17552439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2) Use the 8 most significant bits as a hash into a 256-entry 17562439e4bfSJean-Christophe PLAGNIOL-VILLARD * table. The table is controlled through 8 32-bit registers: 17572439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 17582439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr7. This means that the 3 most significant bits in the 17592439e4bfSJean-Christophe PLAGNIOL-VILLARD * hash index which gaddr register to use, and the 5 other bits 17602439e4bfSJean-Christophe PLAGNIOL-VILLARD * indicate which bit (assuming an IBM numbering scheme, which 17612439e4bfSJean-Christophe PLAGNIOL-VILLARD * for PowerPC (tm) is usually the case) in the tregister holds 17622439e4bfSJean-Christophe PLAGNIOL-VILLARD * the entry. */ 17632439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 17642439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set) 17652439e4bfSJean-Christophe PLAGNIOL-VILLARD { 17662439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = privlist[1]; 17672439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 17682439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile u32 *reg_array, value; 17692439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 result, whichbit, whichreg; 17702439e4bfSJean-Christophe PLAGNIOL-VILLARD 17712439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff); 17722439e4bfSJean-Christophe PLAGNIOL-VILLARD whichbit = result & 0x1f; /* the 5 LSB = which bit to set */ 17732439e4bfSJean-Christophe PLAGNIOL-VILLARD whichreg = result >> 5; /* the 3 MSB = which reg to set it in */ 17742439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (1 << (31-whichbit)); 17752439e4bfSJean-Christophe PLAGNIOL-VILLARD 17762439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array = &(regs->hash.gaddr0); 17772439e4bfSJean-Christophe PLAGNIOL-VILLARD 17782439e4bfSJean-Christophe PLAGNIOL-VILLARD if (set) { 17792439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] |= value; 17802439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 17812439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] &= ~value; 17822439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17832439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 17842439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17852439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */ 1786