xref: /rk3399_rockchip-uboot/drivers/net/tsec.c (revision c6dbdfda5393c155bb13a90d9d6be4fe75ec3498)
12439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
22439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Freescale Three Speed Ethernet Controller driver
32439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
42439e4bfSJean-Christophe PLAGNIOL-VILLARD  * This software may be used and distributed according to the
52439e4bfSJean-Christophe PLAGNIOL-VILLARD  * terms of the GNU Public License, Version 2, incorporated
62439e4bfSJean-Christophe PLAGNIOL-VILLARD  * herein by reference.
72439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
8b9e186fcSSandeep Gopalpet  * Copyright 2004-2009 Freescale Semiconductor, Inc.
92439e4bfSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2003, Motorola, Inc.
102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * author Andy Fleming
112439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
122439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h>
152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
162439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h>
19dd3d1f56SAndy Fleming #include <tsec.h>
200d071cddSKim Phillips #include <asm/errno.h>
212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
222439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h"
232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
242439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR;
252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT		2
272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
282439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx;		/* index of the current RX buffer */
292439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx;		/* index of the current TX buffer */
302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
312439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd {
322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txbd8_t txbd[TX_BUF_CNT];
332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rxbd8_t rxbd[PKTBUFSRX];
342439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD;
352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3675b9d4aeSAndy Fleming #define MAXCONTROLLERS	(8)
372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
382439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS];
3975b9d4aeSAndy Fleming static int num_tsecs = 0;
402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
412439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__
422439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8)));
432439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
442439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned"
452439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
462439e4bfSJean-Christophe PLAGNIOL-VILLARD 
472439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev,
482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		     volatile void *packet, int length);
492439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev);
502439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_init(struct eth_device *dev, bd_t * bd);
51e1957ef0SPeter Tyser static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info);
522439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev);
532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs);
542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev);
552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev);
562439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value);
572439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum);
58e1957ef0SPeter Tyser static struct phy_info *get_phy_info(struct eth_device *dev);
59e1957ef0SPeter Tyser static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd);
602439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev);
612439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
632439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr,
642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     unsigned char reg, unsigned short value);
652439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr,
662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    unsigned char reg, unsigned short *value);
672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
682439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
692439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set);
702439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7275b9d4aeSAndy Fleming /* Default initializations for TSEC controllers. */
7375b9d4aeSAndy Fleming 
7475b9d4aeSAndy Fleming static struct tsec_info_struct tsec_info[] = {
7575b9d4aeSAndy Fleming #ifdef CONFIG_TSEC1
7675b9d4aeSAndy Fleming 	STD_TSEC_INFO(1),	/* TSEC1 */
7775b9d4aeSAndy Fleming #endif
7875b9d4aeSAndy Fleming #ifdef CONFIG_TSEC2
7975b9d4aeSAndy Fleming 	STD_TSEC_INFO(2),	/* TSEC2 */
8075b9d4aeSAndy Fleming #endif
8175b9d4aeSAndy Fleming #ifdef CONFIG_MPC85XX_FEC
8275b9d4aeSAndy Fleming 	{
8375b9d4aeSAndy Fleming 		.regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000),
84b9e186fcSSandeep Gopalpet 		.miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR),
8575b9d4aeSAndy Fleming 		.devname = CONFIG_MPC85XX_FEC_NAME,
8675b9d4aeSAndy Fleming 		.phyaddr = FEC_PHY_ADDR,
8775b9d4aeSAndy Fleming 		.flags = FEC_FLAGS
8875b9d4aeSAndy Fleming 	},			/* FEC */
8975b9d4aeSAndy Fleming #endif
9075b9d4aeSAndy Fleming #ifdef CONFIG_TSEC3
9175b9d4aeSAndy Fleming 	STD_TSEC_INFO(3),	/* TSEC3 */
9275b9d4aeSAndy Fleming #endif
9375b9d4aeSAndy Fleming #ifdef CONFIG_TSEC4
9475b9d4aeSAndy Fleming 	STD_TSEC_INFO(4),	/* TSEC4 */
9575b9d4aeSAndy Fleming #endif
9675b9d4aeSAndy Fleming };
9775b9d4aeSAndy Fleming 
9875b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num)
9975b9d4aeSAndy Fleming {
10075b9d4aeSAndy Fleming 	int i;
10175b9d4aeSAndy Fleming 
10275b9d4aeSAndy Fleming 	for (i = 0; i < num; i++)
10375b9d4aeSAndy Fleming 		tsec_initialize(bis, &tsecs[i]);
10475b9d4aeSAndy Fleming 
10575b9d4aeSAndy Fleming 	return 0;
10675b9d4aeSAndy Fleming }
10775b9d4aeSAndy Fleming 
10875b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis)
10975b9d4aeSAndy Fleming {
11075b9d4aeSAndy Fleming 	return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info));
11175b9d4aeSAndy Fleming }
11275b9d4aeSAndy Fleming 
1132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize device structure. Returns success if PHY
1142439e4bfSJean-Christophe PLAGNIOL-VILLARD  * initialization succeeded (i.e. if it recognizes the PHY)
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
116e1957ef0SPeter Tyser static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info)
1172439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct eth_device *dev;
1192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
1202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv;
1212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev = (struct eth_device *)malloc(sizeof *dev);
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == dev)
1252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset(dev, 0, sizeof *dev);
1282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv = (struct tsec_private *)malloc(sizeof(*priv));
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv)
1322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13475b9d4aeSAndy Fleming 	privlist[num_tsecs++] = priv;
13575b9d4aeSAndy Fleming 	priv->regs = tsec_info->regs;
13675b9d4aeSAndy Fleming 	priv->phyregs = tsec_info->miiregs;
137b9e186fcSSandeep Gopalpet 	priv->phyregs_sgmii = tsec_info->miiregs_sgmii;
1382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13975b9d4aeSAndy Fleming 	priv->phyaddr = tsec_info->phyaddr;
14075b9d4aeSAndy Fleming 	priv->flags = tsec_info->flags;
1412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14275b9d4aeSAndy Fleming 	sprintf(dev->name, tsec_info->devname);
1432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->iobase = 0;
1442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->priv = priv;
1452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->init = tsec_init;
1462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->halt = tsec_halt;
1472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->send = tsec_send;
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->recv = tsec_recv;
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->mcast = tsec_mcast_addr;
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell u-boot to get the addr from the env */
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < 6; i++)
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		dev->enetaddr[i] = 0;
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	eth_register(dev);
1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Reset the MAC */
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->regs->maccfg1 |= MACCFG1_SOFT_RESET;
1619e5be821SAndy Fleming 	udelay(2);  /* Soft Reset must be asserted for 3 TX clocks */
1622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET);
1632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1642439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
1652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
1662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write);
1672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Try to initialize PHY here, and return */
1702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return init_phy(dev);
1712439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initializes data structures and registers for the controller,
1742439e4bfSJean-Christophe PLAGNIOL-VILLARD  * and brings the interface up.	 Returns the link status, meaning
1752439e4bfSJean-Christophe PLAGNIOL-VILLARD  * that it returns success if the link is up, failure otherwise.
1762439e4bfSJean-Christophe PLAGNIOL-VILLARD  * This allows u-boot to find the first active controller.
1772439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
178e1957ef0SPeter Tyser static int tsec_init(struct eth_device *dev, bd_t * bd)
1792439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint tempval;
1812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	char tmpbuf[MAC_ADDR_LEN];
1822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
1832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
1842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Make sure the controller is stopped */
1872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tsec_halt(dev);
1882439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init MACCFG2.  Defaults to GMII */
1902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg2 = MACCFG2_INIT_SETTINGS;
1912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init ECNTRL */
1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->ecntrl = ECNTRL_INIT_SETTINGS;
1942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Copy the station address into the address registers.
1962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * Backwards, because little endian MACS are dumb */
1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < MAC_ADDR_LEN; i++) {
1982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i];
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
20088ad3fd9SKim Phillips 	tempval = (tmpbuf[0] << 24) | (tmpbuf[1] << 16) | (tmpbuf[2] << 8) |
20188ad3fd9SKim Phillips 		  tmpbuf[3];
20288ad3fd9SKim Phillips 
20388ad3fd9SKim Phillips 	regs->macstnaddr1 = tempval;
2042439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tempval = *((uint *) (tmpbuf + 4));
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->macstnaddr2 = tempval;
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* reset the indices to zero */
2102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rxIdx = 0;
2112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txIdx = 0;
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear out (for the most part) the other registers */
2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	init_registers(regs);
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Ready the device for tx/rx */
2172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	startup_tsec(dev);
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* If there's no link, fail */
220422b1a01SBen Warren 	return (priv->link ? 0 : -1);
2212439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2232abe361cSAndy Fleming /* Writes the given phy's reg with value, using the specified MDIO regs */
224b9e186fcSSandeep Gopalpet static void tsec_local_mdio_write(volatile tsec_mdio_t *phyregs, uint addr,
2252abe361cSAndy Fleming 		uint reg, uint value)
2262439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int timeout = 1000000;
2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2292abe361cSAndy Fleming 	phyregs->miimadd = (addr << 8) | reg;
2302abe361cSAndy Fleming 	phyregs->miimcon = value;
2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	timeout = 1000000;
2342abe361cSAndy Fleming 	while ((phyregs->miimind & MIIMIND_BUSY) && timeout--) ;
2352439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2372abe361cSAndy Fleming 
2382abe361cSAndy Fleming /* Provide the default behavior of writing the PHY of this ethernet device */
239*c6dbdfdaSPeter Tyser #define write_phy_reg(priv, regnum, value) \
240*c6dbdfdaSPeter Tyser 	tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value)
24155fe7c57Smichael.firth@bt.com 
2422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the
2432abe361cSAndy Fleming  * specified registers.	 It lowers and raises the read
2442439e4bfSJean-Christophe PLAGNIOL-VILLARD  * command, and waits for the data to become valid (miimind
2452439e4bfSJean-Christophe PLAGNIOL-VILLARD  * notvalid bit cleared), and the bus to cease activity (miimind
2462439e4bfSJean-Christophe PLAGNIOL-VILLARD  * busy bit cleared), and then returns the value
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
248e1957ef0SPeter Tyser static uint tsec_local_mdio_read(volatile tsec_mdio_t *phyregs,
249e1957ef0SPeter Tyser 				uint phyid, uint regnum)
2502439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint value;
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Put the address of the phy, and the register
2542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * number into MIIMADD */
2552abe361cSAndy Fleming 	phyregs->miimadd = (phyid << 8) | regnum;
2562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear the command register, and wait */
2582abe361cSAndy Fleming 	phyregs->miimcom = 0;
2592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initiate a read command, and wait */
2622abe361cSAndy Fleming 	phyregs->miimcom = MIIM_READ_COMMAND;
2632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Wait for the the indication that the read is done */
2662abe361cSAndy Fleming 	while ((phyregs->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ;
2672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the value read from the PHY */
2692abe361cSAndy Fleming 	value = phyregs->miimstat;
2702439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return value;
2722439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
27455fe7c57Smichael.firth@bt.com /* #define to provide old read_phy_reg functionality without duplicating code */
275*c6dbdfdaSPeter Tyser #define read_phy_reg(priv,regnum) \
276*c6dbdfdaSPeter Tyser 	tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum)
2772abe361cSAndy Fleming 
2782abe361cSAndy Fleming #define TBIANA_SETTINGS ( \
2792abe361cSAndy Fleming 		TBIANA_ASYMMETRIC_PAUSE \
2802abe361cSAndy Fleming 		| TBIANA_SYMMETRIC_PAUSE \
2812abe361cSAndy Fleming 		| TBIANA_FULL_DUPLEX \
2822abe361cSAndy Fleming 		)
2832abe361cSAndy Fleming 
28446e91674SPeter Tyser /* Force the TBI PHY into 1000Mbps full duplex when in SGMII mode */
2852abe361cSAndy Fleming #define TBICR_SETTINGS ( \
2862abe361cSAndy Fleming 		TBICR_PHY_RESET \
2872abe361cSAndy Fleming 		| TBICR_FULL_DUPLEX \
2882abe361cSAndy Fleming 		| TBICR_SPEED1_SET \
2892abe361cSAndy Fleming 		)
29046e91674SPeter Tyser 
2912abe361cSAndy Fleming /* Configure the TBI for SGMII operation */
2922abe361cSAndy Fleming static void tsec_configure_serdes(struct tsec_private *priv)
2932abe361cSAndy Fleming {
294*c6dbdfdaSPeter Tyser 	/* Access TBI PHY registers at given TSEC register offset as opposed
295*c6dbdfdaSPeter Tyser 	 * to the register offset used for external PHY accesses */
296b9e186fcSSandeep Gopalpet 	tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_ANA,
2972abe361cSAndy Fleming 			TBIANA_SETTINGS);
298b9e186fcSSandeep Gopalpet 	tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_TBICON,
2992abe361cSAndy Fleming 			TBICON_CLK_SELECT);
300b9e186fcSSandeep Gopalpet 	tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_CR,
3012abe361cSAndy Fleming 			TBICR_SETTINGS);
3022abe361cSAndy Fleming }
30355fe7c57Smichael.firth@bt.com 
3042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Discover which PHY is attached to the device, and configure it
3052439e4bfSJean-Christophe PLAGNIOL-VILLARD  * properly.  If the PHY is not recognized, then return 0
3062439e4bfSJean-Christophe PLAGNIOL-VILLARD  * (failure).  Otherwise, return 1
3072439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
3082439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev)
3092439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
3112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_info *curphy;
3122abe361cSAndy Fleming 	volatile tsec_t *regs = priv->regs;
3132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Assign a Physical address to the TBI */
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	regs->tbipa = CONFIG_SYS_TBIPA_VALUE;
3162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Reset MII (due to new addresses) */
3192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyregs->miimcfg = MIIMCFG_RESET;
3202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE;
3222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (priv->phyregs->miimind & MIIMIND_BUSY) ;
3242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Get the cmd structure corresponding to the attached
3262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * PHY */
3272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	curphy = get_phy_info(dev);
3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (curphy == NULL) {
3302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->phyinfo = NULL;
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: No PHY found\n", dev->name);
3322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
3342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3362abe361cSAndy Fleming 	if (regs->ecntrl & ECNTRL_SGMII_MODE)
3372abe361cSAndy Fleming 		tsec_configure_serdes(priv);
3382abe361cSAndy Fleming 
3392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyinfo = curphy;
3402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_run_commands(priv, priv->phyinfo->config);
3422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 1;
3442439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3462439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3472439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns which value to write to the control register.
3482439e4bfSJean-Christophe PLAGNIOL-VILLARD  * For 10/100, the value is slightly different
3492439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
350e1957ef0SPeter Tyser static uint mii_cr_init(uint mii_reg, struct tsec_private * priv)
3512439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_GIGABIT)
3532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CONTROL_INIT;
3542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
3552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CR_INIT;
3562439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
358b1e849f2SPeter Tyser /*
359b1e849f2SPeter Tyser  * Wait for auto-negotiation to complete, then determine link
3602439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
361e1957ef0SPeter Tyser static uint mii_parse_sr(uint mii_reg, struct tsec_private * priv)
3622439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*
3642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * Wait if the link is up, and autonegotiation is in progress
3652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * (ie - we're capable and it's not done)
3662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 */
3672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	mii_reg = read_phy_reg(priv, MIIM_STATUS);
368b1e849f2SPeter Tyser 	if ((mii_reg & PHY_BMSR_AUTN_ABLE) && !(mii_reg & PHY_BMSR_AUTN_COMP)) {
3692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		int i = 0;
3702439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("Waiting for PHY auto negotiation to complete");
3722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while (!(mii_reg & PHY_BMSR_AUTN_COMP)) {
3732439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/*
3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * Timeout reached ?
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
3762439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 				puts(" TIMEOUT !\n");
3782439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->link = 0;
3792439e4bfSJean-Christophe PLAGNIOL-VILLARD 				return 0;
3802439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3820d071cddSKim Phillips 			if (ctrlc()) {
3830d071cddSKim Phillips 				puts("user interrupt!\n");
3840d071cddSKim Phillips 				priv->link = 0;
3850d071cddSKim Phillips 				return -EINTR;
3860d071cddSKim Phillips 			}
3870d071cddSKim Phillips 
3882439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if ((i++ % 1000) == 0) {
3892439e4bfSJean-Christophe PLAGNIOL-VILLARD 				putc('.');
3902439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3912439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(1000);	/* 1 ms */
3922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mii_reg = read_phy_reg(priv, MIIM_STATUS);
3932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts(" done\n");
395b1e849f2SPeter Tyser 
396b1e849f2SPeter Tyser 		/* Link status bit is latched low, read it again */
397b1e849f2SPeter Tyser 		mii_reg = read_phy_reg(priv, MIIM_STATUS);
398b1e849f2SPeter Tyser 
3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(500000);	/* another 500 ms (results in faster booting) */
4002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
4012439e4bfSJean-Christophe PLAGNIOL-VILLARD 
402b1e849f2SPeter Tyser 	priv->link = mii_reg & MIIM_STATUS_LINK ? 1 : 0;
403b1e849f2SPeter Tyser 
4042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
4052439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex.  If
4082439e4bfSJean-Christophe PLAGNIOL-VILLARD  * autonegotiation is enabled, it uses the AND of the link
4092439e4bfSJean-Christophe PLAGNIOL-VILLARD  * partner's advertised capabilities and our advertised
4102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * capabilities.  If autonegotiation is disabled, we use the
4112439e4bfSJean-Christophe PLAGNIOL-VILLARD  * appropriate bits in the control register.
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Stolen from Linux's mii.c and phy_device.c
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
415e1957ef0SPeter Tyser static uint mii_parse_link(uint mii_reg, struct tsec_private *priv)
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* We're using autonegotiation */
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & PHY_BMSR_AUTN_ABLE) {
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint lpa = 0;
4202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint gblpa = 0;
4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check for gigabit capability */
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (mii_reg & PHY_BMSR_EXT) {
4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* We want a list of states supported by
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * both PHYs in the link
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			gblpa = read_phy_reg(priv, PHY_1000BTSR);
4282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2;
4292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set the baseline so we only have to set them
4322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 * if they're different
4332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 */
4342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
4352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
4362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check the gigabit fields */
4382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) {
4392439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
4402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (gblpa & PHY_1000BTSR_1000FD)
4422439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->duplexity = 1;
4432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* We're done! */
4452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return 0;
4462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		lpa = read_phy_reg(priv, PHY_ANAR);
4492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		lpa &= read_phy_reg(priv, PHY_ANLPAR);
4502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) {
4522439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
4532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4542439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (lpa & PHY_ANLPAR_TXFD)
4552439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->duplexity = 1;
4562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else if (lpa & PHY_ANLPAR_10FD)
4582439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
4592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
4602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint bmcr = read_phy_reg(priv, PHY_BMCR);
4612439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
4632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
4642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (bmcr & PHY_BMCR_DPLX)
4662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
4672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (bmcr & PHY_BMCR_1000_MBPS)
4692439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
4702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else if (bmcr & PHY_BMCR_100_MBPS)
4712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
4722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
4732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
4752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4772439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
478091dc9f6SZach LeRoy  * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
479091dc9f6SZach LeRoy  * circumstances.  eg a gigabit TSEC connected to a gigabit switch with
480091dc9f6SZach LeRoy  * a 4-wire ethernet cable.  Both ends advertise gigabit, but can't
481091dc9f6SZach LeRoy  * link.  "Ethernet@Wirespeed" reduces advertised speed until link
482091dc9f6SZach LeRoy  * can be achieved.
483091dc9f6SZach LeRoy  */
484e1957ef0SPeter Tyser static uint mii_BCM54xx_wirespeed(uint mii_reg, struct tsec_private *priv)
485091dc9f6SZach LeRoy {
486091dc9f6SZach LeRoy 	return (read_phy_reg(priv, mii_reg) & 0x8FFF) | 0x8010;
487091dc9f6SZach LeRoy }
488091dc9f6SZach LeRoy 
489091dc9f6SZach LeRoy /*
4902439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Parse the BCM54xx status register for speed and duplex information.
4912439e4bfSJean-Christophe PLAGNIOL-VILLARD  * The linux sungem_phy has this information, but in a table format.
4922439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
493e1957ef0SPeter Tyser static uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv)
4942439e4bfSJean-Christophe PLAGNIOL-VILLARD {
49527165b5cSPeter Tyser 	/* If there is no link, speed and duplex don't matter */
49627165b5cSPeter Tyser 	if (!priv->link)
49727165b5cSPeter Tyser 		return 0;
4982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
49927165b5cSPeter Tyser 	switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >>
50027165b5cSPeter Tyser 		MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) {
5012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 1:
5022439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
5042439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 2:
5062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
5072439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
5082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 3:
5102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
5122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 5:
5142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
5152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
5162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 6:
5182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
5202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 7:
5222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
5232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
5242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
5262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Auto-neg error, defaulting to 10BT/HD\n");
5272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
5292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
5332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5342439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex
5362439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
5372439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
538e1957ef0SPeter Tyser static uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv)
5392439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
5412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
5432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) &&
5452439e4bfSJean-Christophe PLAGNIOL-VILLARD 		!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
5462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		int i = 0;
5472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("Waiting for PHY realtime link");
5492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
5502439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* Timeout reached ? */
5512439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
5522439e4bfSJean-Christophe PLAGNIOL-VILLARD 				puts(" TIMEOUT !\n");
5532439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->link = 0;
5542439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
5552439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
5562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5572439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if ((i++ % 1000) == 0) {
5582439e4bfSJean-Christophe PLAGNIOL-VILLARD 				putc('.');
5592439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
5602439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(1000);	/* 1 ms */
5612439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
5622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
5632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts(" done\n");
5642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(500000);	/* another 500 ms (results in faster booting) */
5652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
5662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (mii_reg & MIIM_88E1011_PHYSTAT_LINK)
5672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 1;
5682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
5692439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 0;
5702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX)
5732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
5742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
5752439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED);
5782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
5802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_88E1011_PHYSTAT_GBIT:
5812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
5822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_88E1011_PHYSTAT_100:
5842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
5852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
5872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
5882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
5912439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
59318ee320fSDave Liu /* Parse the RTL8211B's status register for speed and duplex
59418ee320fSDave Liu  * information
59518ee320fSDave Liu  */
596e1957ef0SPeter Tyser static uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv)
59718ee320fSDave Liu {
59818ee320fSDave Liu 	uint speed;
59918ee320fSDave Liu 
60018ee320fSDave Liu 	mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
601c7604783SAnton Vorontsov 	if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
60218ee320fSDave Liu 		int i = 0;
60318ee320fSDave Liu 
604c7604783SAnton Vorontsov 		/* in case of timeout ->link is cleared */
605c7604783SAnton Vorontsov 		priv->link = 1;
60618ee320fSDave Liu 		puts("Waiting for PHY realtime link");
60718ee320fSDave Liu 		while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
60818ee320fSDave Liu 			/* Timeout reached ? */
60918ee320fSDave Liu 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
61018ee320fSDave Liu 				puts(" TIMEOUT !\n");
61118ee320fSDave Liu 				priv->link = 0;
61218ee320fSDave Liu 				break;
61318ee320fSDave Liu 			}
61418ee320fSDave Liu 
61518ee320fSDave Liu 			if ((i++ % 1000) == 0) {
61618ee320fSDave Liu 				putc('.');
61718ee320fSDave Liu 			}
61818ee320fSDave Liu 			udelay(1000);	/* 1 ms */
61918ee320fSDave Liu 			mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
62018ee320fSDave Liu 		}
62118ee320fSDave Liu 		puts(" done\n");
62218ee320fSDave Liu 		udelay(500000);	/* another 500 ms (results in faster booting) */
62318ee320fSDave Liu 	} else {
62418ee320fSDave Liu 		if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK)
62518ee320fSDave Liu 			priv->link = 1;
62618ee320fSDave Liu 		else
62718ee320fSDave Liu 			priv->link = 0;
62818ee320fSDave Liu 	}
62918ee320fSDave Liu 
63018ee320fSDave Liu 	if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX)
63118ee320fSDave Liu 		priv->duplexity = 1;
63218ee320fSDave Liu 	else
63318ee320fSDave Liu 		priv->duplexity = 0;
63418ee320fSDave Liu 
63518ee320fSDave Liu 	speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED);
63618ee320fSDave Liu 
63718ee320fSDave Liu 	switch (speed) {
63818ee320fSDave Liu 	case MIIM_RTL8211B_PHYSTAT_GBIT:
63918ee320fSDave Liu 		priv->speed = 1000;
64018ee320fSDave Liu 		break;
64118ee320fSDave Liu 	case MIIM_RTL8211B_PHYSTAT_100:
64218ee320fSDave Liu 		priv->speed = 100;
64318ee320fSDave Liu 		break;
64418ee320fSDave Liu 	default:
64518ee320fSDave Liu 		priv->speed = 10;
64618ee320fSDave Liu 	}
64718ee320fSDave Liu 
64818ee320fSDave Liu 	return 0;
64918ee320fSDave Liu }
65018ee320fSDave Liu 
6512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex
6522439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
6532439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
654e1957ef0SPeter Tyser static uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv)
6552439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
6572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX)
6592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
6602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
6612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
6622439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED;
6642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
6652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_CIS8201_AUXCONSTAT_GBIT:
6662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
6672439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_CIS8201_AUXCONSTAT_100:
6692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
6702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
6722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
6732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
6752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
6772439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex
6802439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
6812439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
682e1957ef0SPeter Tyser static uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv)
6832439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
6852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX)
6872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
6882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
6892439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
6902439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED;
6922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
6932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_VSC8244_AUXCONSTAT_GBIT:
6942439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
6952439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_VSC8244_AUXCONSTAT_100:
6972439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
6982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
7002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
7012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
7022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
7032439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
7052439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex
7082439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
7092439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
710e1957ef0SPeter Tyser static uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv)
7112439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H))
7132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
7142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
7162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F))
7182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
7192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
7212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
7232439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7252439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
7262439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Hack to write all 4 PHYs with the LED values
7272439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
728e1957ef0SPeter Tyser static uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv)
7292439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint phyid;
731b9e186fcSSandeep Gopalpet 	volatile tsec_mdio_t *regbase = priv->phyregs;
7322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int timeout = 1000000;
7332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (phyid = 0; phyid < 4; phyid++) {
7352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regbase->miimadd = (phyid << 8) | mii_reg;
7362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT;
7372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		asm("sync");
7382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		timeout = 1000000;
7402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ;
7412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
7422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return MIIM_CIS8204_SLEDCON_INIT;
7442439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
746e1957ef0SPeter Tyser static uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv)
7472439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_REDUCED)
7492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII;
7502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CIS8204_EPHYCON_INIT;
7522439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
754e1957ef0SPeter Tyser static uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv)
75519580e66SDave Liu {
75619580e66SDave Liu 	uint mii_data = read_phy_reg(priv, mii_reg);
75719580e66SDave Liu 
75819580e66SDave Liu 	if (priv->flags & TSEC_REDUCED)
75919580e66SDave Liu 		mii_data = (mii_data & 0xfff0) | 0x000b;
76019580e66SDave Liu 	return mii_data;
76119580e66SDave Liu }
76219580e66SDave Liu 
7632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialized required registers to appropriate values, zeroing
7642439e4bfSJean-Christophe PLAGNIOL-VILLARD  * those we don't care about (unless zero is bad, in which case,
7652439e4bfSJean-Christophe PLAGNIOL-VILLARD  * choose a more appropriate value)
7662439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
7672439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs)
7682439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear IEVENT */
7702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->ievent = IEVENT_INIT_CLEAR;
7712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->imask = IMASK_INIT_CLEAR;
7732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr0 = 0;
7752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr1 = 0;
7762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr2 = 0;
7772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr3 = 0;
7782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr4 = 0;
7792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr5 = 0;
7802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr6 = 0;
7812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr7 = 0;
7822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr0 = 0;
7842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr1 = 0;
7852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr2 = 0;
7862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr3 = 0;
7872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr4 = 0;
7882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr5 = 0;
7892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr6 = 0;
7902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr7 = 0;
7912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rctrl = 0x00000000;
7932439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init RMON mib registers */
7952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t));
7962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rmon.cam1 = 0xffffffff;
7982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rmon.cam2 = 0xffffffff;
7992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->mrblr = MRBLR_INIT_SETTINGS;
8012439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->minflr = MINFLR_INIT_SETTINGS;
8032439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->attr = ATTR_INIT_SETTINGS;
8052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->attreli = ATTRELI_INIT_SETTINGS;
8062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8072439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure maccfg2 based on negotiated speed and duplex
8102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * reported by PHY handling code
8112439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
8122439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev)
8132439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
8152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
8162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->link) {
8182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (priv->duplexity != 0)
8192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 |= MACCFG2_FULL_DUPLEX;
8202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
8212439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX);
8222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		switch (priv->speed) {
8242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 1000:
8252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
8262439e4bfSJean-Christophe PLAGNIOL-VILLARD 					 | MACCFG2_GMII);
8272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
8282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 100:
8292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 10:
8302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
8312439e4bfSJean-Christophe PLAGNIOL-VILLARD 					 | MACCFG2_MII);
8322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8332439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* Set R100 bit in all modes although
8342439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * it is only used in RGMII mode
8352439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
8362439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (priv->speed == 100)
8372439e4bfSJean-Christophe PLAGNIOL-VILLARD 				regs->ecntrl |= ECNTRL_R100;
8382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			else
8392439e4bfSJean-Christophe PLAGNIOL-VILLARD 				regs->ecntrl &= ~(ECNTRL_R100);
8402439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
8412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
8422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("%s: Speed was bad\n", dev->name);
8432439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
8442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
8452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Speed: %d, %s duplex\n", priv->speed,
8472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		       (priv->duplexity) ? "full" : "half");
8482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
8502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: No link.\n", dev->name);
8512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8522439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the buffers and their descriptors, and bring up the
8552439e4bfSJean-Christophe PLAGNIOL-VILLARD  * interface
8562439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
8572439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev)
8582439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
8602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
8612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
8622439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Point to the buffer descriptors */
8642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tbase = (unsigned int)(&rtx.txbd[txIdx]);
8652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]);
8662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initialize the Rx Buffer descriptors */
8682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < PKTBUFSRX; i++) {
8692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].status = RXBD_EMPTY;
8702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].length = 0;
8712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i];
8722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP;
8742439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initialize the TX Buffer Descriptors */
8762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < TX_BUF_CNT; i++) {
8772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].status = 0;
8782439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].length = 0;
8792439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].bufPtr = 0;
8802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP;
8822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Start up the PHY */
8842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if(priv->phyinfo)
8852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_run_commands(priv, priv->phyinfo->startup);
8862439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	adjust_link(dev);
8882439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Enable Transmit and Receive */
8902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
8912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell the DMA it is clear to go */
8932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl |= DMACTRL_INIT_SETTINGS;
8942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tstat = TSTAT_CLEAR_THALT;
8952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rstat = RSTAT_CLEAR_RHALT;
8962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
8972439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This returns the status bits of the device.	The return value
9002439e4bfSJean-Christophe PLAGNIOL-VILLARD  * is never checked, and this is what the 8260 driver did, so we
9012439e4bfSJean-Christophe PLAGNIOL-VILLARD  * do the same.	 Presumably, this would be zero if there were no
9022439e4bfSJean-Christophe PLAGNIOL-VILLARD  * errors
9032439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
9042439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, volatile void *packet, int length)
9052439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
9072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int result = 0;
9082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9102439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Find an empty buffer descriptor */
9122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
9132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (i >= TOUT_LOOP) {
9142439e4bfSJean-Christophe PLAGNIOL-VILLARD 			debug("%s: tsec: tx buffers full\n", dev->name);
9152439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return result;
9162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9182439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].bufPtr = (uint) packet;
9202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].length = length;
9212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].status |=
9222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	    (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT);
9232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell the DMA to go */
9252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tstat = TSTAT_CLEAR_THALT;
9262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Wait for buffer to be transmitted */
9282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
9292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (i >= TOUT_LOOP) {
9302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			debug("%s: tsec: tx error\n", dev->name);
9312439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return result;
9322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txIdx = (txIdx + 1) % TX_BUF_CNT;
9362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	result = rtx.txbd[txIdx].status & TXBD_STATS;
9372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return result;
9392439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9412439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev)
9422439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int length;
9442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9462439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) {
9482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		length = rtx.rxbd[rxIdx].length;
9502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Send the packet up if there were no errors */
9522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) {
9532439e4bfSJean-Christophe PLAGNIOL-VILLARD 			NetReceive(NetRxPackets[rxIdx], length - 4);
9542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
9552439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Got error %x\n",
9562439e4bfSJean-Christophe PLAGNIOL-VILLARD 			       (rtx.rxbd[rxIdx].status & RXBD_STATS));
9572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[rxIdx].length = 0;
9602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set the wrap bit if this is the last element in the list */
9622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[rxIdx].status =
9632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0);
9642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rxIdx = (rxIdx + 1) % PKTBUFSRX;
9662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (regs->ievent & IEVENT_BSY) {
9692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regs->ievent = IEVENT_BSY;
9702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regs->rstat = RSTAT_CLEAR_RHALT;
9712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return -1;
9742439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the interface */
9782439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev)
9792439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
9842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS);
9852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ;
9872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN);
9892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Shut down the PHY, as needed */
9912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if(priv->phyinfo)
9922439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_run_commands(priv, priv->phyinfo->shutdown);
9932439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
995e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1149S = {
9962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x1410ca,
9972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1149S",
9982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
9992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {     /* config */
10002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
10012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10022439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x1f, NULL},
10032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x200c, NULL},
10042439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x5, NULL},
10052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x0, NULL},
10062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x100, NULL},
10072439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
10082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
10092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {     /* startup */
10142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
10152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
10162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
10172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
10182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1019*c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
10202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {     /* shutdown */
10232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10252439e4bfSJean-Christophe PLAGNIOL-VILLARD };
10262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */
1028e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5461S = {
10292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x02060c1,	/* 5461 ID */
10302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Broadcom BCM5461S",
10312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0, /* not clear to me what minor revisions we can shift away */
10322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
10332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
10342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
10362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
10372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
10422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
10432439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
10442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
10452439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
10462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
10472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
10482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
10512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10532439e4bfSJean-Christophe PLAGNIOL-VILLARD };
10542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1055e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5464S = {
10562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x02060b1,	/* 5464 ID */
10572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Broadcom BCM5464S",
10582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0, /* not clear to me what minor revisions we can shift away */
10592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
10602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
10612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
10632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
10642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
10692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
10702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
10712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
10722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
10732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
10742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
10752439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
10782439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10802439e4bfSJean-Christophe PLAGNIOL-VILLARD };
10812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1082e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5482S =  {
1083091dc9f6SZach LeRoy 	0x0143bcb,
1084091dc9f6SZach LeRoy 	"Broadcom BCM5482S",
1085091dc9f6SZach LeRoy 	4,
1086091dc9f6SZach LeRoy 	(struct phy_cmd[]) { /* config */
1087091dc9f6SZach LeRoy 		/* Reset and configure the PHY */
1088091dc9f6SZach LeRoy 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1089091dc9f6SZach LeRoy 		/* Setup read from auxilary control shadow register 7 */
1090091dc9f6SZach LeRoy 		{MIIM_BCM54xx_AUXCNTL, MIIM_BCM54xx_AUXCNTL_ENCODE(7), NULL},
1091091dc9f6SZach LeRoy 		/* Read Misc Control register and or in Ethernet@Wirespeed */
1092091dc9f6SZach LeRoy 		{MIIM_BCM54xx_AUXCNTL, 0, &mii_BCM54xx_wirespeed},
1093091dc9f6SZach LeRoy 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1094091dc9f6SZach LeRoy 		{miim_end,}
1095091dc9f6SZach LeRoy 	},
1096091dc9f6SZach LeRoy 	(struct phy_cmd[]) { /* startup */
1097091dc9f6SZach LeRoy 		/* Status is read once to clear old link state */
1098091dc9f6SZach LeRoy 		{MIIM_STATUS, miim_read, NULL},
1099091dc9f6SZach LeRoy 		/* Auto-negotiate */
1100091dc9f6SZach LeRoy 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1101091dc9f6SZach LeRoy 		/* Read the status */
1102091dc9f6SZach LeRoy 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
1103091dc9f6SZach LeRoy 		{miim_end,}
1104091dc9f6SZach LeRoy 	},
1105091dc9f6SZach LeRoy 	(struct phy_cmd[]) { /* shutdown */
1106091dc9f6SZach LeRoy 		{miim_end,}
1107091dc9f6SZach LeRoy 	},
1108091dc9f6SZach LeRoy };
1109091dc9f6SZach LeRoy 
1110e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1011S = {
11112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410c6,
11122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1011S",
11132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
11142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
11152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
11162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x1f, NULL},
11182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x200c, NULL},
11192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x5, NULL},
11202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x0, NULL},
11212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x100, NULL},
11222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
11232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
11242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
11262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
11292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
11302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
11312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
11322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
11332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1134*c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
11352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
11382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11402439e4bfSJean-Christophe PLAGNIOL-VILLARD };
11412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1142e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1111S = {
11432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410cc,
11442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1111S",
11452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
11462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
11472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
11482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
114919580e66SDave Liu 		{0x1b, 0x848f, &mii_m88e1111s_setmode},
11502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */
11512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
11522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
11532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
11552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
11582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
11592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
11602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
11612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
11622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1163*c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
11642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
11672439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11692439e4bfSJean-Christophe PLAGNIOL-VILLARD };
11702439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1171e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1118 = {
1172290ef643SRon Madrid 	0x01410e1,
1173290ef643SRon Madrid 	"Marvell 88E1118",
1174290ef643SRon Madrid 	4,
1175290ef643SRon Madrid 	(struct phy_cmd[]) {	/* config */
1176290ef643SRon Madrid 		/* Reset and configure the PHY */
1177290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1178290ef643SRon Madrid 		{0x16, 0x0002, NULL}, /* Change Page Number */
1179290ef643SRon Madrid 		{0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */
118012a8b9dbSRon Madrid 		{0x16, 0x0003, NULL}, /* Change Page Number */
118112a8b9dbSRon Madrid 		{0x10, 0x021e, NULL}, /* Adjust LED control */
118212a8b9dbSRon Madrid 		{0x16, 0x0000, NULL}, /* Change Page Number */
1183290ef643SRon Madrid 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1184290ef643SRon Madrid 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1185290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1186290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1187290ef643SRon Madrid 		{miim_end,}
1188290ef643SRon Madrid 	},
1189290ef643SRon Madrid 	(struct phy_cmd[]) {	/* startup */
1190290ef643SRon Madrid 		{0x16, 0x0000, NULL}, /* Change Page Number */
1191290ef643SRon Madrid 		/* Status is read once to clear old link state */
1192290ef643SRon Madrid 		{MIIM_STATUS, miim_read, NULL},
1193290ef643SRon Madrid 		/* Auto-negotiate */
119412a8b9dbSRon Madrid 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1195290ef643SRon Madrid 		/* Read the status */
1196290ef643SRon Madrid 		{MIIM_88E1011_PHY_STATUS, miim_read,
1197290ef643SRon Madrid 		 &mii_parse_88E1011_psr},
1198290ef643SRon Madrid 		{miim_end,}
1199290ef643SRon Madrid 	},
1200290ef643SRon Madrid 	(struct phy_cmd[]) {	/* shutdown */
1201290ef643SRon Madrid 		{miim_end,}
1202290ef643SRon Madrid 	},
1203290ef643SRon Madrid };
1204290ef643SRon Madrid 
1205d23dc394SSergei Poselenov /*
1206d23dc394SSergei Poselenov  *  Since to access LED register we need do switch the page, we
1207d23dc394SSergei Poselenov  * do LED configuring in the miim_read-like function as follows
1208d23dc394SSergei Poselenov  */
1209e1957ef0SPeter Tyser static uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv)
1210d23dc394SSergei Poselenov {
1211d23dc394SSergei Poselenov 	uint pg;
1212d23dc394SSergei Poselenov 
1213d23dc394SSergei Poselenov 	/* Switch the page to access the led register */
1214d23dc394SSergei Poselenov 	pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE);
1215d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE);
1216d23dc394SSergei Poselenov 
1217d23dc394SSergei Poselenov 	/* Configure leds */
1218d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL,
1219d23dc394SSergei Poselenov 		      MIIM_88E1121_PHY_LED_DEF);
1220d23dc394SSergei Poselenov 
1221d23dc394SSergei Poselenov 	/* Restore the page pointer */
1222d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg);
1223d23dc394SSergei Poselenov 	return 0;
1224d23dc394SSergei Poselenov }
1225d23dc394SSergei Poselenov 
1226e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1121R = {
1227d23dc394SSergei Poselenov 	0x01410cb,
1228d23dc394SSergei Poselenov 	"Marvell 88E1121R",
1229d23dc394SSergei Poselenov 	4,
1230d23dc394SSergei Poselenov 	(struct phy_cmd[]) {	/* config */
1231d23dc394SSergei Poselenov 		/* Reset and configure the PHY */
1232d23dc394SSergei Poselenov 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1233d23dc394SSergei Poselenov 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1234d23dc394SSergei Poselenov 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1235d23dc394SSergei Poselenov 		/* Configure leds */
1236*c6dbdfdaSPeter Tyser 		{MIIM_88E1121_PHY_LED_CTRL, miim_read, &mii_88E1121_set_led},
1237d23dc394SSergei Poselenov 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
123823afaba6SAnatolij Gustschin 		/* Disable IRQs and de-assert interrupt */
123923afaba6SAnatolij Gustschin 		{MIIM_88E1121_PHY_IRQ_EN, 0, NULL},
124023afaba6SAnatolij Gustschin 		{MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL},
1241d23dc394SSergei Poselenov 		{miim_end,}
1242d23dc394SSergei Poselenov 	},
1243d23dc394SSergei Poselenov 	(struct phy_cmd[]) {	/* startup */
1244d23dc394SSergei Poselenov 		/* Status is read once to clear old link state */
1245d23dc394SSergei Poselenov 		{MIIM_STATUS, miim_read, NULL},
1246d23dc394SSergei Poselenov 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1247d23dc394SSergei Poselenov 		{MIIM_STATUS, miim_read, &mii_parse_link},
1248d23dc394SSergei Poselenov 		{miim_end,}
1249d23dc394SSergei Poselenov 	},
1250d23dc394SSergei Poselenov 	(struct phy_cmd[]) {	/* shutdown */
1251d23dc394SSergei Poselenov 		{miim_end,}
1252d23dc394SSergei Poselenov 	},
1253d23dc394SSergei Poselenov };
1254d23dc394SSergei Poselenov 
12552439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv)
12562439e4bfSJean-Christophe PLAGNIOL-VILLARD {
12572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint mii_data = read_phy_reg(priv, mii_reg);
12582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Setting MIIM_88E1145_PHY_EXT_CR */
12602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_REDUCED)
12612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return mii_data |
12622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY;
12632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
12642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return mii_data;
12652439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12672439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = {
12682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410cd,
12692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1145",
12702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
12712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
12722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset the PHY */
12732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
12742439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12752439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Errata E0, E1 */
12762439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{29, 0x001b, NULL},
12772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{30, 0x418f, NULL},
12782439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{29, 0x0016, NULL},
12792439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{30, 0xa2da, NULL},
12802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure the PHY */
12822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
12832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1284*c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, NULL},
12852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode},
12862439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
12872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, NULL},
12882439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
12892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
12902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
12912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
12922439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
12932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
12942439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1295*c6dbdfdaSPeter Tyser 		{MIIM_88E1111_PHY_LED_CONTROL, MIIM_88E1111_PHY_LED_DIRECT, NULL},
12962439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the Status */
1297*c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
12982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
12992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
13012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
13022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13032439e4bfSJean-Christophe PLAGNIOL-VILLARD };
13042439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1305e1957ef0SPeter Tyser static struct phy_info phy_info_cis8204 = {
13062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x3f11,
13072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Cicada Cis8204",
13082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	6,
13092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
13102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Override PHY config settings */
1311*c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
13122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure some basic stuff */
13132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
13142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT,
13152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 &mii_cis8204_fixled},
13162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT,
13172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 &mii_cis8204_setmode},
13182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
13192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
13212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the Status (2x to make sure link is right) */
13222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
13232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
13242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
13252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1326*c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
13272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
13282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
13302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
13312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13322439e4bfSJean-Christophe PLAGNIOL-VILLARD };
13332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */
1335e1957ef0SPeter Tyser static struct phy_info phy_info_cis8201 = {
13362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0xfc41,
13372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"CIS8201",
13382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
13392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
13402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Override PHY config settings */
1341*c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
13422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set up the interface mode */
1343*c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL},
13442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure some basic stuff */
13452439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
13462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
13472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
13492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the Status (2x to make sure link is right) */
13502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
13512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
13522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
13532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1354*c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
13552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
13562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
13582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
13592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13602439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1361e1957ef0SPeter Tyser 
1362e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8211 = {
1363736323a4SPieter Henning 	0xfc4b,
1364736323a4SPieter Henning 	"Vitesse VSC8211",
1365736323a4SPieter Henning 	4,
1366736323a4SPieter Henning 	(struct phy_cmd[]) { /* config */
1367736323a4SPieter Henning 		/* Override PHY config settings */
1368*c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1369736323a4SPieter Henning 		/* Set up the interface mode */
1370*c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL},
1371736323a4SPieter Henning 		/* Configure some basic stuff */
1372736323a4SPieter Henning 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1373736323a4SPieter Henning 		{miim_end,}
1374736323a4SPieter Henning 	},
1375736323a4SPieter Henning 	(struct phy_cmd[]) { /* startup */
1376736323a4SPieter Henning 		/* Read the Status (2x to make sure link is right) */
1377736323a4SPieter Henning 		{MIIM_STATUS, miim_read, NULL},
1378736323a4SPieter Henning 		/* Auto-negotiate */
1379736323a4SPieter Henning 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1380736323a4SPieter Henning 		/* Read the status */
1381*c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
1382736323a4SPieter Henning 		{miim_end,}
1383736323a4SPieter Henning 	},
1384736323a4SPieter Henning 	(struct phy_cmd[]) { /* shutdown */
1385736323a4SPieter Henning 		{miim_end,}
1386736323a4SPieter Henning 	},
1387736323a4SPieter Henning };
1388e1957ef0SPeter Tyser 
1389e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8244 = {
13902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x3f1b,
13912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Vitesse VSC8244",
13922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	6,
13932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
13942439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Override PHY config settings */
13952439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure some basic stuff */
13962439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
13972439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
13982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
14002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the Status (2x to make sure link is right) */
14012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
14022439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
14032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
14042439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1405*c6dbdfdaSPeter Tyser 		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
14062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
14092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14112439e4bfSJean-Christophe PLAGNIOL-VILLARD };
14122439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1413e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8641 = {
1414b7fe25d2SPoonam Aggrwal 	0x7043,
1415b7fe25d2SPoonam Aggrwal 	"Vitesse VSC8641",
1416b7fe25d2SPoonam Aggrwal 	4,
1417b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* config */
1418b7fe25d2SPoonam Aggrwal 		/* Configure some basic stuff */
1419b7fe25d2SPoonam Aggrwal 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1420b7fe25d2SPoonam Aggrwal 		{miim_end,}
1421b7fe25d2SPoonam Aggrwal 	},
1422b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* startup */
1423b7fe25d2SPoonam Aggrwal 		/* Read the Status (2x to make sure link is right) */
1424b7fe25d2SPoonam Aggrwal 		{MIIM_STATUS, miim_read, NULL},
1425b7fe25d2SPoonam Aggrwal 		/* Auto-negotiate */
1426b7fe25d2SPoonam Aggrwal 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1427b7fe25d2SPoonam Aggrwal 		/* Read the status */
1428*c6dbdfdaSPeter Tyser 		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
1429b7fe25d2SPoonam Aggrwal 		{miim_end,}
1430b7fe25d2SPoonam Aggrwal 	},
1431b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* shutdown */
1432b7fe25d2SPoonam Aggrwal 		{miim_end,}
1433b7fe25d2SPoonam Aggrwal 	},
1434b7fe25d2SPoonam Aggrwal };
1435b7fe25d2SPoonam Aggrwal 
1436e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8221 = {
1437b7fe25d2SPoonam Aggrwal 	0xfc55,
1438b7fe25d2SPoonam Aggrwal 	"Vitesse VSC8221",
1439b7fe25d2SPoonam Aggrwal 	4,
1440b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* config */
1441b7fe25d2SPoonam Aggrwal 		/* Configure some basic stuff */
1442b7fe25d2SPoonam Aggrwal 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1443b7fe25d2SPoonam Aggrwal 		{miim_end,}
1444b7fe25d2SPoonam Aggrwal 	},
1445b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* startup */
1446b7fe25d2SPoonam Aggrwal 		/* Read the Status (2x to make sure link is right) */
1447b7fe25d2SPoonam Aggrwal 		{MIIM_STATUS, miim_read, NULL},
1448b7fe25d2SPoonam Aggrwal 		/* Auto-negotiate */
1449b7fe25d2SPoonam Aggrwal 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1450b7fe25d2SPoonam Aggrwal 		/* Read the status */
1451*c6dbdfdaSPeter Tyser 		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
1452b7fe25d2SPoonam Aggrwal 		{miim_end,}
1453b7fe25d2SPoonam Aggrwal 	},
1454b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* shutdown */
1455b7fe25d2SPoonam Aggrwal 		{miim_end,}
1456b7fe25d2SPoonam Aggrwal 	},
1457b7fe25d2SPoonam Aggrwal };
1458b7fe25d2SPoonam Aggrwal 
1459e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8601 = {
14602d934ea5STor Krill 	0x00007042,
14612d934ea5STor Krill 	"Vitesse VSC8601",
14622d934ea5STor Krill 	4,
14632d934ea5STor Krill 	(struct phy_cmd[]) {     /* config */
14642d934ea5STor Krill 		/* Override PHY config settings */
14652d934ea5STor Krill 		/* Configure some basic stuff */
14662d934ea5STor Krill 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
14676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_VSC8601_SKEWFIX
14682d934ea5STor Krill 		{MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL},
14696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX)
14709acde129SAndre Schwarz 		{MIIM_EXT_PAGE_ACCESS,1,NULL},
1471*c6dbdfdaSPeter Tyser #define VSC8101_SKEW \
1472*c6dbdfdaSPeter Tyser 	(CONFIG_SYS_VSC8601_SKEW_TX << 14) | (CONFIG_SYS_VSC8601_SKEW_RX << 12)
14739acde129SAndre Schwarz 		{MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL},
14749acde129SAndre Schwarz 		{MIIM_EXT_PAGE_ACCESS,0,NULL},
14759acde129SAndre Schwarz #endif
14762d934ea5STor Krill #endif
1477c9d6b692SAndre Schwarz 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1478c9d6b692SAndre Schwarz 		{MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init},
14792d934ea5STor Krill 		{miim_end,}
14802d934ea5STor Krill 	},
14812d934ea5STor Krill 	(struct phy_cmd[]) {     /* startup */
14822d934ea5STor Krill 		/* Read the Status (2x to make sure link is right) */
14832d934ea5STor Krill 		{MIIM_STATUS, miim_read, NULL},
14842d934ea5STor Krill 		/* Auto-negotiate */
14852d934ea5STor Krill 		{MIIM_STATUS, miim_read, &mii_parse_sr},
14862d934ea5STor Krill 		/* Read the status */
1487*c6dbdfdaSPeter Tyser 		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
14882d934ea5STor Krill 		{miim_end,}
14892d934ea5STor Krill 	},
14902d934ea5STor Krill 	(struct phy_cmd[]) {     /* shutdown */
14912d934ea5STor Krill 		{miim_end,}
14922d934ea5STor Krill 	},
14932d934ea5STor Krill };
14942d934ea5STor Krill 
1495e1957ef0SPeter Tyser static struct phy_info phy_info_dm9161 = {
14962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x0181b88,
14972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Davicom DM9161E",
14982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
14992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
15002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL},
15012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Do not bypass the scrambler/descrambler */
15022439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL},
15032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Clear 10BTCSR to default */
1504*c6dbdfdaSPeter Tyser 		{MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, NULL},
15052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure some basic stuff */
15062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CR_INIT, NULL},
15072439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Restart Auto Negotiation */
15082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL},
15092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
15122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
15132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
15142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
15152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
15162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1517*c6dbdfdaSPeter Tyser 		{MIIM_DM9161_SCSR, miim_read, &mii_parse_dm9161_scsr},
15182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
15212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15232439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1524*c6dbdfdaSPeter Tyser 
15252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor.  */
1526e1957ef0SPeter Tyser static struct phy_info phy_info_generic =  {
15272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0,
15282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Unknown/Generic PHY",
15292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	32,
15302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
15312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMCR, PHY_BMCR_RESET, NULL},
15322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
15332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
15362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, NULL},
15372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, &mii_parse_sr},
15382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, &mii_parse_link},
15392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
15422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
15442439e4bfSJean-Christophe PLAGNIOL-VILLARD };
15452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1546e1957ef0SPeter Tyser static uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv)
15472439e4bfSJean-Christophe PLAGNIOL-VILLARD {
15482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int speed;
15492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->link) {
15502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK;
15512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		switch (speed) {
15532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_10HDX:
15542439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
15552439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
15562439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
15572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_10FDX:
15582439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
15592439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
15602439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
15612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_100HDX:
15622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
15632439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
15642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
15652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
15662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
15672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
15682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
15692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
15702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 0;
15712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
15722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
15732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
15752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
15762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15772439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = {
15782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x0001378e,
15792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"LXT971",
15802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
15812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
15822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CR, MIIM_CR_INIT, mii_cr_init},	/* autonegotiate */
15832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup - enable interrupts */
15862439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* { 0x12, 0x00f2, NULL }, */
15872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
15882439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
15892439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2},
15902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown - disable interrupts */
15932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15952439e4bfSJean-Christophe PLAGNIOL-VILLARD };
15962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex
15982439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
15992439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
1600e1957ef0SPeter Tyser static uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv)
16012439e4bfSJean-Christophe PLAGNIOL-VILLARD {
16022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (mii_reg & MIIM_DP83865_SPD_MASK) {
16032439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_DP83865_SPD_1000:
16052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
16062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
16072439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_DP83865_SPD_100:
16092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
16102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
16112439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
16132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
16142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
16152439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
16172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_DP83865_DPX_FULL)
16192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
16202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
16212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
16222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
16242439e4bfSJean-Christophe PLAGNIOL-VILLARD }
16252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1626e1957ef0SPeter Tyser static struct phy_info phy_info_dp83865 = {
16272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x20005c7,
16282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"NatSemi DP83865",
16292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
16302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
16312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL},
16322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
16352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
16362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
16372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
16382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
16392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the link and auto-neg status */
1640*c6dbdfdaSPeter Tyser 		{MIIM_DP83865_LANR, miim_read, &mii_parse_dp83865_lanr},
16412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
16442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16462439e4bfSJean-Christophe PLAGNIOL-VILLARD };
16472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1648e1957ef0SPeter Tyser static struct phy_info phy_info_rtl8211b = {
164918ee320fSDave Liu 	0x001cc91,
165018ee320fSDave Liu 	"RealTek RTL8211B",
165118ee320fSDave Liu 	4,
165218ee320fSDave Liu 	(struct phy_cmd[]) {	/* config */
165318ee320fSDave Liu 		/* Reset and configure the PHY */
165418ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
165518ee320fSDave Liu 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
165618ee320fSDave Liu 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
165718ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
165818ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
165918ee320fSDave Liu 		{miim_end,}
166018ee320fSDave Liu 	},
166118ee320fSDave Liu 	(struct phy_cmd[]) {	/* startup */
166218ee320fSDave Liu 		/* Status is read once to clear old link state */
166318ee320fSDave Liu 		{MIIM_STATUS, miim_read, NULL},
166418ee320fSDave Liu 		/* Auto-negotiate */
166518ee320fSDave Liu 		{MIIM_STATUS, miim_read, &mii_parse_sr},
166618ee320fSDave Liu 		/* Read the status */
166718ee320fSDave Liu 		{MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr},
166818ee320fSDave Liu 		{miim_end,}
166918ee320fSDave Liu 	},
167018ee320fSDave Liu 	(struct phy_cmd[]) {	/* shutdown */
167118ee320fSDave Liu 		{miim_end,}
167218ee320fSDave Liu 	},
167318ee320fSDave Liu };
167418ee320fSDave Liu 
1675e1957ef0SPeter Tyser static struct phy_info *phy_info[] = {
16762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_cis8204,
16772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_cis8201,
16782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_BCM5461S,
16792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_BCM5464S,
1680091dc9f6SZach LeRoy 	&phy_info_BCM5482S,
16812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1011S,
16822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1111S,
1683290ef643SRon Madrid 	&phy_info_M88E1118,
1684d23dc394SSergei Poselenov 	&phy_info_M88E1121R,
16852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1145,
16862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1149S,
16872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_dm9161,
16882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_lxt971,
1689736323a4SPieter Henning 	&phy_info_VSC8211,
16902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_VSC8244,
16912d934ea5STor Krill 	&phy_info_VSC8601,
1692b7fe25d2SPoonam Aggrwal 	&phy_info_VSC8641,
1693b7fe25d2SPoonam Aggrwal 	&phy_info_VSC8221,
16942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_dp83865,
169518ee320fSDave Liu 	&phy_info_rtl8211b,
16960452352dSPaul Gortmaker 	&phy_info_generic,	/* must be last; has ID 0 and 32 bit mask */
16972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	NULL
16982439e4bfSJean-Christophe PLAGNIOL-VILLARD };
16992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through
17012439e4bfSJean-Christophe PLAGNIOL-VILLARD  * all of the known PHYs to see if one matches.	 If so, return
17022439e4bfSJean-Christophe PLAGNIOL-VILLARD  * it, if not, return NULL
17032439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
1704e1957ef0SPeter Tyser static struct phy_info *get_phy_info(struct eth_device *dev)
17052439e4bfSJean-Christophe PLAGNIOL-VILLARD {
17062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
17072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint phy_reg, phy_ID;
17082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
17092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_info *theInfo = NULL;
17102439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the bits from PHYIR1, and put them in the upper half */
17122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_reg = read_phy_reg(priv, MIIM_PHYIR1);
17132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_ID = (phy_reg & 0xffff) << 16;
17142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the bits from PHYIR2, and put them in the lower half */
17162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_reg = read_phy_reg(priv, MIIM_PHYIR2);
17172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_ID |= (phy_reg & 0xffff);
17182439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* loop through all the known PHY types, and find one that */
17202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* matches the ID we read from the PHY. */
17212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; phy_info[i]; i++) {
17222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) {
17232439e4bfSJean-Christophe PLAGNIOL-VILLARD 			theInfo = phy_info[i];
17242439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
17252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
17262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17280452352dSPaul Gortmaker 	if (theInfo == &phy_info_generic) {
1729*c6dbdfdaSPeter Tyser 		printf("%s: No support for PHY id %x; assuming generic\n",
1730*c6dbdfdaSPeter Tyser 			dev->name, phy_ID);
17312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
17322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID);
17332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return theInfo;
17362439e4bfSJean-Christophe PLAGNIOL-VILLARD }
17372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's
17392439e4bfSJean-Christophe PLAGNIOL-VILLARD  * PHY, running functions as necessary
17402439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
1741e1957ef0SPeter Tyser static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd)
17422439e4bfSJean-Christophe PLAGNIOL-VILLARD {
17432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
17442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint result;
1745b9e186fcSSandeep Gopalpet 	volatile tsec_mdio_t *phyregs = priv->phyregs;
17462439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->miimcfg = MIIMCFG_RESET;
17482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->miimcfg = MIIMCFG_INIT_VALUE;
17502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (phyregs->miimind & MIIMIND_BUSY) ;
17522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; cmd->mii_reg != miim_end; i++) {
17542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (cmd->mii_data == miim_read) {
17552439e4bfSJean-Christophe PLAGNIOL-VILLARD 			result = read_phy_reg(priv, cmd->mii_reg);
17562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17572439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (cmd->funct != NULL)
17582439e4bfSJean-Christophe PLAGNIOL-VILLARD 				(*(cmd->funct)) (result, priv);
17592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
17612439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (cmd->funct != NULL)
17622439e4bfSJean-Christophe PLAGNIOL-VILLARD 				result = (*(cmd->funct)) (cmd->mii_reg, priv);
17632439e4bfSJean-Christophe PLAGNIOL-VILLARD 			else
17642439e4bfSJean-Christophe PLAGNIOL-VILLARD 				result = cmd->mii_data;
17652439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			write_phy_reg(priv, cmd->mii_reg, result);
17672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
17692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		cmd++;
17702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17712439e4bfSJean-Christophe PLAGNIOL-VILLARD }
17722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17732439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
17742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
17752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17762439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
17772439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Read a MII PHY register.
17782439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
17792439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns:
17802439e4bfSJean-Christophe PLAGNIOL-VILLARD  *  0 on success
17812439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
17822439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr,
17832439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    unsigned char reg, unsigned short *value)
17842439e4bfSJean-Christophe PLAGNIOL-VILLARD {
17852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned short ret;
178655fe7c57Smichael.firth@bt.com 	struct tsec_private *priv = privlist[0];
17872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv) {
17892439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Can't read PHY at address %d\n", addr);
17902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return -1;
17912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17932abe361cSAndy Fleming 	ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg);
17942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	*value = ret;
17952439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
17972439e4bfSJean-Christophe PLAGNIOL-VILLARD }
17982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17992439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
18002439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Write a MII PHY register.
18012439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
18022439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns:
18032439e4bfSJean-Christophe PLAGNIOL-VILLARD  *  0 on success
18042439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
18052439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr,
18062439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     unsigned char reg, unsigned short value)
18072439e4bfSJean-Christophe PLAGNIOL-VILLARD {
180855fe7c57Smichael.firth@bt.com 	struct tsec_private *priv = privlist[0];
18092439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv) {
18112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Can't write PHY at address %d\n", addr);
18122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return -1;
18132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18152abe361cSAndy Fleming 	tsec_local_mdio_write(priv->phyregs, addr, reg, value);
18162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
18182439e4bfSJean-Christophe PLAGNIOL-VILLARD }
18192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18202439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
18212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18222439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
18232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */
18252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */
18272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so:
18292439e4bfSJean-Christophe PLAGNIOL-VILLARD  * 1) Take the Destination Address (ie the multicast address), and
18302439e4bfSJean-Christophe PLAGNIOL-VILLARD  * do a CRC on it (little endian), and reverse the bits of the
18312439e4bfSJean-Christophe PLAGNIOL-VILLARD  * result.
18322439e4bfSJean-Christophe PLAGNIOL-VILLARD  * 2) Use the 8 most significant bits as a hash into a 256-entry
18332439e4bfSJean-Christophe PLAGNIOL-VILLARD  * table.  The table is controlled through 8 32-bit registers:
18342439e4bfSJean-Christophe PLAGNIOL-VILLARD  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
18352439e4bfSJean-Christophe PLAGNIOL-VILLARD  * gaddr7.  This means that the 3 most significant bits in the
18362439e4bfSJean-Christophe PLAGNIOL-VILLARD  * hash index which gaddr register to use, and the 5 other bits
18372439e4bfSJean-Christophe PLAGNIOL-VILLARD  * indicate which bit (assuming an IBM numbering scheme, which
18382439e4bfSJean-Christophe PLAGNIOL-VILLARD  * for PowerPC (tm) is usually the case) in the tregister holds
18392439e4bfSJean-Christophe PLAGNIOL-VILLARD  * the entry. */
18402439e4bfSJean-Christophe PLAGNIOL-VILLARD static int
18412439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set)
18422439e4bfSJean-Christophe PLAGNIOL-VILLARD {
18432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = privlist[1];
18442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
18452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile u32  *reg_array, value;
18462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u8 result, whichbit, whichreg;
18472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff);
18492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	whichbit = result & 0x1f;	/* the 5 LSB = which bit to set */
18502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	whichreg = result >> 5;		/* the 3 MSB = which reg to set it in */
18512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	value = (1 << (31-whichbit));
18522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	reg_array = &(regs->hash.gaddr0);
18542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (set) {
18562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		reg_array[whichreg] |= value;
18572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
18582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		reg_array[whichreg] &= ~value;
18592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
18612439e4bfSJean-Christophe PLAGNIOL-VILLARD }
18622439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */
1863