xref: /rk3399_rockchip-uboot/drivers/net/tsec.c (revision 9e5be8214ba751436e57c3be044bf6dccb9a6687)
12439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
22439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Freescale Three Speed Ethernet Controller driver
32439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
42439e4bfSJean-Christophe PLAGNIOL-VILLARD  * This software may be used and distributed according to the
52439e4bfSJean-Christophe PLAGNIOL-VILLARD  * terms of the GNU Public License, Version 2, incorporated
62439e4bfSJean-Christophe PLAGNIOL-VILLARD  * herein by reference.
72439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
82439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Copyright 2004, 2007 Freescale Semiconductor, Inc.
92439e4bfSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2003, Motorola, Inc.
102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * author Andy Fleming
112439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
122439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h>
152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
162439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h>
19dd3d1f56SAndy Fleming #include <tsec.h>
202439e4bfSJean-Christophe PLAGNIOL-VILLARD 
212439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h"
222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
232439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR;
242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
252439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT		2
262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
272439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx;		/* index of the current RX buffer */
282439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx;		/* index of the current TX buffer */
292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
302439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd {
312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txbd8_t txbd[TX_BUF_CNT];
322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rxbd8_t rxbd[PKTBUFSRX];
332439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD;
342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3575b9d4aeSAndy Fleming #define MAXCONTROLLERS	(8)
362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
372439e4bfSJean-Christophe PLAGNIOL-VILLARD static int relocated = 0;
382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
392439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS];
4075b9d4aeSAndy Fleming static int num_tsecs = 0;
412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
422439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__
432439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8)));
442439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
452439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned"
462439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
482439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev,
492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		     volatile void *packet, int length);
502439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev);
512439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_init(struct eth_device *dev, bd_t * bd);
522439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev);
532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs);
542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev);
552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev);
562439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value);
572439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum);
582439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev);
592439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd);
602439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev);
612439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void);
622439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
642439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr,
652439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     unsigned char reg, unsigned short value);
662439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr,
672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    unsigned char reg, unsigned short *value);
682439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
692439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
702439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set);
712439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7375b9d4aeSAndy Fleming /* Default initializations for TSEC controllers. */
7475b9d4aeSAndy Fleming 
7575b9d4aeSAndy Fleming static struct tsec_info_struct tsec_info[] = {
7675b9d4aeSAndy Fleming #ifdef CONFIG_TSEC1
7775b9d4aeSAndy Fleming 	STD_TSEC_INFO(1),	/* TSEC1 */
7875b9d4aeSAndy Fleming #endif
7975b9d4aeSAndy Fleming #ifdef CONFIG_TSEC2
8075b9d4aeSAndy Fleming 	STD_TSEC_INFO(2),	/* TSEC2 */
8175b9d4aeSAndy Fleming #endif
8275b9d4aeSAndy Fleming #ifdef CONFIG_MPC85XX_FEC
8375b9d4aeSAndy Fleming 	{
8475b9d4aeSAndy Fleming 		.regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000),
8575b9d4aeSAndy Fleming 		.miiregs = (tsec_t *)(TSEC_BASE_ADDR),
8675b9d4aeSAndy Fleming 		.devname = CONFIG_MPC85XX_FEC_NAME,
8775b9d4aeSAndy Fleming 		.phyaddr = FEC_PHY_ADDR,
8875b9d4aeSAndy Fleming 		.flags = FEC_FLAGS
8975b9d4aeSAndy Fleming 	},			/* FEC */
9075b9d4aeSAndy Fleming #endif
9175b9d4aeSAndy Fleming #ifdef CONFIG_TSEC3
9275b9d4aeSAndy Fleming 	STD_TSEC_INFO(3),	/* TSEC3 */
9375b9d4aeSAndy Fleming #endif
9475b9d4aeSAndy Fleming #ifdef CONFIG_TSEC4
9575b9d4aeSAndy Fleming 	STD_TSEC_INFO(4),	/* TSEC4 */
9675b9d4aeSAndy Fleming #endif
9775b9d4aeSAndy Fleming };
9875b9d4aeSAndy Fleming 
9975b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num)
10075b9d4aeSAndy Fleming {
10175b9d4aeSAndy Fleming 	int i;
10275b9d4aeSAndy Fleming 
10375b9d4aeSAndy Fleming 	for (i = 0; i < num; i++)
10475b9d4aeSAndy Fleming 		tsec_initialize(bis, &tsecs[i]);
10575b9d4aeSAndy Fleming 
10675b9d4aeSAndy Fleming 	return 0;
10775b9d4aeSAndy Fleming }
10875b9d4aeSAndy Fleming 
10975b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis)
11075b9d4aeSAndy Fleming {
11175b9d4aeSAndy Fleming 	return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info));
11275b9d4aeSAndy Fleming }
11375b9d4aeSAndy Fleming 
1142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize device structure. Returns success if PHY
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD  * initialization succeeded (i.e. if it recognizes the PHY)
1162439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
11775b9d4aeSAndy Fleming int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info)
1182439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct eth_device *dev;
1202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
1212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv;
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev = (struct eth_device *)malloc(sizeof *dev);
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == dev)
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset(dev, 0, sizeof *dev);
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv = (struct tsec_private *)malloc(sizeof(*priv));
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv)
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13575b9d4aeSAndy Fleming 	privlist[num_tsecs++] = priv;
13675b9d4aeSAndy Fleming 	priv->regs = tsec_info->regs;
13775b9d4aeSAndy Fleming 	priv->phyregs = tsec_info->miiregs;
1382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13975b9d4aeSAndy Fleming 	priv->phyaddr = tsec_info->phyaddr;
14075b9d4aeSAndy Fleming 	priv->flags = tsec_info->flags;
1412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14275b9d4aeSAndy Fleming 	sprintf(dev->name, tsec_info->devname);
1432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->iobase = 0;
1442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->priv = priv;
1452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->init = tsec_init;
1462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->halt = tsec_halt;
1472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->send = tsec_send;
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->recv = tsec_recv;
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->mcast = tsec_mcast_addr;
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell u-boot to get the addr from the env */
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < 6; i++)
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		dev->enetaddr[i] = 0;
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	eth_register(dev);
1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Reset the MAC */
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->regs->maccfg1 |= MACCFG1_SOFT_RESET;
161*9e5be821SAndy Fleming 	udelay(2);  /* Soft Reset must be asserted for 3 TX clocks */
1622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET);
1632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1642439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
1652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
1662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write);
1672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Try to initialize PHY here, and return */
1702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return init_phy(dev);
1712439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initializes data structures and registers for the controller,
1742439e4bfSJean-Christophe PLAGNIOL-VILLARD  * and brings the interface up.	 Returns the link status, meaning
1752439e4bfSJean-Christophe PLAGNIOL-VILLARD  * that it returns success if the link is up, failure otherwise.
1762439e4bfSJean-Christophe PLAGNIOL-VILLARD  * This allows u-boot to find the first active controller.
1772439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
1782439e4bfSJean-Christophe PLAGNIOL-VILLARD int tsec_init(struct eth_device *dev, bd_t * bd)
1792439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint tempval;
1812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	char tmpbuf[MAC_ADDR_LEN];
1822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
1832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
1842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Make sure the controller is stopped */
1872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tsec_halt(dev);
1882439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init MACCFG2.  Defaults to GMII */
1902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg2 = MACCFG2_INIT_SETTINGS;
1912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init ECNTRL */
1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->ecntrl = ECNTRL_INIT_SETTINGS;
1942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Copy the station address into the address registers.
1962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * Backwards, because little endian MACS are dumb */
1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < MAC_ADDR_LEN; i++) {
1982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i];
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
2002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->macstnaddr1 = *((uint *) (tmpbuf));
2012439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tempval = *((uint *) (tmpbuf + 4));
2032439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->macstnaddr2 = tempval;
2052439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* reset the indices to zero */
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rxIdx = 0;
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txIdx = 0;
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear out (for the most part) the other registers */
2112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	init_registers(regs);
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Ready the device for tx/rx */
2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	startup_tsec(dev);
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* If there's no link, fail */
217422b1a01SBen Warren 	return (priv->link ? 0 : -1);
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2202abe361cSAndy Fleming /* Writes the given phy's reg with value, using the specified MDIO regs */
2212abe361cSAndy Fleming static void tsec_local_mdio_write(volatile tsec_t *phyregs, uint addr,
2222abe361cSAndy Fleming 		uint reg, uint value)
2232439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int timeout = 1000000;
2252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2262abe361cSAndy Fleming 	phyregs->miimadd = (addr << 8) | reg;
2272abe361cSAndy Fleming 	phyregs->miimcon = value;
2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	timeout = 1000000;
2312abe361cSAndy Fleming 	while ((phyregs->miimind & MIIMIND_BUSY) && timeout--) ;
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2342abe361cSAndy Fleming 
2352abe361cSAndy Fleming /* Provide the default behavior of writing the PHY of this ethernet device */
2362abe361cSAndy Fleming #define write_phy_reg(priv, regnum, value) tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value)
23755fe7c57Smichael.firth@bt.com 
2382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the
2392abe361cSAndy Fleming  * specified registers.	 It lowers and raises the read
2402439e4bfSJean-Christophe PLAGNIOL-VILLARD  * command, and waits for the data to become valid (miimind
2412439e4bfSJean-Christophe PLAGNIOL-VILLARD  * notvalid bit cleared), and the bus to cease activity (miimind
2422439e4bfSJean-Christophe PLAGNIOL-VILLARD  * busy bit cleared), and then returns the value
2432439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
2442abe361cSAndy Fleming uint tsec_local_mdio_read(volatile tsec_t *phyregs, uint phyid, uint regnum)
2452439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint value;
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Put the address of the phy, and the register
2492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * number into MIIMADD */
2502abe361cSAndy Fleming 	phyregs->miimadd = (phyid << 8) | regnum;
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear the command register, and wait */
2532abe361cSAndy Fleming 	phyregs->miimcom = 0;
2542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initiate a read command, and wait */
2572abe361cSAndy Fleming 	phyregs->miimcom = MIIM_READ_COMMAND;
2582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Wait for the the indication that the read is done */
2612abe361cSAndy Fleming 	while ((phyregs->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ;
2622439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the value read from the PHY */
2642abe361cSAndy Fleming 	value = phyregs->miimstat;
2652439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return value;
2672439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
26955fe7c57Smichael.firth@bt.com /* #define to provide old read_phy_reg functionality without duplicating code */
2702abe361cSAndy Fleming #define read_phy_reg(priv,regnum) tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum)
2712abe361cSAndy Fleming 
2722abe361cSAndy Fleming #define TBIANA_SETTINGS ( \
2732abe361cSAndy Fleming 		TBIANA_ASYMMETRIC_PAUSE \
2742abe361cSAndy Fleming 		| TBIANA_SYMMETRIC_PAUSE \
2752abe361cSAndy Fleming 		| TBIANA_FULL_DUPLEX \
2762abe361cSAndy Fleming 		)
2772abe361cSAndy Fleming 
2782abe361cSAndy Fleming #define TBICR_SETTINGS ( \
2792abe361cSAndy Fleming 		TBICR_PHY_RESET \
2802abe361cSAndy Fleming 		| TBICR_ANEG_ENABLE \
2812abe361cSAndy Fleming 		| TBICR_FULL_DUPLEX \
2822abe361cSAndy Fleming 		| TBICR_SPEED1_SET \
2832abe361cSAndy Fleming 		)
2842abe361cSAndy Fleming /* Configure the TBI for SGMII operation */
2852abe361cSAndy Fleming static void tsec_configure_serdes(struct tsec_private *priv)
2862abe361cSAndy Fleming {
287ce47eb40SPeter Tyser 	/* Access TBI PHY registers at given TSEC register offset as opposed to the
288ce47eb40SPeter Tyser 	 * register offset used for external PHY accesses */
289ce47eb40SPeter Tyser 	tsec_local_mdio_write(priv->regs, priv->regs->tbipa, TBI_ANA,
2902abe361cSAndy Fleming 			TBIANA_SETTINGS);
291ce47eb40SPeter Tyser 	tsec_local_mdio_write(priv->regs, priv->regs->tbipa, TBI_TBICON,
2922abe361cSAndy Fleming 			TBICON_CLK_SELECT);
293ce47eb40SPeter Tyser 	tsec_local_mdio_write(priv->regs, priv->regs->tbipa, TBI_CR,
2942abe361cSAndy Fleming 			TBICR_SETTINGS);
2952abe361cSAndy Fleming }
29655fe7c57Smichael.firth@bt.com 
2972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Discover which PHY is attached to the device, and configure it
2982439e4bfSJean-Christophe PLAGNIOL-VILLARD  * properly.  If the PHY is not recognized, then return 0
2992439e4bfSJean-Christophe PLAGNIOL-VILLARD  * (failure).  Otherwise, return 1
3002439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
3012439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev)
3022439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
3042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_info *curphy;
3052abe361cSAndy Fleming 	volatile tsec_t *phyregs = priv->phyregs;
3062abe361cSAndy Fleming 	volatile tsec_t *regs = priv->regs;
3072439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Assign a Physical address to the TBI */
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	regs->tbipa = CONFIG_SYS_TBIPA_VALUE;
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->tbipa = CONFIG_SYS_TBIPA_VALUE;
3112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3122439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Reset MII (due to new addresses) */
3142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyregs->miimcfg = MIIMCFG_RESET;
3152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE;
3172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (priv->phyregs->miimind & MIIMIND_BUSY) ;
3192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (0 == relocated)
3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		relocate_cmds();
3222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Get the cmd structure corresponding to the attached
3242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * PHY */
3252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	curphy = get_phy_info(dev);
3262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (curphy == NULL) {
3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->phyinfo = NULL;
3292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: No PHY found\n", dev->name);
3302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
3322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3342abe361cSAndy Fleming 	if (regs->ecntrl & ECNTRL_SGMII_MODE)
3352abe361cSAndy Fleming 		tsec_configure_serdes(priv);
3362abe361cSAndy Fleming 
3372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyinfo = curphy;
3382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_run_commands(priv, priv->phyinfo->config);
3402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 1;
3422439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3442439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3452439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns which value to write to the control register.
3462439e4bfSJean-Christophe PLAGNIOL-VILLARD  * For 10/100, the value is slightly different
3472439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
3482439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cr_init(uint mii_reg, struct tsec_private * priv)
3492439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_GIGABIT)
3512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CONTROL_INIT;
3522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
3532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CR_INIT;
3542439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the status register for link, and then do
3572439e4bfSJean-Christophe PLAGNIOL-VILLARD  * auto-negotiation
3582439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
3592439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_sr(uint mii_reg, struct tsec_private * priv)
3602439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*
3622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * Wait if the link is up, and autonegotiation is in progress
3632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * (ie - we're capable and it's not done)
3642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 */
3652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	mii_reg = read_phy_reg(priv, MIIM_STATUS);
3662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if ((mii_reg & MIIM_STATUS_LINK) && (mii_reg & PHY_BMSR_AUTN_ABLE)
3672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	    && !(mii_reg & PHY_BMSR_AUTN_COMP)) {
3682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		int i = 0;
3692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("Waiting for PHY auto negotiation to complete");
3712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while (!(mii_reg & PHY_BMSR_AUTN_COMP)) {
3722439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/*
3732439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * Timeout reached ?
3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
3762439e4bfSJean-Christophe PLAGNIOL-VILLARD 				puts(" TIMEOUT !\n");
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->link = 0;
3782439e4bfSJean-Christophe PLAGNIOL-VILLARD 				return 0;
3792439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if ((i++ % 1000) == 0) {
3822439e4bfSJean-Christophe PLAGNIOL-VILLARD 				putc('.');
3832439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3842439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(1000);	/* 1 ms */
3852439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mii_reg = read_phy_reg(priv, MIIM_STATUS);
3862439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
3872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts(" done\n");
3882439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->link = 1;
3892439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(500000);	/* another 500 ms (results in faster booting) */
3902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
3912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (mii_reg & MIIM_STATUS_LINK)
3922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 1;
3932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 0;
3952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
3982439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex.  If
4012439e4bfSJean-Christophe PLAGNIOL-VILLARD  * autonegotiation is enabled, it uses the AND of the link
4022439e4bfSJean-Christophe PLAGNIOL-VILLARD  * partner's advertised capabilities and our advertised
4032439e4bfSJean-Christophe PLAGNIOL-VILLARD  * capabilities.  If autonegotiation is disabled, we use the
4042439e4bfSJean-Christophe PLAGNIOL-VILLARD  * appropriate bits in the control register.
4052439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
4062439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Stolen from Linux's mii.c and phy_device.c
4072439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
4082439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_link(uint mii_reg, struct tsec_private *priv)
4092439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* We're using autonegotiation */
4112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & PHY_BMSR_AUTN_ABLE) {
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint lpa = 0;
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint gblpa = 0;
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check for gigabit capability */
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (mii_reg & PHY_BMSR_EXT) {
4172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* We want a list of states supported by
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * both PHYs in the link
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
4202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			gblpa = read_phy_reg(priv, PHY_1000BTSR);
4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 			gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2;
4222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set the baseline so we only have to set them
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 * if they're different
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 */
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
4282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
4292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check the gigabit fields */
4312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) {
4322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
4332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4342439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (gblpa & PHY_1000BTSR_1000FD)
4352439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->duplexity = 1;
4362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4372439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* We're done! */
4382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return 0;
4392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		lpa = read_phy_reg(priv, PHY_ANAR);
4422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		lpa &= read_phy_reg(priv, PHY_ANLPAR);
4432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) {
4452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
4462439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (lpa & PHY_ANLPAR_TXFD)
4482439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->duplexity = 1;
4492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else if (lpa & PHY_ANLPAR_10FD)
4512439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
4522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
4532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint bmcr = read_phy_reg(priv, PHY_BMCR);
4542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
4562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
4572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (bmcr & PHY_BMCR_DPLX)
4592439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
4602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (bmcr & PHY_BMCR_1000_MBPS)
4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
4632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else if (bmcr & PHY_BMCR_100_MBPS)
4642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
4652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
4662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
4682439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4702439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
4712439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Parse the BCM54xx status register for speed and duplex information.
4722439e4bfSJean-Christophe PLAGNIOL-VILLARD  * The linux sungem_phy has this information, but in a table format.
4732439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
4742439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv)
4752439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT){
4782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4792439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 1:
4802439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 10BT/HD\n");
4812439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
4822439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
4832439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
4842439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 2:
4862439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 10BT/FD\n");
4872439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
4882439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
4892439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
4902439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 3:
4922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 100BT/HD\n");
4932439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
4942439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
4952439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
4962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4972439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 5:
4982439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 100BT/FD\n");
4992439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
5002439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
5012439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5022439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 6:
5042439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 1000BT/HD\n");
5052439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
5062439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
5072439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 7:
5102439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 1000BT/FD\n");
5112439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
5122439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
5132439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
5162439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Auto-neg error, defaulting to 10BT/HD\n");
5172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
5182439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
5192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
5232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5242439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex
5262439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
5272439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
5282439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv)
5292439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
5332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) &&
5352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
5362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		int i = 0;
5372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("Waiting for PHY realtime link");
5392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
5402439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* Timeout reached ? */
5412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
5422439e4bfSJean-Christophe PLAGNIOL-VILLARD 				puts(" TIMEOUT !\n");
5432439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->link = 0;
5442439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
5452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
5462439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if ((i++ % 1000) == 0) {
5482439e4bfSJean-Christophe PLAGNIOL-VILLARD 				putc('.');
5492439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
5502439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(1000);	/* 1 ms */
5512439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
5522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
5532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts(" done\n");
5542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(500000);	/* another 500 ms (results in faster booting) */
5552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
5562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (mii_reg & MIIM_88E1011_PHYSTAT_LINK)
5572439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 1;
5582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
5592439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 0;
5602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5612439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX)
5632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
5642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
5652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED);
5682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
5702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_88E1011_PHYSTAT_GBIT:
5712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
5722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_88E1011_PHYSTAT_100:
5742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
5752439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
5772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
5782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5792439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
5812439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
58318ee320fSDave Liu /* Parse the RTL8211B's status register for speed and duplex
58418ee320fSDave Liu  * information
58518ee320fSDave Liu  */
58618ee320fSDave Liu uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv)
58718ee320fSDave Liu {
58818ee320fSDave Liu 	uint speed;
58918ee320fSDave Liu 
59018ee320fSDave Liu 	mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
591c7604783SAnton Vorontsov 	if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
59218ee320fSDave Liu 		int i = 0;
59318ee320fSDave Liu 
594c7604783SAnton Vorontsov 		/* in case of timeout ->link is cleared */
595c7604783SAnton Vorontsov 		priv->link = 1;
59618ee320fSDave Liu 		puts("Waiting for PHY realtime link");
59718ee320fSDave Liu 		while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
59818ee320fSDave Liu 			/* Timeout reached ? */
59918ee320fSDave Liu 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
60018ee320fSDave Liu 				puts(" TIMEOUT !\n");
60118ee320fSDave Liu 				priv->link = 0;
60218ee320fSDave Liu 				break;
60318ee320fSDave Liu 			}
60418ee320fSDave Liu 
60518ee320fSDave Liu 			if ((i++ % 1000) == 0) {
60618ee320fSDave Liu 				putc('.');
60718ee320fSDave Liu 			}
60818ee320fSDave Liu 			udelay(1000);	/* 1 ms */
60918ee320fSDave Liu 			mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
61018ee320fSDave Liu 		}
61118ee320fSDave Liu 		puts(" done\n");
61218ee320fSDave Liu 		udelay(500000);	/* another 500 ms (results in faster booting) */
61318ee320fSDave Liu 	} else {
61418ee320fSDave Liu 		if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK)
61518ee320fSDave Liu 			priv->link = 1;
61618ee320fSDave Liu 		else
61718ee320fSDave Liu 			priv->link = 0;
61818ee320fSDave Liu 	}
61918ee320fSDave Liu 
62018ee320fSDave Liu 	if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX)
62118ee320fSDave Liu 		priv->duplexity = 1;
62218ee320fSDave Liu 	else
62318ee320fSDave Liu 		priv->duplexity = 0;
62418ee320fSDave Liu 
62518ee320fSDave Liu 	speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED);
62618ee320fSDave Liu 
62718ee320fSDave Liu 	switch (speed) {
62818ee320fSDave Liu 	case MIIM_RTL8211B_PHYSTAT_GBIT:
62918ee320fSDave Liu 		priv->speed = 1000;
63018ee320fSDave Liu 		break;
63118ee320fSDave Liu 	case MIIM_RTL8211B_PHYSTAT_100:
63218ee320fSDave Liu 		priv->speed = 100;
63318ee320fSDave Liu 		break;
63418ee320fSDave Liu 	default:
63518ee320fSDave Liu 		priv->speed = 10;
63618ee320fSDave Liu 	}
63718ee320fSDave Liu 
63818ee320fSDave Liu 	return 0;
63918ee320fSDave Liu }
64018ee320fSDave Liu 
6412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex
6422439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
6432439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
6442439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv)
6452439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
6472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX)
6492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
6502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
6512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
6522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED;
6542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
6552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_CIS8201_AUXCONSTAT_GBIT:
6562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
6572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_CIS8201_AUXCONSTAT_100:
6592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
6602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
6622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
6632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
6652439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
6672439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex
6702439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
6712439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
6722439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv)
6732439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
6752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX)
6772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
6782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
6792439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
6802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED;
6822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
6832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_VSC8244_AUXCONSTAT_GBIT:
6842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
6852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_VSC8244_AUXCONSTAT_100:
6872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
6882439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
6902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
6912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
6932439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
6952439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex
6982439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
6992439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
7002439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv)
7012439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H))
7032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
7042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
7062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F))
7082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
7092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
7112439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
7132439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7152439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
7162439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Hack to write all 4 PHYs with the LED values
7172439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
7182439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv)
7192439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint phyid;
7212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regbase = priv->phyregs;
7222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int timeout = 1000000;
7232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (phyid = 0; phyid < 4; phyid++) {
7252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regbase->miimadd = (phyid << 8) | mii_reg;
7262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT;
7272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		asm("sync");
7282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		timeout = 1000000;
7302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ;
7312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
7322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return MIIM_CIS8204_SLEDCON_INIT;
7342439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7362439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv)
7372439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_REDUCED)
7392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII;
7402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CIS8204_EPHYCON_INIT;
7422439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
74419580e66SDave Liu uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv)
74519580e66SDave Liu {
74619580e66SDave Liu 	uint mii_data = read_phy_reg(priv, mii_reg);
74719580e66SDave Liu 
74819580e66SDave Liu 	if (priv->flags & TSEC_REDUCED)
74919580e66SDave Liu 		mii_data = (mii_data & 0xfff0) | 0x000b;
75019580e66SDave Liu 	return mii_data;
75119580e66SDave Liu }
75219580e66SDave Liu 
7532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialized required registers to appropriate values, zeroing
7542439e4bfSJean-Christophe PLAGNIOL-VILLARD  * those we don't care about (unless zero is bad, in which case,
7552439e4bfSJean-Christophe PLAGNIOL-VILLARD  * choose a more appropriate value)
7562439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
7572439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs)
7582439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear IEVENT */
7602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->ievent = IEVENT_INIT_CLEAR;
7612439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->imask = IMASK_INIT_CLEAR;
7632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr0 = 0;
7652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr1 = 0;
7662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr2 = 0;
7672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr3 = 0;
7682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr4 = 0;
7692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr5 = 0;
7702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr6 = 0;
7712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr7 = 0;
7722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr0 = 0;
7742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr1 = 0;
7752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr2 = 0;
7762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr3 = 0;
7772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr4 = 0;
7782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr5 = 0;
7792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr6 = 0;
7802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr7 = 0;
7812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rctrl = 0x00000000;
7832439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init RMON mib registers */
7852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t));
7862439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rmon.cam1 = 0xffffffff;
7882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rmon.cam2 = 0xffffffff;
7892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->mrblr = MRBLR_INIT_SETTINGS;
7912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->minflr = MINFLR_INIT_SETTINGS;
7932439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->attr = ATTR_INIT_SETTINGS;
7952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->attreli = ATTRELI_INIT_SETTINGS;
7962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7972439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure maccfg2 based on negotiated speed and duplex
8002439e4bfSJean-Christophe PLAGNIOL-VILLARD  * reported by PHY handling code
8012439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
8022439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev)
8032439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
8052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
8062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->link) {
8082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (priv->duplexity != 0)
8092439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 |= MACCFG2_FULL_DUPLEX;
8102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
8112439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX);
8122439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		switch (priv->speed) {
8142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 1000:
8152439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
8162439e4bfSJean-Christophe PLAGNIOL-VILLARD 					 | MACCFG2_GMII);
8172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
8182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 100:
8192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 10:
8202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
8212439e4bfSJean-Christophe PLAGNIOL-VILLARD 					 | MACCFG2_MII);
8222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8232439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* Set R100 bit in all modes although
8242439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * it is only used in RGMII mode
8252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
8262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (priv->speed == 100)
8272439e4bfSJean-Christophe PLAGNIOL-VILLARD 				regs->ecntrl |= ECNTRL_R100;
8282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			else
8292439e4bfSJean-Christophe PLAGNIOL-VILLARD 				regs->ecntrl &= ~(ECNTRL_R100);
8302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
8312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
8322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("%s: Speed was bad\n", dev->name);
8332439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
8342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
8352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Speed: %d, %s duplex\n", priv->speed,
8372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		       (priv->duplexity) ? "full" : "half");
8382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
8402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: No link.\n", dev->name);
8412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8422439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the buffers and their descriptors, and bring up the
8452439e4bfSJean-Christophe PLAGNIOL-VILLARD  * interface
8462439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
8472439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev)
8482439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
8502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
8512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
8522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Point to the buffer descriptors */
8542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tbase = (unsigned int)(&rtx.txbd[txIdx]);
8552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]);
8562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initialize the Rx Buffer descriptors */
8582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < PKTBUFSRX; i++) {
8592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].status = RXBD_EMPTY;
8602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].length = 0;
8612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i];
8622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP;
8642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initialize the TX Buffer Descriptors */
8662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < TX_BUF_CNT; i++) {
8672439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].status = 0;
8682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].length = 0;
8692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].bufPtr = 0;
8702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP;
8722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Start up the PHY */
8742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if(priv->phyinfo)
8752439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_run_commands(priv, priv->phyinfo->startup);
8762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	adjust_link(dev);
8782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Enable Transmit and Receive */
8802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
8812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell the DMA it is clear to go */
8832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl |= DMACTRL_INIT_SETTINGS;
8842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tstat = TSTAT_CLEAR_THALT;
8852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rstat = RSTAT_CLEAR_RHALT;
8862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
8872439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8882439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This returns the status bits of the device.	The return value
8902439e4bfSJean-Christophe PLAGNIOL-VILLARD  * is never checked, and this is what the 8260 driver did, so we
8912439e4bfSJean-Christophe PLAGNIOL-VILLARD  * do the same.	 Presumably, this would be zero if there were no
8922439e4bfSJean-Christophe PLAGNIOL-VILLARD  * errors
8932439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
8942439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, volatile void *packet, int length)
8952439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
8972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int result = 0;
8982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
8992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Find an empty buffer descriptor */
9022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
9032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (i >= TOUT_LOOP) {
9042439e4bfSJean-Christophe PLAGNIOL-VILLARD 			debug("%s: tsec: tx buffers full\n", dev->name);
9052439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return result;
9062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].bufPtr = (uint) packet;
9102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].length = length;
9112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].status |=
9122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	    (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT);
9132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell the DMA to go */
9152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tstat = TSTAT_CLEAR_THALT;
9162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Wait for buffer to be transmitted */
9182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
9192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (i >= TOUT_LOOP) {
9202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			debug("%s: tsec: tx error\n", dev->name);
9212439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return result;
9222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txIdx = (txIdx + 1) % TX_BUF_CNT;
9262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	result = rtx.txbd[txIdx].status & TXBD_STATS;
9272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return result;
9292439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9312439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev)
9322439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int length;
9342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) {
9382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		length = rtx.rxbd[rxIdx].length;
9402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Send the packet up if there were no errors */
9422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) {
9432439e4bfSJean-Christophe PLAGNIOL-VILLARD 			NetReceive(NetRxPackets[rxIdx], length - 4);
9442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
9452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Got error %x\n",
9462439e4bfSJean-Christophe PLAGNIOL-VILLARD 			       (rtx.rxbd[rxIdx].status & RXBD_STATS));
9472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[rxIdx].length = 0;
9502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set the wrap bit if this is the last element in the list */
9522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[rxIdx].status =
9532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0);
9542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rxIdx = (rxIdx + 1) % PKTBUFSRX;
9562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (regs->ievent & IEVENT_BSY) {
9592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regs->ievent = IEVENT_BSY;
9602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regs->rstat = RSTAT_CLEAR_RHALT;
9612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9622439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return -1;
9642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9652439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the interface */
9682439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev)
9692439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
9742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS);
9752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ;
9772439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN);
9792439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Shut down the PHY, as needed */
9812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if(priv->phyinfo)
9822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_run_commands(priv, priv->phyinfo->shutdown);
9832439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9842439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9852439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1149S = {
9862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x1410ca,
9872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1149S",
9882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
9892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){     /* config */
9902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
9912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
9922439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x1f, NULL},
9932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x200c, NULL},
9942439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x5, NULL},
9952439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x0, NULL},
9962439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x100, NULL},
9972439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
9982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
9992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){     /* startup */
10042439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
10052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
10062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
10072439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
10082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
10092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_88E1011_PHY_STATUS, miim_read,
10102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 &mii_parse_88E1011_psr},
10112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){     /* shutdown */
10142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10162439e4bfSJean-Christophe PLAGNIOL-VILLARD };
10172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */
10192439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5461S = {
10202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x02060c1,	/* 5461 ID */
10212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Broadcom BCM5461S",
10222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0, /* not clear to me what minor revisions we can shift away */
10232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
10242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
10252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
10272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
10282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
10332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
10342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
10352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
10362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
10372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
10382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
10392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
10422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10442439e4bfSJean-Christophe PLAGNIOL-VILLARD };
10452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10462439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5464S = {
10472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x02060b1,	/* 5464 ID */
10482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Broadcom BCM5464S",
10492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0, /* not clear to me what minor revisions we can shift away */
10502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
10512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
10522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
10542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
10552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
10602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
10612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
10622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
10632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
10642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
10652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
10662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
10692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10712439e4bfSJean-Christophe PLAGNIOL-VILLARD };
10722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10732439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1011S = {
10742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410c6,
10752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1011S",
10762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
10772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
10782439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Reset and configure the PHY */
10792439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10802439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1d, 0x1f, NULL},
10812439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1e, 0x200c, NULL},
10822439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1d, 0x5, NULL},
10832439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1e, 0x0, NULL},
10842439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1e, 0x100, NULL},
10852439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
10862439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
10872439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10882439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10892439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
10902439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
10912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
10922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
10932439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
10942439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
10952439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
10962439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
10972439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1011_PHY_STATUS, miim_read,
10982439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_88E1011_psr},
10992439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11002439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
11022439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11032439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11042439e4bfSJean-Christophe PLAGNIOL-VILLARD };
11052439e4bfSJean-Christophe PLAGNIOL-VILLARD 
11062439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1111S = {
11072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410cc,
11082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1111S",
11092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
11102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
11112439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Reset and configure the PHY */
11122439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
111319580e66SDave Liu 			   {0x1b, 0x848f, &mii_m88e1111s_setmode},
11142439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */
11152439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
11162439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
11172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11182439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
11192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
11222439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
11232439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
11242439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
11252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
11262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
11272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1011_PHY_STATUS, miim_read,
11282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_88E1011_psr},
11292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
11322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11332439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11342439e4bfSJean-Christophe PLAGNIOL-VILLARD };
11352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1136290ef643SRon Madrid struct phy_info phy_info_M88E1118 = {
1137290ef643SRon Madrid 	0x01410e1,
1138290ef643SRon Madrid 	"Marvell 88E1118",
1139290ef643SRon Madrid 	4,
1140290ef643SRon Madrid 	(struct phy_cmd[]){	/* config */
1141290ef643SRon Madrid 		/* Reset and configure the PHY */
1142290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1143290ef643SRon Madrid 		{0x16, 0x0002, NULL}, /* Change Page Number */
1144290ef643SRon Madrid 		{0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */
114512a8b9dbSRon Madrid 		{0x16, 0x0003, NULL}, /* Change Page Number */
114612a8b9dbSRon Madrid 		{0x10, 0x021e, NULL}, /* Adjust LED control */
114712a8b9dbSRon Madrid 		{0x16, 0x0000, NULL}, /* Change Page Number */
1148290ef643SRon Madrid 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1149290ef643SRon Madrid 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1150290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1151290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1152290ef643SRon Madrid 		{miim_end,}
1153290ef643SRon Madrid 		},
1154290ef643SRon Madrid 	(struct phy_cmd[]){	/* startup */
1155290ef643SRon Madrid 		{0x16, 0x0000, NULL}, /* Change Page Number */
1156290ef643SRon Madrid 		/* Status is read once to clear old link state */
1157290ef643SRon Madrid 		{MIIM_STATUS, miim_read, NULL},
1158290ef643SRon Madrid 		/* Auto-negotiate */
115912a8b9dbSRon Madrid 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1160290ef643SRon Madrid 		/* Read the status */
1161290ef643SRon Madrid 		{MIIM_88E1011_PHY_STATUS, miim_read,
1162290ef643SRon Madrid 		 &mii_parse_88E1011_psr},
1163290ef643SRon Madrid 		{miim_end,}
1164290ef643SRon Madrid 		},
1165290ef643SRon Madrid 	(struct phy_cmd[]){	/* shutdown */
1166290ef643SRon Madrid 		{miim_end,}
1167290ef643SRon Madrid 		},
1168290ef643SRon Madrid };
1169290ef643SRon Madrid 
1170d23dc394SSergei Poselenov /*
1171d23dc394SSergei Poselenov  *  Since to access LED register we need do switch the page, we
1172d23dc394SSergei Poselenov  * do LED configuring in the miim_read-like function as follows
1173d23dc394SSergei Poselenov  */
1174d23dc394SSergei Poselenov uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv)
1175d23dc394SSergei Poselenov {
1176d23dc394SSergei Poselenov 	uint pg;
1177d23dc394SSergei Poselenov 
1178d23dc394SSergei Poselenov 	/* Switch the page to access the led register */
1179d23dc394SSergei Poselenov 	pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE);
1180d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE);
1181d23dc394SSergei Poselenov 
1182d23dc394SSergei Poselenov 	/* Configure leds */
1183d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL,
1184d23dc394SSergei Poselenov 		      MIIM_88E1121_PHY_LED_DEF);
1185d23dc394SSergei Poselenov 
1186d23dc394SSergei Poselenov 	/* Restore the page pointer */
1187d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg);
1188d23dc394SSergei Poselenov 	return 0;
1189d23dc394SSergei Poselenov }
1190d23dc394SSergei Poselenov 
1191d23dc394SSergei Poselenov struct phy_info phy_info_M88E1121R = {
1192d23dc394SSergei Poselenov 	0x01410cb,
1193d23dc394SSergei Poselenov 	"Marvell 88E1121R",
1194d23dc394SSergei Poselenov 	4,
1195d23dc394SSergei Poselenov 	(struct phy_cmd[]){	/* config */
1196d23dc394SSergei Poselenov 			   /* Reset and configure the PHY */
1197d23dc394SSergei Poselenov 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1198d23dc394SSergei Poselenov 			   {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1199d23dc394SSergei Poselenov 			   {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1200d23dc394SSergei Poselenov 			   /* Configure leds */
1201d23dc394SSergei Poselenov 			   {MIIM_88E1121_PHY_LED_CTRL, miim_read,
1202d23dc394SSergei Poselenov 			    &mii_88E1121_set_led},
1203d23dc394SSergei Poselenov 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
120423afaba6SAnatolij Gustschin 			   /* Disable IRQs and de-assert interrupt */
120523afaba6SAnatolij Gustschin 			   {MIIM_88E1121_PHY_IRQ_EN, 0, NULL},
120623afaba6SAnatolij Gustschin 			   {MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL},
1207d23dc394SSergei Poselenov 			   {miim_end,}
1208d23dc394SSergei Poselenov 			   },
1209d23dc394SSergei Poselenov 	(struct phy_cmd[]){	/* startup */
1210d23dc394SSergei Poselenov 			   /* Status is read once to clear old link state */
1211d23dc394SSergei Poselenov 			   {MIIM_STATUS, miim_read, NULL},
1212d23dc394SSergei Poselenov 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
1213d23dc394SSergei Poselenov 			   {MIIM_STATUS, miim_read, &mii_parse_link},
1214d23dc394SSergei Poselenov 			   {miim_end,}
1215d23dc394SSergei Poselenov 			   },
1216d23dc394SSergei Poselenov 	(struct phy_cmd[]){	/* shutdown */
1217d23dc394SSergei Poselenov 			   {miim_end,}
1218d23dc394SSergei Poselenov 			   },
1219d23dc394SSergei Poselenov };
1220d23dc394SSergei Poselenov 
12212439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv)
12222439e4bfSJean-Christophe PLAGNIOL-VILLARD {
12232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint mii_data = read_phy_reg(priv, mii_reg);
12242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Setting MIIM_88E1145_PHY_EXT_CR */
12262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_REDUCED)
12272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return mii_data |
12282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY;
12292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
12302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return mii_data;
12312439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12332439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = {
12342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410cd,
12352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1145",
12362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
12372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
12382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Reset the PHY */
12392439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
12402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Errata E0, E1 */
12422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {29, 0x001b, NULL},
12432439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {30, 0x418f, NULL},
12442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {29, 0x0016, NULL},
12452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {30, 0xa2da, NULL},
12462439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure the PHY */
12482439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
12492439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
12502439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO,
12512439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    NULL},
12522439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode},
12532439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
12542439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL},
12552439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
12562439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
12572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
12582439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
12592439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
12602439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
12612439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
12622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1111_PHY_LED_CONTROL,
12632439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    MIIM_88E1111_PHY_LED_DIRECT, NULL},
12642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the Status */
12652439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1011_PHY_STATUS, miim_read,
12662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_88E1011_psr},
12672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
12682439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
12692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
12702439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
12712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
12722439e4bfSJean-Christophe PLAGNIOL-VILLARD };
12732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12742439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8204 = {
12752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x3f11,
12762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Cicada Cis8204",
12772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	6,
12782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
12792439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Override PHY config settings */
12802439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_AUX_CONSTAT,
12812439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
12822439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure some basic stuff */
12832439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
12842439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT,
12852439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_cis8204_fixled},
12862439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT,
12872439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_cis8204_setmode},
12882439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
12892439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
12902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
12912439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the Status (2x to make sure link is right) */
12922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
12932439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
12942439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
12952439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
12962439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_AUX_CONSTAT, miim_read,
12972439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_cis8201},
12982439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
12992439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
13012439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13022439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13032439e4bfSJean-Christophe PLAGNIOL-VILLARD };
13042439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */
13062439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8201 = {
13072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0xfc41,
13082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"CIS8201",
13092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
13102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
13112439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Override PHY config settings */
13122439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_AUX_CONSTAT,
13132439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
13142439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Set up the interface mode */
13152439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT,
13162439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    NULL},
13172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure some basic stuff */
13182439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
13192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
13222439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the Status (2x to make sure link is right) */
13232439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
13242439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
13252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
13262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
13272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_AUX_CONSTAT, miim_read,
13282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_cis8201},
13292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
13322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13332439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13342439e4bfSJean-Christophe PLAGNIOL-VILLARD };
13352439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_VSC8244 = {
13362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x3f1b,
13372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Vitesse VSC8244",
13382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	6,
13392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
13402439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Override PHY config settings */
13412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure some basic stuff */
13422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
13432439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
13462439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the Status (2x to make sure link is right) */
13472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
13482439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
13492439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
13502439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
13512439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_VSC8244_AUX_CONSTAT, miim_read,
13522439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_vsc8244},
13532439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13542439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
13562439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13572439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13582439e4bfSJean-Christophe PLAGNIOL-VILLARD };
13592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13602d934ea5STor Krill struct phy_info phy_info_VSC8601 = {
13612d934ea5STor Krill 		0x00007042,
13622d934ea5STor Krill 		"Vitesse VSC8601",
13632d934ea5STor Krill 		4,
13642d934ea5STor Krill 		(struct phy_cmd[]){     /* config */
13652d934ea5STor Krill 				/* Override PHY config settings */
13662d934ea5STor Krill 				/* Configure some basic stuff */
13672d934ea5STor Krill 				{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
13686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_VSC8601_SKEWFIX
13692d934ea5STor Krill 				{MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL},
13706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX)
13719acde129SAndre Schwarz 				{MIIM_EXT_PAGE_ACCESS,1,NULL},
13726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define VSC8101_SKEW	(CONFIG_SYS_VSC8601_SKEW_TX<<14)|(CONFIG_SYS_VSC8601_SKEW_RX<<12)
13739acde129SAndre Schwarz 				{MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL},
13749acde129SAndre Schwarz 				{MIIM_EXT_PAGE_ACCESS,0,NULL},
13759acde129SAndre Schwarz #endif
13762d934ea5STor Krill #endif
1377c9d6b692SAndre Schwarz 				{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1378c9d6b692SAndre Schwarz 				{MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init},
13792d934ea5STor Krill 				{miim_end,}
13802d934ea5STor Krill 				 },
13812d934ea5STor Krill 		(struct phy_cmd[]){     /* startup */
13822d934ea5STor Krill 				/* Read the Status (2x to make sure link is right) */
13832d934ea5STor Krill 				{MIIM_STATUS, miim_read, NULL},
13842d934ea5STor Krill 				/* Auto-negotiate */
13852d934ea5STor Krill 				{MIIM_STATUS, miim_read, &mii_parse_sr},
13862d934ea5STor Krill 				/* Read the status */
13872d934ea5STor Krill 				{MIIM_VSC8244_AUX_CONSTAT, miim_read,
13882d934ea5STor Krill 						&mii_parse_vsc8244},
13892d934ea5STor Krill 				{miim_end,}
13902d934ea5STor Krill 				},
13912d934ea5STor Krill 		(struct phy_cmd[]){     /* shutdown */
13922d934ea5STor Krill 				{miim_end,}
13932d934ea5STor Krill 				},
13942d934ea5STor Krill };
13952d934ea5STor Krill 
13962d934ea5STor Krill 
13972439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dm9161 = {
13982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x0181b88,
13992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Davicom DM9161E",
14002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
14012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
14022439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL},
14032439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Do not bypass the scrambler/descrambler */
14042439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL},
14052439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Clear 10BTCSR to default */
14062439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT,
14072439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    NULL},
14082439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure some basic stuff */
14092439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CR_INIT, NULL},
14102439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Restart Auto Negotiation */
14112439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL},
14122439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
14132439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
14142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
14152439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
14162439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
14172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
14182439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
14192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
14202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_DM9161_SCSR, miim_read,
14212439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_dm9161_scsr},
14222439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
14232439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
14242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
14252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
14262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
14272439e4bfSJean-Christophe PLAGNIOL-VILLARD };
14282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor.  */
14292439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_generic =  {
14302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0,
14312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Unknown/Generic PHY",
14322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	32,
14332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
14342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMCR, PHY_BMCR_RESET, NULL},
14352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
14362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
14392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, NULL},
14402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, &mii_parse_sr},
14412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, &mii_parse_link},
14422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
14452439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
14472439e4bfSJean-Christophe PLAGNIOL-VILLARD };
14482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14502439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv)
14512439e4bfSJean-Christophe PLAGNIOL-VILLARD {
14522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int speed;
14532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->link) {
14542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK;
14552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		switch (speed) {
14572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_10HDX:
14582439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
14592439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
14602439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
14612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_10FDX:
14622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
14632439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
14642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
14652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_100HDX:
14662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
14672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
14682439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
14692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
14702439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
14712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
14722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
14732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
14742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 0;
14752439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
14762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
14772439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
14792439e4bfSJean-Christophe PLAGNIOL-VILLARD }
14802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14812439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = {
14822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x0001378e,
14832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"LXT971",
14842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
14852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
14862439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CR, MIIM_CR_INIT, mii_cr_init},	/* autonegotiate */
14872439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
14882439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
14892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup - enable interrupts */
14902439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* { 0x12, 0x00f2, NULL }, */
14912439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
14922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
14932439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2},
14942439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
14952439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
14962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown - disable interrupts */
14972439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
14982439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
14992439e4bfSJean-Christophe PLAGNIOL-VILLARD };
15002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex
15022439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
15032439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
15042439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv)
15052439e4bfSJean-Christophe PLAGNIOL-VILLARD {
15062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (mii_reg & MIIM_DP83865_SPD_MASK) {
15072439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_DP83865_SPD_1000:
15092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
15102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
15112439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_DP83865_SPD_100:
15132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
15142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
15152439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
15172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
15182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
15192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
15212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_DP83865_DPX_FULL)
15232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
15242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
15252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
15262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
15282439e4bfSJean-Christophe PLAGNIOL-VILLARD }
15292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15302439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dp83865 = {
15312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x20005c7,
15322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"NatSemi DP83865",
15332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
15342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
15352439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL},
15362439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
15372439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
15382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
15392439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
15402439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
15412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
15422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
15432439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the link and auto-neg status */
15442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_DP83865_LANR, miim_read,
15452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_dp83865_lanr},
15462439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
15472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
15482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
15492439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
15502439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
15512439e4bfSJean-Christophe PLAGNIOL-VILLARD };
15522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
155318ee320fSDave Liu struct phy_info phy_info_rtl8211b = {
155418ee320fSDave Liu 	0x001cc91,
155518ee320fSDave Liu 	"RealTek RTL8211B",
155618ee320fSDave Liu 	4,
155718ee320fSDave Liu 	(struct phy_cmd[]){	/* config */
155818ee320fSDave Liu 		/* Reset and configure the PHY */
155918ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
156018ee320fSDave Liu 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
156118ee320fSDave Liu 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
156218ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
156318ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
156418ee320fSDave Liu 		{miim_end,}
156518ee320fSDave Liu 	},
156618ee320fSDave Liu 	(struct phy_cmd[]){	/* startup */
156718ee320fSDave Liu 		/* Status is read once to clear old link state */
156818ee320fSDave Liu 		{MIIM_STATUS, miim_read, NULL},
156918ee320fSDave Liu 		/* Auto-negotiate */
157018ee320fSDave Liu 		{MIIM_STATUS, miim_read, &mii_parse_sr},
157118ee320fSDave Liu 		/* Read the status */
157218ee320fSDave Liu 		{MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr},
157318ee320fSDave Liu 		{miim_end,}
157418ee320fSDave Liu 	},
157518ee320fSDave Liu 	(struct phy_cmd[]){	/* shutdown */
157618ee320fSDave Liu 		{miim_end,}
157718ee320fSDave Liu 	},
157818ee320fSDave Liu };
157918ee320fSDave Liu 
15802439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *phy_info[] = {
15812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_cis8204,
15822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_cis8201,
15832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_BCM5461S,
15842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_BCM5464S,
15852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1011S,
15862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1111S,
1587290ef643SRon Madrid 	&phy_info_M88E1118,
1588d23dc394SSergei Poselenov 	&phy_info_M88E1121R,
15892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1145,
15902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1149S,
15912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_dm9161,
15922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_lxt971,
15932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_VSC8244,
15942d934ea5STor Krill 	&phy_info_VSC8601,
15952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_dp83865,
159618ee320fSDave Liu 	&phy_info_rtl8211b,
15972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_generic,
15982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	NULL
15992439e4bfSJean-Christophe PLAGNIOL-VILLARD };
16002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through
16022439e4bfSJean-Christophe PLAGNIOL-VILLARD  * all of the known PHYs to see if one matches.	 If so, return
16032439e4bfSJean-Christophe PLAGNIOL-VILLARD  * it, if not, return NULL
16042439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
16052439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev)
16062439e4bfSJean-Christophe PLAGNIOL-VILLARD {
16072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
16082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint phy_reg, phy_ID;
16092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
16102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_info *theInfo = NULL;
16112439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the bits from PHYIR1, and put them in the upper half */
16132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_reg = read_phy_reg(priv, MIIM_PHYIR1);
16142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_ID = (phy_reg & 0xffff) << 16;
16152439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the bits from PHYIR2, and put them in the lower half */
16172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_reg = read_phy_reg(priv, MIIM_PHYIR2);
16182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_ID |= (phy_reg & 0xffff);
16192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* loop through all the known PHY types, and find one that */
16212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* matches the ID we read from the PHY. */
16222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; phy_info[i]; i++) {
16232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) {
16242439e4bfSJean-Christophe PLAGNIOL-VILLARD 			theInfo = phy_info[i];
16252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
16262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
16272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
16282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (theInfo == NULL) {
16302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: PHY id %x is not supported!\n", dev->name, phy_ID);
16312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return NULL;
16322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
16332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID);
16342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
16352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return theInfo;
16372439e4bfSJean-Christophe PLAGNIOL-VILLARD }
16382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's
16402439e4bfSJean-Christophe PLAGNIOL-VILLARD  * PHY, running functions as necessary
16412439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
16422439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd)
16432439e4bfSJean-Christophe PLAGNIOL-VILLARD {
16442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
16452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint result;
16462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *phyregs = priv->phyregs;
16472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->miimcfg = MIIMCFG_RESET;
16492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->miimcfg = MIIMCFG_INIT_VALUE;
16512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (phyregs->miimind & MIIMIND_BUSY) ;
16532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; cmd->mii_reg != miim_end; i++) {
16552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (cmd->mii_data == miim_read) {
16562439e4bfSJean-Christophe PLAGNIOL-VILLARD 			result = read_phy_reg(priv, cmd->mii_reg);
16572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16582439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (cmd->funct != NULL)
16592439e4bfSJean-Christophe PLAGNIOL-VILLARD 				(*(cmd->funct)) (result, priv);
16602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
16622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (cmd->funct != NULL)
16632439e4bfSJean-Christophe PLAGNIOL-VILLARD 				result = (*(cmd->funct)) (cmd->mii_reg, priv);
16642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			else
16652439e4bfSJean-Christophe PLAGNIOL-VILLARD 				result = cmd->mii_data;
16662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			write_phy_reg(priv, cmd->mii_reg, result);
16682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
16702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		cmd++;
16712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
16722439e4bfSJean-Christophe PLAGNIOL-VILLARD }
16732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Relocate the function pointers in the phy cmd lists */
16752439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void)
16762439e4bfSJean-Christophe PLAGNIOL-VILLARD {
16772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_cmd **cmdlistptr;
16782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_cmd *cmd;
16792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i, j, k;
16802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; phy_info[i]; i++) {
16822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* First thing's first: relocate the pointers to the
16832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 * PHY command structures (the structs were done) */
16842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i] = (struct phy_info *)((uint) phy_info[i]
16852439e4bfSJean-Christophe PLAGNIOL-VILLARD 						  + gd->reloc_off);
16862439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i]->name += gd->reloc_off;
16872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i]->config =
16882439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    (struct phy_cmd *)((uint) phy_info[i]->config
16892439e4bfSJean-Christophe PLAGNIOL-VILLARD 				       + gd->reloc_off);
16902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i]->startup =
16912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    (struct phy_cmd *)((uint) phy_info[i]->startup
16922439e4bfSJean-Christophe PLAGNIOL-VILLARD 				       + gd->reloc_off);
16932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i]->shutdown =
16942439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    (struct phy_cmd *)((uint) phy_info[i]->shutdown
16952439e4bfSJean-Christophe PLAGNIOL-VILLARD 				       + gd->reloc_off);
16962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16972439e4bfSJean-Christophe PLAGNIOL-VILLARD 		cmdlistptr = &phy_info[i]->config;
16982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		j = 0;
16992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		for (; cmdlistptr <= &phy_info[i]->shutdown; cmdlistptr++) {
17002439e4bfSJean-Christophe PLAGNIOL-VILLARD 			k = 0;
17012439e4bfSJean-Christophe PLAGNIOL-VILLARD 			for (cmd = *cmdlistptr;
17022439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     cmd->mii_reg != miim_end;
17032439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     cmd++) {
17042439e4bfSJean-Christophe PLAGNIOL-VILLARD 				/* Only relocate non-NULL pointers */
17052439e4bfSJean-Christophe PLAGNIOL-VILLARD 				if (cmd->funct)
17062439e4bfSJean-Christophe PLAGNIOL-VILLARD 					cmd->funct += gd->reloc_off;
17072439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17082439e4bfSJean-Christophe PLAGNIOL-VILLARD 				k++;
17092439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
17102439e4bfSJean-Christophe PLAGNIOL-VILLARD 			j++;
17112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
17122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	relocated = 1;
17152439e4bfSJean-Christophe PLAGNIOL-VILLARD }
17162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17172439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
17182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
17192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17202439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
17212439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Read a MII PHY register.
17222439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
17232439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns:
17242439e4bfSJean-Christophe PLAGNIOL-VILLARD  *  0 on success
17252439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
17262439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr,
17272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    unsigned char reg, unsigned short *value)
17282439e4bfSJean-Christophe PLAGNIOL-VILLARD {
17292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned short ret;
173055fe7c57Smichael.firth@bt.com 	struct tsec_private *priv = privlist[0];
17312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv) {
17332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Can't read PHY at address %d\n", addr);
17342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return -1;
17352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17372abe361cSAndy Fleming 	ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg);
17382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	*value = ret;
17392439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
17412439e4bfSJean-Christophe PLAGNIOL-VILLARD }
17422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17432439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
17442439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Write a MII PHY register.
17452439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
17462439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns:
17472439e4bfSJean-Christophe PLAGNIOL-VILLARD  *  0 on success
17482439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
17492439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr,
17502439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     unsigned char reg, unsigned short value)
17512439e4bfSJean-Christophe PLAGNIOL-VILLARD {
175255fe7c57Smichael.firth@bt.com 	struct tsec_private *priv = privlist[0];
17532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv) {
17552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Can't write PHY at address %d\n", addr);
17562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return -1;
17572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17592abe361cSAndy Fleming 	tsec_local_mdio_write(priv->phyregs, addr, reg, value);
17602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
17622439e4bfSJean-Christophe PLAGNIOL-VILLARD }
17632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17642439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
17652439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17662439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
17672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */
17692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */
17712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so:
17732439e4bfSJean-Christophe PLAGNIOL-VILLARD  * 1) Take the Destination Address (ie the multicast address), and
17742439e4bfSJean-Christophe PLAGNIOL-VILLARD  * do a CRC on it (little endian), and reverse the bits of the
17752439e4bfSJean-Christophe PLAGNIOL-VILLARD  * result.
17762439e4bfSJean-Christophe PLAGNIOL-VILLARD  * 2) Use the 8 most significant bits as a hash into a 256-entry
17772439e4bfSJean-Christophe PLAGNIOL-VILLARD  * table.  The table is controlled through 8 32-bit registers:
17782439e4bfSJean-Christophe PLAGNIOL-VILLARD  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
17792439e4bfSJean-Christophe PLAGNIOL-VILLARD  * gaddr7.  This means that the 3 most significant bits in the
17802439e4bfSJean-Christophe PLAGNIOL-VILLARD  * hash index which gaddr register to use, and the 5 other bits
17812439e4bfSJean-Christophe PLAGNIOL-VILLARD  * indicate which bit (assuming an IBM numbering scheme, which
17822439e4bfSJean-Christophe PLAGNIOL-VILLARD  * for PowerPC (tm) is usually the case) in the tregister holds
17832439e4bfSJean-Christophe PLAGNIOL-VILLARD  * the entry. */
17842439e4bfSJean-Christophe PLAGNIOL-VILLARD static int
17852439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set)
17862439e4bfSJean-Christophe PLAGNIOL-VILLARD {
17872439e4bfSJean-Christophe PLAGNIOL-VILLARD  struct tsec_private *priv = privlist[1];
17882439e4bfSJean-Christophe PLAGNIOL-VILLARD  volatile tsec_t *regs = priv->regs;
17892439e4bfSJean-Christophe PLAGNIOL-VILLARD  volatile u32  *reg_array, value;
17902439e4bfSJean-Christophe PLAGNIOL-VILLARD  u8 result, whichbit, whichreg;
17912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff);
17932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	whichbit = result & 0x1f;	/* the 5 LSB = which bit to set */
17942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	whichreg = result >> 5;		/* the 3 MSB = which reg to set it in */
17952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	value = (1 << (31-whichbit));
17962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	reg_array = &(regs->hash.gaddr0);
17982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (set) {
18002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		reg_array[whichreg] |= value;
18012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
18022439e4bfSJean-Christophe PLAGNIOL-VILLARD 		reg_array[whichreg] &= ~value;
18032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
18052439e4bfSJean-Christophe PLAGNIOL-VILLARD }
18062439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */
1807