12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * Freescale Three Speed Ethernet Controller driver 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * This software may be used and distributed according to the 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * terms of the GNU Public License, Version 2, incorporated 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * herein by reference. 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * 8a32a6be2SMingkai Hu * Copyright 2004-2011 Freescale Semiconductor, Inc. 92439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2003, Motorola, Inc. 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * author Andy Fleming 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * 122439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 132439e4bfSJean-Christophe PLAGNIOL-VILLARD 142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h> 152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 162439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h> 19dd3d1f56SAndy Fleming #include <tsec.h> 200d071cddSKim Phillips #include <asm/errno.h> 212439e4bfSJean-Christophe PLAGNIOL-VILLARD 222439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h" 232439e4bfSJean-Christophe PLAGNIOL-VILLARD 242439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR; 252439e4bfSJean-Christophe PLAGNIOL-VILLARD 262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT 2 272439e4bfSJean-Christophe PLAGNIOL-VILLARD 282439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx; /* index of the current RX buffer */ 292439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx; /* index of the current TX buffer */ 302439e4bfSJean-Christophe PLAGNIOL-VILLARD 312439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd { 322439e4bfSJean-Christophe PLAGNIOL-VILLARD txbd8_t txbd[TX_BUF_CNT]; 332439e4bfSJean-Christophe PLAGNIOL-VILLARD rxbd8_t rxbd[PKTBUFSRX]; 342439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD; 352439e4bfSJean-Christophe PLAGNIOL-VILLARD 3675b9d4aeSAndy Fleming #define MAXCONTROLLERS (8) 372439e4bfSJean-Christophe PLAGNIOL-VILLARD 382439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS]; 3975b9d4aeSAndy Fleming static int num_tsecs = 0; 402439e4bfSJean-Christophe PLAGNIOL-VILLARD 412439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__ 422439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8))); 432439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 442439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned" 452439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 462439e4bfSJean-Christophe PLAGNIOL-VILLARD 4775b9d4aeSAndy Fleming /* Default initializations for TSEC controllers. */ 4875b9d4aeSAndy Fleming 4975b9d4aeSAndy Fleming static struct tsec_info_struct tsec_info[] = { 5075b9d4aeSAndy Fleming #ifdef CONFIG_TSEC1 5175b9d4aeSAndy Fleming STD_TSEC_INFO(1), /* TSEC1 */ 5275b9d4aeSAndy Fleming #endif 5375b9d4aeSAndy Fleming #ifdef CONFIG_TSEC2 5475b9d4aeSAndy Fleming STD_TSEC_INFO(2), /* TSEC2 */ 5575b9d4aeSAndy Fleming #endif 5675b9d4aeSAndy Fleming #ifdef CONFIG_MPC85XX_FEC 5775b9d4aeSAndy Fleming { 5875b9d4aeSAndy Fleming .regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000), 59b9e186fcSSandeep Gopalpet .miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR), 6075b9d4aeSAndy Fleming .devname = CONFIG_MPC85XX_FEC_NAME, 6175b9d4aeSAndy Fleming .phyaddr = FEC_PHY_ADDR, 6275b9d4aeSAndy Fleming .flags = FEC_FLAGS 6375b9d4aeSAndy Fleming }, /* FEC */ 6475b9d4aeSAndy Fleming #endif 6575b9d4aeSAndy Fleming #ifdef CONFIG_TSEC3 6675b9d4aeSAndy Fleming STD_TSEC_INFO(3), /* TSEC3 */ 6775b9d4aeSAndy Fleming #endif 6875b9d4aeSAndy Fleming #ifdef CONFIG_TSEC4 6975b9d4aeSAndy Fleming STD_TSEC_INFO(4), /* TSEC4 */ 7075b9d4aeSAndy Fleming #endif 7175b9d4aeSAndy Fleming }; 7275b9d4aeSAndy Fleming 732abe361cSAndy Fleming /* Writes the given phy's reg with value, using the specified MDIO regs */ 74a32a6be2SMingkai Hu static void tsec_local_mdio_write(tsec_mdio_t *phyregs, uint addr, 752abe361cSAndy Fleming uint reg, uint value) 762439e4bfSJean-Christophe PLAGNIOL-VILLARD { 772439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 782439e4bfSJean-Christophe PLAGNIOL-VILLARD 79a32a6be2SMingkai Hu out_be32(&phyregs->miimadd, (addr << 8) | reg); 80a32a6be2SMingkai Hu out_be32(&phyregs->miimcon, value); 812439e4bfSJean-Christophe PLAGNIOL-VILLARD 822439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 83a32a6be2SMingkai Hu while ((in_be32(&phyregs->miimind) & MIIMIND_BUSY) && timeout--) 84a32a6be2SMingkai Hu ; 852439e4bfSJean-Christophe PLAGNIOL-VILLARD } 862439e4bfSJean-Christophe PLAGNIOL-VILLARD 872abe361cSAndy Fleming /* Provide the default behavior of writing the PHY of this ethernet device */ 88c6dbdfdaSPeter Tyser #define write_phy_reg(priv, regnum, value) \ 89c6dbdfdaSPeter Tyser tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value) 9055fe7c57Smichael.firth@bt.com 912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the 922abe361cSAndy Fleming * specified registers. It lowers and raises the read 932439e4bfSJean-Christophe PLAGNIOL-VILLARD * command, and waits for the data to become valid (miimind 942439e4bfSJean-Christophe PLAGNIOL-VILLARD * notvalid bit cleared), and the bus to cease activity (miimind 952439e4bfSJean-Christophe PLAGNIOL-VILLARD * busy bit cleared), and then returns the value 962439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 97a32a6be2SMingkai Hu static uint tsec_local_mdio_read(tsec_mdio_t *phyregs, uint phyid, uint regnum) 982439e4bfSJean-Christophe PLAGNIOL-VILLARD { 992439e4bfSJean-Christophe PLAGNIOL-VILLARD uint value; 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Put the address of the phy, and the register 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD * number into MIIMADD */ 103a32a6be2SMingkai Hu out_be32(&phyregs->miimadd, (phyid << 8) | regnum); 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear the command register, and wait */ 106a32a6be2SMingkai Hu out_be32(&phyregs->miimcom, 0); 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initiate a read command, and wait */ 109a32a6be2SMingkai Hu out_be32(&phyregs->miimcom, MIIM_READ_COMMAND); 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the the indication that the read is done */ 112a32a6be2SMingkai Hu while ((in_be32(&phyregs->miimind) & (MIIMIND_NOTVALID | MIIMIND_BUSY))) 113a32a6be2SMingkai Hu ; 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the value read from the PHY */ 116a32a6be2SMingkai Hu value = in_be32(&phyregs->miimstat); 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD 12155fe7c57Smichael.firth@bt.com /* #define to provide old read_phy_reg functionality without duplicating code */ 122c6dbdfdaSPeter Tyser #define read_phy_reg(priv,regnum) \ 123c6dbdfdaSPeter Tyser tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum) 1242abe361cSAndy Fleming 1252abe361cSAndy Fleming #define TBIANA_SETTINGS ( \ 1262abe361cSAndy Fleming TBIANA_ASYMMETRIC_PAUSE \ 1272abe361cSAndy Fleming | TBIANA_SYMMETRIC_PAUSE \ 1282abe361cSAndy Fleming | TBIANA_FULL_DUPLEX \ 1292abe361cSAndy Fleming ) 1302abe361cSAndy Fleming 13190b5bf21SFelix Radensky /* By default force the TBI PHY into 1000Mbps full duplex when in SGMII mode */ 13290b5bf21SFelix Radensky #ifndef CONFIG_TSEC_TBICR_SETTINGS 13372c96a68SKumar Gala #define CONFIG_TSEC_TBICR_SETTINGS ( \ 1342abe361cSAndy Fleming TBICR_PHY_RESET \ 13572c96a68SKumar Gala | TBICR_ANEG_ENABLE \ 1362abe361cSAndy Fleming | TBICR_FULL_DUPLEX \ 1372abe361cSAndy Fleming | TBICR_SPEED1_SET \ 1382abe361cSAndy Fleming ) 13990b5bf21SFelix Radensky #endif /* CONFIG_TSEC_TBICR_SETTINGS */ 14046e91674SPeter Tyser 1412abe361cSAndy Fleming /* Configure the TBI for SGMII operation */ 1422abe361cSAndy Fleming static void tsec_configure_serdes(struct tsec_private *priv) 1432abe361cSAndy Fleming { 144c6dbdfdaSPeter Tyser /* Access TBI PHY registers at given TSEC register offset as opposed 145c6dbdfdaSPeter Tyser * to the register offset used for external PHY accesses */ 146b9e186fcSSandeep Gopalpet tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_ANA, 1472abe361cSAndy Fleming TBIANA_SETTINGS); 148b9e186fcSSandeep Gopalpet tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_TBICON, 1492abe361cSAndy Fleming TBICON_CLK_SELECT); 150b9e186fcSSandeep Gopalpet tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_CR, 15172c96a68SKumar Gala CONFIG_TSEC_TBICR_SETTINGS); 1522abe361cSAndy Fleming } 15355fe7c57Smichael.firth@bt.com 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns which value to write to the control register. 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD * For 10/100, the value is slightly different 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 158e1957ef0SPeter Tyser static uint mii_cr_init(uint mii_reg, struct tsec_private * priv) 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_GIGABIT) 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CONTROL_INIT; 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD else 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CR_INIT; 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD 166b1e849f2SPeter Tyser /* 167b1e849f2SPeter Tyser * Wait for auto-negotiation to complete, then determine link 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 169e1957ef0SPeter Tyser static uint mii_parse_sr(uint mii_reg, struct tsec_private * priv) 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD * Wait if the link is up, and autonegotiation is in progress 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD * (ie - we're capable and it's not done) 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 1768ef583a0SMike Frysinger if ((mii_reg & BMSR_ANEGCAPABLE) && !(mii_reg & BMSR_ANEGCOMPLETE)) { 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY auto negotiation to complete"); 1808ef583a0SMike Frysinger while (!(mii_reg & BMSR_ANEGCOMPLETE)) { 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD * Timeout reached ? 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD 1900d071cddSKim Phillips if (ctrlc()) { 1910d071cddSKim Phillips puts("user interrupt!\n"); 1920d071cddSKim Phillips priv->link = 0; 1930d071cddSKim Phillips return -EINTR; 1940d071cddSKim Phillips } 1950d071cddSKim Phillips 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 203b1e849f2SPeter Tyser 204b1e849f2SPeter Tyser /* Link status bit is latched low, read it again */ 205b1e849f2SPeter Tyser mii_reg = read_phy_reg(priv, MIIM_STATUS); 206b1e849f2SPeter Tyser 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 210b1e849f2SPeter Tyser priv->link = mii_reg & MIIM_STATUS_LINK ? 1 : 0; 211b1e849f2SPeter Tyser 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex. If 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD * autonegotiation is enabled, it uses the AND of the link 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD * partner's advertised capabilities and our advertised 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD * capabilities. If autonegotiation is disabled, we use the 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD * appropriate bits in the control register. 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD * Stolen from Linux's mii.c and phy_device.c 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 223e1957ef0SPeter Tyser static uint mii_parse_link(uint mii_reg, struct tsec_private *priv) 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're using autonegotiation */ 2268ef583a0SMike Frysinger if (mii_reg & BMSR_ANEGCAPABLE) { 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD uint lpa = 0; 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD uint gblpa = 0; 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for gigabit capability */ 2318ef583a0SMike Frysinger if (mii_reg & BMSR_ERCAP) { 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We want a list of states supported by 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD * both PHYs in the link 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2358ef583a0SMike Frysinger gblpa = read_phy_reg(priv, MII_STAT1000); 2368ef583a0SMike Frysinger gblpa &= read_phy_reg(priv, MII_CTRL1000) << 2; 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the baseline so we only have to set them 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD * if they're different 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check the gigabit fields */ 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) { 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD 2492439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & PHY_1000BTSR_1000FD) 2502439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're done! */ 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD 2568ef583a0SMike Frysinger lpa = read_phy_reg(priv, MII_ADVERTISE); 2578ef583a0SMike Frysinger lpa &= read_phy_reg(priv, MII_LPA); 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD 2598ef583a0SMike Frysinger if (lpa & (LPA_100FULL | LPA_100HALF)) { 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD 2628ef583a0SMike Frysinger if (lpa & LPA_100FULL) 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD 2658ef583a0SMike Frysinger } else if (lpa & LPA_10FULL) 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 2688ef583a0SMike Frysinger uint bmcr = read_phy_reg(priv, MII_BMCR); 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD 2738ef583a0SMike Frysinger if (bmcr & BMCR_FULLDPLX) 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD 2768ef583a0SMike Frysinger if (bmcr & BMCR_SPEED1000) 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 2788ef583a0SMike Frysinger else if (bmcr & BMCR_SPEED100) 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 286091dc9f6SZach LeRoy * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain 287091dc9f6SZach LeRoy * circumstances. eg a gigabit TSEC connected to a gigabit switch with 288091dc9f6SZach LeRoy * a 4-wire ethernet cable. Both ends advertise gigabit, but can't 289091dc9f6SZach LeRoy * link. "Ethernet@Wirespeed" reduces advertised speed until link 290091dc9f6SZach LeRoy * can be achieved. 291091dc9f6SZach LeRoy */ 292e1957ef0SPeter Tyser static uint mii_BCM54xx_wirespeed(uint mii_reg, struct tsec_private *priv) 293091dc9f6SZach LeRoy { 294091dc9f6SZach LeRoy return (read_phy_reg(priv, mii_reg) & 0x8FFF) | 0x8010; 295091dc9f6SZach LeRoy } 296091dc9f6SZach LeRoy 297091dc9f6SZach LeRoy /* 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD * Parse the BCM54xx status register for speed and duplex information. 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD * The linux sungem_phy has this information, but in a table format. 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 301e1957ef0SPeter Tyser static uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv) 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD { 30327165b5cSPeter Tyser /* If there is no link, speed and duplex don't matter */ 30427165b5cSPeter Tyser if (!priv->link) 30527165b5cSPeter Tyser return 0; 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD 30727165b5cSPeter Tyser switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> 30827165b5cSPeter Tyser MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) { 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1: 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD case 2: 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD case 3: 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD case 5: 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD case 6: 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD case 7: 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Auto-neg error, defaulting to 10BT/HD\n"); 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3428abb8dccSPeter Tyser 3438abb8dccSPeter Tyser /* 3448abb8dccSPeter Tyser * Find out if PHY is in copper or serdes mode by looking at Expansion Reg 3458abb8dccSPeter Tyser * 0x42 - "Operating Mode Status Register" 3468abb8dccSPeter Tyser */ 3478abb8dccSPeter Tyser static int BCM8482_is_serdes(struct tsec_private *priv) 3488abb8dccSPeter Tyser { 3498abb8dccSPeter Tyser u16 val; 3508abb8dccSPeter Tyser int serdes = 0; 3518abb8dccSPeter Tyser 3528abb8dccSPeter Tyser write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_ER | 0x42); 3538abb8dccSPeter Tyser val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA); 3548abb8dccSPeter Tyser 3558abb8dccSPeter Tyser switch (val & 0x1f) { 3568abb8dccSPeter Tyser case 0x0d: /* RGMII-to-100Base-FX */ 3578abb8dccSPeter Tyser case 0x0e: /* RGMII-to-SGMII */ 3588abb8dccSPeter Tyser case 0x0f: /* RGMII-to-SerDes */ 3598abb8dccSPeter Tyser case 0x12: /* SGMII-to-SerDes */ 3608abb8dccSPeter Tyser case 0x13: /* SGMII-to-100Base-FX */ 3618abb8dccSPeter Tyser case 0x16: /* SerDes-to-Serdes */ 3628abb8dccSPeter Tyser serdes = 1; 3638abb8dccSPeter Tyser break; 3648abb8dccSPeter Tyser case 0x6: /* RGMII-to-Copper */ 3658abb8dccSPeter Tyser case 0x14: /* SGMII-to-Copper */ 3668abb8dccSPeter Tyser case 0x17: /* SerDes-to-Copper */ 3678abb8dccSPeter Tyser break; 3688abb8dccSPeter Tyser default: 3698abb8dccSPeter Tyser printf("ERROR, invalid PHY mode (0x%x\n)", val); 3708abb8dccSPeter Tyser break; 3718abb8dccSPeter Tyser } 3728abb8dccSPeter Tyser 3738abb8dccSPeter Tyser return serdes; 3748abb8dccSPeter Tyser } 3758abb8dccSPeter Tyser 3768abb8dccSPeter Tyser /* 3778abb8dccSPeter Tyser * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating 3788abb8dccSPeter Tyser * Mode Status Register" 3798abb8dccSPeter Tyser */ 3808abb8dccSPeter Tyser uint mii_parse_BCM5482_serdes_sr(struct tsec_private *priv) 3818abb8dccSPeter Tyser { 3828abb8dccSPeter Tyser u16 val; 3838abb8dccSPeter Tyser int i = 0; 3848abb8dccSPeter Tyser 3858abb8dccSPeter Tyser /* Wait 1s for link - Clause 37 autonegotiation happens very fast */ 3868abb8dccSPeter Tyser while (1) { 3878abb8dccSPeter Tyser write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL, 3888abb8dccSPeter Tyser MIIM_BCM54XX_EXP_SEL_ER | 0x42); 3898abb8dccSPeter Tyser val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA); 3908abb8dccSPeter Tyser 3918abb8dccSPeter Tyser if (val & 0x8000) 3928abb8dccSPeter Tyser break; 3938abb8dccSPeter Tyser 3948abb8dccSPeter Tyser if (i++ > 1000) { 3958abb8dccSPeter Tyser priv->link = 0; 3968abb8dccSPeter Tyser return 1; 3978abb8dccSPeter Tyser } 3988abb8dccSPeter Tyser 3998abb8dccSPeter Tyser udelay(1000); /* 1 ms */ 4008abb8dccSPeter Tyser } 4018abb8dccSPeter Tyser 4028abb8dccSPeter Tyser priv->link = 1; 4038abb8dccSPeter Tyser switch ((val >> 13) & 0x3) { 4048abb8dccSPeter Tyser case (0x00): 4058abb8dccSPeter Tyser priv->speed = 10; 4068abb8dccSPeter Tyser break; 4078abb8dccSPeter Tyser case (0x01): 4088abb8dccSPeter Tyser priv->speed = 100; 4098abb8dccSPeter Tyser break; 4108abb8dccSPeter Tyser case (0x02): 4118abb8dccSPeter Tyser priv->speed = 1000; 4128abb8dccSPeter Tyser break; 4138abb8dccSPeter Tyser } 4148abb8dccSPeter Tyser 4158abb8dccSPeter Tyser priv->duplexity = (val & 0x1000) == 0x1000; 4168abb8dccSPeter Tyser 4178abb8dccSPeter Tyser return 0; 4188abb8dccSPeter Tyser } 4198abb8dccSPeter Tyser 4208abb8dccSPeter Tyser /* 4218abb8dccSPeter Tyser * Figure out if BCM5482 is in serdes or copper mode and determine link 4228abb8dccSPeter Tyser * configuration accordingly 4238abb8dccSPeter Tyser */ 4248abb8dccSPeter Tyser static uint mii_parse_BCM5482_sr(uint mii_reg, struct tsec_private *priv) 4258abb8dccSPeter Tyser { 4268abb8dccSPeter Tyser if (BCM8482_is_serdes(priv)) { 4278abb8dccSPeter Tyser mii_parse_BCM5482_serdes_sr(priv); 4285f6b1442SPeter Tyser priv->flags |= TSEC_FIBER; 4298abb8dccSPeter Tyser } else { 4308abb8dccSPeter Tyser /* Wait for auto-negotiation to complete or fail */ 4318abb8dccSPeter Tyser mii_parse_sr(mii_reg, priv); 4328abb8dccSPeter Tyser 4338abb8dccSPeter Tyser /* Parse BCM54xx copper aux status register */ 4348abb8dccSPeter Tyser mii_reg = read_phy_reg(priv, MIIM_BCM54xx_AUXSTATUS); 4358abb8dccSPeter Tyser mii_parse_BCM54xx_sr(mii_reg, priv); 4368abb8dccSPeter Tyser } 4378abb8dccSPeter Tyser 4388abb8dccSPeter Tyser return 0; 4398abb8dccSPeter Tyser } 4408abb8dccSPeter Tyser 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 444e1957ef0SPeter Tyser static uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv) 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) && 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD !(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY realtime link"); 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Timeout reached ? */ 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_LINK) 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD else 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX) 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD else 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED); 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 4862439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_GBIT: 4872439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4882439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4892439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_100: 4902439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4912439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4982439e4bfSJean-Christophe PLAGNIOL-VILLARD 49918ee320fSDave Liu /* Parse the RTL8211B's status register for speed and duplex 50018ee320fSDave Liu * information 50118ee320fSDave Liu */ 502e1957ef0SPeter Tyser static uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv) 50318ee320fSDave Liu { 50418ee320fSDave Liu uint speed; 50518ee320fSDave Liu 50618ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 507c7604783SAnton Vorontsov if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 50818ee320fSDave Liu int i = 0; 50918ee320fSDave Liu 510c7604783SAnton Vorontsov /* in case of timeout ->link is cleared */ 511c7604783SAnton Vorontsov priv->link = 1; 51218ee320fSDave Liu puts("Waiting for PHY realtime link"); 51318ee320fSDave Liu while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 51418ee320fSDave Liu /* Timeout reached ? */ 51518ee320fSDave Liu if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 51618ee320fSDave Liu puts(" TIMEOUT !\n"); 51718ee320fSDave Liu priv->link = 0; 51818ee320fSDave Liu break; 51918ee320fSDave Liu } 52018ee320fSDave Liu 52118ee320fSDave Liu if ((i++ % 1000) == 0) { 52218ee320fSDave Liu putc('.'); 52318ee320fSDave Liu } 52418ee320fSDave Liu udelay(1000); /* 1 ms */ 52518ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 52618ee320fSDave Liu } 52718ee320fSDave Liu puts(" done\n"); 52818ee320fSDave Liu udelay(500000); /* another 500 ms (results in faster booting) */ 52918ee320fSDave Liu } else { 53018ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK) 53118ee320fSDave Liu priv->link = 1; 53218ee320fSDave Liu else 53318ee320fSDave Liu priv->link = 0; 53418ee320fSDave Liu } 53518ee320fSDave Liu 53618ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX) 53718ee320fSDave Liu priv->duplexity = 1; 53818ee320fSDave Liu else 53918ee320fSDave Liu priv->duplexity = 0; 54018ee320fSDave Liu 54118ee320fSDave Liu speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED); 54218ee320fSDave Liu 54318ee320fSDave Liu switch (speed) { 54418ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_GBIT: 54518ee320fSDave Liu priv->speed = 1000; 54618ee320fSDave Liu break; 54718ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_100: 54818ee320fSDave Liu priv->speed = 100; 54918ee320fSDave Liu break; 55018ee320fSDave Liu default: 55118ee320fSDave Liu priv->speed = 10; 55218ee320fSDave Liu } 55318ee320fSDave Liu 55418ee320fSDave Liu return 0; 55518ee320fSDave Liu } 55618ee320fSDave Liu 5572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex 5582439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 5592439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 560e1957ef0SPeter Tyser static uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv) 5612439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5622439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 5632439e4bfSJean-Christophe PLAGNIOL-VILLARD 5642439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX) 5652439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5662439e4bfSJean-Christophe PLAGNIOL-VILLARD else 5672439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5682439e4bfSJean-Christophe PLAGNIOL-VILLARD 5692439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED; 5702439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 5712439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_GBIT: 5722439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 5732439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5742439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_100: 5752439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 5762439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5772439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 5782439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5792439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5802439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5812439e4bfSJean-Christophe PLAGNIOL-VILLARD 5822439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 5832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5842439e4bfSJean-Christophe PLAGNIOL-VILLARD 5852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex 5862439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 5872439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 588e1957ef0SPeter Tyser static uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv) 5892439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5902439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 5912439e4bfSJean-Christophe PLAGNIOL-VILLARD 5922439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX) 5932439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5942439e4bfSJean-Christophe PLAGNIOL-VILLARD else 5952439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5962439e4bfSJean-Christophe PLAGNIOL-VILLARD 5972439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED; 5982439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 5992439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_GBIT: 6002439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 6012439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6022439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_100: 6032439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6042439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6052439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 6062439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6072439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6092439e4bfSJean-Christophe PLAGNIOL-VILLARD 6102439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 6112439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6122439e4bfSJean-Christophe PLAGNIOL-VILLARD 6132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex 6142439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 6152439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 616e1957ef0SPeter Tyser static uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv) 6172439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6182439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H)) 6192439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6202439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6212439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6222439e4bfSJean-Christophe PLAGNIOL-VILLARD 6232439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F)) 6242439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 6252439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6262439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 6272439e4bfSJean-Christophe PLAGNIOL-VILLARD 6282439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 6292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6302439e4bfSJean-Christophe PLAGNIOL-VILLARD 6312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD * Hack to write all 4 PHYs with the LED values 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 634e1957ef0SPeter Tyser static uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv) 6352439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6362439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phyid; 637a32a6be2SMingkai Hu tsec_mdio_t *regbase = priv->phyregs; 6382439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD for (phyid = 0; phyid < 4; phyid++) { 641a32a6be2SMingkai Hu out_be32(®base->miimadd, (phyid << 8) | mii_reg); 642a32a6be2SMingkai Hu out_be32(®base->miimcon, MIIM_CIS8204_SLEDCON_INIT); 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 645a32a6be2SMingkai Hu while ((in_be32(®base->miimind) & MIIMIND_BUSY) && timeout--) 646a32a6be2SMingkai Hu ; 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_SLEDCON_INIT; 6502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD 652e1957ef0SPeter Tyser static uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv) 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII; 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6572439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT; 6582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6592439e4bfSJean-Christophe PLAGNIOL-VILLARD 660e1957ef0SPeter Tyser static uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv) 66119580e66SDave Liu { 66219580e66SDave Liu uint mii_data = read_phy_reg(priv, mii_reg); 66319580e66SDave Liu 66419580e66SDave Liu if (priv->flags & TSEC_REDUCED) 66519580e66SDave Liu mii_data = (mii_data & 0xfff0) | 0x000b; 66619580e66SDave Liu return mii_data; 66719580e66SDave Liu } 66819580e66SDave Liu 669e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1149S = { 6702439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x1410ca, 6712439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1149S", 6722439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 6732439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 6762439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 6872439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 6892439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 6902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 6912439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 6922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 693c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 6952439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 6962439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 6972439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 6992439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 7002439e4bfSJean-Christophe PLAGNIOL-VILLARD 7012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */ 702e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5461S = { 7032439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060c1, /* 5461 ID */ 7042439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5461S", 7052439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 7062439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 7072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 7082439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 7092439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 7102439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 7112439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 7122439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 7132439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 7142439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 7152439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 7162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 7172439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 7182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 7192439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 7202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 7212439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 7222439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 7232439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 7242439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 7252439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 7262439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 7272439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 7282439e4bfSJean-Christophe PLAGNIOL-VILLARD 729e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5464S = { 7302439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060b1, /* 5464 ID */ 7312439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5464S", 7322439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 7332439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 7342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 7352439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 7362439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 7372439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 7382439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 7392439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 7402439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 7412439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 7422439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 7432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 7442439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 7452439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 7462439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 7472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 7482439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 7492439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 7502439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 7512439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 7532439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 7542439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 7552439e4bfSJean-Christophe PLAGNIOL-VILLARD 756e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5482S = { 757091dc9f6SZach LeRoy 0x0143bcb, 758091dc9f6SZach LeRoy "Broadcom BCM5482S", 759091dc9f6SZach LeRoy 4, 760091dc9f6SZach LeRoy (struct phy_cmd[]) { /* config */ 761091dc9f6SZach LeRoy /* Reset and configure the PHY */ 762091dc9f6SZach LeRoy {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 763091dc9f6SZach LeRoy /* Setup read from auxilary control shadow register 7 */ 764091dc9f6SZach LeRoy {MIIM_BCM54xx_AUXCNTL, MIIM_BCM54xx_AUXCNTL_ENCODE(7), NULL}, 765091dc9f6SZach LeRoy /* Read Misc Control register and or in Ethernet@Wirespeed */ 766091dc9f6SZach LeRoy {MIIM_BCM54xx_AUXCNTL, 0, &mii_BCM54xx_wirespeed}, 767091dc9f6SZach LeRoy {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 7688abb8dccSPeter Tyser /* Initial config/enable of secondary SerDes interface */ 7698abb8dccSPeter Tyser {MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf), NULL}, 7708abb8dccSPeter Tyser /* Write intial value to secondary SerDes Contol */ 7718abb8dccSPeter Tyser {MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_SSD | 0, NULL}, 7728abb8dccSPeter Tyser {MIIM_BCM54XX_EXP_DATA, MIIM_CONTROL_RESTART, NULL}, 7738abb8dccSPeter Tyser /* Enable copper/fiber auto-detect */ 7748abb8dccSPeter Tyser {MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201)}, 775091dc9f6SZach LeRoy {miim_end,} 776091dc9f6SZach LeRoy }, 777091dc9f6SZach LeRoy (struct phy_cmd[]) { /* startup */ 778091dc9f6SZach LeRoy /* Status is read once to clear old link state */ 779091dc9f6SZach LeRoy {MIIM_STATUS, miim_read, NULL}, 7808abb8dccSPeter Tyser /* Determine copper/fiber, auto-negotiate, and read the result */ 7818abb8dccSPeter Tyser {MIIM_STATUS, miim_read, &mii_parse_BCM5482_sr}, 782091dc9f6SZach LeRoy {miim_end,} 783091dc9f6SZach LeRoy }, 784091dc9f6SZach LeRoy (struct phy_cmd[]) { /* shutdown */ 785091dc9f6SZach LeRoy {miim_end,} 786091dc9f6SZach LeRoy }, 787091dc9f6SZach LeRoy }; 788091dc9f6SZach LeRoy 789e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1011S = { 7902439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410c6, 7912439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1011S", 7922439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 7952439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 7962439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 7972439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 7982439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 7992439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 8002439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 8012439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 8052439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 8062439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 8072439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 8082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 8092439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 8102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 8122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 813c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 8142439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 8152439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 8162439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 8182439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 8202439e4bfSJean-Christophe PLAGNIOL-VILLARD 821e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1111S = { 8222439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cc, 8232439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1111S", 8242439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 8252439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 8262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 8272439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 82819580e66SDave Liu {0x1b, 0x848f, &mii_m88e1111s_setmode}, 8292439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */ 8302439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 8312439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 8322439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 8332439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 8342439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 8352439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 8362439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 8372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 8382439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 8392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 8402439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 8412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 842c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 8432439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 8442439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 8452439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 8462439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 8472439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 8482439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 8492439e4bfSJean-Christophe PLAGNIOL-VILLARD 850e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1118 = { 851290ef643SRon Madrid 0x01410e1, 852290ef643SRon Madrid "Marvell 88E1118", 853290ef643SRon Madrid 4, 854290ef643SRon Madrid (struct phy_cmd[]) { /* config */ 855290ef643SRon Madrid /* Reset and configure the PHY */ 856290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 857290ef643SRon Madrid {0x16, 0x0002, NULL}, /* Change Page Number */ 858290ef643SRon Madrid {0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */ 85912a8b9dbSRon Madrid {0x16, 0x0003, NULL}, /* Change Page Number */ 86012a8b9dbSRon Madrid {0x10, 0x021e, NULL}, /* Adjust LED control */ 86112a8b9dbSRon Madrid {0x16, 0x0000, NULL}, /* Change Page Number */ 862290ef643SRon Madrid {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 863290ef643SRon Madrid {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 864290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 865290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 866290ef643SRon Madrid {miim_end,} 867290ef643SRon Madrid }, 868290ef643SRon Madrid (struct phy_cmd[]) { /* startup */ 869290ef643SRon Madrid {0x16, 0x0000, NULL}, /* Change Page Number */ 870290ef643SRon Madrid /* Status is read once to clear old link state */ 871290ef643SRon Madrid {MIIM_STATUS, miim_read, NULL}, 872290ef643SRon Madrid /* Auto-negotiate */ 87312a8b9dbSRon Madrid {MIIM_STATUS, miim_read, &mii_parse_sr}, 874290ef643SRon Madrid /* Read the status */ 875290ef643SRon Madrid {MIIM_88E1011_PHY_STATUS, miim_read, 876290ef643SRon Madrid &mii_parse_88E1011_psr}, 877290ef643SRon Madrid {miim_end,} 878290ef643SRon Madrid }, 879290ef643SRon Madrid (struct phy_cmd[]) { /* shutdown */ 880290ef643SRon Madrid {miim_end,} 881290ef643SRon Madrid }, 882290ef643SRon Madrid }; 883290ef643SRon Madrid 884d23dc394SSergei Poselenov /* 885d23dc394SSergei Poselenov * Since to access LED register we need do switch the page, we 886d23dc394SSergei Poselenov * do LED configuring in the miim_read-like function as follows 887d23dc394SSergei Poselenov */ 888e1957ef0SPeter Tyser static uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv) 889d23dc394SSergei Poselenov { 890d23dc394SSergei Poselenov uint pg; 891d23dc394SSergei Poselenov 892d23dc394SSergei Poselenov /* Switch the page to access the led register */ 893d23dc394SSergei Poselenov pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE); 894d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE); 895d23dc394SSergei Poselenov 896d23dc394SSergei Poselenov /* Configure leds */ 897d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL, 898d23dc394SSergei Poselenov MIIM_88E1121_PHY_LED_DEF); 899d23dc394SSergei Poselenov 900d23dc394SSergei Poselenov /* Restore the page pointer */ 901d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg); 902d23dc394SSergei Poselenov return 0; 903d23dc394SSergei Poselenov } 904d23dc394SSergei Poselenov 905e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1121R = { 906d23dc394SSergei Poselenov 0x01410cb, 907d23dc394SSergei Poselenov "Marvell 88E1121R", 908d23dc394SSergei Poselenov 4, 909d23dc394SSergei Poselenov (struct phy_cmd[]) { /* config */ 910d23dc394SSergei Poselenov /* Reset and configure the PHY */ 911d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 912d23dc394SSergei Poselenov {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 913d23dc394SSergei Poselenov {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 914d23dc394SSergei Poselenov /* Configure leds */ 915c6dbdfdaSPeter Tyser {MIIM_88E1121_PHY_LED_CTRL, miim_read, &mii_88E1121_set_led}, 916d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 91723afaba6SAnatolij Gustschin /* Disable IRQs and de-assert interrupt */ 91823afaba6SAnatolij Gustschin {MIIM_88E1121_PHY_IRQ_EN, 0, NULL}, 91923afaba6SAnatolij Gustschin {MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL}, 920d23dc394SSergei Poselenov {miim_end,} 921d23dc394SSergei Poselenov }, 922d23dc394SSergei Poselenov (struct phy_cmd[]) { /* startup */ 923d23dc394SSergei Poselenov /* Status is read once to clear old link state */ 924d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, NULL}, 925d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_sr}, 926d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_link}, 927d23dc394SSergei Poselenov {miim_end,} 928d23dc394SSergei Poselenov }, 929d23dc394SSergei Poselenov (struct phy_cmd[]) { /* shutdown */ 930d23dc394SSergei Poselenov {miim_end,} 931d23dc394SSergei Poselenov }, 932d23dc394SSergei Poselenov }; 933d23dc394SSergei Poselenov 9342439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv) 9352439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9362439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_data = read_phy_reg(priv, mii_reg); 9372439e4bfSJean-Christophe PLAGNIOL-VILLARD 9382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setting MIIM_88E1145_PHY_EXT_CR */ 9392439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 9402439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data | 9412439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY; 9422439e4bfSJean-Christophe PLAGNIOL-VILLARD else 9432439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data; 9442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9452439e4bfSJean-Christophe PLAGNIOL-VILLARD 9462439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = { 9472439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cd, 9482439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1145", 9492439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 9502439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 9512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PHY */ 9522439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 9532439e4bfSJean-Christophe PLAGNIOL-VILLARD 9542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Errata E0, E1 */ 9552439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x001b, NULL}, 9562439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0x418f, NULL}, 9572439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x0016, NULL}, 9582439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0xa2da, NULL}, 9592439e4bfSJean-Christophe PLAGNIOL-VILLARD 9602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure the PHY */ 9612439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 9622439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 963c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, NULL}, 9642439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode}, 9652439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 9662439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL}, 9672439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 9682439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 9692439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 9702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 9712439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 9722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 9732439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 974c6dbdfdaSPeter Tyser {MIIM_88E1111_PHY_LED_CONTROL, MIIM_88E1111_PHY_LED_DIRECT, NULL}, 9752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status */ 976c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 9772439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 9782439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 9792439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 9802439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 9812439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 9822439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 9832439e4bfSJean-Christophe PLAGNIOL-VILLARD 984e1957ef0SPeter Tyser static struct phy_info phy_info_cis8204 = { 9852439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f11, 9862439e4bfSJean-Christophe PLAGNIOL-VILLARD "Cicada Cis8204", 9872439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 9882439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 9892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 990c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 9912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 9922439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 9932439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT, 9942439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_fixled}, 9952439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT, 9962439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_setmode}, 9972439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 9982439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 9992439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 10002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 10012439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 10032439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 10042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1005c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201}, 10062439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10072439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10082439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 10092439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10102439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10112439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 10122439e4bfSJean-Christophe PLAGNIOL-VILLARD 10132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */ 1014e1957ef0SPeter Tyser static struct phy_info phy_info_cis8201 = { 10152439e4bfSJean-Christophe PLAGNIOL-VILLARD 0xfc41, 10162439e4bfSJean-Christophe PLAGNIOL-VILLARD "CIS8201", 10172439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 10182439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 10192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 1020c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 10212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the interface mode */ 1022c6dbdfdaSPeter Tyser {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL}, 10232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 10242439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 10252439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10262439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10272439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 10282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 10292439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 10312439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 10322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1033c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201}, 10342439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10352439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10362439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 10372439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10382439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10392439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1040e1957ef0SPeter Tyser 1041e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8211 = { 1042736323a4SPieter Henning 0xfc4b, 1043736323a4SPieter Henning "Vitesse VSC8211", 1044736323a4SPieter Henning 4, 1045736323a4SPieter Henning (struct phy_cmd[]) { /* config */ 1046736323a4SPieter Henning /* Override PHY config settings */ 1047c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 1048736323a4SPieter Henning /* Set up the interface mode */ 1049c6dbdfdaSPeter Tyser {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL}, 1050736323a4SPieter Henning /* Configure some basic stuff */ 1051736323a4SPieter Henning {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1052736323a4SPieter Henning {miim_end,} 1053736323a4SPieter Henning }, 1054736323a4SPieter Henning (struct phy_cmd[]) { /* startup */ 1055736323a4SPieter Henning /* Read the Status (2x to make sure link is right) */ 1056736323a4SPieter Henning {MIIM_STATUS, miim_read, NULL}, 1057736323a4SPieter Henning /* Auto-negotiate */ 1058736323a4SPieter Henning {MIIM_STATUS, miim_read, &mii_parse_sr}, 1059736323a4SPieter Henning /* Read the status */ 1060c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201}, 1061736323a4SPieter Henning {miim_end,} 1062736323a4SPieter Henning }, 1063736323a4SPieter Henning (struct phy_cmd[]) { /* shutdown */ 1064736323a4SPieter Henning {miim_end,} 1065736323a4SPieter Henning }, 1066736323a4SPieter Henning }; 1067e1957ef0SPeter Tyser 1068e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8244 = { 10692439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f1b, 10702439e4bfSJean-Christophe PLAGNIOL-VILLARD "Vitesse VSC8244", 10712439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 10722439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 10732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 10742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 10752439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 10762439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10772439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10782439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 10792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 10802439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 10822439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 10832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1084c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 10852439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10862439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10872439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 10882439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10892439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10902439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 10912439e4bfSJean-Christophe PLAGNIOL-VILLARD 1092e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8641 = { 1093b7fe25d2SPoonam Aggrwal 0x7043, 1094b7fe25d2SPoonam Aggrwal "Vitesse VSC8641", 1095b7fe25d2SPoonam Aggrwal 4, 1096b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* config */ 1097b7fe25d2SPoonam Aggrwal /* Configure some basic stuff */ 1098b7fe25d2SPoonam Aggrwal {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1099b7fe25d2SPoonam Aggrwal {miim_end,} 1100b7fe25d2SPoonam Aggrwal }, 1101b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* startup */ 1102b7fe25d2SPoonam Aggrwal /* Read the Status (2x to make sure link is right) */ 1103b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, NULL}, 1104b7fe25d2SPoonam Aggrwal /* Auto-negotiate */ 1105b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, &mii_parse_sr}, 1106b7fe25d2SPoonam Aggrwal /* Read the status */ 1107c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 1108b7fe25d2SPoonam Aggrwal {miim_end,} 1109b7fe25d2SPoonam Aggrwal }, 1110b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* shutdown */ 1111b7fe25d2SPoonam Aggrwal {miim_end,} 1112b7fe25d2SPoonam Aggrwal }, 1113b7fe25d2SPoonam Aggrwal }; 1114b7fe25d2SPoonam Aggrwal 1115e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8221 = { 1116b7fe25d2SPoonam Aggrwal 0xfc55, 1117b7fe25d2SPoonam Aggrwal "Vitesse VSC8221", 1118b7fe25d2SPoonam Aggrwal 4, 1119b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* config */ 1120b7fe25d2SPoonam Aggrwal /* Configure some basic stuff */ 1121b7fe25d2SPoonam Aggrwal {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1122b7fe25d2SPoonam Aggrwal {miim_end,} 1123b7fe25d2SPoonam Aggrwal }, 1124b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* startup */ 1125b7fe25d2SPoonam Aggrwal /* Read the Status (2x to make sure link is right) */ 1126b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, NULL}, 1127b7fe25d2SPoonam Aggrwal /* Auto-negotiate */ 1128b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, &mii_parse_sr}, 1129b7fe25d2SPoonam Aggrwal /* Read the status */ 1130c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 1131b7fe25d2SPoonam Aggrwal {miim_end,} 1132b7fe25d2SPoonam Aggrwal }, 1133b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* shutdown */ 1134b7fe25d2SPoonam Aggrwal {miim_end,} 1135b7fe25d2SPoonam Aggrwal }, 1136b7fe25d2SPoonam Aggrwal }; 1137b7fe25d2SPoonam Aggrwal 1138e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8601 = { 11392d934ea5STor Krill 0x00007042, 11402d934ea5STor Krill "Vitesse VSC8601", 11412d934ea5STor Krill 4, 11422d934ea5STor Krill (struct phy_cmd[]) { /* config */ 11432d934ea5STor Krill /* Override PHY config settings */ 11442d934ea5STor Krill /* Configure some basic stuff */ 11452d934ea5STor Krill {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 11466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_VSC8601_SKEWFIX 11472d934ea5STor Krill {MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL}, 11486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX) 11499acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,1,NULL}, 1150c6dbdfdaSPeter Tyser #define VSC8101_SKEW \ 1151c6dbdfdaSPeter Tyser (CONFIG_SYS_VSC8601_SKEW_TX << 14) | (CONFIG_SYS_VSC8601_SKEW_RX << 12) 11529acde129SAndre Schwarz {MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL}, 11539acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,0,NULL}, 11549acde129SAndre Schwarz #endif 11552d934ea5STor Krill #endif 1156c9d6b692SAndre Schwarz {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1157c9d6b692SAndre Schwarz {MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init}, 11582d934ea5STor Krill {miim_end,} 11592d934ea5STor Krill }, 11602d934ea5STor Krill (struct phy_cmd[]) { /* startup */ 11612d934ea5STor Krill /* Read the Status (2x to make sure link is right) */ 11622d934ea5STor Krill {MIIM_STATUS, miim_read, NULL}, 11632d934ea5STor Krill /* Auto-negotiate */ 11642d934ea5STor Krill {MIIM_STATUS, miim_read, &mii_parse_sr}, 11652d934ea5STor Krill /* Read the status */ 1166c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 11672d934ea5STor Krill {miim_end,} 11682d934ea5STor Krill }, 11692d934ea5STor Krill (struct phy_cmd[]) { /* shutdown */ 11702d934ea5STor Krill {miim_end,} 11712d934ea5STor Krill }, 11722d934ea5STor Krill }; 11732d934ea5STor Krill 1174e1957ef0SPeter Tyser static struct phy_info phy_info_dm9161 = { 11752439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0181b88, 11762439e4bfSJean-Christophe PLAGNIOL-VILLARD "Davicom DM9161E", 11772439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 11782439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 11792439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL}, 11802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do not bypass the scrambler/descrambler */ 11812439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL}, 11822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear 10BTCSR to default */ 1183c6dbdfdaSPeter Tyser {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, NULL}, 11842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 11852439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CR_INIT, NULL}, 11862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart Auto Negotiation */ 11872439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL}, 11882439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11892439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11902439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 11912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 11922439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 11932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 11942439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 11952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1196c6dbdfdaSPeter Tyser {MIIM_DM9161_SCSR, miim_read, &mii_parse_dm9161_scsr}, 11972439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11982439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11992439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 12002439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12012439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12022439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1203c6dbdfdaSPeter Tyser 120426918b79SHeiko Schocher /* micrel KSZ804 */ 120526918b79SHeiko Schocher static struct phy_info phy_info_ksz804 = { 120626918b79SHeiko Schocher 0x0022151, 120726918b79SHeiko Schocher "Micrel KSZ804 PHY", 120826918b79SHeiko Schocher 4, 120926918b79SHeiko Schocher (struct phy_cmd[]) { /* config */ 12108ef583a0SMike Frysinger {MII_BMCR, BMCR_RESET, NULL}, 12118ef583a0SMike Frysinger {MII_BMCR, BMCR_ANENABLE|BMCR_ANRESTART, NULL}, 121226918b79SHeiko Schocher {miim_end,} 121326918b79SHeiko Schocher }, 121426918b79SHeiko Schocher (struct phy_cmd[]) { /* startup */ 12158ef583a0SMike Frysinger {MII_BMSR, miim_read, NULL}, 12168ef583a0SMike Frysinger {MII_BMSR, miim_read, &mii_parse_sr}, 12178ef583a0SMike Frysinger {MII_BMSR, miim_read, &mii_parse_link}, 121826918b79SHeiko Schocher {miim_end,} 121926918b79SHeiko Schocher }, 122026918b79SHeiko Schocher (struct phy_cmd[]) { /* shutdown */ 122126918b79SHeiko Schocher {miim_end,} 122226918b79SHeiko Schocher } 122326918b79SHeiko Schocher }; 122426918b79SHeiko Schocher 12252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor. */ 1226e1957ef0SPeter Tyser static struct phy_info phy_info_generic = { 12272439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, 12282439e4bfSJean-Christophe PLAGNIOL-VILLARD "Unknown/Generic PHY", 12292439e4bfSJean-Christophe PLAGNIOL-VILLARD 32, 12302439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 12318ef583a0SMike Frysinger {MII_BMCR, BMCR_RESET, NULL}, 12328ef583a0SMike Frysinger {MII_BMCR, BMCR_ANENABLE|BMCR_ANRESTART, NULL}, 12332439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12342439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12352439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 12368ef583a0SMike Frysinger {MII_BMSR, miim_read, NULL}, 12378ef583a0SMike Frysinger {MII_BMSR, miim_read, &mii_parse_sr}, 12388ef583a0SMike Frysinger {MII_BMSR, miim_read, &mii_parse_link}, 12392439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12402439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12412439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 12422439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12432439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12442439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12452439e4bfSJean-Christophe PLAGNIOL-VILLARD 1246e1957ef0SPeter Tyser static uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv) 12472439e4bfSJean-Christophe PLAGNIOL-VILLARD { 12482439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int speed; 12492439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 12502439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK; 12512439e4bfSJean-Christophe PLAGNIOL-VILLARD 12522439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 12532439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10HDX: 12542439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 12552439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 12562439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 12572439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10FDX: 12582439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 12592439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 12602439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 12612439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_100HDX: 12622439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 12632439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 12642439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 12652439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 12662439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 12672439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 12682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12692439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 12702439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 0; 12712439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 12722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12732439e4bfSJean-Christophe PLAGNIOL-VILLARD 12742439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 12752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12762439e4bfSJean-Christophe PLAGNIOL-VILLARD 12772439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = { 12782439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0001378e, 12792439e4bfSJean-Christophe PLAGNIOL-VILLARD "LXT971", 12802439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 12812439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 12822439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CR, MIIM_CR_INIT, mii_cr_init}, /* autonegotiate */ 12832439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12842439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12852439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup - enable interrupts */ 12862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* { 0x12, 0x00f2, NULL }, */ 12872439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12882439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12892439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2}, 12902439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12912439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12922439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown - disable interrupts */ 12932439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12942439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12952439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12962439e4bfSJean-Christophe PLAGNIOL-VILLARD 12972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex 12982439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 12992439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1300e1957ef0SPeter Tyser static uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv) 13012439e4bfSJean-Christophe PLAGNIOL-VILLARD { 13022439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (mii_reg & MIIM_DP83865_SPD_MASK) { 13032439e4bfSJean-Christophe PLAGNIOL-VILLARD 13042439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_1000: 13052439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 13062439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 13072439e4bfSJean-Christophe PLAGNIOL-VILLARD 13082439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_100: 13092439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 13102439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 13112439e4bfSJean-Christophe PLAGNIOL-VILLARD 13122439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 13132439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 13142439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 13152439e4bfSJean-Christophe PLAGNIOL-VILLARD 13162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 13172439e4bfSJean-Christophe PLAGNIOL-VILLARD 13182439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_DP83865_DPX_FULL) 13192439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 13202439e4bfSJean-Christophe PLAGNIOL-VILLARD else 13212439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 13222439e4bfSJean-Christophe PLAGNIOL-VILLARD 13232439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 13242439e4bfSJean-Christophe PLAGNIOL-VILLARD } 13252439e4bfSJean-Christophe PLAGNIOL-VILLARD 1326e1957ef0SPeter Tyser static struct phy_info phy_info_dp83865 = { 13272439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x20005c7, 13282439e4bfSJean-Christophe PLAGNIOL-VILLARD "NatSemi DP83865", 13292439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 13302439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 13312439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL}, 13322439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13332439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13342439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 13352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 13362439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 13372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 13382439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 13392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the link and auto-neg status */ 1340c6dbdfdaSPeter Tyser {MIIM_DP83865_LANR, miim_read, &mii_parse_dp83865_lanr}, 13412439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13422439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13432439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 13442439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13452439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13462439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 13472439e4bfSJean-Christophe PLAGNIOL-VILLARD 1348e1957ef0SPeter Tyser static struct phy_info phy_info_rtl8211b = { 134918ee320fSDave Liu 0x001cc91, 135018ee320fSDave Liu "RealTek RTL8211B", 135118ee320fSDave Liu 4, 135218ee320fSDave Liu (struct phy_cmd[]) { /* config */ 135318ee320fSDave Liu /* Reset and configure the PHY */ 135418ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 135518ee320fSDave Liu {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 135618ee320fSDave Liu {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 135718ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 135818ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 135918ee320fSDave Liu {miim_end,} 136018ee320fSDave Liu }, 136118ee320fSDave Liu (struct phy_cmd[]) { /* startup */ 136218ee320fSDave Liu /* Status is read once to clear old link state */ 136318ee320fSDave Liu {MIIM_STATUS, miim_read, NULL}, 136418ee320fSDave Liu /* Auto-negotiate */ 136518ee320fSDave Liu {MIIM_STATUS, miim_read, &mii_parse_sr}, 136618ee320fSDave Liu /* Read the status */ 136718ee320fSDave Liu {MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr}, 136818ee320fSDave Liu {miim_end,} 136918ee320fSDave Liu }, 137018ee320fSDave Liu (struct phy_cmd[]) { /* shutdown */ 137118ee320fSDave Liu {miim_end,} 137218ee320fSDave Liu }, 137318ee320fSDave Liu }; 137418ee320fSDave Liu 137519d68d20SLi Yang struct phy_info phy_info_AR8021 = { 137619d68d20SLi Yang 0x4dd04, 137719d68d20SLi Yang "AR8021", 137819d68d20SLi Yang 4, 137919d68d20SLi Yang (struct phy_cmd[]) { /* config */ 138019d68d20SLi Yang {MII_BMCR, BMCR_RESET, NULL}, 138119d68d20SLi Yang {MII_BMCR, BMCR_ANENABLE|BMCR_ANRESTART, NULL}, 138219d68d20SLi Yang {0x1d, 0x05, NULL}, 138319d68d20SLi Yang {0x1e, 0x3D47, NULL}, 138419d68d20SLi Yang {miim_end,} 138519d68d20SLi Yang }, 138619d68d20SLi Yang (struct phy_cmd[]) { /* startup */ 138719d68d20SLi Yang {MII_BMSR, miim_read, NULL}, 138819d68d20SLi Yang {MII_BMSR, miim_read, &mii_parse_sr}, 138919d68d20SLi Yang {MII_BMSR, miim_read, &mii_parse_link}, 139019d68d20SLi Yang {miim_end,} 139119d68d20SLi Yang }, 139219d68d20SLi Yang (struct phy_cmd[]) { /* shutdown */ 139319d68d20SLi Yang {miim_end,} 139419d68d20SLi Yang } 139519d68d20SLi Yang }; 139619d68d20SLi Yang 1397e1957ef0SPeter Tyser static struct phy_info *phy_info[] = { 13982439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8204, 13992439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8201, 14002439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5461S, 14012439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5464S, 1402091dc9f6SZach LeRoy &phy_info_BCM5482S, 14032439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1011S, 14042439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1111S, 1405290ef643SRon Madrid &phy_info_M88E1118, 1406d23dc394SSergei Poselenov &phy_info_M88E1121R, 14072439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1145, 14082439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1149S, 14092439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dm9161, 141026918b79SHeiko Schocher &phy_info_ksz804, 14112439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_lxt971, 1412736323a4SPieter Henning &phy_info_VSC8211, 14132439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_VSC8244, 14142d934ea5STor Krill &phy_info_VSC8601, 1415b7fe25d2SPoonam Aggrwal &phy_info_VSC8641, 1416b7fe25d2SPoonam Aggrwal &phy_info_VSC8221, 14172439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dp83865, 141818ee320fSDave Liu &phy_info_rtl8211b, 141919d68d20SLi Yang &phy_info_AR8021, 14200452352dSPaul Gortmaker &phy_info_generic, /* must be last; has ID 0 and 32 bit mask */ 14212439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL 14222439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14232439e4bfSJean-Christophe PLAGNIOL-VILLARD 14242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through 14252439e4bfSJean-Christophe PLAGNIOL-VILLARD * all of the known PHYs to see if one matches. If so, return 14262439e4bfSJean-Christophe PLAGNIOL-VILLARD * it, if not, return NULL 14272439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1428e1957ef0SPeter Tyser static struct phy_info *get_phy_info(struct eth_device *dev) 14292439e4bfSJean-Christophe PLAGNIOL-VILLARD { 14302439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 14312439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phy_reg, phy_ID; 14322439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 14332439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *theInfo = NULL; 14342439e4bfSJean-Christophe PLAGNIOL-VILLARD 14352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR1, and put them in the upper half */ 14362439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR1); 14372439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID = (phy_reg & 0xffff) << 16; 14382439e4bfSJean-Christophe PLAGNIOL-VILLARD 14392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR2, and put them in the lower half */ 14402439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR2); 14412439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID |= (phy_reg & 0xffff); 14422439e4bfSJean-Christophe PLAGNIOL-VILLARD 14432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* loop through all the known PHY types, and find one that */ 14442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* matches the ID we read from the PHY. */ 14452439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; phy_info[i]; i++) { 14462439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) { 14472439e4bfSJean-Christophe PLAGNIOL-VILLARD theInfo = phy_info[i]; 14482439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14492439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14512439e4bfSJean-Christophe PLAGNIOL-VILLARD 14520452352dSPaul Gortmaker if (theInfo == &phy_info_generic) { 1453c6dbdfdaSPeter Tyser printf("%s: No support for PHY id %x; assuming generic\n", 1454c6dbdfdaSPeter Tyser dev->name, phy_ID); 14552439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 14562439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID); 14572439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14582439e4bfSJean-Christophe PLAGNIOL-VILLARD 14592439e4bfSJean-Christophe PLAGNIOL-VILLARD return theInfo; 14602439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14612439e4bfSJean-Christophe PLAGNIOL-VILLARD 14622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's 14632439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY, running functions as necessary 14642439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1465e1957ef0SPeter Tyser static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd) 14662439e4bfSJean-Christophe PLAGNIOL-VILLARD { 14672439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 14682439e4bfSJean-Christophe PLAGNIOL-VILLARD uint result; 1469a32a6be2SMingkai Hu tsec_mdio_t *phyregs = priv->phyregs; 14702439e4bfSJean-Christophe PLAGNIOL-VILLARD 1471a32a6be2SMingkai Hu out_be32(&phyregs->miimcfg, MIIMCFG_RESET); 14722439e4bfSJean-Christophe PLAGNIOL-VILLARD 1473a32a6be2SMingkai Hu out_be32(&phyregs->miimcfg, MIIMCFG_INIT_VALUE); 14742439e4bfSJean-Christophe PLAGNIOL-VILLARD 1475a32a6be2SMingkai Hu while (in_be32(&phyregs->miimind) & MIIMIND_BUSY) 1476a32a6be2SMingkai Hu ; 14772439e4bfSJean-Christophe PLAGNIOL-VILLARD 14782439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; cmd->mii_reg != miim_end; i++) { 14792439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->mii_data == miim_read) { 14802439e4bfSJean-Christophe PLAGNIOL-VILLARD result = read_phy_reg(priv, cmd->mii_reg); 14812439e4bfSJean-Christophe PLAGNIOL-VILLARD 14822439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 14832439e4bfSJean-Christophe PLAGNIOL-VILLARD (*(cmd->funct)) (result, priv); 14842439e4bfSJean-Christophe PLAGNIOL-VILLARD 14852439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 14862439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 14872439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (*(cmd->funct)) (cmd->mii_reg, priv); 14882439e4bfSJean-Christophe PLAGNIOL-VILLARD else 14892439e4bfSJean-Christophe PLAGNIOL-VILLARD result = cmd->mii_data; 14902439e4bfSJean-Christophe PLAGNIOL-VILLARD 14912439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy_reg(priv, cmd->mii_reg, result); 14922439e4bfSJean-Christophe PLAGNIOL-VILLARD 14932439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14942439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd++; 14952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14962439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14972439e4bfSJean-Christophe PLAGNIOL-VILLARD 14982439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 14992439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 15002439e4bfSJean-Christophe PLAGNIOL-VILLARD 15012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 15022439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read a MII PHY register. 15032439e4bfSJean-Christophe PLAGNIOL-VILLARD * 15042439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 15052439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 15062439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 15075700bb63SMike Frysinger static int tsec_miiphy_read(const char *devname, unsigned char addr, 15082439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value) 15092439e4bfSJean-Christophe PLAGNIOL-VILLARD { 15102439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short ret; 151155fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 15122439e4bfSJean-Christophe PLAGNIOL-VILLARD 15132439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 15142439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't read PHY at address %d\n", addr); 15152439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 15162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15172439e4bfSJean-Christophe PLAGNIOL-VILLARD 15182abe361cSAndy Fleming ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg); 15192439e4bfSJean-Christophe PLAGNIOL-VILLARD *value = ret; 15202439e4bfSJean-Christophe PLAGNIOL-VILLARD 15212439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 15222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15232439e4bfSJean-Christophe PLAGNIOL-VILLARD 15242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 15252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Write a MII PHY register. 15262439e4bfSJean-Christophe PLAGNIOL-VILLARD * 15272439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 15282439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 15292439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 15305700bb63SMike Frysinger static int tsec_miiphy_write(const char *devname, unsigned char addr, 15312439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value) 15322439e4bfSJean-Christophe PLAGNIOL-VILLARD { 153355fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 15342439e4bfSJean-Christophe PLAGNIOL-VILLARD 15352439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 15362439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't write PHY at address %d\n", addr); 15372439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 15382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15392439e4bfSJean-Christophe PLAGNIOL-VILLARD 15402abe361cSAndy Fleming tsec_local_mdio_write(priv->phyregs, addr, reg, value); 15412439e4bfSJean-Christophe PLAGNIOL-VILLARD 15422439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 15432439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15442439e4bfSJean-Christophe PLAGNIOL-VILLARD 15452439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 15462439e4bfSJean-Christophe PLAGNIOL-VILLARD 15472439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 15482439e4bfSJean-Christophe PLAGNIOL-VILLARD 15492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */ 15502439e4bfSJean-Christophe PLAGNIOL-VILLARD 15512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */ 15522439e4bfSJean-Christophe PLAGNIOL-VILLARD 15532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so: 15542439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1) Take the Destination Address (ie the multicast address), and 15552439e4bfSJean-Christophe PLAGNIOL-VILLARD * do a CRC on it (little endian), and reverse the bits of the 15562439e4bfSJean-Christophe PLAGNIOL-VILLARD * result. 15572439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2) Use the 8 most significant bits as a hash into a 256-entry 15582439e4bfSJean-Christophe PLAGNIOL-VILLARD * table. The table is controlled through 8 32-bit registers: 15592439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 15602439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr7. This means that the 3 most significant bits in the 15612439e4bfSJean-Christophe PLAGNIOL-VILLARD * hash index which gaddr register to use, and the 5 other bits 15622439e4bfSJean-Christophe PLAGNIOL-VILLARD * indicate which bit (assuming an IBM numbering scheme, which 15632439e4bfSJean-Christophe PLAGNIOL-VILLARD * for PowerPC (tm) is usually the case) in the tregister holds 15642439e4bfSJean-Christophe PLAGNIOL-VILLARD * the entry. */ 15652439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 15662439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set) 15672439e4bfSJean-Christophe PLAGNIOL-VILLARD { 15682439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = privlist[1]; 15692439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 15702439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile u32 *reg_array, value; 15712439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 result, whichbit, whichreg; 15722439e4bfSJean-Christophe PLAGNIOL-VILLARD 15732439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff); 15742439e4bfSJean-Christophe PLAGNIOL-VILLARD whichbit = result & 0x1f; /* the 5 LSB = which bit to set */ 15752439e4bfSJean-Christophe PLAGNIOL-VILLARD whichreg = result >> 5; /* the 3 MSB = which reg to set it in */ 15762439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (1 << (31-whichbit)); 15772439e4bfSJean-Christophe PLAGNIOL-VILLARD 15782439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array = &(regs->hash.gaddr0); 15792439e4bfSJean-Christophe PLAGNIOL-VILLARD 15802439e4bfSJean-Christophe PLAGNIOL-VILLARD if (set) { 15812439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] |= value; 15822439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 15832439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] &= ~value; 15842439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15852439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 15862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15872439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */ 1588*90751910SMingkai Hu 1589*90751910SMingkai Hu /* Initialized required registers to appropriate values, zeroing 1590*90751910SMingkai Hu * those we don't care about (unless zero is bad, in which case, 1591*90751910SMingkai Hu * choose a more appropriate value) 1592*90751910SMingkai Hu */ 1593*90751910SMingkai Hu static void init_registers(tsec_t *regs) 1594*90751910SMingkai Hu { 1595*90751910SMingkai Hu /* Clear IEVENT */ 1596*90751910SMingkai Hu out_be32(®s->ievent, IEVENT_INIT_CLEAR); 1597*90751910SMingkai Hu 1598*90751910SMingkai Hu out_be32(®s->imask, IMASK_INIT_CLEAR); 1599*90751910SMingkai Hu 1600*90751910SMingkai Hu out_be32(®s->hash.iaddr0, 0); 1601*90751910SMingkai Hu out_be32(®s->hash.iaddr1, 0); 1602*90751910SMingkai Hu out_be32(®s->hash.iaddr2, 0); 1603*90751910SMingkai Hu out_be32(®s->hash.iaddr3, 0); 1604*90751910SMingkai Hu out_be32(®s->hash.iaddr4, 0); 1605*90751910SMingkai Hu out_be32(®s->hash.iaddr5, 0); 1606*90751910SMingkai Hu out_be32(®s->hash.iaddr6, 0); 1607*90751910SMingkai Hu out_be32(®s->hash.iaddr7, 0); 1608*90751910SMingkai Hu 1609*90751910SMingkai Hu out_be32(®s->hash.gaddr0, 0); 1610*90751910SMingkai Hu out_be32(®s->hash.gaddr1, 0); 1611*90751910SMingkai Hu out_be32(®s->hash.gaddr2, 0); 1612*90751910SMingkai Hu out_be32(®s->hash.gaddr3, 0); 1613*90751910SMingkai Hu out_be32(®s->hash.gaddr4, 0); 1614*90751910SMingkai Hu out_be32(®s->hash.gaddr5, 0); 1615*90751910SMingkai Hu out_be32(®s->hash.gaddr6, 0); 1616*90751910SMingkai Hu out_be32(®s->hash.gaddr7, 0); 1617*90751910SMingkai Hu 1618*90751910SMingkai Hu out_be32(®s->rctrl, 0x00000000); 1619*90751910SMingkai Hu 1620*90751910SMingkai Hu /* Init RMON mib registers */ 1621*90751910SMingkai Hu memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t)); 1622*90751910SMingkai Hu 1623*90751910SMingkai Hu out_be32(®s->rmon.cam1, 0xffffffff); 1624*90751910SMingkai Hu out_be32(®s->rmon.cam2, 0xffffffff); 1625*90751910SMingkai Hu 1626*90751910SMingkai Hu out_be32(®s->mrblr, MRBLR_INIT_SETTINGS); 1627*90751910SMingkai Hu 1628*90751910SMingkai Hu out_be32(®s->minflr, MINFLR_INIT_SETTINGS); 1629*90751910SMingkai Hu 1630*90751910SMingkai Hu out_be32(®s->attr, ATTR_INIT_SETTINGS); 1631*90751910SMingkai Hu out_be32(®s->attreli, ATTRELI_INIT_SETTINGS); 1632*90751910SMingkai Hu 1633*90751910SMingkai Hu } 1634*90751910SMingkai Hu 1635*90751910SMingkai Hu /* Configure maccfg2 based on negotiated speed and duplex 1636*90751910SMingkai Hu * reported by PHY handling code 1637*90751910SMingkai Hu */ 1638*90751910SMingkai Hu static void adjust_link(struct eth_device *dev) 1639*90751910SMingkai Hu { 1640*90751910SMingkai Hu struct tsec_private *priv = (struct tsec_private *)dev->priv; 1641*90751910SMingkai Hu tsec_t *regs = priv->regs; 1642*90751910SMingkai Hu u32 ecntrl, maccfg2; 1643*90751910SMingkai Hu 1644*90751910SMingkai Hu if (!priv->link) { 1645*90751910SMingkai Hu printf("%s: No link.\n", dev->name); 1646*90751910SMingkai Hu return; 1647*90751910SMingkai Hu } 1648*90751910SMingkai Hu 1649*90751910SMingkai Hu /* clear all bits relative with interface mode */ 1650*90751910SMingkai Hu ecntrl = in_be32(®s->ecntrl); 1651*90751910SMingkai Hu ecntrl &= ~ECNTRL_R100; 1652*90751910SMingkai Hu 1653*90751910SMingkai Hu maccfg2 = in_be32(®s->maccfg2); 1654*90751910SMingkai Hu maccfg2 &= ~(MACCFG2_IF | MACCFG2_FULL_DUPLEX); 1655*90751910SMingkai Hu 1656*90751910SMingkai Hu if (priv->duplexity) 1657*90751910SMingkai Hu maccfg2 |= MACCFG2_FULL_DUPLEX; 1658*90751910SMingkai Hu 1659*90751910SMingkai Hu switch (priv->speed) { 1660*90751910SMingkai Hu case 1000: 1661*90751910SMingkai Hu maccfg2 |= MACCFG2_GMII; 1662*90751910SMingkai Hu break; 1663*90751910SMingkai Hu case 100: 1664*90751910SMingkai Hu case 10: 1665*90751910SMingkai Hu maccfg2 |= MACCFG2_MII; 1666*90751910SMingkai Hu 1667*90751910SMingkai Hu /* Set R100 bit in all modes although 1668*90751910SMingkai Hu * it is only used in RGMII mode 1669*90751910SMingkai Hu */ 1670*90751910SMingkai Hu if (priv->speed == 100) 1671*90751910SMingkai Hu ecntrl |= ECNTRL_R100; 1672*90751910SMingkai Hu break; 1673*90751910SMingkai Hu default: 1674*90751910SMingkai Hu printf("%s: Speed was bad\n", dev->name); 1675*90751910SMingkai Hu break; 1676*90751910SMingkai Hu } 1677*90751910SMingkai Hu 1678*90751910SMingkai Hu out_be32(®s->ecntrl, ecntrl); 1679*90751910SMingkai Hu out_be32(®s->maccfg2, maccfg2); 1680*90751910SMingkai Hu 1681*90751910SMingkai Hu printf("Speed: %d, %s duplex%s\n", priv->speed, 1682*90751910SMingkai Hu (priv->duplexity) ? "full" : "half", 1683*90751910SMingkai Hu (priv->flags & TSEC_FIBER) ? ", fiber mode" : ""); 1684*90751910SMingkai Hu } 1685*90751910SMingkai Hu 1686*90751910SMingkai Hu /* Set up the buffers and their descriptors, and bring up the 1687*90751910SMingkai Hu * interface 1688*90751910SMingkai Hu */ 1689*90751910SMingkai Hu static void startup_tsec(struct eth_device *dev) 1690*90751910SMingkai Hu { 1691*90751910SMingkai Hu int i; 1692*90751910SMingkai Hu struct tsec_private *priv = (struct tsec_private *)dev->priv; 1693*90751910SMingkai Hu tsec_t *regs = priv->regs; 1694*90751910SMingkai Hu 1695*90751910SMingkai Hu /* Point to the buffer descriptors */ 1696*90751910SMingkai Hu out_be32(®s->tbase, (unsigned int)(&rtx.txbd[txIdx])); 1697*90751910SMingkai Hu out_be32(®s->rbase, (unsigned int)(&rtx.rxbd[rxIdx])); 1698*90751910SMingkai Hu 1699*90751910SMingkai Hu /* Initialize the Rx Buffer descriptors */ 1700*90751910SMingkai Hu for (i = 0; i < PKTBUFSRX; i++) { 1701*90751910SMingkai Hu rtx.rxbd[i].status = RXBD_EMPTY; 1702*90751910SMingkai Hu rtx.rxbd[i].length = 0; 1703*90751910SMingkai Hu rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i]; 1704*90751910SMingkai Hu } 1705*90751910SMingkai Hu rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP; 1706*90751910SMingkai Hu 1707*90751910SMingkai Hu /* Initialize the TX Buffer Descriptors */ 1708*90751910SMingkai Hu for (i = 0; i < TX_BUF_CNT; i++) { 1709*90751910SMingkai Hu rtx.txbd[i].status = 0; 1710*90751910SMingkai Hu rtx.txbd[i].length = 0; 1711*90751910SMingkai Hu rtx.txbd[i].bufPtr = 0; 1712*90751910SMingkai Hu } 1713*90751910SMingkai Hu rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP; 1714*90751910SMingkai Hu 1715*90751910SMingkai Hu /* Start up the PHY */ 1716*90751910SMingkai Hu if (priv->phyinfo) 1717*90751910SMingkai Hu phy_run_commands(priv, priv->phyinfo->startup); 1718*90751910SMingkai Hu 1719*90751910SMingkai Hu adjust_link(dev); 1720*90751910SMingkai Hu 1721*90751910SMingkai Hu /* Enable Transmit and Receive */ 1722*90751910SMingkai Hu setbits_be32(®s->maccfg1, MACCFG1_RX_EN | MACCFG1_TX_EN); 1723*90751910SMingkai Hu 1724*90751910SMingkai Hu /* Tell the DMA it is clear to go */ 1725*90751910SMingkai Hu setbits_be32(®s->dmactrl, DMACTRL_INIT_SETTINGS); 1726*90751910SMingkai Hu out_be32(®s->tstat, TSTAT_CLEAR_THALT); 1727*90751910SMingkai Hu out_be32(®s->rstat, RSTAT_CLEAR_RHALT); 1728*90751910SMingkai Hu clrbits_be32(®s->dmactrl, DMACTRL_GRS | DMACTRL_GTS); 1729*90751910SMingkai Hu } 1730*90751910SMingkai Hu 1731*90751910SMingkai Hu /* This returns the status bits of the device. The return value 1732*90751910SMingkai Hu * is never checked, and this is what the 8260 driver did, so we 1733*90751910SMingkai Hu * do the same. Presumably, this would be zero if there were no 1734*90751910SMingkai Hu * errors 1735*90751910SMingkai Hu */ 1736*90751910SMingkai Hu static int tsec_send(struct eth_device *dev, volatile void *packet, int length) 1737*90751910SMingkai Hu { 1738*90751910SMingkai Hu int i; 1739*90751910SMingkai Hu int result = 0; 1740*90751910SMingkai Hu struct tsec_private *priv = (struct tsec_private *)dev->priv; 1741*90751910SMingkai Hu tsec_t *regs = priv->regs; 1742*90751910SMingkai Hu 1743*90751910SMingkai Hu /* Find an empty buffer descriptor */ 1744*90751910SMingkai Hu for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 1745*90751910SMingkai Hu if (i >= TOUT_LOOP) { 1746*90751910SMingkai Hu debug("%s: tsec: tx buffers full\n", dev->name); 1747*90751910SMingkai Hu return result; 1748*90751910SMingkai Hu } 1749*90751910SMingkai Hu } 1750*90751910SMingkai Hu 1751*90751910SMingkai Hu rtx.txbd[txIdx].bufPtr = (uint) packet; 1752*90751910SMingkai Hu rtx.txbd[txIdx].length = length; 1753*90751910SMingkai Hu rtx.txbd[txIdx].status |= 1754*90751910SMingkai Hu (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT); 1755*90751910SMingkai Hu 1756*90751910SMingkai Hu /* Tell the DMA to go */ 1757*90751910SMingkai Hu out_be32(®s->tstat, TSTAT_CLEAR_THALT); 1758*90751910SMingkai Hu 1759*90751910SMingkai Hu /* Wait for buffer to be transmitted */ 1760*90751910SMingkai Hu for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 1761*90751910SMingkai Hu if (i >= TOUT_LOOP) { 1762*90751910SMingkai Hu debug("%s: tsec: tx error\n", dev->name); 1763*90751910SMingkai Hu return result; 1764*90751910SMingkai Hu } 1765*90751910SMingkai Hu } 1766*90751910SMingkai Hu 1767*90751910SMingkai Hu txIdx = (txIdx + 1) % TX_BUF_CNT; 1768*90751910SMingkai Hu result = rtx.txbd[txIdx].status & TXBD_STATS; 1769*90751910SMingkai Hu 1770*90751910SMingkai Hu return result; 1771*90751910SMingkai Hu } 1772*90751910SMingkai Hu 1773*90751910SMingkai Hu static int tsec_recv(struct eth_device *dev) 1774*90751910SMingkai Hu { 1775*90751910SMingkai Hu int length; 1776*90751910SMingkai Hu struct tsec_private *priv = (struct tsec_private *)dev->priv; 1777*90751910SMingkai Hu tsec_t *regs = priv->regs; 1778*90751910SMingkai Hu 1779*90751910SMingkai Hu while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) { 1780*90751910SMingkai Hu 1781*90751910SMingkai Hu length = rtx.rxbd[rxIdx].length; 1782*90751910SMingkai Hu 1783*90751910SMingkai Hu /* Send the packet up if there were no errors */ 1784*90751910SMingkai Hu if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) { 1785*90751910SMingkai Hu NetReceive(NetRxPackets[rxIdx], length - 4); 1786*90751910SMingkai Hu } else { 1787*90751910SMingkai Hu printf("Got error %x\n", 1788*90751910SMingkai Hu (rtx.rxbd[rxIdx].status & RXBD_STATS)); 1789*90751910SMingkai Hu } 1790*90751910SMingkai Hu 1791*90751910SMingkai Hu rtx.rxbd[rxIdx].length = 0; 1792*90751910SMingkai Hu 1793*90751910SMingkai Hu /* Set the wrap bit if this is the last element in the list */ 1794*90751910SMingkai Hu rtx.rxbd[rxIdx].status = 1795*90751910SMingkai Hu RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0); 1796*90751910SMingkai Hu 1797*90751910SMingkai Hu rxIdx = (rxIdx + 1) % PKTBUFSRX; 1798*90751910SMingkai Hu } 1799*90751910SMingkai Hu 1800*90751910SMingkai Hu if (in_be32(®s->ievent) & IEVENT_BSY) { 1801*90751910SMingkai Hu out_be32(®s->ievent, IEVENT_BSY); 1802*90751910SMingkai Hu out_be32(®s->rstat, RSTAT_CLEAR_RHALT); 1803*90751910SMingkai Hu } 1804*90751910SMingkai Hu 1805*90751910SMingkai Hu return -1; 1806*90751910SMingkai Hu 1807*90751910SMingkai Hu } 1808*90751910SMingkai Hu 1809*90751910SMingkai Hu /* Stop the interface */ 1810*90751910SMingkai Hu static void tsec_halt(struct eth_device *dev) 1811*90751910SMingkai Hu { 1812*90751910SMingkai Hu struct tsec_private *priv = (struct tsec_private *)dev->priv; 1813*90751910SMingkai Hu tsec_t *regs = priv->regs; 1814*90751910SMingkai Hu 1815*90751910SMingkai Hu clrbits_be32(®s->dmactrl, DMACTRL_GRS | DMACTRL_GTS); 1816*90751910SMingkai Hu setbits_be32(®s->dmactrl, DMACTRL_GRS | DMACTRL_GTS); 1817*90751910SMingkai Hu 1818*90751910SMingkai Hu while ((in_be32(®s->ievent) & (IEVENT_GRSC | IEVENT_GTSC)) 1819*90751910SMingkai Hu != (IEVENT_GRSC | IEVENT_GTSC)) 1820*90751910SMingkai Hu ; 1821*90751910SMingkai Hu 1822*90751910SMingkai Hu clrbits_be32(®s->maccfg1, MACCFG1_TX_EN | MACCFG1_RX_EN); 1823*90751910SMingkai Hu 1824*90751910SMingkai Hu /* Shut down the PHY, as needed */ 1825*90751910SMingkai Hu if (priv->phyinfo) 1826*90751910SMingkai Hu phy_run_commands(priv, priv->phyinfo->shutdown); 1827*90751910SMingkai Hu } 1828*90751910SMingkai Hu 1829*90751910SMingkai Hu /* Initializes data structures and registers for the controller, 1830*90751910SMingkai Hu * and brings the interface up. Returns the link status, meaning 1831*90751910SMingkai Hu * that it returns success if the link is up, failure otherwise. 1832*90751910SMingkai Hu * This allows u-boot to find the first active controller. 1833*90751910SMingkai Hu */ 1834*90751910SMingkai Hu static int tsec_init(struct eth_device *dev, bd_t * bd) 1835*90751910SMingkai Hu { 1836*90751910SMingkai Hu uint tempval; 1837*90751910SMingkai Hu char tmpbuf[MAC_ADDR_LEN]; 1838*90751910SMingkai Hu int i; 1839*90751910SMingkai Hu struct tsec_private *priv = (struct tsec_private *)dev->priv; 1840*90751910SMingkai Hu tsec_t *regs = priv->regs; 1841*90751910SMingkai Hu 1842*90751910SMingkai Hu /* Make sure the controller is stopped */ 1843*90751910SMingkai Hu tsec_halt(dev); 1844*90751910SMingkai Hu 1845*90751910SMingkai Hu /* Init MACCFG2. Defaults to GMII */ 1846*90751910SMingkai Hu out_be32(®s->maccfg2, MACCFG2_INIT_SETTINGS); 1847*90751910SMingkai Hu 1848*90751910SMingkai Hu /* Init ECNTRL */ 1849*90751910SMingkai Hu out_be32(®s->ecntrl, ECNTRL_INIT_SETTINGS); 1850*90751910SMingkai Hu 1851*90751910SMingkai Hu /* Copy the station address into the address registers. 1852*90751910SMingkai Hu * Backwards, because little endian MACS are dumb */ 1853*90751910SMingkai Hu for (i = 0; i < MAC_ADDR_LEN; i++) 1854*90751910SMingkai Hu tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i]; 1855*90751910SMingkai Hu 1856*90751910SMingkai Hu tempval = (tmpbuf[0] << 24) | (tmpbuf[1] << 16) | (tmpbuf[2] << 8) | 1857*90751910SMingkai Hu tmpbuf[3]; 1858*90751910SMingkai Hu 1859*90751910SMingkai Hu out_be32(®s->macstnaddr1, tempval); 1860*90751910SMingkai Hu 1861*90751910SMingkai Hu tempval = *((uint *) (tmpbuf + 4)); 1862*90751910SMingkai Hu 1863*90751910SMingkai Hu out_be32(®s->macstnaddr2, tempval); 1864*90751910SMingkai Hu 1865*90751910SMingkai Hu /* reset the indices to zero */ 1866*90751910SMingkai Hu rxIdx = 0; 1867*90751910SMingkai Hu txIdx = 0; 1868*90751910SMingkai Hu 1869*90751910SMingkai Hu /* Clear out (for the most part) the other registers */ 1870*90751910SMingkai Hu init_registers(regs); 1871*90751910SMingkai Hu 1872*90751910SMingkai Hu /* Ready the device for tx/rx */ 1873*90751910SMingkai Hu startup_tsec(dev); 1874*90751910SMingkai Hu 1875*90751910SMingkai Hu /* If there's no link, fail */ 1876*90751910SMingkai Hu return priv->link ? 0 : -1; 1877*90751910SMingkai Hu } 1878*90751910SMingkai Hu 1879*90751910SMingkai Hu /* Discover which PHY is attached to the device, and configure it 1880*90751910SMingkai Hu * properly. If the PHY is not recognized, then return 0 1881*90751910SMingkai Hu * (failure). Otherwise, return 1 1882*90751910SMingkai Hu */ 1883*90751910SMingkai Hu static int init_phy(struct eth_device *dev) 1884*90751910SMingkai Hu { 1885*90751910SMingkai Hu struct tsec_private *priv = (struct tsec_private *)dev->priv; 1886*90751910SMingkai Hu struct phy_info *curphy; 1887*90751910SMingkai Hu tsec_t *regs = priv->regs; 1888*90751910SMingkai Hu 1889*90751910SMingkai Hu /* Assign a Physical address to the TBI */ 1890*90751910SMingkai Hu out_be32(®s->tbipa, CONFIG_SYS_TBIPA_VALUE); 1891*90751910SMingkai Hu 1892*90751910SMingkai Hu /* Reset MII (due to new addresses) */ 1893*90751910SMingkai Hu out_be32(&priv->phyregs->miimcfg, MIIMCFG_RESET); 1894*90751910SMingkai Hu out_be32(&priv->phyregs->miimcfg, MIIMCFG_INIT_VALUE); 1895*90751910SMingkai Hu while (in_be32(&priv->phyregs->miimind) & MIIMIND_BUSY) 1896*90751910SMingkai Hu ; 1897*90751910SMingkai Hu 1898*90751910SMingkai Hu /* Get the cmd structure corresponding to the attached 1899*90751910SMingkai Hu * PHY */ 1900*90751910SMingkai Hu curphy = get_phy_info(dev); 1901*90751910SMingkai Hu 1902*90751910SMingkai Hu if (curphy == NULL) { 1903*90751910SMingkai Hu priv->phyinfo = NULL; 1904*90751910SMingkai Hu printf("%s: No PHY found\n", dev->name); 1905*90751910SMingkai Hu 1906*90751910SMingkai Hu return 0; 1907*90751910SMingkai Hu } 1908*90751910SMingkai Hu 1909*90751910SMingkai Hu if (in_be32(®s->ecntrl) & ECNTRL_SGMII_MODE) 1910*90751910SMingkai Hu tsec_configure_serdes(priv); 1911*90751910SMingkai Hu 1912*90751910SMingkai Hu priv->phyinfo = curphy; 1913*90751910SMingkai Hu 1914*90751910SMingkai Hu phy_run_commands(priv, priv->phyinfo->config); 1915*90751910SMingkai Hu 1916*90751910SMingkai Hu return 1; 1917*90751910SMingkai Hu } 1918*90751910SMingkai Hu 1919*90751910SMingkai Hu /* Initialize device structure. Returns success if PHY 1920*90751910SMingkai Hu * initialization succeeded (i.e. if it recognizes the PHY) 1921*90751910SMingkai Hu */ 1922*90751910SMingkai Hu static int tsec_initialize(bd_t *bis, struct tsec_info_struct *tsec_info) 1923*90751910SMingkai Hu { 1924*90751910SMingkai Hu struct eth_device *dev; 1925*90751910SMingkai Hu int i; 1926*90751910SMingkai Hu struct tsec_private *priv; 1927*90751910SMingkai Hu 1928*90751910SMingkai Hu dev = (struct eth_device *)malloc(sizeof *dev); 1929*90751910SMingkai Hu 1930*90751910SMingkai Hu if (NULL == dev) 1931*90751910SMingkai Hu return 0; 1932*90751910SMingkai Hu 1933*90751910SMingkai Hu memset(dev, 0, sizeof *dev); 1934*90751910SMingkai Hu 1935*90751910SMingkai Hu priv = (struct tsec_private *)malloc(sizeof(*priv)); 1936*90751910SMingkai Hu 1937*90751910SMingkai Hu if (NULL == priv) 1938*90751910SMingkai Hu return 0; 1939*90751910SMingkai Hu 1940*90751910SMingkai Hu privlist[num_tsecs++] = priv; 1941*90751910SMingkai Hu priv->regs = tsec_info->regs; 1942*90751910SMingkai Hu priv->phyregs = tsec_info->miiregs; 1943*90751910SMingkai Hu priv->phyregs_sgmii = tsec_info->miiregs_sgmii; 1944*90751910SMingkai Hu 1945*90751910SMingkai Hu priv->phyaddr = tsec_info->phyaddr; 1946*90751910SMingkai Hu priv->flags = tsec_info->flags; 1947*90751910SMingkai Hu 1948*90751910SMingkai Hu sprintf(dev->name, tsec_info->devname); 1949*90751910SMingkai Hu dev->iobase = 0; 1950*90751910SMingkai Hu dev->priv = priv; 1951*90751910SMingkai Hu dev->init = tsec_init; 1952*90751910SMingkai Hu dev->halt = tsec_halt; 1953*90751910SMingkai Hu dev->send = tsec_send; 1954*90751910SMingkai Hu dev->recv = tsec_recv; 1955*90751910SMingkai Hu #ifdef CONFIG_MCAST_TFTP 1956*90751910SMingkai Hu dev->mcast = tsec_mcast_addr; 1957*90751910SMingkai Hu #endif 1958*90751910SMingkai Hu 1959*90751910SMingkai Hu /* Tell u-boot to get the addr from the env */ 1960*90751910SMingkai Hu for (i = 0; i < 6; i++) 1961*90751910SMingkai Hu dev->enetaddr[i] = 0; 1962*90751910SMingkai Hu 1963*90751910SMingkai Hu eth_register(dev); 1964*90751910SMingkai Hu 1965*90751910SMingkai Hu /* Reset the MAC */ 1966*90751910SMingkai Hu setbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET); 1967*90751910SMingkai Hu udelay(2); /* Soft Reset must be asserted for 3 TX clocks */ 1968*90751910SMingkai Hu clrbits_be32(&priv->regs->maccfg1, MACCFG1_SOFT_RESET); 1969*90751910SMingkai Hu 1970*90751910SMingkai Hu #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1971*90751910SMingkai Hu && !defined(BITBANGMII) 1972*90751910SMingkai Hu miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write); 1973*90751910SMingkai Hu #endif 1974*90751910SMingkai Hu 1975*90751910SMingkai Hu /* Try to initialize PHY here, and return */ 1976*90751910SMingkai Hu return init_phy(dev); 1977*90751910SMingkai Hu } 1978*90751910SMingkai Hu 1979*90751910SMingkai Hu /* 1980*90751910SMingkai Hu * Initialize all the TSEC devices 1981*90751910SMingkai Hu * 1982*90751910SMingkai Hu * Returns the number of TSEC devices that were initialized 1983*90751910SMingkai Hu */ 1984*90751910SMingkai Hu int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num) 1985*90751910SMingkai Hu { 1986*90751910SMingkai Hu int i; 1987*90751910SMingkai Hu int ret, count = 0; 1988*90751910SMingkai Hu 1989*90751910SMingkai Hu for (i = 0; i < num; i++) { 1990*90751910SMingkai Hu ret = tsec_initialize(bis, &tsecs[i]); 1991*90751910SMingkai Hu if (ret > 0) 1992*90751910SMingkai Hu count += ret; 1993*90751910SMingkai Hu } 1994*90751910SMingkai Hu 1995*90751910SMingkai Hu return count; 1996*90751910SMingkai Hu } 1997*90751910SMingkai Hu 1998*90751910SMingkai Hu int tsec_standard_init(bd_t *bis) 1999*90751910SMingkai Hu { 2000*90751910SMingkai Hu return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info)); 2001*90751910SMingkai Hu } 2002*90751910SMingkai Hu 2003