12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * Freescale Three Speed Ethernet Controller driver 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * This software may be used and distributed according to the 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * terms of the GNU Public License, Version 2, incorporated 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * herein by reference. 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * 8b9e186fcSSandeep Gopalpet * Copyright 2004-2009 Freescale Semiconductor, Inc. 92439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2003, Motorola, Inc. 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * author Andy Fleming 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * 122439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 132439e4bfSJean-Christophe PLAGNIOL-VILLARD 142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h> 152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 162439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h> 19dd3d1f56SAndy Fleming #include <tsec.h> 200d071cddSKim Phillips #include <asm/errno.h> 212439e4bfSJean-Christophe PLAGNIOL-VILLARD 222439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h" 232439e4bfSJean-Christophe PLAGNIOL-VILLARD 242439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR; 252439e4bfSJean-Christophe PLAGNIOL-VILLARD 262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT 2 272439e4bfSJean-Christophe PLAGNIOL-VILLARD 282439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx; /* index of the current RX buffer */ 292439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx; /* index of the current TX buffer */ 302439e4bfSJean-Christophe PLAGNIOL-VILLARD 312439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd { 322439e4bfSJean-Christophe PLAGNIOL-VILLARD txbd8_t txbd[TX_BUF_CNT]; 332439e4bfSJean-Christophe PLAGNIOL-VILLARD rxbd8_t rxbd[PKTBUFSRX]; 342439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD; 352439e4bfSJean-Christophe PLAGNIOL-VILLARD 3675b9d4aeSAndy Fleming #define MAXCONTROLLERS (8) 372439e4bfSJean-Christophe PLAGNIOL-VILLARD 382439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS]; 3975b9d4aeSAndy Fleming static int num_tsecs = 0; 402439e4bfSJean-Christophe PLAGNIOL-VILLARD 412439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__ 422439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8))); 432439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 442439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned" 452439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 462439e4bfSJean-Christophe PLAGNIOL-VILLARD 472439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, 482439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile void *packet, int length); 492439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev); 502439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_init(struct eth_device *dev, bd_t * bd); 51e1957ef0SPeter Tyser static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info); 522439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev); 532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs); 542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev); 552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev); 562439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value); 572439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum); 58e1957ef0SPeter Tyser static struct phy_info *get_phy_info(struct eth_device *dev); 59e1957ef0SPeter Tyser static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd); 602439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev); 612439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 622439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 632439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr, 642439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value); 652439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr, 662439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value); 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 682439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 692439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set); 702439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 712439e4bfSJean-Christophe PLAGNIOL-VILLARD 7275b9d4aeSAndy Fleming /* Default initializations for TSEC controllers. */ 7375b9d4aeSAndy Fleming 7475b9d4aeSAndy Fleming static struct tsec_info_struct tsec_info[] = { 7575b9d4aeSAndy Fleming #ifdef CONFIG_TSEC1 7675b9d4aeSAndy Fleming STD_TSEC_INFO(1), /* TSEC1 */ 7775b9d4aeSAndy Fleming #endif 7875b9d4aeSAndy Fleming #ifdef CONFIG_TSEC2 7975b9d4aeSAndy Fleming STD_TSEC_INFO(2), /* TSEC2 */ 8075b9d4aeSAndy Fleming #endif 8175b9d4aeSAndy Fleming #ifdef CONFIG_MPC85XX_FEC 8275b9d4aeSAndy Fleming { 8375b9d4aeSAndy Fleming .regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000), 84b9e186fcSSandeep Gopalpet .miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR), 8575b9d4aeSAndy Fleming .devname = CONFIG_MPC85XX_FEC_NAME, 8675b9d4aeSAndy Fleming .phyaddr = FEC_PHY_ADDR, 8775b9d4aeSAndy Fleming .flags = FEC_FLAGS 8875b9d4aeSAndy Fleming }, /* FEC */ 8975b9d4aeSAndy Fleming #endif 9075b9d4aeSAndy Fleming #ifdef CONFIG_TSEC3 9175b9d4aeSAndy Fleming STD_TSEC_INFO(3), /* TSEC3 */ 9275b9d4aeSAndy Fleming #endif 9375b9d4aeSAndy Fleming #ifdef CONFIG_TSEC4 9475b9d4aeSAndy Fleming STD_TSEC_INFO(4), /* TSEC4 */ 9575b9d4aeSAndy Fleming #endif 9675b9d4aeSAndy Fleming }; 9775b9d4aeSAndy Fleming 9875b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num) 9975b9d4aeSAndy Fleming { 10075b9d4aeSAndy Fleming int i; 10175b9d4aeSAndy Fleming 10275b9d4aeSAndy Fleming for (i = 0; i < num; i++) 10375b9d4aeSAndy Fleming tsec_initialize(bis, &tsecs[i]); 10475b9d4aeSAndy Fleming 10575b9d4aeSAndy Fleming return 0; 10675b9d4aeSAndy Fleming } 10775b9d4aeSAndy Fleming 10875b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis) 10975b9d4aeSAndy Fleming { 11075b9d4aeSAndy Fleming return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info)); 11175b9d4aeSAndy Fleming } 11275b9d4aeSAndy Fleming 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize device structure. Returns success if PHY 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD * initialization succeeded (i.e. if it recognizes the PHY) 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 116e1957ef0SPeter Tyser static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info) 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv; 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == dev) 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(dev, 0, sizeof *dev); 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD priv = (struct tsec_private *)malloc(sizeof(*priv)); 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD 13475b9d4aeSAndy Fleming privlist[num_tsecs++] = priv; 13575b9d4aeSAndy Fleming priv->regs = tsec_info->regs; 13675b9d4aeSAndy Fleming priv->phyregs = tsec_info->miiregs; 137b9e186fcSSandeep Gopalpet priv->phyregs_sgmii = tsec_info->miiregs_sgmii; 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD 13975b9d4aeSAndy Fleming priv->phyaddr = tsec_info->phyaddr; 14075b9d4aeSAndy Fleming priv->flags = tsec_info->flags; 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD 14275b9d4aeSAndy Fleming sprintf(dev->name, tsec_info->devname); 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = 0; 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = priv; 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = tsec_init; 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = tsec_halt; 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = tsec_send; 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = tsec_recv; 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->mcast = tsec_mcast_addr; 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell u-boot to get the addr from the env */ 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[i] = 0; 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the MAC */ 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 |= MACCFG1_SOFT_RESET; 1619e5be821SAndy Fleming udelay(2); /* Soft Reset must be asserted for 3 TX clocks */ 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET); 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write); 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Try to initialize PHY here, and return */ 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD return init_phy(dev); 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initializes data structures and registers for the controller, 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD * and brings the interface up. Returns the link status, meaning 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD * that it returns success if the link is up, failure otherwise. 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD * This allows u-boot to find the first active controller. 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 178e1957ef0SPeter Tyser static int tsec_init(struct eth_device *dev, bd_t * bd) 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD uint tempval; 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD char tmpbuf[MAC_ADDR_LEN]; 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Make sure the controller is stopped */ 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_halt(dev); 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init MACCFG2. Defaults to GMII */ 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = MACCFG2_INIT_SETTINGS; 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init ECNTRL */ 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl = ECNTRL_INIT_SETTINGS; 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Copy the station address into the address registers. 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD * Backwards, because little endian MACS are dumb */ 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) { 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i]; 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD } 20088ad3fd9SKim Phillips tempval = (tmpbuf[0] << 24) | (tmpbuf[1] << 16) | (tmpbuf[2] << 8) | 20188ad3fd9SKim Phillips tmpbuf[3]; 20288ad3fd9SKim Phillips 20388ad3fd9SKim Phillips regs->macstnaddr1 = tempval; 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD tempval = *((uint *) (tmpbuf + 4)); 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->macstnaddr2 = tempval; 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the indices to zero */ 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = 0; 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = 0; 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear out (for the most part) the other registers */ 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD init_registers(regs); 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ready the device for tx/rx */ 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD startup_tsec(dev); 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If there's no link, fail */ 220422b1a01SBen Warren return (priv->link ? 0 : -1); 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD 2232abe361cSAndy Fleming /* Writes the given phy's reg with value, using the specified MDIO regs */ 224b9e186fcSSandeep Gopalpet static void tsec_local_mdio_write(volatile tsec_mdio_t *phyregs, uint addr, 2252abe361cSAndy Fleming uint reg, uint value) 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 2292abe361cSAndy Fleming phyregs->miimadd = (addr << 8) | reg; 2302abe361cSAndy Fleming phyregs->miimcon = value; 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 2342abe361cSAndy Fleming while ((phyregs->miimind & MIIMIND_BUSY) && timeout--) ; 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD 2372abe361cSAndy Fleming 2382abe361cSAndy Fleming /* Provide the default behavior of writing the PHY of this ethernet device */ 239c6dbdfdaSPeter Tyser #define write_phy_reg(priv, regnum, value) \ 240c6dbdfdaSPeter Tyser tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value) 24155fe7c57Smichael.firth@bt.com 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the 2432abe361cSAndy Fleming * specified registers. It lowers and raises the read 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD * command, and waits for the data to become valid (miimind 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD * notvalid bit cleared), and the bus to cease activity (miimind 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD * busy bit cleared), and then returns the value 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 248e1957ef0SPeter Tyser static uint tsec_local_mdio_read(volatile tsec_mdio_t *phyregs, 249e1957ef0SPeter Tyser uint phyid, uint regnum) 2502439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD uint value; 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Put the address of the phy, and the register 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD * number into MIIMADD */ 2552abe361cSAndy Fleming phyregs->miimadd = (phyid << 8) | regnum; 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear the command register, and wait */ 2582abe361cSAndy Fleming phyregs->miimcom = 0; 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initiate a read command, and wait */ 2622abe361cSAndy Fleming phyregs->miimcom = MIIM_READ_COMMAND; 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the the indication that the read is done */ 2662abe361cSAndy Fleming while ((phyregs->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ; 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the value read from the PHY */ 2692abe361cSAndy Fleming value = phyregs->miimstat; 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD 27455fe7c57Smichael.firth@bt.com /* #define to provide old read_phy_reg functionality without duplicating code */ 275c6dbdfdaSPeter Tyser #define read_phy_reg(priv,regnum) \ 276c6dbdfdaSPeter Tyser tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum) 2772abe361cSAndy Fleming 2782abe361cSAndy Fleming #define TBIANA_SETTINGS ( \ 2792abe361cSAndy Fleming TBIANA_ASYMMETRIC_PAUSE \ 2802abe361cSAndy Fleming | TBIANA_SYMMETRIC_PAUSE \ 2812abe361cSAndy Fleming | TBIANA_FULL_DUPLEX \ 2822abe361cSAndy Fleming ) 2832abe361cSAndy Fleming 28446e91674SPeter Tyser /* Force the TBI PHY into 1000Mbps full duplex when in SGMII mode */ 2852abe361cSAndy Fleming #define TBICR_SETTINGS ( \ 2862abe361cSAndy Fleming TBICR_PHY_RESET \ 2872abe361cSAndy Fleming | TBICR_FULL_DUPLEX \ 2882abe361cSAndy Fleming | TBICR_SPEED1_SET \ 2892abe361cSAndy Fleming ) 29046e91674SPeter Tyser 2912abe361cSAndy Fleming /* Configure the TBI for SGMII operation */ 2922abe361cSAndy Fleming static void tsec_configure_serdes(struct tsec_private *priv) 2932abe361cSAndy Fleming { 294c6dbdfdaSPeter Tyser /* Access TBI PHY registers at given TSEC register offset as opposed 295c6dbdfdaSPeter Tyser * to the register offset used for external PHY accesses */ 296b9e186fcSSandeep Gopalpet tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_ANA, 2972abe361cSAndy Fleming TBIANA_SETTINGS); 298b9e186fcSSandeep Gopalpet tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_TBICON, 2992abe361cSAndy Fleming TBICON_CLK_SELECT); 300b9e186fcSSandeep Gopalpet tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_CR, 3012abe361cSAndy Fleming TBICR_SETTINGS); 3022abe361cSAndy Fleming } 30355fe7c57Smichael.firth@bt.com 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Discover which PHY is attached to the device, and configure it 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD * properly. If the PHY is not recognized, then return 0 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD * (failure). Otherwise, return 1 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev) 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *curphy; 3122abe361cSAndy Fleming volatile tsec_t *regs = priv->regs; 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Assign a Physical address to the TBI */ 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD regs->tbipa = CONFIG_SYS_TBIPA_VALUE; 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset MII (due to new addresses) */ 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_RESET; 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE; 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD while (priv->phyregs->miimind & MIIMIND_BUSY) ; 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the cmd structure corresponding to the attached 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY */ 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD curphy = get_phy_info(dev); 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD if (curphy == NULL) { 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = NULL; 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No PHY found\n", dev->name); 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD 3362abe361cSAndy Fleming if (regs->ecntrl & ECNTRL_SGMII_MODE) 3372abe361cSAndy Fleming tsec_configure_serdes(priv); 3382abe361cSAndy Fleming 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = curphy; 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->config); 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns which value to write to the control register. 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD * For 10/100, the value is slightly different 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 350e1957ef0SPeter Tyser static uint mii_cr_init(uint mii_reg, struct tsec_private * priv) 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_GIGABIT) 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CONTROL_INIT; 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD else 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CR_INIT; 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 358b1e849f2SPeter Tyser /* 359b1e849f2SPeter Tyser * Wait for auto-negotiation to complete, then determine link 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 361e1957ef0SPeter Tyser static uint mii_parse_sr(uint mii_reg, struct tsec_private * priv) 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD * Wait if the link is up, and autonegotiation is in progress 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD * (ie - we're capable and it's not done) 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 368b1e849f2SPeter Tyser if ((mii_reg & PHY_BMSR_AUTN_ABLE) && !(mii_reg & PHY_BMSR_AUTN_COMP)) { 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY auto negotiation to complete"); 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & PHY_BMSR_AUTN_COMP)) { 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD * Timeout reached ? 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD 3820d071cddSKim Phillips if (ctrlc()) { 3830d071cddSKim Phillips puts("user interrupt!\n"); 3840d071cddSKim Phillips priv->link = 0; 3850d071cddSKim Phillips return -EINTR; 3860d071cddSKim Phillips } 3870d071cddSKim Phillips 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 395b1e849f2SPeter Tyser 396b1e849f2SPeter Tyser /* Link status bit is latched low, read it again */ 397b1e849f2SPeter Tyser mii_reg = read_phy_reg(priv, MIIM_STATUS); 398b1e849f2SPeter Tyser 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD 402b1e849f2SPeter Tyser priv->link = mii_reg & MIIM_STATUS_LINK ? 1 : 0; 403b1e849f2SPeter Tyser 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex. If 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD * autonegotiation is enabled, it uses the AND of the link 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD * partner's advertised capabilities and our advertised 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD * capabilities. If autonegotiation is disabled, we use the 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD * appropriate bits in the control register. 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD * Stolen from Linux's mii.c and phy_device.c 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 415e1957ef0SPeter Tyser static uint mii_parse_link(uint mii_reg, struct tsec_private *priv) 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're using autonegotiation */ 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & PHY_BMSR_AUTN_ABLE) { 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD uint lpa = 0; 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD uint gblpa = 0; 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for gigabit capability */ 4232439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & PHY_BMSR_EXT) { 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We want a list of states supported by 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD * both PHYs in the link 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD gblpa = read_phy_reg(priv, PHY_1000BTSR); 4282439e4bfSJean-Christophe PLAGNIOL-VILLARD gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2; 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the baseline so we only have to set them 4322439e4bfSJean-Christophe PLAGNIOL-VILLARD * if they're different 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4352439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check the gigabit fields */ 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) { 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4402439e4bfSJean-Christophe PLAGNIOL-VILLARD 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & PHY_1000BTSR_1000FD) 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're done! */ 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa = read_phy_reg(priv, PHY_ANAR); 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa &= read_phy_reg(priv, PHY_ANLPAR); 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) { 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lpa & PHY_ANLPAR_TXFD) 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD } else if (lpa & PHY_ANLPAR_10FD) 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD uint bmcr = read_phy_reg(priv, PHY_BMCR); 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bmcr & PHY_BMCR_DPLX) 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bmcr & PHY_BMCR_1000_MBPS) 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD else if (bmcr & PHY_BMCR_100_MBPS) 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 478091dc9f6SZach LeRoy * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain 479091dc9f6SZach LeRoy * circumstances. eg a gigabit TSEC connected to a gigabit switch with 480091dc9f6SZach LeRoy * a 4-wire ethernet cable. Both ends advertise gigabit, but can't 481091dc9f6SZach LeRoy * link. "Ethernet@Wirespeed" reduces advertised speed until link 482091dc9f6SZach LeRoy * can be achieved. 483091dc9f6SZach LeRoy */ 484e1957ef0SPeter Tyser static uint mii_BCM54xx_wirespeed(uint mii_reg, struct tsec_private *priv) 485091dc9f6SZach LeRoy { 486091dc9f6SZach LeRoy return (read_phy_reg(priv, mii_reg) & 0x8FFF) | 0x8010; 487091dc9f6SZach LeRoy } 488091dc9f6SZach LeRoy 489091dc9f6SZach LeRoy /* 4902439e4bfSJean-Christophe PLAGNIOL-VILLARD * Parse the BCM54xx status register for speed and duplex information. 4912439e4bfSJean-Christophe PLAGNIOL-VILLARD * The linux sungem_phy has this information, but in a table format. 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 493e1957ef0SPeter Tyser static uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv) 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD { 49527165b5cSPeter Tyser /* If there is no link, speed and duplex don't matter */ 49627165b5cSPeter Tyser if (!priv->link) 49727165b5cSPeter Tyser return 0; 4982439e4bfSJean-Christophe PLAGNIOL-VILLARD 49927165b5cSPeter Tyser switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> 50027165b5cSPeter Tyser MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) { 5012439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1: 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5032439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5052439e4bfSJean-Christophe PLAGNIOL-VILLARD case 2: 5062439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5072439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5082439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5092439e4bfSJean-Christophe PLAGNIOL-VILLARD case 3: 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5112439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD case 5: 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD case 6: 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD case 7: 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Auto-neg error, defaulting to 10BT/HD\n"); 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD } 534*8abb8dccSPeter Tyser 535*8abb8dccSPeter Tyser /* 536*8abb8dccSPeter Tyser * Find out if PHY is in copper or serdes mode by looking at Expansion Reg 537*8abb8dccSPeter Tyser * 0x42 - "Operating Mode Status Register" 538*8abb8dccSPeter Tyser */ 539*8abb8dccSPeter Tyser static int BCM8482_is_serdes(struct tsec_private *priv) 540*8abb8dccSPeter Tyser { 541*8abb8dccSPeter Tyser u16 val; 542*8abb8dccSPeter Tyser int serdes = 0; 543*8abb8dccSPeter Tyser 544*8abb8dccSPeter Tyser write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_ER | 0x42); 545*8abb8dccSPeter Tyser val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA); 546*8abb8dccSPeter Tyser 547*8abb8dccSPeter Tyser switch (val & 0x1f) { 548*8abb8dccSPeter Tyser case 0x0d: /* RGMII-to-100Base-FX */ 549*8abb8dccSPeter Tyser case 0x0e: /* RGMII-to-SGMII */ 550*8abb8dccSPeter Tyser case 0x0f: /* RGMII-to-SerDes */ 551*8abb8dccSPeter Tyser case 0x12: /* SGMII-to-SerDes */ 552*8abb8dccSPeter Tyser case 0x13: /* SGMII-to-100Base-FX */ 553*8abb8dccSPeter Tyser case 0x16: /* SerDes-to-Serdes */ 554*8abb8dccSPeter Tyser serdes = 1; 555*8abb8dccSPeter Tyser break; 556*8abb8dccSPeter Tyser case 0x6: /* RGMII-to-Copper */ 557*8abb8dccSPeter Tyser case 0x14: /* SGMII-to-Copper */ 558*8abb8dccSPeter Tyser case 0x17: /* SerDes-to-Copper */ 559*8abb8dccSPeter Tyser break; 560*8abb8dccSPeter Tyser default: 561*8abb8dccSPeter Tyser printf("ERROR, invalid PHY mode (0x%x\n)", val); 562*8abb8dccSPeter Tyser break; 563*8abb8dccSPeter Tyser } 564*8abb8dccSPeter Tyser 565*8abb8dccSPeter Tyser return serdes; 566*8abb8dccSPeter Tyser } 567*8abb8dccSPeter Tyser 568*8abb8dccSPeter Tyser /* 569*8abb8dccSPeter Tyser * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating 570*8abb8dccSPeter Tyser * Mode Status Register" 571*8abb8dccSPeter Tyser */ 572*8abb8dccSPeter Tyser uint mii_parse_BCM5482_serdes_sr(struct tsec_private *priv) 573*8abb8dccSPeter Tyser { 574*8abb8dccSPeter Tyser u16 val; 575*8abb8dccSPeter Tyser int i = 0; 576*8abb8dccSPeter Tyser 577*8abb8dccSPeter Tyser /* Wait 1s for link - Clause 37 autonegotiation happens very fast */ 578*8abb8dccSPeter Tyser while (1) { 579*8abb8dccSPeter Tyser write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL, 580*8abb8dccSPeter Tyser MIIM_BCM54XX_EXP_SEL_ER | 0x42); 581*8abb8dccSPeter Tyser val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA); 582*8abb8dccSPeter Tyser 583*8abb8dccSPeter Tyser if (val & 0x8000) 584*8abb8dccSPeter Tyser break; 585*8abb8dccSPeter Tyser 586*8abb8dccSPeter Tyser if (i++ > 1000) { 587*8abb8dccSPeter Tyser priv->link = 0; 588*8abb8dccSPeter Tyser return 1; 589*8abb8dccSPeter Tyser } 590*8abb8dccSPeter Tyser 591*8abb8dccSPeter Tyser udelay(1000); /* 1 ms */ 592*8abb8dccSPeter Tyser } 593*8abb8dccSPeter Tyser 594*8abb8dccSPeter Tyser priv->link = 1; 595*8abb8dccSPeter Tyser switch ((val >> 13) & 0x3) { 596*8abb8dccSPeter Tyser case (0x00): 597*8abb8dccSPeter Tyser priv->speed = 10; 598*8abb8dccSPeter Tyser break; 599*8abb8dccSPeter Tyser case (0x01): 600*8abb8dccSPeter Tyser priv->speed = 100; 601*8abb8dccSPeter Tyser break; 602*8abb8dccSPeter Tyser case (0x02): 603*8abb8dccSPeter Tyser priv->speed = 1000; 604*8abb8dccSPeter Tyser break; 605*8abb8dccSPeter Tyser } 606*8abb8dccSPeter Tyser 607*8abb8dccSPeter Tyser priv->duplexity = (val & 0x1000) == 0x1000; 608*8abb8dccSPeter Tyser 609*8abb8dccSPeter Tyser return 0; 610*8abb8dccSPeter Tyser } 611*8abb8dccSPeter Tyser 612*8abb8dccSPeter Tyser /* 613*8abb8dccSPeter Tyser * Figure out if BCM5482 is in serdes or copper mode and determine link 614*8abb8dccSPeter Tyser * configuration accordingly 615*8abb8dccSPeter Tyser */ 616*8abb8dccSPeter Tyser static uint mii_parse_BCM5482_sr(uint mii_reg, struct tsec_private *priv) 617*8abb8dccSPeter Tyser { 618*8abb8dccSPeter Tyser if (BCM8482_is_serdes(priv)) { 619*8abb8dccSPeter Tyser mii_parse_BCM5482_serdes_sr(priv); 620*8abb8dccSPeter Tyser } else { 621*8abb8dccSPeter Tyser /* Wait for auto-negotiation to complete or fail */ 622*8abb8dccSPeter Tyser mii_parse_sr(mii_reg, priv); 623*8abb8dccSPeter Tyser 624*8abb8dccSPeter Tyser /* Parse BCM54xx copper aux status register */ 625*8abb8dccSPeter Tyser mii_reg = read_phy_reg(priv, MIIM_BCM54xx_AUXSTATUS); 626*8abb8dccSPeter Tyser mii_parse_BCM54xx_sr(mii_reg, priv); 627*8abb8dccSPeter Tyser } 628*8abb8dccSPeter Tyser 629*8abb8dccSPeter Tyser return 0; 630*8abb8dccSPeter Tyser } 631*8abb8dccSPeter Tyser 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 6342439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 635e1957ef0SPeter Tyser static uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv) 6362439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6372439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 6382439e4bfSJean-Christophe PLAGNIOL-VILLARD 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD 6412439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) && 6422439e4bfSJean-Christophe PLAGNIOL-VILLARD !(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD 6452439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY realtime link"); 6462439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Timeout reached ? */ 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 6502439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6572439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 6582439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 6592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6602439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 6612439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 6622439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 6632439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_LINK) 6642439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 6652439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6662439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 6672439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6682439e4bfSJean-Christophe PLAGNIOL-VILLARD 6692439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX) 6702439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 6712439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6722439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 6732439e4bfSJean-Christophe PLAGNIOL-VILLARD 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED); 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD 6762439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_GBIT: 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_100: 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD 6872439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6892439e4bfSJean-Christophe PLAGNIOL-VILLARD 69018ee320fSDave Liu /* Parse the RTL8211B's status register for speed and duplex 69118ee320fSDave Liu * information 69218ee320fSDave Liu */ 693e1957ef0SPeter Tyser static uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv) 69418ee320fSDave Liu { 69518ee320fSDave Liu uint speed; 69618ee320fSDave Liu 69718ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 698c7604783SAnton Vorontsov if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 69918ee320fSDave Liu int i = 0; 70018ee320fSDave Liu 701c7604783SAnton Vorontsov /* in case of timeout ->link is cleared */ 702c7604783SAnton Vorontsov priv->link = 1; 70318ee320fSDave Liu puts("Waiting for PHY realtime link"); 70418ee320fSDave Liu while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 70518ee320fSDave Liu /* Timeout reached ? */ 70618ee320fSDave Liu if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 70718ee320fSDave Liu puts(" TIMEOUT !\n"); 70818ee320fSDave Liu priv->link = 0; 70918ee320fSDave Liu break; 71018ee320fSDave Liu } 71118ee320fSDave Liu 71218ee320fSDave Liu if ((i++ % 1000) == 0) { 71318ee320fSDave Liu putc('.'); 71418ee320fSDave Liu } 71518ee320fSDave Liu udelay(1000); /* 1 ms */ 71618ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 71718ee320fSDave Liu } 71818ee320fSDave Liu puts(" done\n"); 71918ee320fSDave Liu udelay(500000); /* another 500 ms (results in faster booting) */ 72018ee320fSDave Liu } else { 72118ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK) 72218ee320fSDave Liu priv->link = 1; 72318ee320fSDave Liu else 72418ee320fSDave Liu priv->link = 0; 72518ee320fSDave Liu } 72618ee320fSDave Liu 72718ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX) 72818ee320fSDave Liu priv->duplexity = 1; 72918ee320fSDave Liu else 73018ee320fSDave Liu priv->duplexity = 0; 73118ee320fSDave Liu 73218ee320fSDave Liu speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED); 73318ee320fSDave Liu 73418ee320fSDave Liu switch (speed) { 73518ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_GBIT: 73618ee320fSDave Liu priv->speed = 1000; 73718ee320fSDave Liu break; 73818ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_100: 73918ee320fSDave Liu priv->speed = 100; 74018ee320fSDave Liu break; 74118ee320fSDave Liu default: 74218ee320fSDave Liu priv->speed = 10; 74318ee320fSDave Liu } 74418ee320fSDave Liu 74518ee320fSDave Liu return 0; 74618ee320fSDave Liu } 74718ee320fSDave Liu 7482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex 7492439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 7502439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 751e1957ef0SPeter Tyser static uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv) 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7532439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 7542439e4bfSJean-Christophe PLAGNIOL-VILLARD 7552439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX) 7562439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 7572439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7582439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 7592439e4bfSJean-Christophe PLAGNIOL-VILLARD 7602439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED; 7612439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_GBIT: 7632439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 7642439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7652439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_100: 7662439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 7672439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7682439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 7692439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 7702439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7722439e4bfSJean-Christophe PLAGNIOL-VILLARD 7732439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 7742439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7752439e4bfSJean-Christophe PLAGNIOL-VILLARD 7762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex 7772439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 7782439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 779e1957ef0SPeter Tyser static uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv) 7802439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7812439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 7822439e4bfSJean-Christophe PLAGNIOL-VILLARD 7832439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX) 7842439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 7852439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7862439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 7872439e4bfSJean-Christophe PLAGNIOL-VILLARD 7882439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED; 7892439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 7902439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_GBIT: 7912439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 7922439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_100: 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 7952439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7962439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 7972439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 7982439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7992439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8002439e4bfSJean-Christophe PLAGNIOL-VILLARD 8012439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex 8052439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 8062439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 807e1957ef0SPeter Tyser static uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv) 8082439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8092439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H)) 8102439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD else 8122439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 8132439e4bfSJean-Christophe PLAGNIOL-VILLARD 8142439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F)) 8152439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 8162439e4bfSJean-Christophe PLAGNIOL-VILLARD else 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 8182439e4bfSJean-Christophe PLAGNIOL-VILLARD 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 8202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8212439e4bfSJean-Christophe PLAGNIOL-VILLARD 8222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 8232439e4bfSJean-Christophe PLAGNIOL-VILLARD * Hack to write all 4 PHYs with the LED values 8242439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 825e1957ef0SPeter Tyser static uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv) 8262439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8272439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phyid; 828b9e186fcSSandeep Gopalpet volatile tsec_mdio_t *regbase = priv->phyregs; 8292439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 8302439e4bfSJean-Christophe PLAGNIOL-VILLARD 8312439e4bfSJean-Christophe PLAGNIOL-VILLARD for (phyid = 0; phyid < 4; phyid++) { 8322439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | mii_reg; 8332439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT; 8342439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 8352439e4bfSJean-Christophe PLAGNIOL-VILLARD 8362439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 8372439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ; 8382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8392439e4bfSJean-Christophe PLAGNIOL-VILLARD 8402439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_SLEDCON_INIT; 8412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8422439e4bfSJean-Christophe PLAGNIOL-VILLARD 843e1957ef0SPeter Tyser static uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv) 8442439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8452439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 8462439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII; 8472439e4bfSJean-Christophe PLAGNIOL-VILLARD else 8482439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT; 8492439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8502439e4bfSJean-Christophe PLAGNIOL-VILLARD 851e1957ef0SPeter Tyser static uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv) 85219580e66SDave Liu { 85319580e66SDave Liu uint mii_data = read_phy_reg(priv, mii_reg); 85419580e66SDave Liu 85519580e66SDave Liu if (priv->flags & TSEC_REDUCED) 85619580e66SDave Liu mii_data = (mii_data & 0xfff0) | 0x000b; 85719580e66SDave Liu return mii_data; 85819580e66SDave Liu } 85919580e66SDave Liu 8602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialized required registers to appropriate values, zeroing 8612439e4bfSJean-Christophe PLAGNIOL-VILLARD * those we don't care about (unless zero is bad, in which case, 8622439e4bfSJean-Christophe PLAGNIOL-VILLARD * choose a more appropriate value) 8632439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8642439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs) 8652439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear IEVENT */ 8672439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_INIT_CLEAR; 8682439e4bfSJean-Christophe PLAGNIOL-VILLARD 8692439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->imask = IMASK_INIT_CLEAR; 8702439e4bfSJean-Christophe PLAGNIOL-VILLARD 8712439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr0 = 0; 8722439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr1 = 0; 8732439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr2 = 0; 8742439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr3 = 0; 8752439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr4 = 0; 8762439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr5 = 0; 8772439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr6 = 0; 8782439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr7 = 0; 8792439e4bfSJean-Christophe PLAGNIOL-VILLARD 8802439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr0 = 0; 8812439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr1 = 0; 8822439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr2 = 0; 8832439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr3 = 0; 8842439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr4 = 0; 8852439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr5 = 0; 8862439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr6 = 0; 8872439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr7 = 0; 8882439e4bfSJean-Christophe PLAGNIOL-VILLARD 8892439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rctrl = 0x00000000; 8902439e4bfSJean-Christophe PLAGNIOL-VILLARD 8912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init RMON mib registers */ 8922439e4bfSJean-Christophe PLAGNIOL-VILLARD memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t)); 8932439e4bfSJean-Christophe PLAGNIOL-VILLARD 8942439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam1 = 0xffffffff; 8952439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam2 = 0xffffffff; 8962439e4bfSJean-Christophe PLAGNIOL-VILLARD 8972439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->mrblr = MRBLR_INIT_SETTINGS; 8982439e4bfSJean-Christophe PLAGNIOL-VILLARD 8992439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->minflr = MINFLR_INIT_SETTINGS; 9002439e4bfSJean-Christophe PLAGNIOL-VILLARD 9012439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attr = ATTR_INIT_SETTINGS; 9022439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attreli = ATTRELI_INIT_SETTINGS; 9032439e4bfSJean-Christophe PLAGNIOL-VILLARD 9042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9052439e4bfSJean-Christophe PLAGNIOL-VILLARD 9062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure maccfg2 based on negotiated speed and duplex 9072439e4bfSJean-Christophe PLAGNIOL-VILLARD * reported by PHY handling code 9082439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 9092439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev) 9102439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9112439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 9122439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 9132439e4bfSJean-Christophe PLAGNIOL-VILLARD 9142439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 9152439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->duplexity != 0) 9162439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 |= MACCFG2_FULL_DUPLEX; 9172439e4bfSJean-Christophe PLAGNIOL-VILLARD else 9182439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX); 9192439e4bfSJean-Christophe PLAGNIOL-VILLARD 9202439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (priv->speed) { 9212439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1000: 9222439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 9232439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_GMII); 9242439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9252439e4bfSJean-Christophe PLAGNIOL-VILLARD case 100: 9262439e4bfSJean-Christophe PLAGNIOL-VILLARD case 10: 9272439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 9282439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_MII); 9292439e4bfSJean-Christophe PLAGNIOL-VILLARD 9302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set R100 bit in all modes although 9312439e4bfSJean-Christophe PLAGNIOL-VILLARD * it is only used in RGMII mode 9322439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 9332439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->speed == 100) 9342439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl |= ECNTRL_R100; 9352439e4bfSJean-Christophe PLAGNIOL-VILLARD else 9362439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl &= ~(ECNTRL_R100); 9372439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9382439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 9392439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Speed was bad\n", dev->name); 9402439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9422439e4bfSJean-Christophe PLAGNIOL-VILLARD 9432439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Speed: %d, %s duplex\n", priv->speed, 9442439e4bfSJean-Christophe PLAGNIOL-VILLARD (priv->duplexity) ? "full" : "half"); 9452439e4bfSJean-Christophe PLAGNIOL-VILLARD 9462439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 9472439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No link.\n", dev->name); 9482439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9492439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9502439e4bfSJean-Christophe PLAGNIOL-VILLARD 9512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the buffers and their descriptors, and bring up the 9522439e4bfSJean-Christophe PLAGNIOL-VILLARD * interface 9532439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 9542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev) 9552439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9562439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 9572439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 9582439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 9592439e4bfSJean-Christophe PLAGNIOL-VILLARD 9602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Point to the buffer descriptors */ 9612439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbase = (unsigned int)(&rtx.txbd[txIdx]); 9622439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]); 9632439e4bfSJean-Christophe PLAGNIOL-VILLARD 9642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the Rx Buffer descriptors */ 9652439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < PKTBUFSRX; i++) { 9662439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].status = RXBD_EMPTY; 9672439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].length = 0; 9682439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i]; 9692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9702439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP; 9712439e4bfSJean-Christophe PLAGNIOL-VILLARD 9722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the TX Buffer Descriptors */ 9732439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < TX_BUF_CNT; i++) { 9742439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].status = 0; 9752439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].length = 0; 9762439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].bufPtr = 0; 9772439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9782439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP; 9792439e4bfSJean-Christophe PLAGNIOL-VILLARD 9802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Start up the PHY */ 9812439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 9822439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->startup); 9832439e4bfSJean-Christophe PLAGNIOL-VILLARD 9842439e4bfSJean-Christophe PLAGNIOL-VILLARD adjust_link(dev); 9852439e4bfSJean-Christophe PLAGNIOL-VILLARD 9862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable Transmit and Receive */ 9872439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 9882439e4bfSJean-Christophe PLAGNIOL-VILLARD 9892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA it is clear to go */ 9902439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= DMACTRL_INIT_SETTINGS; 9912439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 9922439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 9932439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 9942439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9952439e4bfSJean-Christophe PLAGNIOL-VILLARD 9962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This returns the status bits of the device. The return value 9972439e4bfSJean-Christophe PLAGNIOL-VILLARD * is never checked, and this is what the 8260 driver did, so we 9982439e4bfSJean-Christophe PLAGNIOL-VILLARD * do the same. Presumably, this would be zero if there were no 9992439e4bfSJean-Christophe PLAGNIOL-VILLARD * errors 10002439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 10012439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, volatile void *packet, int length) 10022439e4bfSJean-Christophe PLAGNIOL-VILLARD { 10032439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 10042439e4bfSJean-Christophe PLAGNIOL-VILLARD int result = 0; 10052439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 10062439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 10072439e4bfSJean-Christophe PLAGNIOL-VILLARD 10082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find an empty buffer descriptor */ 10092439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 10102439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 10112439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx buffers full\n", dev->name); 10122439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 10132439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10142439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10152439e4bfSJean-Christophe PLAGNIOL-VILLARD 10162439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].bufPtr = (uint) packet; 10172439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].length = length; 10182439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].status |= 10192439e4bfSJean-Christophe PLAGNIOL-VILLARD (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT); 10202439e4bfSJean-Christophe PLAGNIOL-VILLARD 10212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA to go */ 10222439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 10232439e4bfSJean-Christophe PLAGNIOL-VILLARD 10242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for buffer to be transmitted */ 10252439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 10262439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 10272439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx error\n", dev->name); 10282439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 10292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10312439e4bfSJean-Christophe PLAGNIOL-VILLARD 10322439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = (txIdx + 1) % TX_BUF_CNT; 10332439e4bfSJean-Christophe PLAGNIOL-VILLARD result = rtx.txbd[txIdx].status & TXBD_STATS; 10342439e4bfSJean-Christophe PLAGNIOL-VILLARD 10352439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 10362439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10372439e4bfSJean-Christophe PLAGNIOL-VILLARD 10382439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev) 10392439e4bfSJean-Christophe PLAGNIOL-VILLARD { 10402439e4bfSJean-Christophe PLAGNIOL-VILLARD int length; 10412439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 10422439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 10432439e4bfSJean-Christophe PLAGNIOL-VILLARD 10442439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) { 10452439e4bfSJean-Christophe PLAGNIOL-VILLARD 10462439e4bfSJean-Christophe PLAGNIOL-VILLARD length = rtx.rxbd[rxIdx].length; 10472439e4bfSJean-Christophe PLAGNIOL-VILLARD 10482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send the packet up if there were no errors */ 10492439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) { 10502439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(NetRxPackets[rxIdx], length - 4); 10512439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 10522439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Got error %x\n", 10532439e4bfSJean-Christophe PLAGNIOL-VILLARD (rtx.rxbd[rxIdx].status & RXBD_STATS)); 10542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10552439e4bfSJean-Christophe PLAGNIOL-VILLARD 10562439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].length = 0; 10572439e4bfSJean-Christophe PLAGNIOL-VILLARD 10582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the wrap bit if this is the last element in the list */ 10592439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].status = 10602439e4bfSJean-Christophe PLAGNIOL-VILLARD RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0); 10612439e4bfSJean-Christophe PLAGNIOL-VILLARD 10622439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = (rxIdx + 1) % PKTBUFSRX; 10632439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10642439e4bfSJean-Christophe PLAGNIOL-VILLARD 10652439e4bfSJean-Christophe PLAGNIOL-VILLARD if (regs->ievent & IEVENT_BSY) { 10662439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_BSY; 10672439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 10682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10692439e4bfSJean-Christophe PLAGNIOL-VILLARD 10702439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 10712439e4bfSJean-Christophe PLAGNIOL-VILLARD 10722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10732439e4bfSJean-Christophe PLAGNIOL-VILLARD 10742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the interface */ 10752439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev) 10762439e4bfSJean-Christophe PLAGNIOL-VILLARD { 10772439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 10782439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 10792439e4bfSJean-Christophe PLAGNIOL-VILLARD 10802439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 10812439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS); 10822439e4bfSJean-Christophe PLAGNIOL-VILLARD 10832439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ; 10842439e4bfSJean-Christophe PLAGNIOL-VILLARD 10852439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN); 10862439e4bfSJean-Christophe PLAGNIOL-VILLARD 10872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shut down the PHY, as needed */ 10882439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 10892439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->shutdown); 10902439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10912439e4bfSJean-Christophe PLAGNIOL-VILLARD 1092e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1149S = { 10932439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x1410ca, 10942439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1149S", 10952439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 10962439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 10972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 10982439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10992439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 11002439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 11012439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 11022439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 11032439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 11042439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 11052439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 11062439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11072439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 11082439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11092439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11102439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 11112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 11122439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 11132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 11142439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 11152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1116c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 11172439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11182439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11192439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 11202439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11212439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11222439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 11232439e4bfSJean-Christophe PLAGNIOL-VILLARD 11242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */ 1125e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5461S = { 11262439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060c1, /* 5461 ID */ 11272439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5461S", 11282439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 11292439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 11302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 11312439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11322439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 11332439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 11342439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11352439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 11362439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11372439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11382439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 11392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 11402439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 11412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 11422439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 11432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 11442439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 11452439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11462439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11472439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 11482439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11492439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11502439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 11512439e4bfSJean-Christophe PLAGNIOL-VILLARD 1152e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5464S = { 11532439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060b1, /* 5464 ID */ 11542439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5464S", 11552439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 11562439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 11572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 11582439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11592439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 11602439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 11612439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11622439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 11632439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11642439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11652439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 11662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 11672439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 11682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 11692439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 11702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 11712439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 11722439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11732439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11742439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 11752439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11762439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11772439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 11782439e4bfSJean-Christophe PLAGNIOL-VILLARD 1179e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5482S = { 1180091dc9f6SZach LeRoy 0x0143bcb, 1181091dc9f6SZach LeRoy "Broadcom BCM5482S", 1182091dc9f6SZach LeRoy 4, 1183091dc9f6SZach LeRoy (struct phy_cmd[]) { /* config */ 1184091dc9f6SZach LeRoy /* Reset and configure the PHY */ 1185091dc9f6SZach LeRoy {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1186091dc9f6SZach LeRoy /* Setup read from auxilary control shadow register 7 */ 1187091dc9f6SZach LeRoy {MIIM_BCM54xx_AUXCNTL, MIIM_BCM54xx_AUXCNTL_ENCODE(7), NULL}, 1188091dc9f6SZach LeRoy /* Read Misc Control register and or in Ethernet@Wirespeed */ 1189091dc9f6SZach LeRoy {MIIM_BCM54xx_AUXCNTL, 0, &mii_BCM54xx_wirespeed}, 1190091dc9f6SZach LeRoy {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1191*8abb8dccSPeter Tyser /* Initial config/enable of secondary SerDes interface */ 1192*8abb8dccSPeter Tyser {MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf), NULL}, 1193*8abb8dccSPeter Tyser /* Write intial value to secondary SerDes Contol */ 1194*8abb8dccSPeter Tyser {MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_SSD | 0, NULL}, 1195*8abb8dccSPeter Tyser {MIIM_BCM54XX_EXP_DATA, MIIM_CONTROL_RESTART, NULL}, 1196*8abb8dccSPeter Tyser /* Enable copper/fiber auto-detect */ 1197*8abb8dccSPeter Tyser {MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201)}, 1198091dc9f6SZach LeRoy {miim_end,} 1199091dc9f6SZach LeRoy }, 1200091dc9f6SZach LeRoy (struct phy_cmd[]) { /* startup */ 1201091dc9f6SZach LeRoy /* Status is read once to clear old link state */ 1202091dc9f6SZach LeRoy {MIIM_STATUS, miim_read, NULL}, 1203*8abb8dccSPeter Tyser /* Determine copper/fiber, auto-negotiate, and read the result */ 1204*8abb8dccSPeter Tyser {MIIM_STATUS, miim_read, &mii_parse_BCM5482_sr}, 1205091dc9f6SZach LeRoy {miim_end,} 1206091dc9f6SZach LeRoy }, 1207091dc9f6SZach LeRoy (struct phy_cmd[]) { /* shutdown */ 1208091dc9f6SZach LeRoy {miim_end,} 1209091dc9f6SZach LeRoy }, 1210091dc9f6SZach LeRoy }; 1211091dc9f6SZach LeRoy 1212e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1011S = { 12132439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410c6, 12142439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1011S", 12152439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 12162439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 12172439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 12182439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12192439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 12202439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 12212439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 12222439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 12232439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 12242439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 12252439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 12262439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12272439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 12282439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12292439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12302439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 12312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 12322439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 12342439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1236c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 12372439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12382439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12392439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 12402439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12412439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12422439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12432439e4bfSJean-Christophe PLAGNIOL-VILLARD 1244e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1111S = { 12452439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cc, 12462439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1111S", 12472439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 12482439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 12492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 12502439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 125119580e66SDave Liu {0x1b, 0x848f, &mii_m88e1111s_setmode}, 12522439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */ 12532439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 12542439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 12552439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12562439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 12572439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12582439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12592439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 12602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 12612439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 12632439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1265c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 12662439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12672439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12682439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 12692439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12702439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12712439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12722439e4bfSJean-Christophe PLAGNIOL-VILLARD 1273e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1118 = { 1274290ef643SRon Madrid 0x01410e1, 1275290ef643SRon Madrid "Marvell 88E1118", 1276290ef643SRon Madrid 4, 1277290ef643SRon Madrid (struct phy_cmd[]) { /* config */ 1278290ef643SRon Madrid /* Reset and configure the PHY */ 1279290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1280290ef643SRon Madrid {0x16, 0x0002, NULL}, /* Change Page Number */ 1281290ef643SRon Madrid {0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */ 128212a8b9dbSRon Madrid {0x16, 0x0003, NULL}, /* Change Page Number */ 128312a8b9dbSRon Madrid {0x10, 0x021e, NULL}, /* Adjust LED control */ 128412a8b9dbSRon Madrid {0x16, 0x0000, NULL}, /* Change Page Number */ 1285290ef643SRon Madrid {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1286290ef643SRon Madrid {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1287290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1288290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1289290ef643SRon Madrid {miim_end,} 1290290ef643SRon Madrid }, 1291290ef643SRon Madrid (struct phy_cmd[]) { /* startup */ 1292290ef643SRon Madrid {0x16, 0x0000, NULL}, /* Change Page Number */ 1293290ef643SRon Madrid /* Status is read once to clear old link state */ 1294290ef643SRon Madrid {MIIM_STATUS, miim_read, NULL}, 1295290ef643SRon Madrid /* Auto-negotiate */ 129612a8b9dbSRon Madrid {MIIM_STATUS, miim_read, &mii_parse_sr}, 1297290ef643SRon Madrid /* Read the status */ 1298290ef643SRon Madrid {MIIM_88E1011_PHY_STATUS, miim_read, 1299290ef643SRon Madrid &mii_parse_88E1011_psr}, 1300290ef643SRon Madrid {miim_end,} 1301290ef643SRon Madrid }, 1302290ef643SRon Madrid (struct phy_cmd[]) { /* shutdown */ 1303290ef643SRon Madrid {miim_end,} 1304290ef643SRon Madrid }, 1305290ef643SRon Madrid }; 1306290ef643SRon Madrid 1307d23dc394SSergei Poselenov /* 1308d23dc394SSergei Poselenov * Since to access LED register we need do switch the page, we 1309d23dc394SSergei Poselenov * do LED configuring in the miim_read-like function as follows 1310d23dc394SSergei Poselenov */ 1311e1957ef0SPeter Tyser static uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv) 1312d23dc394SSergei Poselenov { 1313d23dc394SSergei Poselenov uint pg; 1314d23dc394SSergei Poselenov 1315d23dc394SSergei Poselenov /* Switch the page to access the led register */ 1316d23dc394SSergei Poselenov pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE); 1317d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE); 1318d23dc394SSergei Poselenov 1319d23dc394SSergei Poselenov /* Configure leds */ 1320d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL, 1321d23dc394SSergei Poselenov MIIM_88E1121_PHY_LED_DEF); 1322d23dc394SSergei Poselenov 1323d23dc394SSergei Poselenov /* Restore the page pointer */ 1324d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg); 1325d23dc394SSergei Poselenov return 0; 1326d23dc394SSergei Poselenov } 1327d23dc394SSergei Poselenov 1328e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1121R = { 1329d23dc394SSergei Poselenov 0x01410cb, 1330d23dc394SSergei Poselenov "Marvell 88E1121R", 1331d23dc394SSergei Poselenov 4, 1332d23dc394SSergei Poselenov (struct phy_cmd[]) { /* config */ 1333d23dc394SSergei Poselenov /* Reset and configure the PHY */ 1334d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1335d23dc394SSergei Poselenov {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1336d23dc394SSergei Poselenov {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1337d23dc394SSergei Poselenov /* Configure leds */ 1338c6dbdfdaSPeter Tyser {MIIM_88E1121_PHY_LED_CTRL, miim_read, &mii_88E1121_set_led}, 1339d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 134023afaba6SAnatolij Gustschin /* Disable IRQs and de-assert interrupt */ 134123afaba6SAnatolij Gustschin {MIIM_88E1121_PHY_IRQ_EN, 0, NULL}, 134223afaba6SAnatolij Gustschin {MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL}, 1343d23dc394SSergei Poselenov {miim_end,} 1344d23dc394SSergei Poselenov }, 1345d23dc394SSergei Poselenov (struct phy_cmd[]) { /* startup */ 1346d23dc394SSergei Poselenov /* Status is read once to clear old link state */ 1347d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, NULL}, 1348d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_sr}, 1349d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_link}, 1350d23dc394SSergei Poselenov {miim_end,} 1351d23dc394SSergei Poselenov }, 1352d23dc394SSergei Poselenov (struct phy_cmd[]) { /* shutdown */ 1353d23dc394SSergei Poselenov {miim_end,} 1354d23dc394SSergei Poselenov }, 1355d23dc394SSergei Poselenov }; 1356d23dc394SSergei Poselenov 13572439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv) 13582439e4bfSJean-Christophe PLAGNIOL-VILLARD { 13592439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_data = read_phy_reg(priv, mii_reg); 13602439e4bfSJean-Christophe PLAGNIOL-VILLARD 13612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setting MIIM_88E1145_PHY_EXT_CR */ 13622439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 13632439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data | 13642439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY; 13652439e4bfSJean-Christophe PLAGNIOL-VILLARD else 13662439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data; 13672439e4bfSJean-Christophe PLAGNIOL-VILLARD } 13682439e4bfSJean-Christophe PLAGNIOL-VILLARD 13692439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = { 13702439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cd, 13712439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1145", 13722439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 13732439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 13742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PHY */ 13752439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 13762439e4bfSJean-Christophe PLAGNIOL-VILLARD 13772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Errata E0, E1 */ 13782439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x001b, NULL}, 13792439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0x418f, NULL}, 13802439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x0016, NULL}, 13812439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0xa2da, NULL}, 13822439e4bfSJean-Christophe PLAGNIOL-VILLARD 13832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure the PHY */ 13842439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 13852439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1386c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, NULL}, 13872439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode}, 13882439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 13892439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL}, 13902439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13912439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13922439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 13932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 13942439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 13952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 13962439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1397c6dbdfdaSPeter Tyser {MIIM_88E1111_PHY_LED_CONTROL, MIIM_88E1111_PHY_LED_DIRECT, NULL}, 13982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status */ 1399c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 14002439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14012439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14022439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 14032439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14042439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14052439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14062439e4bfSJean-Christophe PLAGNIOL-VILLARD 1407e1957ef0SPeter Tyser static struct phy_info phy_info_cis8204 = { 14082439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f11, 14092439e4bfSJean-Christophe PLAGNIOL-VILLARD "Cicada Cis8204", 14102439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 14112439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 14122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 1413c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 14142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 14152439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 14162439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT, 14172439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_fixled}, 14182439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT, 14192439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_setmode}, 14202439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14212439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14222439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 14232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 14242439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 14252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 14262439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 14272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1428c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201}, 14292439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14302439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14312439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 14322439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14332439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14342439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14352439e4bfSJean-Christophe PLAGNIOL-VILLARD 14362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */ 1437e1957ef0SPeter Tyser static struct phy_info phy_info_cis8201 = { 14382439e4bfSJean-Christophe PLAGNIOL-VILLARD 0xfc41, 14392439e4bfSJean-Christophe PLAGNIOL-VILLARD "CIS8201", 14402439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 14412439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 14422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 1443c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 14442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the interface mode */ 1445c6dbdfdaSPeter Tyser {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL}, 14462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 14472439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 14482439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14492439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14502439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 14512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 14522439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 14532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 14542439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 14552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1456c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201}, 14572439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14582439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14592439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 14602439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14612439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14622439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1463e1957ef0SPeter Tyser 1464e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8211 = { 1465736323a4SPieter Henning 0xfc4b, 1466736323a4SPieter Henning "Vitesse VSC8211", 1467736323a4SPieter Henning 4, 1468736323a4SPieter Henning (struct phy_cmd[]) { /* config */ 1469736323a4SPieter Henning /* Override PHY config settings */ 1470c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 1471736323a4SPieter Henning /* Set up the interface mode */ 1472c6dbdfdaSPeter Tyser {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL}, 1473736323a4SPieter Henning /* Configure some basic stuff */ 1474736323a4SPieter Henning {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1475736323a4SPieter Henning {miim_end,} 1476736323a4SPieter Henning }, 1477736323a4SPieter Henning (struct phy_cmd[]) { /* startup */ 1478736323a4SPieter Henning /* Read the Status (2x to make sure link is right) */ 1479736323a4SPieter Henning {MIIM_STATUS, miim_read, NULL}, 1480736323a4SPieter Henning /* Auto-negotiate */ 1481736323a4SPieter Henning {MIIM_STATUS, miim_read, &mii_parse_sr}, 1482736323a4SPieter Henning /* Read the status */ 1483c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201}, 1484736323a4SPieter Henning {miim_end,} 1485736323a4SPieter Henning }, 1486736323a4SPieter Henning (struct phy_cmd[]) { /* shutdown */ 1487736323a4SPieter Henning {miim_end,} 1488736323a4SPieter Henning }, 1489736323a4SPieter Henning }; 1490e1957ef0SPeter Tyser 1491e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8244 = { 14922439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f1b, 14932439e4bfSJean-Christophe PLAGNIOL-VILLARD "Vitesse VSC8244", 14942439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 14952439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 14962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 14972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 14982439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 14992439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15002439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15012439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 15022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 15032439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 15042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 15052439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 15062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1507c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 15082439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15092439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15102439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 15112439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15122439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15132439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 15142439e4bfSJean-Christophe PLAGNIOL-VILLARD 1515e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8641 = { 1516b7fe25d2SPoonam Aggrwal 0x7043, 1517b7fe25d2SPoonam Aggrwal "Vitesse VSC8641", 1518b7fe25d2SPoonam Aggrwal 4, 1519b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* config */ 1520b7fe25d2SPoonam Aggrwal /* Configure some basic stuff */ 1521b7fe25d2SPoonam Aggrwal {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1522b7fe25d2SPoonam Aggrwal {miim_end,} 1523b7fe25d2SPoonam Aggrwal }, 1524b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* startup */ 1525b7fe25d2SPoonam Aggrwal /* Read the Status (2x to make sure link is right) */ 1526b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, NULL}, 1527b7fe25d2SPoonam Aggrwal /* Auto-negotiate */ 1528b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, &mii_parse_sr}, 1529b7fe25d2SPoonam Aggrwal /* Read the status */ 1530c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 1531b7fe25d2SPoonam Aggrwal {miim_end,} 1532b7fe25d2SPoonam Aggrwal }, 1533b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* shutdown */ 1534b7fe25d2SPoonam Aggrwal {miim_end,} 1535b7fe25d2SPoonam Aggrwal }, 1536b7fe25d2SPoonam Aggrwal }; 1537b7fe25d2SPoonam Aggrwal 1538e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8221 = { 1539b7fe25d2SPoonam Aggrwal 0xfc55, 1540b7fe25d2SPoonam Aggrwal "Vitesse VSC8221", 1541b7fe25d2SPoonam Aggrwal 4, 1542b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* config */ 1543b7fe25d2SPoonam Aggrwal /* Configure some basic stuff */ 1544b7fe25d2SPoonam Aggrwal {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1545b7fe25d2SPoonam Aggrwal {miim_end,} 1546b7fe25d2SPoonam Aggrwal }, 1547b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* startup */ 1548b7fe25d2SPoonam Aggrwal /* Read the Status (2x to make sure link is right) */ 1549b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, NULL}, 1550b7fe25d2SPoonam Aggrwal /* Auto-negotiate */ 1551b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, &mii_parse_sr}, 1552b7fe25d2SPoonam Aggrwal /* Read the status */ 1553c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 1554b7fe25d2SPoonam Aggrwal {miim_end,} 1555b7fe25d2SPoonam Aggrwal }, 1556b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* shutdown */ 1557b7fe25d2SPoonam Aggrwal {miim_end,} 1558b7fe25d2SPoonam Aggrwal }, 1559b7fe25d2SPoonam Aggrwal }; 1560b7fe25d2SPoonam Aggrwal 1561e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8601 = { 15622d934ea5STor Krill 0x00007042, 15632d934ea5STor Krill "Vitesse VSC8601", 15642d934ea5STor Krill 4, 15652d934ea5STor Krill (struct phy_cmd[]) { /* config */ 15662d934ea5STor Krill /* Override PHY config settings */ 15672d934ea5STor Krill /* Configure some basic stuff */ 15682d934ea5STor Krill {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 15696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_VSC8601_SKEWFIX 15702d934ea5STor Krill {MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL}, 15716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX) 15729acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,1,NULL}, 1573c6dbdfdaSPeter Tyser #define VSC8101_SKEW \ 1574c6dbdfdaSPeter Tyser (CONFIG_SYS_VSC8601_SKEW_TX << 14) | (CONFIG_SYS_VSC8601_SKEW_RX << 12) 15759acde129SAndre Schwarz {MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL}, 15769acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,0,NULL}, 15779acde129SAndre Schwarz #endif 15782d934ea5STor Krill #endif 1579c9d6b692SAndre Schwarz {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1580c9d6b692SAndre Schwarz {MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init}, 15812d934ea5STor Krill {miim_end,} 15822d934ea5STor Krill }, 15832d934ea5STor Krill (struct phy_cmd[]) { /* startup */ 15842d934ea5STor Krill /* Read the Status (2x to make sure link is right) */ 15852d934ea5STor Krill {MIIM_STATUS, miim_read, NULL}, 15862d934ea5STor Krill /* Auto-negotiate */ 15872d934ea5STor Krill {MIIM_STATUS, miim_read, &mii_parse_sr}, 15882d934ea5STor Krill /* Read the status */ 1589c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 15902d934ea5STor Krill {miim_end,} 15912d934ea5STor Krill }, 15922d934ea5STor Krill (struct phy_cmd[]) { /* shutdown */ 15932d934ea5STor Krill {miim_end,} 15942d934ea5STor Krill }, 15952d934ea5STor Krill }; 15962d934ea5STor Krill 1597e1957ef0SPeter Tyser static struct phy_info phy_info_dm9161 = { 15982439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0181b88, 15992439e4bfSJean-Christophe PLAGNIOL-VILLARD "Davicom DM9161E", 16002439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 16012439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 16022439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL}, 16032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do not bypass the scrambler/descrambler */ 16042439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL}, 16052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear 10BTCSR to default */ 1606c6dbdfdaSPeter Tyser {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, NULL}, 16072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 16082439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CR_INIT, NULL}, 16092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart Auto Negotiation */ 16102439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL}, 16112439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16122439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16132439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 16142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 16152439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 16162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 16172439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 16182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1619c6dbdfdaSPeter Tyser {MIIM_DM9161_SCSR, miim_read, &mii_parse_dm9161_scsr}, 16202439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16212439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16222439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 16232439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16242439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16252439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1626c6dbdfdaSPeter Tyser 16272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor. */ 1628e1957ef0SPeter Tyser static struct phy_info phy_info_generic = { 16292439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, 16302439e4bfSJean-Christophe PLAGNIOL-VILLARD "Unknown/Generic PHY", 16312439e4bfSJean-Christophe PLAGNIOL-VILLARD 32, 16322439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 16332439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMCR, PHY_BMCR_RESET, NULL}, 16342439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL}, 16352439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16362439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16372439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 16382439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, NULL}, 16392439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, &mii_parse_sr}, 16402439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, &mii_parse_link}, 16412439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16422439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16432439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 16442439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16452439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16462439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 16472439e4bfSJean-Christophe PLAGNIOL-VILLARD 1648e1957ef0SPeter Tyser static uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv) 16492439e4bfSJean-Christophe PLAGNIOL-VILLARD { 16502439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int speed; 16512439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 16522439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK; 16532439e4bfSJean-Christophe PLAGNIOL-VILLARD 16542439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 16552439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10HDX: 16562439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 16572439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 16582439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 16592439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10FDX: 16602439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 16612439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 16622439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 16632439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_100HDX: 16642439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 16652439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 16662439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 16672439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 16682439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 16692439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 16702439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16712439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 16722439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 0; 16732439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 16742439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16752439e4bfSJean-Christophe PLAGNIOL-VILLARD 16762439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 16772439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16782439e4bfSJean-Christophe PLAGNIOL-VILLARD 16792439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = { 16802439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0001378e, 16812439e4bfSJean-Christophe PLAGNIOL-VILLARD "LXT971", 16822439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 16832439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 16842439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CR, MIIM_CR_INIT, mii_cr_init}, /* autonegotiate */ 16852439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16862439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16872439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup - enable interrupts */ 16882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* { 0x12, 0x00f2, NULL }, */ 16892439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 16902439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 16912439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2}, 16922439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16932439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16942439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown - disable interrupts */ 16952439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16962439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16972439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 16982439e4bfSJean-Christophe PLAGNIOL-VILLARD 16992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex 17002439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 17012439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1702e1957ef0SPeter Tyser static uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv) 17032439e4bfSJean-Christophe PLAGNIOL-VILLARD { 17042439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (mii_reg & MIIM_DP83865_SPD_MASK) { 17052439e4bfSJean-Christophe PLAGNIOL-VILLARD 17062439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_1000: 17072439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 17082439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 17092439e4bfSJean-Christophe PLAGNIOL-VILLARD 17102439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_100: 17112439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 17122439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 17132439e4bfSJean-Christophe PLAGNIOL-VILLARD 17142439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 17152439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 17162439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 17172439e4bfSJean-Christophe PLAGNIOL-VILLARD 17182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17192439e4bfSJean-Christophe PLAGNIOL-VILLARD 17202439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_DP83865_DPX_FULL) 17212439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 17222439e4bfSJean-Christophe PLAGNIOL-VILLARD else 17232439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 17242439e4bfSJean-Christophe PLAGNIOL-VILLARD 17252439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 17262439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17272439e4bfSJean-Christophe PLAGNIOL-VILLARD 1728e1957ef0SPeter Tyser static struct phy_info phy_info_dp83865 = { 17292439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x20005c7, 17302439e4bfSJean-Christophe PLAGNIOL-VILLARD "NatSemi DP83865", 17312439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 17322439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 17332439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL}, 17342439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 17352439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 17362439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 17372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 17382439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 17392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 17402439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 17412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the link and auto-neg status */ 1742c6dbdfdaSPeter Tyser {MIIM_DP83865_LANR, miim_read, &mii_parse_dp83865_lanr}, 17432439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 17442439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 17452439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 17462439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 17472439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 17482439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 17492439e4bfSJean-Christophe PLAGNIOL-VILLARD 1750e1957ef0SPeter Tyser static struct phy_info phy_info_rtl8211b = { 175118ee320fSDave Liu 0x001cc91, 175218ee320fSDave Liu "RealTek RTL8211B", 175318ee320fSDave Liu 4, 175418ee320fSDave Liu (struct phy_cmd[]) { /* config */ 175518ee320fSDave Liu /* Reset and configure the PHY */ 175618ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 175718ee320fSDave Liu {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 175818ee320fSDave Liu {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 175918ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 176018ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 176118ee320fSDave Liu {miim_end,} 176218ee320fSDave Liu }, 176318ee320fSDave Liu (struct phy_cmd[]) { /* startup */ 176418ee320fSDave Liu /* Status is read once to clear old link state */ 176518ee320fSDave Liu {MIIM_STATUS, miim_read, NULL}, 176618ee320fSDave Liu /* Auto-negotiate */ 176718ee320fSDave Liu {MIIM_STATUS, miim_read, &mii_parse_sr}, 176818ee320fSDave Liu /* Read the status */ 176918ee320fSDave Liu {MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr}, 177018ee320fSDave Liu {miim_end,} 177118ee320fSDave Liu }, 177218ee320fSDave Liu (struct phy_cmd[]) { /* shutdown */ 177318ee320fSDave Liu {miim_end,} 177418ee320fSDave Liu }, 177518ee320fSDave Liu }; 177618ee320fSDave Liu 1777e1957ef0SPeter Tyser static struct phy_info *phy_info[] = { 17782439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8204, 17792439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8201, 17802439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5461S, 17812439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5464S, 1782091dc9f6SZach LeRoy &phy_info_BCM5482S, 17832439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1011S, 17842439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1111S, 1785290ef643SRon Madrid &phy_info_M88E1118, 1786d23dc394SSergei Poselenov &phy_info_M88E1121R, 17872439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1145, 17882439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1149S, 17892439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dm9161, 17902439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_lxt971, 1791736323a4SPieter Henning &phy_info_VSC8211, 17922439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_VSC8244, 17932d934ea5STor Krill &phy_info_VSC8601, 1794b7fe25d2SPoonam Aggrwal &phy_info_VSC8641, 1795b7fe25d2SPoonam Aggrwal &phy_info_VSC8221, 17962439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dp83865, 179718ee320fSDave Liu &phy_info_rtl8211b, 17980452352dSPaul Gortmaker &phy_info_generic, /* must be last; has ID 0 and 32 bit mask */ 17992439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL 18002439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 18012439e4bfSJean-Christophe PLAGNIOL-VILLARD 18022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through 18032439e4bfSJean-Christophe PLAGNIOL-VILLARD * all of the known PHYs to see if one matches. If so, return 18042439e4bfSJean-Christophe PLAGNIOL-VILLARD * it, if not, return NULL 18052439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1806e1957ef0SPeter Tyser static struct phy_info *get_phy_info(struct eth_device *dev) 18072439e4bfSJean-Christophe PLAGNIOL-VILLARD { 18082439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 18092439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phy_reg, phy_ID; 18102439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 18112439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *theInfo = NULL; 18122439e4bfSJean-Christophe PLAGNIOL-VILLARD 18132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR1, and put them in the upper half */ 18142439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR1); 18152439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID = (phy_reg & 0xffff) << 16; 18162439e4bfSJean-Christophe PLAGNIOL-VILLARD 18172439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR2, and put them in the lower half */ 18182439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR2); 18192439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID |= (phy_reg & 0xffff); 18202439e4bfSJean-Christophe PLAGNIOL-VILLARD 18212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* loop through all the known PHY types, and find one that */ 18222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* matches the ID we read from the PHY. */ 18232439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; phy_info[i]; i++) { 18242439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) { 18252439e4bfSJean-Christophe PLAGNIOL-VILLARD theInfo = phy_info[i]; 18262439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 18272439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18282439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18292439e4bfSJean-Christophe PLAGNIOL-VILLARD 18300452352dSPaul Gortmaker if (theInfo == &phy_info_generic) { 1831c6dbdfdaSPeter Tyser printf("%s: No support for PHY id %x; assuming generic\n", 1832c6dbdfdaSPeter Tyser dev->name, phy_ID); 18332439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 18342439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID); 18352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18362439e4bfSJean-Christophe PLAGNIOL-VILLARD 18372439e4bfSJean-Christophe PLAGNIOL-VILLARD return theInfo; 18382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18392439e4bfSJean-Christophe PLAGNIOL-VILLARD 18402439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's 18412439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY, running functions as necessary 18422439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1843e1957ef0SPeter Tyser static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd) 18442439e4bfSJean-Christophe PLAGNIOL-VILLARD { 18452439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 18462439e4bfSJean-Christophe PLAGNIOL-VILLARD uint result; 1847b9e186fcSSandeep Gopalpet volatile tsec_mdio_t *phyregs = priv->phyregs; 18482439e4bfSJean-Christophe PLAGNIOL-VILLARD 18492439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_RESET; 18502439e4bfSJean-Christophe PLAGNIOL-VILLARD 18512439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_INIT_VALUE; 18522439e4bfSJean-Christophe PLAGNIOL-VILLARD 18532439e4bfSJean-Christophe PLAGNIOL-VILLARD while (phyregs->miimind & MIIMIND_BUSY) ; 18542439e4bfSJean-Christophe PLAGNIOL-VILLARD 18552439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; cmd->mii_reg != miim_end; i++) { 18562439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->mii_data == miim_read) { 18572439e4bfSJean-Christophe PLAGNIOL-VILLARD result = read_phy_reg(priv, cmd->mii_reg); 18582439e4bfSJean-Christophe PLAGNIOL-VILLARD 18592439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 18602439e4bfSJean-Christophe PLAGNIOL-VILLARD (*(cmd->funct)) (result, priv); 18612439e4bfSJean-Christophe PLAGNIOL-VILLARD 18622439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 18632439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 18642439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (*(cmd->funct)) (cmd->mii_reg, priv); 18652439e4bfSJean-Christophe PLAGNIOL-VILLARD else 18662439e4bfSJean-Christophe PLAGNIOL-VILLARD result = cmd->mii_data; 18672439e4bfSJean-Christophe PLAGNIOL-VILLARD 18682439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy_reg(priv, cmd->mii_reg, result); 18692439e4bfSJean-Christophe PLAGNIOL-VILLARD 18702439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18712439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd++; 18722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18732439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18742439e4bfSJean-Christophe PLAGNIOL-VILLARD 18752439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 18762439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 18772439e4bfSJean-Christophe PLAGNIOL-VILLARD 18782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 18792439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read a MII PHY register. 18802439e4bfSJean-Christophe PLAGNIOL-VILLARD * 18812439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 18822439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 18832439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 18842439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr, 18852439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value) 18862439e4bfSJean-Christophe PLAGNIOL-VILLARD { 18872439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short ret; 188855fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 18892439e4bfSJean-Christophe PLAGNIOL-VILLARD 18902439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 18912439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't read PHY at address %d\n", addr); 18922439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 18932439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18942439e4bfSJean-Christophe PLAGNIOL-VILLARD 18952abe361cSAndy Fleming ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg); 18962439e4bfSJean-Christophe PLAGNIOL-VILLARD *value = ret; 18972439e4bfSJean-Christophe PLAGNIOL-VILLARD 18982439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 18992439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19002439e4bfSJean-Christophe PLAGNIOL-VILLARD 19012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 19022439e4bfSJean-Christophe PLAGNIOL-VILLARD * Write a MII PHY register. 19032439e4bfSJean-Christophe PLAGNIOL-VILLARD * 19042439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 19052439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 19062439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 19072439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr, 19082439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value) 19092439e4bfSJean-Christophe PLAGNIOL-VILLARD { 191055fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 19112439e4bfSJean-Christophe PLAGNIOL-VILLARD 19122439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 19132439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't write PHY at address %d\n", addr); 19142439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 19152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19162439e4bfSJean-Christophe PLAGNIOL-VILLARD 19172abe361cSAndy Fleming tsec_local_mdio_write(priv->phyregs, addr, reg, value); 19182439e4bfSJean-Christophe PLAGNIOL-VILLARD 19192439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 19202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19212439e4bfSJean-Christophe PLAGNIOL-VILLARD 19222439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 19232439e4bfSJean-Christophe PLAGNIOL-VILLARD 19242439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 19252439e4bfSJean-Christophe PLAGNIOL-VILLARD 19262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */ 19272439e4bfSJean-Christophe PLAGNIOL-VILLARD 19282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */ 19292439e4bfSJean-Christophe PLAGNIOL-VILLARD 19302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so: 19312439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1) Take the Destination Address (ie the multicast address), and 19322439e4bfSJean-Christophe PLAGNIOL-VILLARD * do a CRC on it (little endian), and reverse the bits of the 19332439e4bfSJean-Christophe PLAGNIOL-VILLARD * result. 19342439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2) Use the 8 most significant bits as a hash into a 256-entry 19352439e4bfSJean-Christophe PLAGNIOL-VILLARD * table. The table is controlled through 8 32-bit registers: 19362439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 19372439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr7. This means that the 3 most significant bits in the 19382439e4bfSJean-Christophe PLAGNIOL-VILLARD * hash index which gaddr register to use, and the 5 other bits 19392439e4bfSJean-Christophe PLAGNIOL-VILLARD * indicate which bit (assuming an IBM numbering scheme, which 19402439e4bfSJean-Christophe PLAGNIOL-VILLARD * for PowerPC (tm) is usually the case) in the tregister holds 19412439e4bfSJean-Christophe PLAGNIOL-VILLARD * the entry. */ 19422439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 19432439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set) 19442439e4bfSJean-Christophe PLAGNIOL-VILLARD { 19452439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = privlist[1]; 19462439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 19472439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile u32 *reg_array, value; 19482439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 result, whichbit, whichreg; 19492439e4bfSJean-Christophe PLAGNIOL-VILLARD 19502439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff); 19512439e4bfSJean-Christophe PLAGNIOL-VILLARD whichbit = result & 0x1f; /* the 5 LSB = which bit to set */ 19522439e4bfSJean-Christophe PLAGNIOL-VILLARD whichreg = result >> 5; /* the 3 MSB = which reg to set it in */ 19532439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (1 << (31-whichbit)); 19542439e4bfSJean-Christophe PLAGNIOL-VILLARD 19552439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array = &(regs->hash.gaddr0); 19562439e4bfSJean-Christophe PLAGNIOL-VILLARD 19572439e4bfSJean-Christophe PLAGNIOL-VILLARD if (set) { 19582439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] |= value; 19592439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 19602439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] &= ~value; 19612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19622439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 19632439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19642439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */ 1965