12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * Freescale Three Speed Ethernet Controller driver 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * This software may be used and distributed according to the 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * terms of the GNU Public License, Version 2, incorporated 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * herein by reference. 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * 82439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright 2004, 2007 Freescale Semiconductor, Inc. 92439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2003, Motorola, Inc. 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * author Andy Fleming 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * 122439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 132439e4bfSJean-Christophe PLAGNIOL-VILLARD 142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h> 152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 162439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h> 19dd3d1f56SAndy Fleming #include <tsec.h> 202439e4bfSJean-Christophe PLAGNIOL-VILLARD 212439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h" 222439e4bfSJean-Christophe PLAGNIOL-VILLARD 232439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR; 242439e4bfSJean-Christophe PLAGNIOL-VILLARD 252439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT 2 262439e4bfSJean-Christophe PLAGNIOL-VILLARD 272439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx; /* index of the current RX buffer */ 282439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx; /* index of the current TX buffer */ 292439e4bfSJean-Christophe PLAGNIOL-VILLARD 302439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd { 312439e4bfSJean-Christophe PLAGNIOL-VILLARD txbd8_t txbd[TX_BUF_CNT]; 322439e4bfSJean-Christophe PLAGNIOL-VILLARD rxbd8_t rxbd[PKTBUFSRX]; 332439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD; 342439e4bfSJean-Christophe PLAGNIOL-VILLARD 35*75b9d4aeSAndy Fleming #define MAXCONTROLLERS (8) 362439e4bfSJean-Christophe PLAGNIOL-VILLARD 372439e4bfSJean-Christophe PLAGNIOL-VILLARD static int relocated = 0; 382439e4bfSJean-Christophe PLAGNIOL-VILLARD 392439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS]; 40*75b9d4aeSAndy Fleming static int num_tsecs = 0; 412439e4bfSJean-Christophe PLAGNIOL-VILLARD 422439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__ 432439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8))); 442439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 452439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned" 462439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 472439e4bfSJean-Christophe PLAGNIOL-VILLARD 482439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, 492439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile void *packet, int length); 502439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev); 512439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_init(struct eth_device *dev, bd_t * bd); 522439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev); 532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs); 542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev); 552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev); 562439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value); 572439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum); 582439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev); 592439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd); 602439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev); 612439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void); 622439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 632439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 642439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr, 652439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value); 662439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr, 672439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value); 682439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 692439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 702439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set); 712439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 722439e4bfSJean-Christophe PLAGNIOL-VILLARD 73*75b9d4aeSAndy Fleming /* Default initializations for TSEC controllers. */ 74*75b9d4aeSAndy Fleming 75*75b9d4aeSAndy Fleming static struct tsec_info_struct tsec_info[] = { 76*75b9d4aeSAndy Fleming #ifdef CONFIG_TSEC1 77*75b9d4aeSAndy Fleming STD_TSEC_INFO(1), /* TSEC1 */ 78*75b9d4aeSAndy Fleming #endif 79*75b9d4aeSAndy Fleming #ifdef CONFIG_TSEC2 80*75b9d4aeSAndy Fleming STD_TSEC_INFO(2), /* TSEC2 */ 81*75b9d4aeSAndy Fleming #endif 82*75b9d4aeSAndy Fleming #ifdef CONFIG_MPC85XX_FEC 83*75b9d4aeSAndy Fleming { 84*75b9d4aeSAndy Fleming .regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000), 85*75b9d4aeSAndy Fleming .miiregs = (tsec_t *)(TSEC_BASE_ADDR), 86*75b9d4aeSAndy Fleming .devname = CONFIG_MPC85XX_FEC_NAME, 87*75b9d4aeSAndy Fleming .phyaddr = FEC_PHY_ADDR, 88*75b9d4aeSAndy Fleming .flags = FEC_FLAGS 89*75b9d4aeSAndy Fleming }, /* FEC */ 90*75b9d4aeSAndy Fleming #endif 91*75b9d4aeSAndy Fleming #ifdef CONFIG_TSEC3 92*75b9d4aeSAndy Fleming STD_TSEC_INFO(3), /* TSEC3 */ 93*75b9d4aeSAndy Fleming #endif 94*75b9d4aeSAndy Fleming #ifdef CONFIG_TSEC4 95*75b9d4aeSAndy Fleming STD_TSEC_INFO(4), /* TSEC4 */ 96*75b9d4aeSAndy Fleming #endif 97*75b9d4aeSAndy Fleming }; 98*75b9d4aeSAndy Fleming 99*75b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num) 100*75b9d4aeSAndy Fleming { 101*75b9d4aeSAndy Fleming int i; 102*75b9d4aeSAndy Fleming 103*75b9d4aeSAndy Fleming for (i = 0; i < num; i++) 104*75b9d4aeSAndy Fleming tsec_initialize(bis, &tsecs[i]); 105*75b9d4aeSAndy Fleming 106*75b9d4aeSAndy Fleming return 0; 107*75b9d4aeSAndy Fleming } 108*75b9d4aeSAndy Fleming 109*75b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis) 110*75b9d4aeSAndy Fleming { 111*75b9d4aeSAndy Fleming return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info)); 112*75b9d4aeSAndy Fleming } 113*75b9d4aeSAndy Fleming 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize device structure. Returns success if PHY 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD * initialization succeeded (i.e. if it recognizes the PHY) 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 117*75b9d4aeSAndy Fleming int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info) 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv; 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == dev) 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(dev, 0, sizeof *dev); 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD priv = (struct tsec_private *)malloc(sizeof(*priv)); 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 135*75b9d4aeSAndy Fleming privlist[num_tsecs++] = priv; 136*75b9d4aeSAndy Fleming priv->regs = tsec_info->regs; 137*75b9d4aeSAndy Fleming priv->phyregs = tsec_info->miiregs; 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD 139*75b9d4aeSAndy Fleming priv->phyaddr = tsec_info->phyaddr; 140*75b9d4aeSAndy Fleming priv->flags = tsec_info->flags; 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD 142*75b9d4aeSAndy Fleming sprintf(dev->name, tsec_info->devname); 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = 0; 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = priv; 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = tsec_init; 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = tsec_halt; 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = tsec_send; 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = tsec_recv; 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->mcast = tsec_mcast_addr; 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell u-boot to get the addr from the env */ 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[i] = 0; 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the MAC */ 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 |= MACCFG1_SOFT_RESET; 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET); 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write); 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Try to initialize PHY here, and return */ 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD return init_phy(dev); 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initializes data structures and registers for the controller, 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD * and brings the interface up. Returns the link status, meaning 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD * that it returns success if the link is up, failure otherwise. 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD * This allows u-boot to find the first active controller. 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD int tsec_init(struct eth_device *dev, bd_t * bd) 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD uint tempval; 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD char tmpbuf[MAC_ADDR_LEN]; 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Make sure the controller is stopped */ 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_halt(dev); 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init MACCFG2. Defaults to GMII */ 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = MACCFG2_INIT_SETTINGS; 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init ECNTRL */ 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl = ECNTRL_INIT_SETTINGS; 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Copy the station address into the address registers. 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD * Backwards, because little endian MACS are dumb */ 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) { 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i]; 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->macstnaddr1 = *((uint *) (tmpbuf)); 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD tempval = *((uint *) (tmpbuf + 4)); 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->macstnaddr2 = tempval; 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the indices to zero */ 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = 0; 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = 0; 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear out (for the most part) the other registers */ 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD init_registers(regs); 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ready the device for tx/rx */ 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD startup_tsec(dev); 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If there's no link, fail */ 216422b1a01SBen Warren return (priv->link ? 0 : -1); 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write value to the device's PHY through the registers 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD * specified in priv, modifying the register specified in regnum. 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD * It will wait for the write to be done (or for a timeout to 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD * expire) before exiting 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 22455fe7c57Smichael.firth@bt.com void write_any_phy_reg(struct tsec_private *priv, uint phyid, uint regnum, uint value) 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regbase = priv->phyregs; 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | regnum; 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcon = value; 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ; 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD 23755fe7c57Smichael.firth@bt.com /* #define to provide old write_phy_reg functionality without duplicating code */ 23855fe7c57Smichael.firth@bt.com #define write_phy_reg(priv, regnum, value) write_any_phy_reg(priv,priv->phyaddr,regnum,value) 23955fe7c57Smichael.firth@bt.com 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD * registers specified in priv. It lowers and raises the read 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD * command, and waits for the data to become valid (miimind 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD * notvalid bit cleared), and the bus to cease activity (miimind 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD * busy bit cleared), and then returns the value 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 24655fe7c57Smichael.firth@bt.com uint read_any_phy_reg(struct tsec_private *priv, uint phyid, uint regnum) 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD uint value; 2492439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regbase = priv->phyregs; 2502439e4bfSJean-Christophe PLAGNIOL-VILLARD 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Put the address of the phy, and the register 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD * number into MIIMADD */ 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | regnum; 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear the command register, and wait */ 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcom = 0; 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initiate a read command, and wait */ 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcom = MIIM_READ_COMMAND; 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the the indication that the read is done */ 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ; 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the value read from the PHY */ 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD value = regbase->miimstat; 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD 27255fe7c57Smichael.firth@bt.com /* #define to provide old read_phy_reg functionality without duplicating code */ 27355fe7c57Smichael.firth@bt.com #define read_phy_reg(priv,regnum) read_any_phy_reg(priv,priv->phyaddr,regnum) 27455fe7c57Smichael.firth@bt.com 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Discover which PHY is attached to the device, and configure it 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD * properly. If the PHY is not recognized, then return 0 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD * (failure). Otherwise, return 1 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev) 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *curphy; 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = (volatile tsec_t *)(TSEC_BASE_ADDR); 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Assign a Physical address to the TBI */ 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbipa = CFG_TBIPA_VALUE; 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD regs = (volatile tsec_t *)(TSEC_BASE_ADDR + TSEC_SIZE); 2882439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbipa = CFG_TBIPA_VALUE; 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset MII (due to new addresses) */ 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_RESET; 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE; 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD while (priv->phyregs->miimind & MIIMIND_BUSY) ; 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD if (0 == relocated) 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD relocate_cmds(); 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the cmd structure corresponding to the attached 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY */ 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD curphy = get_phy_info(dev); 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD if (curphy == NULL) { 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = NULL; 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No PHY found\n", dev->name); 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = curphy; 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->config); 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns which value to write to the control register. 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD * For 10/100, the value is slightly different 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cr_init(uint mii_reg, struct tsec_private * priv) 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_GIGABIT) 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CONTROL_INIT; 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD else 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CR_INIT; 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the status register for link, and then do 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-negotiation 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_sr(uint mii_reg, struct tsec_private * priv) 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD * Wait if the link is up, and autonegotiation is in progress 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD * (ie - we're capable and it's not done) 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_reg & MIIM_STATUS_LINK) && (mii_reg & PHY_BMSR_AUTN_ABLE) 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD && !(mii_reg & PHY_BMSR_AUTN_COMP)) { 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY auto negotiation to complete"); 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & PHY_BMSR_AUTN_COMP)) { 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD * Timeout reached ? 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_STATUS_LINK) 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD else 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex. If 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD * autonegotiation is enabled, it uses the AND of the link 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD * partner's advertised capabilities and our advertised 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD * capabilities. If autonegotiation is disabled, we use the 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD * appropriate bits in the control register. 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD * 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD * Stolen from Linux's mii.c and phy_device.c 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_link(uint mii_reg, struct tsec_private *priv) 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're using autonegotiation */ 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & PHY_BMSR_AUTN_ABLE) { 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD uint lpa = 0; 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD uint gblpa = 0; 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for gigabit capability */ 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & PHY_BMSR_EXT) { 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We want a list of states supported by 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD * both PHYs in the link 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD gblpa = read_phy_reg(priv, PHY_1000BTSR); 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2; 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the baseline so we only have to set them 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD * if they're different 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check the gigabit fields */ 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) { 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & PHY_1000BTSR_1000FD) 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're done! */ 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa = read_phy_reg(priv, PHY_ANAR); 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa &= read_phy_reg(priv, PHY_ANLPAR); 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) { 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lpa & PHY_ANLPAR_TXFD) 4232439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD } else if (lpa & PHY_ANLPAR_10FD) 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4282439e4bfSJean-Christophe PLAGNIOL-VILLARD uint bmcr = read_phy_reg(priv, PHY_BMCR); 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4322439e4bfSJean-Christophe PLAGNIOL-VILLARD 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bmcr & PHY_BMCR_DPLX) 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4352439e4bfSJean-Christophe PLAGNIOL-VILLARD 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bmcr & PHY_BMCR_1000_MBPS) 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD else if (bmcr & PHY_BMCR_100_MBPS) 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4402439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD * Parse the BCM54xx status register for speed and duplex information. 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD * The linux sungem_phy has this information, but in a table format. 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv) 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD switch((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT){ 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1: 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 10BT/HD\n"); 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD case 2: 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 10BT/FD\n"); 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD case 3: 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 100BT/HD\n"); 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD case 5: 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 100BT/FD\n"); 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD case 6: 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 1000BT/HD\n"); 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD case 7: 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 1000BT/FD\n"); 4862439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4872439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4882439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4892439e4bfSJean-Christophe PLAGNIOL-VILLARD 4902439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 4912439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Auto-neg error, defaulting to 10BT/HD\n"); 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4982439e4bfSJean-Christophe PLAGNIOL-VILLARD 4992439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex 5012439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 5032439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv) 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5052439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 5062439e4bfSJean-Christophe PLAGNIOL-VILLARD 5072439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 5082439e4bfSJean-Christophe PLAGNIOL-VILLARD 5092439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) && 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD !(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 5112439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY realtime link"); 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Timeout reached ? */ 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_LINK) 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD else 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX) 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5392439e4bfSJean-Christophe PLAGNIOL-VILLARD else 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED); 5432439e4bfSJean-Christophe PLAGNIOL-VILLARD 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 5452439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_GBIT: 5462439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 5472439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5482439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_100: 5492439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 5502439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5512439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 5522439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5532439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5542439e4bfSJean-Christophe PLAGNIOL-VILLARD 5552439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 5562439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5572439e4bfSJean-Christophe PLAGNIOL-VILLARD 55818ee320fSDave Liu /* Parse the RTL8211B's status register for speed and duplex 55918ee320fSDave Liu * information 56018ee320fSDave Liu */ 56118ee320fSDave Liu uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv) 56218ee320fSDave Liu { 56318ee320fSDave Liu uint speed; 56418ee320fSDave Liu 56518ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 566c7604783SAnton Vorontsov if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 56718ee320fSDave Liu int i = 0; 56818ee320fSDave Liu 569c7604783SAnton Vorontsov /* in case of timeout ->link is cleared */ 570c7604783SAnton Vorontsov priv->link = 1; 57118ee320fSDave Liu puts("Waiting for PHY realtime link"); 57218ee320fSDave Liu while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 57318ee320fSDave Liu /* Timeout reached ? */ 57418ee320fSDave Liu if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 57518ee320fSDave Liu puts(" TIMEOUT !\n"); 57618ee320fSDave Liu priv->link = 0; 57718ee320fSDave Liu break; 57818ee320fSDave Liu } 57918ee320fSDave Liu 58018ee320fSDave Liu if ((i++ % 1000) == 0) { 58118ee320fSDave Liu putc('.'); 58218ee320fSDave Liu } 58318ee320fSDave Liu udelay(1000); /* 1 ms */ 58418ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 58518ee320fSDave Liu } 58618ee320fSDave Liu puts(" done\n"); 58718ee320fSDave Liu udelay(500000); /* another 500 ms (results in faster booting) */ 58818ee320fSDave Liu } else { 58918ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK) 59018ee320fSDave Liu priv->link = 1; 59118ee320fSDave Liu else 59218ee320fSDave Liu priv->link = 0; 59318ee320fSDave Liu } 59418ee320fSDave Liu 59518ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX) 59618ee320fSDave Liu priv->duplexity = 1; 59718ee320fSDave Liu else 59818ee320fSDave Liu priv->duplexity = 0; 59918ee320fSDave Liu 60018ee320fSDave Liu speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED); 60118ee320fSDave Liu 60218ee320fSDave Liu switch (speed) { 60318ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_GBIT: 60418ee320fSDave Liu priv->speed = 1000; 60518ee320fSDave Liu break; 60618ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_100: 60718ee320fSDave Liu priv->speed = 100; 60818ee320fSDave Liu break; 60918ee320fSDave Liu default: 61018ee320fSDave Liu priv->speed = 10; 61118ee320fSDave Liu } 61218ee320fSDave Liu 61318ee320fSDave Liu return 0; 61418ee320fSDave Liu } 61518ee320fSDave Liu 6162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex 6172439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 6182439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6192439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv) 6202439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6212439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 6222439e4bfSJean-Christophe PLAGNIOL-VILLARD 6232439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX) 6242439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 6252439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6262439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 6272439e4bfSJean-Christophe PLAGNIOL-VILLARD 6282439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED; 6292439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 6302439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_GBIT: 6312439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_100: 6342439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6352439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6362439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 6372439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6382439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD 6412439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 6422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex 6452439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 6462439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv) 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 6502439e4bfSJean-Christophe PLAGNIOL-VILLARD 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX) 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED; 6572439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 6582439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_GBIT: 6592439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 6602439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6612439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_100: 6622439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6632439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6642439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 6652439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6662439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6672439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6682439e4bfSJean-Christophe PLAGNIOL-VILLARD 6692439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 6702439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6712439e4bfSJean-Christophe PLAGNIOL-VILLARD 6722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex 6732439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv) 6762439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H)) 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F)) 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD 6872439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6892439e4bfSJean-Christophe PLAGNIOL-VILLARD 6902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 6912439e4bfSJean-Christophe PLAGNIOL-VILLARD * Hack to write all 4 PHYs with the LED values 6922439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6932439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv) 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6952439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phyid; 6962439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regbase = priv->phyregs; 6972439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD 6992439e4bfSJean-Christophe PLAGNIOL-VILLARD for (phyid = 0; phyid < 4; phyid++) { 7002439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | mii_reg; 7012439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT; 7022439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 7032439e4bfSJean-Christophe PLAGNIOL-VILLARD 7042439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 7052439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ; 7062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7072439e4bfSJean-Christophe PLAGNIOL-VILLARD 7082439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_SLEDCON_INIT; 7092439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7102439e4bfSJean-Christophe PLAGNIOL-VILLARD 7112439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv) 7122439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7132439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 7142439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII; 7152439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7162439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT; 7172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7182439e4bfSJean-Christophe PLAGNIOL-VILLARD 71919580e66SDave Liu uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv) 72019580e66SDave Liu { 72119580e66SDave Liu uint mii_data = read_phy_reg(priv, mii_reg); 72219580e66SDave Liu 72319580e66SDave Liu if (priv->flags & TSEC_REDUCED) 72419580e66SDave Liu mii_data = (mii_data & 0xfff0) | 0x000b; 72519580e66SDave Liu return mii_data; 72619580e66SDave Liu } 72719580e66SDave Liu 7282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialized required registers to appropriate values, zeroing 7292439e4bfSJean-Christophe PLAGNIOL-VILLARD * those we don't care about (unless zero is bad, in which case, 7302439e4bfSJean-Christophe PLAGNIOL-VILLARD * choose a more appropriate value) 7312439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 7322439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs) 7332439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear IEVENT */ 7352439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_INIT_CLEAR; 7362439e4bfSJean-Christophe PLAGNIOL-VILLARD 7372439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->imask = IMASK_INIT_CLEAR; 7382439e4bfSJean-Christophe PLAGNIOL-VILLARD 7392439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr0 = 0; 7402439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr1 = 0; 7412439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr2 = 0; 7422439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr3 = 0; 7432439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr4 = 0; 7442439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr5 = 0; 7452439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr6 = 0; 7462439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr7 = 0; 7472439e4bfSJean-Christophe PLAGNIOL-VILLARD 7482439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr0 = 0; 7492439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr1 = 0; 7502439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr2 = 0; 7512439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr3 = 0; 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr4 = 0; 7532439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr5 = 0; 7542439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr6 = 0; 7552439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr7 = 0; 7562439e4bfSJean-Christophe PLAGNIOL-VILLARD 7572439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rctrl = 0x00000000; 7582439e4bfSJean-Christophe PLAGNIOL-VILLARD 7592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init RMON mib registers */ 7602439e4bfSJean-Christophe PLAGNIOL-VILLARD memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t)); 7612439e4bfSJean-Christophe PLAGNIOL-VILLARD 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam1 = 0xffffffff; 7632439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam2 = 0xffffffff; 7642439e4bfSJean-Christophe PLAGNIOL-VILLARD 7652439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->mrblr = MRBLR_INIT_SETTINGS; 7662439e4bfSJean-Christophe PLAGNIOL-VILLARD 7672439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->minflr = MINFLR_INIT_SETTINGS; 7682439e4bfSJean-Christophe PLAGNIOL-VILLARD 7692439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attr = ATTR_INIT_SETTINGS; 7702439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attreli = ATTRELI_INIT_SETTINGS; 7712439e4bfSJean-Christophe PLAGNIOL-VILLARD 7722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7732439e4bfSJean-Christophe PLAGNIOL-VILLARD 7742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure maccfg2 based on negotiated speed and duplex 7752439e4bfSJean-Christophe PLAGNIOL-VILLARD * reported by PHY handling code 7762439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 7772439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev) 7782439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7792439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 7802439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 7812439e4bfSJean-Christophe PLAGNIOL-VILLARD 7822439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 7832439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->duplexity != 0) 7842439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 |= MACCFG2_FULL_DUPLEX; 7852439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7862439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX); 7872439e4bfSJean-Christophe PLAGNIOL-VILLARD 7882439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (priv->speed) { 7892439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1000: 7902439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 7912439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_GMII); 7922439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD case 100: 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD case 10: 7952439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 7962439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_MII); 7972439e4bfSJean-Christophe PLAGNIOL-VILLARD 7982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set R100 bit in all modes although 7992439e4bfSJean-Christophe PLAGNIOL-VILLARD * it is only used in RGMII mode 8002439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8012439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->speed == 100) 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl |= ECNTRL_R100; 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD else 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl &= ~(ECNTRL_R100); 8052439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8062439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 8072439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Speed was bad\n", dev->name); 8082439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8092439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8102439e4bfSJean-Christophe PLAGNIOL-VILLARD 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Speed: %d, %s duplex\n", priv->speed, 8122439e4bfSJean-Christophe PLAGNIOL-VILLARD (priv->duplexity) ? "full" : "half"); 8132439e4bfSJean-Christophe PLAGNIOL-VILLARD 8142439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 8152439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No link.\n", dev->name); 8162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8182439e4bfSJean-Christophe PLAGNIOL-VILLARD 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the buffers and their descriptors, and bring up the 8202439e4bfSJean-Christophe PLAGNIOL-VILLARD * interface 8212439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8222439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev) 8232439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8242439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 8252439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 8262439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 8272439e4bfSJean-Christophe PLAGNIOL-VILLARD 8282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Point to the buffer descriptors */ 8292439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbase = (unsigned int)(&rtx.txbd[txIdx]); 8302439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]); 8312439e4bfSJean-Christophe PLAGNIOL-VILLARD 8322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the Rx Buffer descriptors */ 8332439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < PKTBUFSRX; i++) { 8342439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].status = RXBD_EMPTY; 8352439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].length = 0; 8362439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i]; 8372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8382439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP; 8392439e4bfSJean-Christophe PLAGNIOL-VILLARD 8402439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the TX Buffer Descriptors */ 8412439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < TX_BUF_CNT; i++) { 8422439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].status = 0; 8432439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].length = 0; 8442439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].bufPtr = 0; 8452439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8462439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP; 8472439e4bfSJean-Christophe PLAGNIOL-VILLARD 8482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Start up the PHY */ 8492439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 8502439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->startup); 8512439e4bfSJean-Christophe PLAGNIOL-VILLARD 8522439e4bfSJean-Christophe PLAGNIOL-VILLARD adjust_link(dev); 8532439e4bfSJean-Christophe PLAGNIOL-VILLARD 8542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable Transmit and Receive */ 8552439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 8562439e4bfSJean-Christophe PLAGNIOL-VILLARD 8572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA it is clear to go */ 8582439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= DMACTRL_INIT_SETTINGS; 8592439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 8602439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 8612439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 8622439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8632439e4bfSJean-Christophe PLAGNIOL-VILLARD 8642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This returns the status bits of the device. The return value 8652439e4bfSJean-Christophe PLAGNIOL-VILLARD * is never checked, and this is what the 8260 driver did, so we 8662439e4bfSJean-Christophe PLAGNIOL-VILLARD * do the same. Presumably, this would be zero if there were no 8672439e4bfSJean-Christophe PLAGNIOL-VILLARD * errors 8682439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8692439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, volatile void *packet, int length) 8702439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8712439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 8722439e4bfSJean-Christophe PLAGNIOL-VILLARD int result = 0; 8732439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 8742439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 8752439e4bfSJean-Christophe PLAGNIOL-VILLARD 8762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find an empty buffer descriptor */ 8772439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 8782439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 8792439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx buffers full\n", dev->name); 8802439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 8812439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8822439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8832439e4bfSJean-Christophe PLAGNIOL-VILLARD 8842439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].bufPtr = (uint) packet; 8852439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].length = length; 8862439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].status |= 8872439e4bfSJean-Christophe PLAGNIOL-VILLARD (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT); 8882439e4bfSJean-Christophe PLAGNIOL-VILLARD 8892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA to go */ 8902439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 8912439e4bfSJean-Christophe PLAGNIOL-VILLARD 8922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for buffer to be transmitted */ 8932439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 8942439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 8952439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx error\n", dev->name); 8962439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 8972439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8992439e4bfSJean-Christophe PLAGNIOL-VILLARD 9002439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = (txIdx + 1) % TX_BUF_CNT; 9012439e4bfSJean-Christophe PLAGNIOL-VILLARD result = rtx.txbd[txIdx].status & TXBD_STATS; 9022439e4bfSJean-Christophe PLAGNIOL-VILLARD 9032439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 9042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9052439e4bfSJean-Christophe PLAGNIOL-VILLARD 9062439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev) 9072439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9082439e4bfSJean-Christophe PLAGNIOL-VILLARD int length; 9092439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 9102439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 9112439e4bfSJean-Christophe PLAGNIOL-VILLARD 9122439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) { 9132439e4bfSJean-Christophe PLAGNIOL-VILLARD 9142439e4bfSJean-Christophe PLAGNIOL-VILLARD length = rtx.rxbd[rxIdx].length; 9152439e4bfSJean-Christophe PLAGNIOL-VILLARD 9162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send the packet up if there were no errors */ 9172439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) { 9182439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(NetRxPackets[rxIdx], length - 4); 9192439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 9202439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Got error %x\n", 9212439e4bfSJean-Christophe PLAGNIOL-VILLARD (rtx.rxbd[rxIdx].status & RXBD_STATS)); 9222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9232439e4bfSJean-Christophe PLAGNIOL-VILLARD 9242439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].length = 0; 9252439e4bfSJean-Christophe PLAGNIOL-VILLARD 9262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the wrap bit if this is the last element in the list */ 9272439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].status = 9282439e4bfSJean-Christophe PLAGNIOL-VILLARD RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0); 9292439e4bfSJean-Christophe PLAGNIOL-VILLARD 9302439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = (rxIdx + 1) % PKTBUFSRX; 9312439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9322439e4bfSJean-Christophe PLAGNIOL-VILLARD 9332439e4bfSJean-Christophe PLAGNIOL-VILLARD if (regs->ievent & IEVENT_BSY) { 9342439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_BSY; 9352439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 9362439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9372439e4bfSJean-Christophe PLAGNIOL-VILLARD 9382439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 9392439e4bfSJean-Christophe PLAGNIOL-VILLARD 9402439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9412439e4bfSJean-Christophe PLAGNIOL-VILLARD 9422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the interface */ 9432439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev) 9442439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9452439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 9462439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 9472439e4bfSJean-Christophe PLAGNIOL-VILLARD 9482439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 9492439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS); 9502439e4bfSJean-Christophe PLAGNIOL-VILLARD 9512439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ; 9522439e4bfSJean-Christophe PLAGNIOL-VILLARD 9532439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN); 9542439e4bfSJean-Christophe PLAGNIOL-VILLARD 9552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shut down the PHY, as needed */ 9562439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 9572439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->shutdown); 9582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9592439e4bfSJean-Christophe PLAGNIOL-VILLARD 9602439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1149S = { 9612439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x1410ca, 9622439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1149S", 9632439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 9642439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 9652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 9662439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 9672439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 9682439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 9692439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 9702439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 9712439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 9722439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 9732439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 9742439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 9752439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 9762439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 9772439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 9782439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 9792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 9802439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 9812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 9822439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 9832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 9842439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 9852439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 9862439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 9872439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 9882439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 9892439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 9902439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 9912439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 9922439e4bfSJean-Christophe PLAGNIOL-VILLARD 9932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */ 9942439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5461S = { 9952439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060c1, /* 5461 ID */ 9962439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5461S", 9972439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 9982439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 9992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 10002439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10012439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 10022439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 10032439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10042439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 10052439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10062439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10072439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 10082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 10092439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 10112439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 10122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 10132439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 10142439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10152439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10162439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 10172439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10182439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10192439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 10202439e4bfSJean-Christophe PLAGNIOL-VILLARD 10212439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5464S = { 10222439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060b1, /* 5464 ID */ 10232439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5464S", 10242439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 10252439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 10262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 10272439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10282439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 10292439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 10302439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10312439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 10322439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10332439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10342439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 10352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 10362439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 10382439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 10392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 10402439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 10412439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10422439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10432439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 10442439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10452439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10462439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 10472439e4bfSJean-Christophe PLAGNIOL-VILLARD 10482439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1011S = { 10492439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410c6, 10502439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1011S", 10512439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 10522439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 10532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 10542439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10552439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 10562439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 10572439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 10582439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 10592439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 10602439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 10612439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 10622439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10632439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 10642439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10652439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10662439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 10672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 10682439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 10702439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 10712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 10722439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 10732439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 10742439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10752439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10762439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 10772439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10782439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10792439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 10802439e4bfSJean-Christophe PLAGNIOL-VILLARD 10812439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1111S = { 10822439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cc, 10832439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1111S", 10842439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 10852439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 10862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 10872439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 108819580e66SDave Liu {0x1b, 0x848f, &mii_m88e1111s_setmode}, 10892439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */ 10902439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 10912439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 10922439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 10932439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 10942439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 10952439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 10962439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 10972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 10982439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 10992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 11002439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 11012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 11022439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 11032439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 11042439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11052439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11062439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 11072439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11082439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11092439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 11102439e4bfSJean-Christophe PLAGNIOL-VILLARD 1111290ef643SRon Madrid struct phy_info phy_info_M88E1118 = { 1112290ef643SRon Madrid 0x01410e1, 1113290ef643SRon Madrid "Marvell 88E1118", 1114290ef643SRon Madrid 4, 1115290ef643SRon Madrid (struct phy_cmd[]){ /* config */ 1116290ef643SRon Madrid /* Reset and configure the PHY */ 1117290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1118290ef643SRon Madrid {0x16, 0x0002, NULL}, /* Change Page Number */ 1119290ef643SRon Madrid {0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */ 1120290ef643SRon Madrid {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1121290ef643SRon Madrid {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1122290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1123290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1124290ef643SRon Madrid {miim_end,} 1125290ef643SRon Madrid }, 1126290ef643SRon Madrid (struct phy_cmd[]){ /* startup */ 1127290ef643SRon Madrid {0x16, 0x0000, NULL}, /* Change Page Number */ 1128290ef643SRon Madrid /* Status is read once to clear old link state */ 1129290ef643SRon Madrid {MIIM_STATUS, miim_read, NULL}, 1130290ef643SRon Madrid /* Auto-negotiate */ 1131290ef643SRon Madrid /* Read the status */ 1132290ef643SRon Madrid {MIIM_88E1011_PHY_STATUS, miim_read, 1133290ef643SRon Madrid &mii_parse_88E1011_psr}, 1134290ef643SRon Madrid {miim_end,} 1135290ef643SRon Madrid }, 1136290ef643SRon Madrid (struct phy_cmd[]){ /* shutdown */ 1137290ef643SRon Madrid {miim_end,} 1138290ef643SRon Madrid }, 1139290ef643SRon Madrid }; 1140290ef643SRon Madrid 1141d23dc394SSergei Poselenov /* 1142d23dc394SSergei Poselenov * Since to access LED register we need do switch the page, we 1143d23dc394SSergei Poselenov * do LED configuring in the miim_read-like function as follows 1144d23dc394SSergei Poselenov */ 1145d23dc394SSergei Poselenov uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv) 1146d23dc394SSergei Poselenov { 1147d23dc394SSergei Poselenov uint pg; 1148d23dc394SSergei Poselenov 1149d23dc394SSergei Poselenov /* Switch the page to access the led register */ 1150d23dc394SSergei Poselenov pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE); 1151d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE); 1152d23dc394SSergei Poselenov 1153d23dc394SSergei Poselenov /* Configure leds */ 1154d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL, 1155d23dc394SSergei Poselenov MIIM_88E1121_PHY_LED_DEF); 1156d23dc394SSergei Poselenov 1157d23dc394SSergei Poselenov /* Restore the page pointer */ 1158d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg); 1159d23dc394SSergei Poselenov return 0; 1160d23dc394SSergei Poselenov } 1161d23dc394SSergei Poselenov 1162d23dc394SSergei Poselenov struct phy_info phy_info_M88E1121R = { 1163d23dc394SSergei Poselenov 0x01410cb, 1164d23dc394SSergei Poselenov "Marvell 88E1121R", 1165d23dc394SSergei Poselenov 4, 1166d23dc394SSergei Poselenov (struct phy_cmd[]){ /* config */ 1167d23dc394SSergei Poselenov /* Reset and configure the PHY */ 1168d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1169d23dc394SSergei Poselenov {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1170d23dc394SSergei Poselenov {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1171d23dc394SSergei Poselenov /* Configure leds */ 1172d23dc394SSergei Poselenov {MIIM_88E1121_PHY_LED_CTRL, miim_read, 1173d23dc394SSergei Poselenov &mii_88E1121_set_led}, 1174d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1175d23dc394SSergei Poselenov {miim_end,} 1176d23dc394SSergei Poselenov }, 1177d23dc394SSergei Poselenov (struct phy_cmd[]){ /* startup */ 1178d23dc394SSergei Poselenov /* Status is read once to clear old link state */ 1179d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, NULL}, 1180d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_sr}, 1181d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_link}, 1182d23dc394SSergei Poselenov {miim_end,} 1183d23dc394SSergei Poselenov }, 1184d23dc394SSergei Poselenov (struct phy_cmd[]){ /* shutdown */ 1185d23dc394SSergei Poselenov {miim_end,} 1186d23dc394SSergei Poselenov }, 1187d23dc394SSergei Poselenov }; 1188d23dc394SSergei Poselenov 11892439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv) 11902439e4bfSJean-Christophe PLAGNIOL-VILLARD { 11912439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_data = read_phy_reg(priv, mii_reg); 11922439e4bfSJean-Christophe PLAGNIOL-VILLARD 11932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setting MIIM_88E1145_PHY_EXT_CR */ 11942439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 11952439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data | 11962439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY; 11972439e4bfSJean-Christophe PLAGNIOL-VILLARD else 11982439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data; 11992439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12002439e4bfSJean-Christophe PLAGNIOL-VILLARD 12012439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = { 12022439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cd, 12032439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1145", 12042439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 12052439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 12062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PHY */ 12072439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12082439e4bfSJean-Christophe PLAGNIOL-VILLARD 12092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Errata E0, E1 */ 12102439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x001b, NULL}, 12112439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0x418f, NULL}, 12122439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x0016, NULL}, 12132439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0xa2da, NULL}, 12142439e4bfSJean-Christophe PLAGNIOL-VILLARD 12152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure the PHY */ 12162439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 12172439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 12182439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, 12192439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL}, 12202439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode}, 12212439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12222439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL}, 12232439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12242439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12252439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 12262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 12272439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 12292439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12302439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1111_PHY_LED_CONTROL, 12312439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_88E1111_PHY_LED_DIRECT, NULL}, 12322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status */ 12332439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 12342439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 12352439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12362439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12372439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 12382439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12392439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12402439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12412439e4bfSJean-Christophe PLAGNIOL-VILLARD 12422439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8204 = { 12432439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f11, 12442439e4bfSJean-Christophe PLAGNIOL-VILLARD "Cicada Cis8204", 12452439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 12462439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 12472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 12482439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, 12492439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 12502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 12512439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 12522439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT, 12532439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_fixled}, 12542439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT, 12552439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_setmode}, 12562439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12572439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12582439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 12592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 12602439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 12622439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 12642439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, miim_read, 12652439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_cis8201}, 12662439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12672439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12682439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 12692439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12702439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12712439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12722439e4bfSJean-Christophe PLAGNIOL-VILLARD 12732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */ 12742439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8201 = { 12752439e4bfSJean-Christophe PLAGNIOL-VILLARD 0xfc41, 12762439e4bfSJean-Christophe PLAGNIOL-VILLARD "CIS8201", 12772439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 12782439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 12792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 12802439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, 12812439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 12822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the interface mode */ 12832439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, 12842439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL}, 12852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 12862439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 12872439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12882439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12892439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 12902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 12912439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 12932439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 12952439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, miim_read, 12962439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_cis8201}, 12972439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12982439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12992439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 13002439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13012439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13022439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 13032439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_VSC8244 = { 13042439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f1b, 13052439e4bfSJean-Christophe PLAGNIOL-VILLARD "Vitesse VSC8244", 13062439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 13072439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 13082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 13092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 13102439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 13112439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13122439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13132439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 13142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 13152439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 13162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 13172439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 13182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 13192439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_VSC8244_AUX_CONSTAT, miim_read, 13202439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_vsc8244}, 13212439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13222439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13232439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 13242439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13252439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13262439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 13272439e4bfSJean-Christophe PLAGNIOL-VILLARD 13282d934ea5STor Krill struct phy_info phy_info_VSC8601 = { 13292d934ea5STor Krill 0x00007042, 13302d934ea5STor Krill "Vitesse VSC8601", 13312d934ea5STor Krill 4, 13322d934ea5STor Krill (struct phy_cmd[]){ /* config */ 13332d934ea5STor Krill /* Override PHY config settings */ 13342d934ea5STor Krill /* Configure some basic stuff */ 13352d934ea5STor Krill {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 13362d934ea5STor Krill #ifdef CFG_VSC8601_SKEWFIX 13372d934ea5STor Krill {MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL}, 13387c0773fdSWolfgang Denk #if defined(CFG_VSC8601_SKEW_TX) && defined(CFG_VSC8601_SKEW_RX) 13399acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,1,NULL}, 13409acde129SAndre Schwarz #define VSC8101_SKEW (CFG_VSC8601_SKEW_TX<<14)|(CFG_VSC8601_SKEW_RX<<12) 13419acde129SAndre Schwarz {MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL}, 13429acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,0,NULL}, 13439acde129SAndre Schwarz #endif 13442d934ea5STor Krill #endif 13452d934ea5STor Krill {miim_end,} 13462d934ea5STor Krill }, 13472d934ea5STor Krill (struct phy_cmd[]){ /* startup */ 13482d934ea5STor Krill /* Read the Status (2x to make sure link is right) */ 13492d934ea5STor Krill {MIIM_STATUS, miim_read, NULL}, 13502d934ea5STor Krill /* Auto-negotiate */ 13512d934ea5STor Krill {MIIM_STATUS, miim_read, &mii_parse_sr}, 13522d934ea5STor Krill /* Read the status */ 13532d934ea5STor Krill {MIIM_VSC8244_AUX_CONSTAT, miim_read, 13542d934ea5STor Krill &mii_parse_vsc8244}, 13552d934ea5STor Krill {miim_end,} 13562d934ea5STor Krill }, 13572d934ea5STor Krill (struct phy_cmd[]){ /* shutdown */ 13582d934ea5STor Krill {miim_end,} 13592d934ea5STor Krill }, 13602d934ea5STor Krill }; 13612d934ea5STor Krill 13622d934ea5STor Krill 13632439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dm9161 = { 13642439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0181b88, 13652439e4bfSJean-Christophe PLAGNIOL-VILLARD "Davicom DM9161E", 13662439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 13672439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 13682439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL}, 13692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do not bypass the scrambler/descrambler */ 13702439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL}, 13712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear 10BTCSR to default */ 13722439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, 13732439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL}, 13742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 13752439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CR_INIT, NULL}, 13762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart Auto Negotiation */ 13772439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL}, 13782439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13792439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13802439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 13812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 13822439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 13832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 13842439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 13852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 13862439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_SCSR, miim_read, 13872439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_dm9161_scsr}, 13882439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13892439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13902439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 13912439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 13922439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 13932439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 13942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor. */ 13952439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_generic = { 13962439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, 13972439e4bfSJean-Christophe PLAGNIOL-VILLARD "Unknown/Generic PHY", 13982439e4bfSJean-Christophe PLAGNIOL-VILLARD 32, 13992439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 14002439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMCR, PHY_BMCR_RESET, NULL}, 14012439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL}, 14022439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14032439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14042439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 14052439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, NULL}, 14062439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, &mii_parse_sr}, 14072439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, &mii_parse_link}, 14082439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14092439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14102439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 14112439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14132439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14142439e4bfSJean-Christophe PLAGNIOL-VILLARD 14152439e4bfSJean-Christophe PLAGNIOL-VILLARD 14162439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv) 14172439e4bfSJean-Christophe PLAGNIOL-VILLARD { 14182439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int speed; 14192439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 14202439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK; 14212439e4bfSJean-Christophe PLAGNIOL-VILLARD 14222439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 14232439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10HDX: 14242439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 14252439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 14262439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14272439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10FDX: 14282439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 14292439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 14302439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14312439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_100HDX: 14322439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 14332439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 14342439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14352439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 14362439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 14372439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 14382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14392439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 14402439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 0; 14412439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 14422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14432439e4bfSJean-Christophe PLAGNIOL-VILLARD 14442439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 14452439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14462439e4bfSJean-Christophe PLAGNIOL-VILLARD 14472439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = { 14482439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0001378e, 14492439e4bfSJean-Christophe PLAGNIOL-VILLARD "LXT971", 14502439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 14512439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 14522439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CR, MIIM_CR_INIT, mii_cr_init}, /* autonegotiate */ 14532439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14542439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14552439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup - enable interrupts */ 14562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* { 0x12, 0x00f2, NULL }, */ 14572439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 14582439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 14592439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2}, 14602439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14612439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14622439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown - disable interrupts */ 14632439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14642439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14652439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14662439e4bfSJean-Christophe PLAGNIOL-VILLARD 14672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex 14682439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 14692439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 14702439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv) 14712439e4bfSJean-Christophe PLAGNIOL-VILLARD { 14722439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (mii_reg & MIIM_DP83865_SPD_MASK) { 14732439e4bfSJean-Christophe PLAGNIOL-VILLARD 14742439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_1000: 14752439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 14762439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14772439e4bfSJean-Christophe PLAGNIOL-VILLARD 14782439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_100: 14792439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 14802439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14812439e4bfSJean-Christophe PLAGNIOL-VILLARD 14822439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 14832439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 14842439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 14852439e4bfSJean-Christophe PLAGNIOL-VILLARD 14862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14872439e4bfSJean-Christophe PLAGNIOL-VILLARD 14882439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_DP83865_DPX_FULL) 14892439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 14902439e4bfSJean-Christophe PLAGNIOL-VILLARD else 14912439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 14922439e4bfSJean-Christophe PLAGNIOL-VILLARD 14932439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 14942439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14952439e4bfSJean-Christophe PLAGNIOL-VILLARD 14962439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dp83865 = { 14972439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x20005c7, 14982439e4bfSJean-Christophe PLAGNIOL-VILLARD "NatSemi DP83865", 14992439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 15002439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 15012439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL}, 15022439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15032439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15042439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 15052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 15062439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 15072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 15082439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 15092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the link and auto-neg status */ 15102439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DP83865_LANR, miim_read, 15112439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_dp83865_lanr}, 15122439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15132439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15142439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 15152439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15162439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15172439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 15182439e4bfSJean-Christophe PLAGNIOL-VILLARD 151918ee320fSDave Liu struct phy_info phy_info_rtl8211b = { 152018ee320fSDave Liu 0x001cc91, 152118ee320fSDave Liu "RealTek RTL8211B", 152218ee320fSDave Liu 4, 152318ee320fSDave Liu (struct phy_cmd[]){ /* config */ 152418ee320fSDave Liu /* Reset and configure the PHY */ 152518ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 152618ee320fSDave Liu {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 152718ee320fSDave Liu {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 152818ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 152918ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 153018ee320fSDave Liu {miim_end,} 153118ee320fSDave Liu }, 153218ee320fSDave Liu (struct phy_cmd[]){ /* startup */ 153318ee320fSDave Liu /* Status is read once to clear old link state */ 153418ee320fSDave Liu {MIIM_STATUS, miim_read, NULL}, 153518ee320fSDave Liu /* Auto-negotiate */ 153618ee320fSDave Liu {MIIM_STATUS, miim_read, &mii_parse_sr}, 153718ee320fSDave Liu /* Read the status */ 153818ee320fSDave Liu {MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr}, 153918ee320fSDave Liu {miim_end,} 154018ee320fSDave Liu }, 154118ee320fSDave Liu (struct phy_cmd[]){ /* shutdown */ 154218ee320fSDave Liu {miim_end,} 154318ee320fSDave Liu }, 154418ee320fSDave Liu }; 154518ee320fSDave Liu 15462439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *phy_info[] = { 15472439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8204, 15482439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8201, 15492439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5461S, 15502439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5464S, 15512439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1011S, 15522439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1111S, 1553290ef643SRon Madrid &phy_info_M88E1118, 1554d23dc394SSergei Poselenov &phy_info_M88E1121R, 15552439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1145, 15562439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1149S, 15572439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dm9161, 15582439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_lxt971, 15592439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_VSC8244, 15602d934ea5STor Krill &phy_info_VSC8601, 15612439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dp83865, 156218ee320fSDave Liu &phy_info_rtl8211b, 15632439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_generic, 15642439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL 15652439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 15662439e4bfSJean-Christophe PLAGNIOL-VILLARD 15672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through 15682439e4bfSJean-Christophe PLAGNIOL-VILLARD * all of the known PHYs to see if one matches. If so, return 15692439e4bfSJean-Christophe PLAGNIOL-VILLARD * it, if not, return NULL 15702439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 15712439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev) 15722439e4bfSJean-Christophe PLAGNIOL-VILLARD { 15732439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 15742439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phy_reg, phy_ID; 15752439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 15762439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *theInfo = NULL; 15772439e4bfSJean-Christophe PLAGNIOL-VILLARD 15782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR1, and put them in the upper half */ 15792439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR1); 15802439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID = (phy_reg & 0xffff) << 16; 15812439e4bfSJean-Christophe PLAGNIOL-VILLARD 15822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR2, and put them in the lower half */ 15832439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR2); 15842439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID |= (phy_reg & 0xffff); 15852439e4bfSJean-Christophe PLAGNIOL-VILLARD 15862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* loop through all the known PHY types, and find one that */ 15872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* matches the ID we read from the PHY. */ 15882439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; phy_info[i]; i++) { 15892439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) { 15902439e4bfSJean-Christophe PLAGNIOL-VILLARD theInfo = phy_info[i]; 15912439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 15922439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15932439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15942439e4bfSJean-Christophe PLAGNIOL-VILLARD 15952439e4bfSJean-Christophe PLAGNIOL-VILLARD if (theInfo == NULL) { 15962439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: PHY id %x is not supported!\n", dev->name, phy_ID); 15972439e4bfSJean-Christophe PLAGNIOL-VILLARD return NULL; 15982439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 15992439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID); 16002439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16012439e4bfSJean-Christophe PLAGNIOL-VILLARD 16022439e4bfSJean-Christophe PLAGNIOL-VILLARD return theInfo; 16032439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16042439e4bfSJean-Christophe PLAGNIOL-VILLARD 16052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's 16062439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY, running functions as necessary 16072439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 16082439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd) 16092439e4bfSJean-Christophe PLAGNIOL-VILLARD { 16102439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 16112439e4bfSJean-Christophe PLAGNIOL-VILLARD uint result; 16122439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *phyregs = priv->phyregs; 16132439e4bfSJean-Christophe PLAGNIOL-VILLARD 16142439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_RESET; 16152439e4bfSJean-Christophe PLAGNIOL-VILLARD 16162439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_INIT_VALUE; 16172439e4bfSJean-Christophe PLAGNIOL-VILLARD 16182439e4bfSJean-Christophe PLAGNIOL-VILLARD while (phyregs->miimind & MIIMIND_BUSY) ; 16192439e4bfSJean-Christophe PLAGNIOL-VILLARD 16202439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; cmd->mii_reg != miim_end; i++) { 16212439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->mii_data == miim_read) { 16222439e4bfSJean-Christophe PLAGNIOL-VILLARD result = read_phy_reg(priv, cmd->mii_reg); 16232439e4bfSJean-Christophe PLAGNIOL-VILLARD 16242439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 16252439e4bfSJean-Christophe PLAGNIOL-VILLARD (*(cmd->funct)) (result, priv); 16262439e4bfSJean-Christophe PLAGNIOL-VILLARD 16272439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 16282439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 16292439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (*(cmd->funct)) (cmd->mii_reg, priv); 16302439e4bfSJean-Christophe PLAGNIOL-VILLARD else 16312439e4bfSJean-Christophe PLAGNIOL-VILLARD result = cmd->mii_data; 16322439e4bfSJean-Christophe PLAGNIOL-VILLARD 16332439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy_reg(priv, cmd->mii_reg, result); 16342439e4bfSJean-Christophe PLAGNIOL-VILLARD 16352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16362439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd++; 16372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16392439e4bfSJean-Christophe PLAGNIOL-VILLARD 16402439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Relocate the function pointers in the phy cmd lists */ 16412439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void) 16422439e4bfSJean-Christophe PLAGNIOL-VILLARD { 16432439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_cmd **cmdlistptr; 16442439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_cmd *cmd; 16452439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, j, k; 16462439e4bfSJean-Christophe PLAGNIOL-VILLARD 16472439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; phy_info[i]; i++) { 16482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* First thing's first: relocate the pointers to the 16492439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY command structures (the structs were done) */ 16502439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i] = (struct phy_info *)((uint) phy_info[i] 16512439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 16522439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->name += gd->reloc_off; 16532439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->config = 16542439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd *)((uint) phy_info[i]->config 16552439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 16562439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->startup = 16572439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd *)((uint) phy_info[i]->startup 16582439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 16592439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->shutdown = 16602439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd *)((uint) phy_info[i]->shutdown 16612439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 16622439e4bfSJean-Christophe PLAGNIOL-VILLARD 16632439e4bfSJean-Christophe PLAGNIOL-VILLARD cmdlistptr = &phy_info[i]->config; 16642439e4bfSJean-Christophe PLAGNIOL-VILLARD j = 0; 16652439e4bfSJean-Christophe PLAGNIOL-VILLARD for (; cmdlistptr <= &phy_info[i]->shutdown; cmdlistptr++) { 16662439e4bfSJean-Christophe PLAGNIOL-VILLARD k = 0; 16672439e4bfSJean-Christophe PLAGNIOL-VILLARD for (cmd = *cmdlistptr; 16682439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd->mii_reg != miim_end; 16692439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd++) { 16702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Only relocate non-NULL pointers */ 16712439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct) 16722439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd->funct += gd->reloc_off; 16732439e4bfSJean-Christophe PLAGNIOL-VILLARD 16742439e4bfSJean-Christophe PLAGNIOL-VILLARD k++; 16752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16762439e4bfSJean-Christophe PLAGNIOL-VILLARD j++; 16772439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16792439e4bfSJean-Christophe PLAGNIOL-VILLARD 16802439e4bfSJean-Christophe PLAGNIOL-VILLARD relocated = 1; 16812439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16822439e4bfSJean-Christophe PLAGNIOL-VILLARD 16832439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 16842439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 16852439e4bfSJean-Christophe PLAGNIOL-VILLARD 16862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 16872439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read a MII PHY register. 16882439e4bfSJean-Christophe PLAGNIOL-VILLARD * 16892439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 16902439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 16912439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 16922439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr, 16932439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value) 16942439e4bfSJean-Christophe PLAGNIOL-VILLARD { 16952439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short ret; 169655fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 16972439e4bfSJean-Christophe PLAGNIOL-VILLARD 16982439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 16992439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't read PHY at address %d\n", addr); 17002439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 17012439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17022439e4bfSJean-Christophe PLAGNIOL-VILLARD 170355fe7c57Smichael.firth@bt.com ret = (unsigned short)read_any_phy_reg(priv, addr, reg); 17042439e4bfSJean-Christophe PLAGNIOL-VILLARD *value = ret; 17052439e4bfSJean-Christophe PLAGNIOL-VILLARD 17062439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 17072439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17082439e4bfSJean-Christophe PLAGNIOL-VILLARD 17092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 17102439e4bfSJean-Christophe PLAGNIOL-VILLARD * Write a MII PHY register. 17112439e4bfSJean-Christophe PLAGNIOL-VILLARD * 17122439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 17132439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 17142439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 17152439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr, 17162439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value) 17172439e4bfSJean-Christophe PLAGNIOL-VILLARD { 171855fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 17192439e4bfSJean-Christophe PLAGNIOL-VILLARD 17202439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 17212439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't write PHY at address %d\n", addr); 17222439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 17232439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17242439e4bfSJean-Christophe PLAGNIOL-VILLARD 172555fe7c57Smichael.firth@bt.com write_any_phy_reg(priv, addr, reg, value); 17262439e4bfSJean-Christophe PLAGNIOL-VILLARD 17272439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 17282439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17292439e4bfSJean-Christophe PLAGNIOL-VILLARD 17302439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 17312439e4bfSJean-Christophe PLAGNIOL-VILLARD 17322439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 17332439e4bfSJean-Christophe PLAGNIOL-VILLARD 17342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */ 17352439e4bfSJean-Christophe PLAGNIOL-VILLARD 17362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */ 17372439e4bfSJean-Christophe PLAGNIOL-VILLARD 17382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so: 17392439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1) Take the Destination Address (ie the multicast address), and 17402439e4bfSJean-Christophe PLAGNIOL-VILLARD * do a CRC on it (little endian), and reverse the bits of the 17412439e4bfSJean-Christophe PLAGNIOL-VILLARD * result. 17422439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2) Use the 8 most significant bits as a hash into a 256-entry 17432439e4bfSJean-Christophe PLAGNIOL-VILLARD * table. The table is controlled through 8 32-bit registers: 17442439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 17452439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr7. This means that the 3 most significant bits in the 17462439e4bfSJean-Christophe PLAGNIOL-VILLARD * hash index which gaddr register to use, and the 5 other bits 17472439e4bfSJean-Christophe PLAGNIOL-VILLARD * indicate which bit (assuming an IBM numbering scheme, which 17482439e4bfSJean-Christophe PLAGNIOL-VILLARD * for PowerPC (tm) is usually the case) in the tregister holds 17492439e4bfSJean-Christophe PLAGNIOL-VILLARD * the entry. */ 17502439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 17512439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set) 17522439e4bfSJean-Christophe PLAGNIOL-VILLARD { 17532439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = privlist[1]; 17542439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 17552439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile u32 *reg_array, value; 17562439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 result, whichbit, whichreg; 17572439e4bfSJean-Christophe PLAGNIOL-VILLARD 17582439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff); 17592439e4bfSJean-Christophe PLAGNIOL-VILLARD whichbit = result & 0x1f; /* the 5 LSB = which bit to set */ 17602439e4bfSJean-Christophe PLAGNIOL-VILLARD whichreg = result >> 5; /* the 3 MSB = which reg to set it in */ 17612439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (1 << (31-whichbit)); 17622439e4bfSJean-Christophe PLAGNIOL-VILLARD 17632439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array = &(regs->hash.gaddr0); 17642439e4bfSJean-Christophe PLAGNIOL-VILLARD 17652439e4bfSJean-Christophe PLAGNIOL-VILLARD if (set) { 17662439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] |= value; 17672439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 17682439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] &= ~value; 17692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17702439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 17712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17722439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */ 1773