xref: /rk3399_rockchip-uboot/drivers/net/tsec.c (revision 5f6b1442218fcb6a3ef0d2be05d84119cebfe0ae)
12439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
22439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Freescale Three Speed Ethernet Controller driver
32439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
42439e4bfSJean-Christophe PLAGNIOL-VILLARD  * This software may be used and distributed according to the
52439e4bfSJean-Christophe PLAGNIOL-VILLARD  * terms of the GNU Public License, Version 2, incorporated
62439e4bfSJean-Christophe PLAGNIOL-VILLARD  * herein by reference.
72439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
8b9e186fcSSandeep Gopalpet  * Copyright 2004-2009 Freescale Semiconductor, Inc.
92439e4bfSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2003, Motorola, Inc.
102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * author Andy Fleming
112439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
122439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h>
152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
162439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h>
19dd3d1f56SAndy Fleming #include <tsec.h>
200d071cddSKim Phillips #include <asm/errno.h>
212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
222439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h"
232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
242439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR;
252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT		2
272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
282439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx;		/* index of the current RX buffer */
292439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx;		/* index of the current TX buffer */
302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
312439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd {
322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txbd8_t txbd[TX_BUF_CNT];
332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rxbd8_t rxbd[PKTBUFSRX];
342439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD;
352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3675b9d4aeSAndy Fleming #define MAXCONTROLLERS	(8)
372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
382439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS];
3975b9d4aeSAndy Fleming static int num_tsecs = 0;
402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
412439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__
422439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8)));
432439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
442439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned"
452439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
462439e4bfSJean-Christophe PLAGNIOL-VILLARD 
472439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev,
482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		     volatile void *packet, int length);
492439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev);
502439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_init(struct eth_device *dev, bd_t * bd);
51e1957ef0SPeter Tyser static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info);
522439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev);
532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs);
542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev);
552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev);
562439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value);
572439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum);
58e1957ef0SPeter Tyser static struct phy_info *get_phy_info(struct eth_device *dev);
59e1957ef0SPeter Tyser static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd);
602439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev);
612439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
632439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr,
642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     unsigned char reg, unsigned short value);
652439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr,
662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    unsigned char reg, unsigned short *value);
672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
682439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
692439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set);
702439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7275b9d4aeSAndy Fleming /* Default initializations for TSEC controllers. */
7375b9d4aeSAndy Fleming 
7475b9d4aeSAndy Fleming static struct tsec_info_struct tsec_info[] = {
7575b9d4aeSAndy Fleming #ifdef CONFIG_TSEC1
7675b9d4aeSAndy Fleming 	STD_TSEC_INFO(1),	/* TSEC1 */
7775b9d4aeSAndy Fleming #endif
7875b9d4aeSAndy Fleming #ifdef CONFIG_TSEC2
7975b9d4aeSAndy Fleming 	STD_TSEC_INFO(2),	/* TSEC2 */
8075b9d4aeSAndy Fleming #endif
8175b9d4aeSAndy Fleming #ifdef CONFIG_MPC85XX_FEC
8275b9d4aeSAndy Fleming 	{
8375b9d4aeSAndy Fleming 		.regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000),
84b9e186fcSSandeep Gopalpet 		.miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR),
8575b9d4aeSAndy Fleming 		.devname = CONFIG_MPC85XX_FEC_NAME,
8675b9d4aeSAndy Fleming 		.phyaddr = FEC_PHY_ADDR,
8775b9d4aeSAndy Fleming 		.flags = FEC_FLAGS
8875b9d4aeSAndy Fleming 	},			/* FEC */
8975b9d4aeSAndy Fleming #endif
9075b9d4aeSAndy Fleming #ifdef CONFIG_TSEC3
9175b9d4aeSAndy Fleming 	STD_TSEC_INFO(3),	/* TSEC3 */
9275b9d4aeSAndy Fleming #endif
9375b9d4aeSAndy Fleming #ifdef CONFIG_TSEC4
9475b9d4aeSAndy Fleming 	STD_TSEC_INFO(4),	/* TSEC4 */
9575b9d4aeSAndy Fleming #endif
9675b9d4aeSAndy Fleming };
9775b9d4aeSAndy Fleming 
9875b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num)
9975b9d4aeSAndy Fleming {
10075b9d4aeSAndy Fleming 	int i;
10175b9d4aeSAndy Fleming 
10275b9d4aeSAndy Fleming 	for (i = 0; i < num; i++)
10375b9d4aeSAndy Fleming 		tsec_initialize(bis, &tsecs[i]);
10475b9d4aeSAndy Fleming 
10575b9d4aeSAndy Fleming 	return 0;
10675b9d4aeSAndy Fleming }
10775b9d4aeSAndy Fleming 
10875b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis)
10975b9d4aeSAndy Fleming {
11075b9d4aeSAndy Fleming 	return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info));
11175b9d4aeSAndy Fleming }
11275b9d4aeSAndy Fleming 
1132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize device structure. Returns success if PHY
1142439e4bfSJean-Christophe PLAGNIOL-VILLARD  * initialization succeeded (i.e. if it recognizes the PHY)
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
116e1957ef0SPeter Tyser static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info)
1172439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct eth_device *dev;
1192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
1202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv;
1212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev = (struct eth_device *)malloc(sizeof *dev);
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == dev)
1252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset(dev, 0, sizeof *dev);
1282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv = (struct tsec_private *)malloc(sizeof(*priv));
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv)
1322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13475b9d4aeSAndy Fleming 	privlist[num_tsecs++] = priv;
13575b9d4aeSAndy Fleming 	priv->regs = tsec_info->regs;
13675b9d4aeSAndy Fleming 	priv->phyregs = tsec_info->miiregs;
137b9e186fcSSandeep Gopalpet 	priv->phyregs_sgmii = tsec_info->miiregs_sgmii;
1382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13975b9d4aeSAndy Fleming 	priv->phyaddr = tsec_info->phyaddr;
14075b9d4aeSAndy Fleming 	priv->flags = tsec_info->flags;
1412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14275b9d4aeSAndy Fleming 	sprintf(dev->name, tsec_info->devname);
1432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->iobase = 0;
1442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->priv = priv;
1452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->init = tsec_init;
1462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->halt = tsec_halt;
1472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->send = tsec_send;
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->recv = tsec_recv;
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->mcast = tsec_mcast_addr;
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell u-boot to get the addr from the env */
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < 6; i++)
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		dev->enetaddr[i] = 0;
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	eth_register(dev);
1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Reset the MAC */
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->regs->maccfg1 |= MACCFG1_SOFT_RESET;
1619e5be821SAndy Fleming 	udelay(2);  /* Soft Reset must be asserted for 3 TX clocks */
1622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET);
1632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1642439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
1652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
1662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write);
1672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Try to initialize PHY here, and return */
1702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return init_phy(dev);
1712439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initializes data structures and registers for the controller,
1742439e4bfSJean-Christophe PLAGNIOL-VILLARD  * and brings the interface up.	 Returns the link status, meaning
1752439e4bfSJean-Christophe PLAGNIOL-VILLARD  * that it returns success if the link is up, failure otherwise.
1762439e4bfSJean-Christophe PLAGNIOL-VILLARD  * This allows u-boot to find the first active controller.
1772439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
178e1957ef0SPeter Tyser static int tsec_init(struct eth_device *dev, bd_t * bd)
1792439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint tempval;
1812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	char tmpbuf[MAC_ADDR_LEN];
1822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
1832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
1842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Make sure the controller is stopped */
1872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tsec_halt(dev);
1882439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init MACCFG2.  Defaults to GMII */
1902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg2 = MACCFG2_INIT_SETTINGS;
1912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init ECNTRL */
1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->ecntrl = ECNTRL_INIT_SETTINGS;
1942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Copy the station address into the address registers.
1962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * Backwards, because little endian MACS are dumb */
1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < MAC_ADDR_LEN; i++) {
1982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i];
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
20088ad3fd9SKim Phillips 	tempval = (tmpbuf[0] << 24) | (tmpbuf[1] << 16) | (tmpbuf[2] << 8) |
20188ad3fd9SKim Phillips 		  tmpbuf[3];
20288ad3fd9SKim Phillips 
20388ad3fd9SKim Phillips 	regs->macstnaddr1 = tempval;
2042439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tempval = *((uint *) (tmpbuf + 4));
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->macstnaddr2 = tempval;
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* reset the indices to zero */
2102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rxIdx = 0;
2112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txIdx = 0;
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear out (for the most part) the other registers */
2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	init_registers(regs);
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Ready the device for tx/rx */
2172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	startup_tsec(dev);
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* If there's no link, fail */
220422b1a01SBen Warren 	return (priv->link ? 0 : -1);
2212439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2232abe361cSAndy Fleming /* Writes the given phy's reg with value, using the specified MDIO regs */
224b9e186fcSSandeep Gopalpet static void tsec_local_mdio_write(volatile tsec_mdio_t *phyregs, uint addr,
2252abe361cSAndy Fleming 		uint reg, uint value)
2262439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int timeout = 1000000;
2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2292abe361cSAndy Fleming 	phyregs->miimadd = (addr << 8) | reg;
2302abe361cSAndy Fleming 	phyregs->miimcon = value;
2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	timeout = 1000000;
2342abe361cSAndy Fleming 	while ((phyregs->miimind & MIIMIND_BUSY) && timeout--) ;
2352439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2372abe361cSAndy Fleming 
2382abe361cSAndy Fleming /* Provide the default behavior of writing the PHY of this ethernet device */
239c6dbdfdaSPeter Tyser #define write_phy_reg(priv, regnum, value) \
240c6dbdfdaSPeter Tyser 	tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value)
24155fe7c57Smichael.firth@bt.com 
2422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the
2432abe361cSAndy Fleming  * specified registers.	 It lowers and raises the read
2442439e4bfSJean-Christophe PLAGNIOL-VILLARD  * command, and waits for the data to become valid (miimind
2452439e4bfSJean-Christophe PLAGNIOL-VILLARD  * notvalid bit cleared), and the bus to cease activity (miimind
2462439e4bfSJean-Christophe PLAGNIOL-VILLARD  * busy bit cleared), and then returns the value
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
248e1957ef0SPeter Tyser static uint tsec_local_mdio_read(volatile tsec_mdio_t *phyregs,
249e1957ef0SPeter Tyser 				uint phyid, uint regnum)
2502439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint value;
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Put the address of the phy, and the register
2542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * number into MIIMADD */
2552abe361cSAndy Fleming 	phyregs->miimadd = (phyid << 8) | regnum;
2562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear the command register, and wait */
2582abe361cSAndy Fleming 	phyregs->miimcom = 0;
2592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initiate a read command, and wait */
2622abe361cSAndy Fleming 	phyregs->miimcom = MIIM_READ_COMMAND;
2632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Wait for the the indication that the read is done */
2662abe361cSAndy Fleming 	while ((phyregs->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ;
2672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the value read from the PHY */
2692abe361cSAndy Fleming 	value = phyregs->miimstat;
2702439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return value;
2722439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
27455fe7c57Smichael.firth@bt.com /* #define to provide old read_phy_reg functionality without duplicating code */
275c6dbdfdaSPeter Tyser #define read_phy_reg(priv,regnum) \
276c6dbdfdaSPeter Tyser 	tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum)
2772abe361cSAndy Fleming 
2782abe361cSAndy Fleming #define TBIANA_SETTINGS ( \
2792abe361cSAndy Fleming 		TBIANA_ASYMMETRIC_PAUSE \
2802abe361cSAndy Fleming 		| TBIANA_SYMMETRIC_PAUSE \
2812abe361cSAndy Fleming 		| TBIANA_FULL_DUPLEX \
2822abe361cSAndy Fleming 		)
2832abe361cSAndy Fleming 
28446e91674SPeter Tyser /* Force the TBI PHY into 1000Mbps full duplex when in SGMII mode */
2852abe361cSAndy Fleming #define TBICR_SETTINGS ( \
2862abe361cSAndy Fleming 		TBICR_PHY_RESET \
2872abe361cSAndy Fleming 		| TBICR_FULL_DUPLEX \
2882abe361cSAndy Fleming 		| TBICR_SPEED1_SET \
2892abe361cSAndy Fleming 		)
29046e91674SPeter Tyser 
2912abe361cSAndy Fleming /* Configure the TBI for SGMII operation */
2922abe361cSAndy Fleming static void tsec_configure_serdes(struct tsec_private *priv)
2932abe361cSAndy Fleming {
294c6dbdfdaSPeter Tyser 	/* Access TBI PHY registers at given TSEC register offset as opposed
295c6dbdfdaSPeter Tyser 	 * to the register offset used for external PHY accesses */
296b9e186fcSSandeep Gopalpet 	tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_ANA,
2972abe361cSAndy Fleming 			TBIANA_SETTINGS);
298b9e186fcSSandeep Gopalpet 	tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_TBICON,
2992abe361cSAndy Fleming 			TBICON_CLK_SELECT);
300b9e186fcSSandeep Gopalpet 	tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_CR,
3012abe361cSAndy Fleming 			TBICR_SETTINGS);
3022abe361cSAndy Fleming }
30355fe7c57Smichael.firth@bt.com 
3042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Discover which PHY is attached to the device, and configure it
3052439e4bfSJean-Christophe PLAGNIOL-VILLARD  * properly.  If the PHY is not recognized, then return 0
3062439e4bfSJean-Christophe PLAGNIOL-VILLARD  * (failure).  Otherwise, return 1
3072439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
3082439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev)
3092439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
3112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_info *curphy;
3122abe361cSAndy Fleming 	volatile tsec_t *regs = priv->regs;
3132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Assign a Physical address to the TBI */
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	regs->tbipa = CONFIG_SYS_TBIPA_VALUE;
3162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Reset MII (due to new addresses) */
3192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyregs->miimcfg = MIIMCFG_RESET;
3202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE;
3222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (priv->phyregs->miimind & MIIMIND_BUSY) ;
3242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Get the cmd structure corresponding to the attached
3262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * PHY */
3272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	curphy = get_phy_info(dev);
3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (curphy == NULL) {
3302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->phyinfo = NULL;
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: No PHY found\n", dev->name);
3322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
3342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3362abe361cSAndy Fleming 	if (regs->ecntrl & ECNTRL_SGMII_MODE)
3372abe361cSAndy Fleming 		tsec_configure_serdes(priv);
3382abe361cSAndy Fleming 
3392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyinfo = curphy;
3402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_run_commands(priv, priv->phyinfo->config);
3422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 1;
3442439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3462439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3472439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns which value to write to the control register.
3482439e4bfSJean-Christophe PLAGNIOL-VILLARD  * For 10/100, the value is slightly different
3492439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
350e1957ef0SPeter Tyser static uint mii_cr_init(uint mii_reg, struct tsec_private * priv)
3512439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_GIGABIT)
3532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CONTROL_INIT;
3542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
3552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CR_INIT;
3562439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
358b1e849f2SPeter Tyser /*
359b1e849f2SPeter Tyser  * Wait for auto-negotiation to complete, then determine link
3602439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
361e1957ef0SPeter Tyser static uint mii_parse_sr(uint mii_reg, struct tsec_private * priv)
3622439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*
3642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * Wait if the link is up, and autonegotiation is in progress
3652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * (ie - we're capable and it's not done)
3662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 */
3672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	mii_reg = read_phy_reg(priv, MIIM_STATUS);
368b1e849f2SPeter Tyser 	if ((mii_reg & PHY_BMSR_AUTN_ABLE) && !(mii_reg & PHY_BMSR_AUTN_COMP)) {
3692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		int i = 0;
3702439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("Waiting for PHY auto negotiation to complete");
3722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while (!(mii_reg & PHY_BMSR_AUTN_COMP)) {
3732439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/*
3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * Timeout reached ?
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
3762439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 				puts(" TIMEOUT !\n");
3782439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->link = 0;
3792439e4bfSJean-Christophe PLAGNIOL-VILLARD 				return 0;
3802439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3820d071cddSKim Phillips 			if (ctrlc()) {
3830d071cddSKim Phillips 				puts("user interrupt!\n");
3840d071cddSKim Phillips 				priv->link = 0;
3850d071cddSKim Phillips 				return -EINTR;
3860d071cddSKim Phillips 			}
3870d071cddSKim Phillips 
3882439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if ((i++ % 1000) == 0) {
3892439e4bfSJean-Christophe PLAGNIOL-VILLARD 				putc('.');
3902439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3912439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(1000);	/* 1 ms */
3922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mii_reg = read_phy_reg(priv, MIIM_STATUS);
3932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts(" done\n");
395b1e849f2SPeter Tyser 
396b1e849f2SPeter Tyser 		/* Link status bit is latched low, read it again */
397b1e849f2SPeter Tyser 		mii_reg = read_phy_reg(priv, MIIM_STATUS);
398b1e849f2SPeter Tyser 
3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(500000);	/* another 500 ms (results in faster booting) */
4002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
4012439e4bfSJean-Christophe PLAGNIOL-VILLARD 
402b1e849f2SPeter Tyser 	priv->link = mii_reg & MIIM_STATUS_LINK ? 1 : 0;
403b1e849f2SPeter Tyser 
4042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
4052439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex.  If
4082439e4bfSJean-Christophe PLAGNIOL-VILLARD  * autonegotiation is enabled, it uses the AND of the link
4092439e4bfSJean-Christophe PLAGNIOL-VILLARD  * partner's advertised capabilities and our advertised
4102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * capabilities.  If autonegotiation is disabled, we use the
4112439e4bfSJean-Christophe PLAGNIOL-VILLARD  * appropriate bits in the control register.
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Stolen from Linux's mii.c and phy_device.c
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
415e1957ef0SPeter Tyser static uint mii_parse_link(uint mii_reg, struct tsec_private *priv)
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* We're using autonegotiation */
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & PHY_BMSR_AUTN_ABLE) {
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint lpa = 0;
4202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint gblpa = 0;
4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check for gigabit capability */
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (mii_reg & PHY_BMSR_EXT) {
4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* We want a list of states supported by
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * both PHYs in the link
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			gblpa = read_phy_reg(priv, PHY_1000BTSR);
4282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2;
4292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set the baseline so we only have to set them
4322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 * if they're different
4332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 */
4342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
4352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
4362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check the gigabit fields */
4382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) {
4392439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
4402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (gblpa & PHY_1000BTSR_1000FD)
4422439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->duplexity = 1;
4432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* We're done! */
4452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return 0;
4462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		lpa = read_phy_reg(priv, PHY_ANAR);
4492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		lpa &= read_phy_reg(priv, PHY_ANLPAR);
4502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) {
4522439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
4532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4542439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (lpa & PHY_ANLPAR_TXFD)
4552439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->duplexity = 1;
4562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else if (lpa & PHY_ANLPAR_10FD)
4582439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
4592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
4602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint bmcr = read_phy_reg(priv, PHY_BMCR);
4612439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
4632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
4642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (bmcr & PHY_BMCR_DPLX)
4662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
4672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (bmcr & PHY_BMCR_1000_MBPS)
4692439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
4702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else if (bmcr & PHY_BMCR_100_MBPS)
4712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
4722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
4732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
4752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4772439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
478091dc9f6SZach LeRoy  * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
479091dc9f6SZach LeRoy  * circumstances.  eg a gigabit TSEC connected to a gigabit switch with
480091dc9f6SZach LeRoy  * a 4-wire ethernet cable.  Both ends advertise gigabit, but can't
481091dc9f6SZach LeRoy  * link.  "Ethernet@Wirespeed" reduces advertised speed until link
482091dc9f6SZach LeRoy  * can be achieved.
483091dc9f6SZach LeRoy  */
484e1957ef0SPeter Tyser static uint mii_BCM54xx_wirespeed(uint mii_reg, struct tsec_private *priv)
485091dc9f6SZach LeRoy {
486091dc9f6SZach LeRoy 	return (read_phy_reg(priv, mii_reg) & 0x8FFF) | 0x8010;
487091dc9f6SZach LeRoy }
488091dc9f6SZach LeRoy 
489091dc9f6SZach LeRoy /*
4902439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Parse the BCM54xx status register for speed and duplex information.
4912439e4bfSJean-Christophe PLAGNIOL-VILLARD  * The linux sungem_phy has this information, but in a table format.
4922439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
493e1957ef0SPeter Tyser static uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv)
4942439e4bfSJean-Christophe PLAGNIOL-VILLARD {
49527165b5cSPeter Tyser 	/* If there is no link, speed and duplex don't matter */
49627165b5cSPeter Tyser 	if (!priv->link)
49727165b5cSPeter Tyser 		return 0;
4982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
49927165b5cSPeter Tyser 	switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >>
50027165b5cSPeter Tyser 		MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) {
5012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 1:
5022439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
5042439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 2:
5062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
5072439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
5082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 3:
5102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
5122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 5:
5142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
5152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
5162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 6:
5182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
5202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case 7:
5222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
5232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
5242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
5262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Auto-neg error, defaulting to 10BT/HD\n");
5272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
5292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
5332439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5348abb8dccSPeter Tyser 
5358abb8dccSPeter Tyser /*
5368abb8dccSPeter Tyser  * Find out if PHY is in copper or serdes mode by looking at Expansion Reg
5378abb8dccSPeter Tyser  * 0x42 - "Operating Mode Status Register"
5388abb8dccSPeter Tyser  */
5398abb8dccSPeter Tyser static int BCM8482_is_serdes(struct tsec_private *priv)
5408abb8dccSPeter Tyser {
5418abb8dccSPeter Tyser 	u16 val;
5428abb8dccSPeter Tyser 	int serdes = 0;
5438abb8dccSPeter Tyser 
5448abb8dccSPeter Tyser 	write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_ER | 0x42);
5458abb8dccSPeter Tyser 	val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA);
5468abb8dccSPeter Tyser 
5478abb8dccSPeter Tyser 	switch (val & 0x1f) {
5488abb8dccSPeter Tyser 	case 0x0d:	/* RGMII-to-100Base-FX */
5498abb8dccSPeter Tyser 	case 0x0e:	/* RGMII-to-SGMII */
5508abb8dccSPeter Tyser 	case 0x0f:	/* RGMII-to-SerDes */
5518abb8dccSPeter Tyser 	case 0x12:	/* SGMII-to-SerDes */
5528abb8dccSPeter Tyser 	case 0x13:	/* SGMII-to-100Base-FX */
5538abb8dccSPeter Tyser 	case 0x16:	/* SerDes-to-Serdes */
5548abb8dccSPeter Tyser 		serdes = 1;
5558abb8dccSPeter Tyser 		break;
5568abb8dccSPeter Tyser 	case 0x6:	/* RGMII-to-Copper */
5578abb8dccSPeter Tyser 	case 0x14:	/* SGMII-to-Copper */
5588abb8dccSPeter Tyser 	case 0x17:	/* SerDes-to-Copper */
5598abb8dccSPeter Tyser 		break;
5608abb8dccSPeter Tyser 	default:
5618abb8dccSPeter Tyser 		printf("ERROR, invalid PHY mode (0x%x\n)", val);
5628abb8dccSPeter Tyser 		break;
5638abb8dccSPeter Tyser 	}
5648abb8dccSPeter Tyser 
5658abb8dccSPeter Tyser 	return serdes;
5668abb8dccSPeter Tyser }
5678abb8dccSPeter Tyser 
5688abb8dccSPeter Tyser /*
5698abb8dccSPeter Tyser  * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating
5708abb8dccSPeter Tyser  * Mode Status Register"
5718abb8dccSPeter Tyser  */
5728abb8dccSPeter Tyser uint mii_parse_BCM5482_serdes_sr(struct tsec_private *priv)
5738abb8dccSPeter Tyser {
5748abb8dccSPeter Tyser 	u16 val;
5758abb8dccSPeter Tyser 	int i = 0;
5768abb8dccSPeter Tyser 
5778abb8dccSPeter Tyser 	/* Wait 1s for link - Clause 37 autonegotiation happens very fast */
5788abb8dccSPeter Tyser 	while (1) {
5798abb8dccSPeter Tyser 		write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL,
5808abb8dccSPeter Tyser 				MIIM_BCM54XX_EXP_SEL_ER | 0x42);
5818abb8dccSPeter Tyser 		val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA);
5828abb8dccSPeter Tyser 
5838abb8dccSPeter Tyser 		if (val & 0x8000)
5848abb8dccSPeter Tyser 			break;
5858abb8dccSPeter Tyser 
5868abb8dccSPeter Tyser 		if (i++ > 1000) {
5878abb8dccSPeter Tyser 			priv->link = 0;
5888abb8dccSPeter Tyser 			return 1;
5898abb8dccSPeter Tyser 		}
5908abb8dccSPeter Tyser 
5918abb8dccSPeter Tyser 		udelay(1000);	/* 1 ms */
5928abb8dccSPeter Tyser 	}
5938abb8dccSPeter Tyser 
5948abb8dccSPeter Tyser 	priv->link = 1;
5958abb8dccSPeter Tyser 	switch ((val >> 13) & 0x3) {
5968abb8dccSPeter Tyser 	case (0x00):
5978abb8dccSPeter Tyser 		priv->speed = 10;
5988abb8dccSPeter Tyser 		break;
5998abb8dccSPeter Tyser 	case (0x01):
6008abb8dccSPeter Tyser 		priv->speed = 100;
6018abb8dccSPeter Tyser 		break;
6028abb8dccSPeter Tyser 	case (0x02):
6038abb8dccSPeter Tyser 		priv->speed = 1000;
6048abb8dccSPeter Tyser 		break;
6058abb8dccSPeter Tyser 	}
6068abb8dccSPeter Tyser 
6078abb8dccSPeter Tyser 	priv->duplexity = (val & 0x1000) == 0x1000;
6088abb8dccSPeter Tyser 
6098abb8dccSPeter Tyser 	return 0;
6108abb8dccSPeter Tyser }
6118abb8dccSPeter Tyser 
6128abb8dccSPeter Tyser /*
6138abb8dccSPeter Tyser  * Figure out if BCM5482 is in serdes or copper mode and determine link
6148abb8dccSPeter Tyser  * configuration accordingly
6158abb8dccSPeter Tyser  */
6168abb8dccSPeter Tyser static uint mii_parse_BCM5482_sr(uint mii_reg, struct tsec_private *priv)
6178abb8dccSPeter Tyser {
6188abb8dccSPeter Tyser 	if (BCM8482_is_serdes(priv)) {
6198abb8dccSPeter Tyser 		mii_parse_BCM5482_serdes_sr(priv);
620*5f6b1442SPeter Tyser 		priv->flags |= TSEC_FIBER;
6218abb8dccSPeter Tyser 	} else {
6228abb8dccSPeter Tyser 		/* Wait for auto-negotiation to complete or fail */
6238abb8dccSPeter Tyser 		mii_parse_sr(mii_reg, priv);
6248abb8dccSPeter Tyser 
6258abb8dccSPeter Tyser 		/* Parse BCM54xx copper aux status register */
6268abb8dccSPeter Tyser 		mii_reg = read_phy_reg(priv, MIIM_BCM54xx_AUXSTATUS);
6278abb8dccSPeter Tyser 		mii_parse_BCM54xx_sr(mii_reg, priv);
6288abb8dccSPeter Tyser 	}
6298abb8dccSPeter Tyser 
6308abb8dccSPeter Tyser 	return 0;
6318abb8dccSPeter Tyser }
6328abb8dccSPeter Tyser 
6332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex
6342439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
6352439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
636e1957ef0SPeter Tyser static uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv)
6372439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
6392439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
6412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) &&
6432439e4bfSJean-Christophe PLAGNIOL-VILLARD 		!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
6442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		int i = 0;
6452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("Waiting for PHY realtime link");
6472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
6482439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* Timeout reached ? */
6492439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
6502439e4bfSJean-Christophe PLAGNIOL-VILLARD 				puts(" TIMEOUT !\n");
6512439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->link = 0;
6522439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
6532439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
6542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6552439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if ((i++ % 1000) == 0) {
6562439e4bfSJean-Christophe PLAGNIOL-VILLARD 				putc('.');
6572439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
6582439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(1000);	/* 1 ms */
6592439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
6602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
6612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts(" done\n");
6622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(500000);	/* another 500 ms (results in faster booting) */
6632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
6642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (mii_reg & MIIM_88E1011_PHYSTAT_LINK)
6652439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 1;
6662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
6672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 0;
6682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
6692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX)
6712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
6722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
6732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
6742439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED);
6762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
6782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_88E1011_PHYSTAT_GBIT:
6792439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
6802439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_88E1011_PHYSTAT_100:
6822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
6832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
6852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
6862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
6872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
6892439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6902439e4bfSJean-Christophe PLAGNIOL-VILLARD 
69118ee320fSDave Liu /* Parse the RTL8211B's status register for speed and duplex
69218ee320fSDave Liu  * information
69318ee320fSDave Liu  */
694e1957ef0SPeter Tyser static uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv)
69518ee320fSDave Liu {
69618ee320fSDave Liu 	uint speed;
69718ee320fSDave Liu 
69818ee320fSDave Liu 	mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
699c7604783SAnton Vorontsov 	if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
70018ee320fSDave Liu 		int i = 0;
70118ee320fSDave Liu 
702c7604783SAnton Vorontsov 		/* in case of timeout ->link is cleared */
703c7604783SAnton Vorontsov 		priv->link = 1;
70418ee320fSDave Liu 		puts("Waiting for PHY realtime link");
70518ee320fSDave Liu 		while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
70618ee320fSDave Liu 			/* Timeout reached ? */
70718ee320fSDave Liu 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
70818ee320fSDave Liu 				puts(" TIMEOUT !\n");
70918ee320fSDave Liu 				priv->link = 0;
71018ee320fSDave Liu 				break;
71118ee320fSDave Liu 			}
71218ee320fSDave Liu 
71318ee320fSDave Liu 			if ((i++ % 1000) == 0) {
71418ee320fSDave Liu 				putc('.');
71518ee320fSDave Liu 			}
71618ee320fSDave Liu 			udelay(1000);	/* 1 ms */
71718ee320fSDave Liu 			mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
71818ee320fSDave Liu 		}
71918ee320fSDave Liu 		puts(" done\n");
72018ee320fSDave Liu 		udelay(500000);	/* another 500 ms (results in faster booting) */
72118ee320fSDave Liu 	} else {
72218ee320fSDave Liu 		if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK)
72318ee320fSDave Liu 			priv->link = 1;
72418ee320fSDave Liu 		else
72518ee320fSDave Liu 			priv->link = 0;
72618ee320fSDave Liu 	}
72718ee320fSDave Liu 
72818ee320fSDave Liu 	if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX)
72918ee320fSDave Liu 		priv->duplexity = 1;
73018ee320fSDave Liu 	else
73118ee320fSDave Liu 		priv->duplexity = 0;
73218ee320fSDave Liu 
73318ee320fSDave Liu 	speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED);
73418ee320fSDave Liu 
73518ee320fSDave Liu 	switch (speed) {
73618ee320fSDave Liu 	case MIIM_RTL8211B_PHYSTAT_GBIT:
73718ee320fSDave Liu 		priv->speed = 1000;
73818ee320fSDave Liu 		break;
73918ee320fSDave Liu 	case MIIM_RTL8211B_PHYSTAT_100:
74018ee320fSDave Liu 		priv->speed = 100;
74118ee320fSDave Liu 		break;
74218ee320fSDave Liu 	default:
74318ee320fSDave Liu 		priv->speed = 10;
74418ee320fSDave Liu 	}
74518ee320fSDave Liu 
74618ee320fSDave Liu 	return 0;
74718ee320fSDave Liu }
74818ee320fSDave Liu 
7492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex
7502439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
7512439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
752e1957ef0SPeter Tyser static uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv)
7532439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
7552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX)
7572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
7582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
7602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED;
7622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
7632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_CIS8201_AUXCONSTAT_GBIT:
7642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
7652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
7662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_CIS8201_AUXCONSTAT_100:
7672439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
7682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
7692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
7702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
7712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
7722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
7732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
7752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex
7782439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
7792439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
780e1957ef0SPeter Tyser static uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv)
7812439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
7832439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX)
7852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
7862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
7882439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED;
7902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
7912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_VSC8244_AUXCONSTAT_GBIT:
7922439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
7932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
7942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_VSC8244_AUXCONSTAT_100:
7952439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
7962439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
7972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
7982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
7992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
8002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8012439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
8032439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8042439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex
8062439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
8072439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
808e1957ef0SPeter Tyser static uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv)
8092439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H))
8112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
8122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
8132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
8142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F))
8162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
8172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
8182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
8192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
8212439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8232439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
8242439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Hack to write all 4 PHYs with the LED values
8252439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
826e1957ef0SPeter Tyser static uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv)
8272439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint phyid;
829b9e186fcSSandeep Gopalpet 	volatile tsec_mdio_t *regbase = priv->phyregs;
8302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int timeout = 1000000;
8312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (phyid = 0; phyid < 4; phyid++) {
8332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regbase->miimadd = (phyid << 8) | mii_reg;
8342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT;
8352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		asm("sync");
8362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		timeout = 1000000;
8382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ;
8392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return MIIM_CIS8204_SLEDCON_INIT;
8422439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
844e1957ef0SPeter Tyser static uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv)
8452439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_REDUCED)
8472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII;
8482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
8492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CIS8204_EPHYCON_INIT;
8502439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
852e1957ef0SPeter Tyser static uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv)
85319580e66SDave Liu {
85419580e66SDave Liu 	uint mii_data = read_phy_reg(priv, mii_reg);
85519580e66SDave Liu 
85619580e66SDave Liu 	if (priv->flags & TSEC_REDUCED)
85719580e66SDave Liu 		mii_data = (mii_data & 0xfff0) | 0x000b;
85819580e66SDave Liu 	return mii_data;
85919580e66SDave Liu }
86019580e66SDave Liu 
8612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialized required registers to appropriate values, zeroing
8622439e4bfSJean-Christophe PLAGNIOL-VILLARD  * those we don't care about (unless zero is bad, in which case,
8632439e4bfSJean-Christophe PLAGNIOL-VILLARD  * choose a more appropriate value)
8642439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
8652439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs)
8662439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear IEVENT */
8682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->ievent = IEVENT_INIT_CLEAR;
8692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->imask = IMASK_INIT_CLEAR;
8712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr0 = 0;
8732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr1 = 0;
8742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr2 = 0;
8752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr3 = 0;
8762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr4 = 0;
8772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr5 = 0;
8782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr6 = 0;
8792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr7 = 0;
8802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr0 = 0;
8822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr1 = 0;
8832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr2 = 0;
8842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr3 = 0;
8852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr4 = 0;
8862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr5 = 0;
8872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr6 = 0;
8882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr7 = 0;
8892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rctrl = 0x00000000;
8912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init RMON mib registers */
8932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t));
8942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rmon.cam1 = 0xffffffff;
8962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rmon.cam2 = 0xffffffff;
8972439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->mrblr = MRBLR_INIT_SETTINGS;
8992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->minflr = MINFLR_INIT_SETTINGS;
9012439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->attr = ATTR_INIT_SETTINGS;
9032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->attreli = ATTRELI_INIT_SETTINGS;
9042439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9052439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure maccfg2 based on negotiated speed and duplex
9082439e4bfSJean-Christophe PLAGNIOL-VILLARD  * reported by PHY handling code
9092439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
9102439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev)
9112439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->link) {
9162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (priv->duplexity != 0)
9172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 |= MACCFG2_FULL_DUPLEX;
9182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
9192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX);
9202439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		switch (priv->speed) {
9222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 1000:
9232439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
9242439e4bfSJean-Christophe PLAGNIOL-VILLARD 					 | MACCFG2_GMII);
9252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
9262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 100:
9272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 10:
9282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
9292439e4bfSJean-Christophe PLAGNIOL-VILLARD 					 | MACCFG2_MII);
9302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9312439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* Set R100 bit in all modes although
9322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * it is only used in RGMII mode
9332439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
9342439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (priv->speed == 100)
9352439e4bfSJean-Christophe PLAGNIOL-VILLARD 				regs->ecntrl |= ECNTRL_R100;
9362439e4bfSJean-Christophe PLAGNIOL-VILLARD 			else
9372439e4bfSJean-Christophe PLAGNIOL-VILLARD 				regs->ecntrl &= ~(ECNTRL_R100);
9382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
9392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
9402439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("%s: Speed was bad\n", dev->name);
9412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
9422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
944*5f6b1442SPeter Tyser 		printf("Speed: %d, %s duplex%s\n", priv->speed,
945*5f6b1442SPeter Tyser 		       (priv->duplexity) ? "full" : "half",
946*5f6b1442SPeter Tyser 		       (priv->flags & TSEC_FIBER) ? ", fiber mode" : "");
9472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
9492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: No link.\n", dev->name);
9502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9512439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the buffers and their descriptors, and bring up the
9542439e4bfSJean-Christophe PLAGNIOL-VILLARD  * interface
9552439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
9562439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev)
9572439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
9592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9612439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Point to the buffer descriptors */
9632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tbase = (unsigned int)(&rtx.txbd[txIdx]);
9642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]);
9652439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initialize the Rx Buffer descriptors */
9672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < PKTBUFSRX; i++) {
9682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].status = RXBD_EMPTY;
9692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].length = 0;
9702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i];
9712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP;
9732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initialize the TX Buffer Descriptors */
9752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < TX_BUF_CNT; i++) {
9762439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].status = 0;
9772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].length = 0;
9782439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].bufPtr = 0;
9792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP;
9812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Start up the PHY */
9832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if(priv->phyinfo)
9842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_run_commands(priv, priv->phyinfo->startup);
9852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	adjust_link(dev);
9872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Enable Transmit and Receive */
9892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
9902439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell the DMA it is clear to go */
9922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl |= DMACTRL_INIT_SETTINGS;
9932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tstat = TSTAT_CLEAR_THALT;
9942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rstat = RSTAT_CLEAR_RHALT;
9952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
9962439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9972439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This returns the status bits of the device.	The return value
9992439e4bfSJean-Christophe PLAGNIOL-VILLARD  * is never checked, and this is what the 8260 driver did, so we
10002439e4bfSJean-Christophe PLAGNIOL-VILLARD  * do the same.	 Presumably, this would be zero if there were no
10012439e4bfSJean-Christophe PLAGNIOL-VILLARD  * errors
10022439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
10032439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, volatile void *packet, int length)
10042439e4bfSJean-Christophe PLAGNIOL-VILLARD {
10052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
10062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int result = 0;
10072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
10082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
10092439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Find an empty buffer descriptor */
10112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
10122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (i >= TOUT_LOOP) {
10132439e4bfSJean-Christophe PLAGNIOL-VILLARD 			debug("%s: tsec: tx buffers full\n", dev->name);
10142439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return result;
10152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
10162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
10172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].bufPtr = (uint) packet;
10192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].length = length;
10202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].status |=
10212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	    (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT);
10222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell the DMA to go */
10242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tstat = TSTAT_CLEAR_THALT;
10252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Wait for buffer to be transmitted */
10272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
10282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (i >= TOUT_LOOP) {
10292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			debug("%s: tsec: tx error\n", dev->name);
10302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return result;
10312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
10322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
10332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txIdx = (txIdx + 1) % TX_BUF_CNT;
10352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	result = rtx.txbd[txIdx].status & TXBD_STATS;
10362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return result;
10382439e4bfSJean-Christophe PLAGNIOL-VILLARD }
10392439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10402439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev)
10412439e4bfSJean-Christophe PLAGNIOL-VILLARD {
10422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int length;
10432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
10442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
10452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) {
10472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		length = rtx.rxbd[rxIdx].length;
10492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Send the packet up if there were no errors */
10512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) {
10522439e4bfSJean-Christophe PLAGNIOL-VILLARD 			NetReceive(NetRxPackets[rxIdx], length - 4);
10532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
10542439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Got error %x\n",
10552439e4bfSJean-Christophe PLAGNIOL-VILLARD 			       (rtx.rxbd[rxIdx].status & RXBD_STATS));
10562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
10572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[rxIdx].length = 0;
10592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set the wrap bit if this is the last element in the list */
10612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[rxIdx].status =
10622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0);
10632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rxIdx = (rxIdx + 1) % PKTBUFSRX;
10652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
10662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (regs->ievent & IEVENT_BSY) {
10682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regs->ievent = IEVENT_BSY;
10692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regs->rstat = RSTAT_CLEAR_RHALT;
10702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
10712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return -1;
10732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10742439e4bfSJean-Christophe PLAGNIOL-VILLARD }
10752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the interface */
10772439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev)
10782439e4bfSJean-Christophe PLAGNIOL-VILLARD {
10792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
10802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
10812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
10832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS);
10842439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ;
10862439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN);
10882439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Shut down the PHY, as needed */
10902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if(priv->phyinfo)
10912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_run_commands(priv, priv->phyinfo->shutdown);
10922439e4bfSJean-Christophe PLAGNIOL-VILLARD }
10932439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1094e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1149S = {
10952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x1410ca,
10962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1149S",
10972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
10982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {     /* config */
10992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
11002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x1f, NULL},
11022439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x200c, NULL},
11032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x5, NULL},
11042439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x0, NULL},
11052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x100, NULL},
11062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
11072439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
11082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
11102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {     /* startup */
11132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
11142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
11152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
11162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
11172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1118c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
11192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {     /* shutdown */
11222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11242439e4bfSJean-Christophe PLAGNIOL-VILLARD };
11252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
11262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */
1127e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5461S = {
11282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x02060c1,	/* 5461 ID */
11292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Broadcom BCM5461S",
11302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0, /* not clear to me what minor revisions we can shift away */
11312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
11322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
11332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
11352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
11362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
11382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
11412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
11422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
11432439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
11442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
11452439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
11462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
11472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
11502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11522439e4bfSJean-Christophe PLAGNIOL-VILLARD };
11532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1154e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5464S = {
11552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x02060b1,	/* 5464 ID */
11562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Broadcom BCM5464S",
11572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0, /* not clear to me what minor revisions we can shift away */
11582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
11592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
11602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
11622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
11632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
11652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
11682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
11692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
11702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
11712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
11722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
11732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
11742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
11772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
11782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
11792439e4bfSJean-Christophe PLAGNIOL-VILLARD };
11802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1181e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5482S =  {
1182091dc9f6SZach LeRoy 	0x0143bcb,
1183091dc9f6SZach LeRoy 	"Broadcom BCM5482S",
1184091dc9f6SZach LeRoy 	4,
1185091dc9f6SZach LeRoy 	(struct phy_cmd[]) { /* config */
1186091dc9f6SZach LeRoy 		/* Reset and configure the PHY */
1187091dc9f6SZach LeRoy 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1188091dc9f6SZach LeRoy 		/* Setup read from auxilary control shadow register 7 */
1189091dc9f6SZach LeRoy 		{MIIM_BCM54xx_AUXCNTL, MIIM_BCM54xx_AUXCNTL_ENCODE(7), NULL},
1190091dc9f6SZach LeRoy 		/* Read Misc Control register and or in Ethernet@Wirespeed */
1191091dc9f6SZach LeRoy 		{MIIM_BCM54xx_AUXCNTL, 0, &mii_BCM54xx_wirespeed},
1192091dc9f6SZach LeRoy 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
11938abb8dccSPeter Tyser 		/* Initial config/enable of secondary SerDes interface */
11948abb8dccSPeter Tyser 		{MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf), NULL},
11958abb8dccSPeter Tyser 		/* Write intial value to secondary SerDes Contol */
11968abb8dccSPeter Tyser 		{MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_SSD | 0, NULL},
11978abb8dccSPeter Tyser 		{MIIM_BCM54XX_EXP_DATA, MIIM_CONTROL_RESTART, NULL},
11988abb8dccSPeter Tyser 		/* Enable copper/fiber auto-detect */
11998abb8dccSPeter Tyser 		{MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201)},
1200091dc9f6SZach LeRoy 		{miim_end,}
1201091dc9f6SZach LeRoy 	},
1202091dc9f6SZach LeRoy 	(struct phy_cmd[]) { /* startup */
1203091dc9f6SZach LeRoy 		/* Status is read once to clear old link state */
1204091dc9f6SZach LeRoy 		{MIIM_STATUS, miim_read, NULL},
12058abb8dccSPeter Tyser 		/* Determine copper/fiber, auto-negotiate, and read the result */
12068abb8dccSPeter Tyser 		{MIIM_STATUS, miim_read, &mii_parse_BCM5482_sr},
1207091dc9f6SZach LeRoy 		{miim_end,}
1208091dc9f6SZach LeRoy 	},
1209091dc9f6SZach LeRoy 	(struct phy_cmd[]) { /* shutdown */
1210091dc9f6SZach LeRoy 		{miim_end,}
1211091dc9f6SZach LeRoy 	},
1212091dc9f6SZach LeRoy };
1213091dc9f6SZach LeRoy 
1214e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1011S = {
12152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410c6,
12162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1011S",
12172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
12182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
12192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
12202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
12212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x1f, NULL},
12222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x200c, NULL},
12232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x5, NULL},
12242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x0, NULL},
12252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x100, NULL},
12262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
12272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
12282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
12292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
12302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
12312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
12322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
12332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
12342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
12352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
12362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
12372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1238c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
12392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
12402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
12412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
12422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
12432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
12442439e4bfSJean-Christophe PLAGNIOL-VILLARD };
12452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1246e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1111S = {
12472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410cc,
12482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1111S",
12492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
12502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
12512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
12522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
125319580e66SDave Liu 		{0x1b, 0x848f, &mii_m88e1111s_setmode},
12542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */
12552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
12562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
12572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
12582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
12592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
12602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
12612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
12622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
12632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
12642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
12652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
12662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1267c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
12682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
12692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
12702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
12712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
12722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
12732439e4bfSJean-Christophe PLAGNIOL-VILLARD };
12742439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1275e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1118 = {
1276290ef643SRon Madrid 	0x01410e1,
1277290ef643SRon Madrid 	"Marvell 88E1118",
1278290ef643SRon Madrid 	4,
1279290ef643SRon Madrid 	(struct phy_cmd[]) {	/* config */
1280290ef643SRon Madrid 		/* Reset and configure the PHY */
1281290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1282290ef643SRon Madrid 		{0x16, 0x0002, NULL}, /* Change Page Number */
1283290ef643SRon Madrid 		{0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */
128412a8b9dbSRon Madrid 		{0x16, 0x0003, NULL}, /* Change Page Number */
128512a8b9dbSRon Madrid 		{0x10, 0x021e, NULL}, /* Adjust LED control */
128612a8b9dbSRon Madrid 		{0x16, 0x0000, NULL}, /* Change Page Number */
1287290ef643SRon Madrid 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1288290ef643SRon Madrid 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1289290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1290290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1291290ef643SRon Madrid 		{miim_end,}
1292290ef643SRon Madrid 	},
1293290ef643SRon Madrid 	(struct phy_cmd[]) {	/* startup */
1294290ef643SRon Madrid 		{0x16, 0x0000, NULL}, /* Change Page Number */
1295290ef643SRon Madrid 		/* Status is read once to clear old link state */
1296290ef643SRon Madrid 		{MIIM_STATUS, miim_read, NULL},
1297290ef643SRon Madrid 		/* Auto-negotiate */
129812a8b9dbSRon Madrid 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1299290ef643SRon Madrid 		/* Read the status */
1300290ef643SRon Madrid 		{MIIM_88E1011_PHY_STATUS, miim_read,
1301290ef643SRon Madrid 		 &mii_parse_88E1011_psr},
1302290ef643SRon Madrid 		{miim_end,}
1303290ef643SRon Madrid 	},
1304290ef643SRon Madrid 	(struct phy_cmd[]) {	/* shutdown */
1305290ef643SRon Madrid 		{miim_end,}
1306290ef643SRon Madrid 	},
1307290ef643SRon Madrid };
1308290ef643SRon Madrid 
1309d23dc394SSergei Poselenov /*
1310d23dc394SSergei Poselenov  *  Since to access LED register we need do switch the page, we
1311d23dc394SSergei Poselenov  * do LED configuring in the miim_read-like function as follows
1312d23dc394SSergei Poselenov  */
1313e1957ef0SPeter Tyser static uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv)
1314d23dc394SSergei Poselenov {
1315d23dc394SSergei Poselenov 	uint pg;
1316d23dc394SSergei Poselenov 
1317d23dc394SSergei Poselenov 	/* Switch the page to access the led register */
1318d23dc394SSergei Poselenov 	pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE);
1319d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE);
1320d23dc394SSergei Poselenov 
1321d23dc394SSergei Poselenov 	/* Configure leds */
1322d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL,
1323d23dc394SSergei Poselenov 		      MIIM_88E1121_PHY_LED_DEF);
1324d23dc394SSergei Poselenov 
1325d23dc394SSergei Poselenov 	/* Restore the page pointer */
1326d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg);
1327d23dc394SSergei Poselenov 	return 0;
1328d23dc394SSergei Poselenov }
1329d23dc394SSergei Poselenov 
1330e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1121R = {
1331d23dc394SSergei Poselenov 	0x01410cb,
1332d23dc394SSergei Poselenov 	"Marvell 88E1121R",
1333d23dc394SSergei Poselenov 	4,
1334d23dc394SSergei Poselenov 	(struct phy_cmd[]) {	/* config */
1335d23dc394SSergei Poselenov 		/* Reset and configure the PHY */
1336d23dc394SSergei Poselenov 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1337d23dc394SSergei Poselenov 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1338d23dc394SSergei Poselenov 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1339d23dc394SSergei Poselenov 		/* Configure leds */
1340c6dbdfdaSPeter Tyser 		{MIIM_88E1121_PHY_LED_CTRL, miim_read, &mii_88E1121_set_led},
1341d23dc394SSergei Poselenov 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
134223afaba6SAnatolij Gustschin 		/* Disable IRQs and de-assert interrupt */
134323afaba6SAnatolij Gustschin 		{MIIM_88E1121_PHY_IRQ_EN, 0, NULL},
134423afaba6SAnatolij Gustschin 		{MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL},
1345d23dc394SSergei Poselenov 		{miim_end,}
1346d23dc394SSergei Poselenov 	},
1347d23dc394SSergei Poselenov 	(struct phy_cmd[]) {	/* startup */
1348d23dc394SSergei Poselenov 		/* Status is read once to clear old link state */
1349d23dc394SSergei Poselenov 		{MIIM_STATUS, miim_read, NULL},
1350d23dc394SSergei Poselenov 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1351d23dc394SSergei Poselenov 		{MIIM_STATUS, miim_read, &mii_parse_link},
1352d23dc394SSergei Poselenov 		{miim_end,}
1353d23dc394SSergei Poselenov 	},
1354d23dc394SSergei Poselenov 	(struct phy_cmd[]) {	/* shutdown */
1355d23dc394SSergei Poselenov 		{miim_end,}
1356d23dc394SSergei Poselenov 	},
1357d23dc394SSergei Poselenov };
1358d23dc394SSergei Poselenov 
13592439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv)
13602439e4bfSJean-Christophe PLAGNIOL-VILLARD {
13612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint mii_data = read_phy_reg(priv, mii_reg);
13622439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Setting MIIM_88E1145_PHY_EXT_CR */
13642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_REDUCED)
13652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return mii_data |
13662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY;
13672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
13682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return mii_data;
13692439e4bfSJean-Christophe PLAGNIOL-VILLARD }
13702439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13712439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = {
13722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410cd,
13732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1145",
13742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
13752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
13762439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset the PHY */
13772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
13782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13792439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Errata E0, E1 */
13802439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{29, 0x001b, NULL},
13812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{30, 0x418f, NULL},
13822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{29, 0x0016, NULL},
13832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{30, 0xa2da, NULL},
13842439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure the PHY */
13862439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
13872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1388c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, NULL},
13892439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode},
13902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
13912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, NULL},
13922439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
13932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
13942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
13952439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
13962439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
13972439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
13982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1399c6dbdfdaSPeter Tyser 		{MIIM_88E1111_PHY_LED_CONTROL, MIIM_88E1111_PHY_LED_DIRECT, NULL},
14002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the Status */
1401c6dbdfdaSPeter Tyser 		{MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr},
14022439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
14052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14072439e4bfSJean-Christophe PLAGNIOL-VILLARD };
14082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1409e1957ef0SPeter Tyser static struct phy_info phy_info_cis8204 = {
14102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x3f11,
14112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Cicada Cis8204",
14122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	6,
14132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
14142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Override PHY config settings */
1415c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
14162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure some basic stuff */
14172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
14182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT,
14192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 &mii_cis8204_fixled},
14202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT,
14212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 &mii_cis8204_setmode},
14222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
14252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the Status (2x to make sure link is right) */
14262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
14272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
14282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
14292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1430c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
14312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
14342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14362439e4bfSJean-Christophe PLAGNIOL-VILLARD };
14372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */
1439e1957ef0SPeter Tyser static struct phy_info phy_info_cis8201 = {
14402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0xfc41,
14412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"CIS8201",
14422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
14432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
14442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Override PHY config settings */
1445c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
14462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set up the interface mode */
1447c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL},
14482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure some basic stuff */
14492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
14502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
14532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the Status (2x to make sure link is right) */
14542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
14552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
14562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
14572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1458c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
14592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
14622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
14632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
14642439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1465e1957ef0SPeter Tyser 
1466e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8211 = {
1467736323a4SPieter Henning 	0xfc4b,
1468736323a4SPieter Henning 	"Vitesse VSC8211",
1469736323a4SPieter Henning 	4,
1470736323a4SPieter Henning 	(struct phy_cmd[]) { /* config */
1471736323a4SPieter Henning 		/* Override PHY config settings */
1472c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1473736323a4SPieter Henning 		/* Set up the interface mode */
1474c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL},
1475736323a4SPieter Henning 		/* Configure some basic stuff */
1476736323a4SPieter Henning 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1477736323a4SPieter Henning 		{miim_end,}
1478736323a4SPieter Henning 	},
1479736323a4SPieter Henning 	(struct phy_cmd[]) { /* startup */
1480736323a4SPieter Henning 		/* Read the Status (2x to make sure link is right) */
1481736323a4SPieter Henning 		{MIIM_STATUS, miim_read, NULL},
1482736323a4SPieter Henning 		/* Auto-negotiate */
1483736323a4SPieter Henning 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1484736323a4SPieter Henning 		/* Read the status */
1485c6dbdfdaSPeter Tyser 		{MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201},
1486736323a4SPieter Henning 		{miim_end,}
1487736323a4SPieter Henning 	},
1488736323a4SPieter Henning 	(struct phy_cmd[]) { /* shutdown */
1489736323a4SPieter Henning 		{miim_end,}
1490736323a4SPieter Henning 	},
1491736323a4SPieter Henning };
1492e1957ef0SPeter Tyser 
1493e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8244 = {
14942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x3f1b,
14952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Vitesse VSC8244",
14962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	6,
14972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
14982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Override PHY config settings */
14992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure some basic stuff */
15002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
15012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
15042439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the Status (2x to make sure link is right) */
15052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
15062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
15072439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
15082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1509c6dbdfdaSPeter Tyser 		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
15102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
15132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15152439e4bfSJean-Christophe PLAGNIOL-VILLARD };
15162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1517e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8641 = {
1518b7fe25d2SPoonam Aggrwal 	0x7043,
1519b7fe25d2SPoonam Aggrwal 	"Vitesse VSC8641",
1520b7fe25d2SPoonam Aggrwal 	4,
1521b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* config */
1522b7fe25d2SPoonam Aggrwal 		/* Configure some basic stuff */
1523b7fe25d2SPoonam Aggrwal 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1524b7fe25d2SPoonam Aggrwal 		{miim_end,}
1525b7fe25d2SPoonam Aggrwal 	},
1526b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* startup */
1527b7fe25d2SPoonam Aggrwal 		/* Read the Status (2x to make sure link is right) */
1528b7fe25d2SPoonam Aggrwal 		{MIIM_STATUS, miim_read, NULL},
1529b7fe25d2SPoonam Aggrwal 		/* Auto-negotiate */
1530b7fe25d2SPoonam Aggrwal 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1531b7fe25d2SPoonam Aggrwal 		/* Read the status */
1532c6dbdfdaSPeter Tyser 		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
1533b7fe25d2SPoonam Aggrwal 		{miim_end,}
1534b7fe25d2SPoonam Aggrwal 	},
1535b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* shutdown */
1536b7fe25d2SPoonam Aggrwal 		{miim_end,}
1537b7fe25d2SPoonam Aggrwal 	},
1538b7fe25d2SPoonam Aggrwal };
1539b7fe25d2SPoonam Aggrwal 
1540e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8221 = {
1541b7fe25d2SPoonam Aggrwal 	0xfc55,
1542b7fe25d2SPoonam Aggrwal 	"Vitesse VSC8221",
1543b7fe25d2SPoonam Aggrwal 	4,
1544b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* config */
1545b7fe25d2SPoonam Aggrwal 		/* Configure some basic stuff */
1546b7fe25d2SPoonam Aggrwal 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1547b7fe25d2SPoonam Aggrwal 		{miim_end,}
1548b7fe25d2SPoonam Aggrwal 	},
1549b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* startup */
1550b7fe25d2SPoonam Aggrwal 		/* Read the Status (2x to make sure link is right) */
1551b7fe25d2SPoonam Aggrwal 		{MIIM_STATUS, miim_read, NULL},
1552b7fe25d2SPoonam Aggrwal 		/* Auto-negotiate */
1553b7fe25d2SPoonam Aggrwal 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1554b7fe25d2SPoonam Aggrwal 		/* Read the status */
1555c6dbdfdaSPeter Tyser 		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
1556b7fe25d2SPoonam Aggrwal 		{miim_end,}
1557b7fe25d2SPoonam Aggrwal 	},
1558b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]) {	/* shutdown */
1559b7fe25d2SPoonam Aggrwal 		{miim_end,}
1560b7fe25d2SPoonam Aggrwal 	},
1561b7fe25d2SPoonam Aggrwal };
1562b7fe25d2SPoonam Aggrwal 
1563e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8601 = {
15642d934ea5STor Krill 	0x00007042,
15652d934ea5STor Krill 	"Vitesse VSC8601",
15662d934ea5STor Krill 	4,
15672d934ea5STor Krill 	(struct phy_cmd[]) {     /* config */
15682d934ea5STor Krill 		/* Override PHY config settings */
15692d934ea5STor Krill 		/* Configure some basic stuff */
15702d934ea5STor Krill 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
15716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_VSC8601_SKEWFIX
15722d934ea5STor Krill 		{MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL},
15736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX)
15749acde129SAndre Schwarz 		{MIIM_EXT_PAGE_ACCESS,1,NULL},
1575c6dbdfdaSPeter Tyser #define VSC8101_SKEW \
1576c6dbdfdaSPeter Tyser 	(CONFIG_SYS_VSC8601_SKEW_TX << 14) | (CONFIG_SYS_VSC8601_SKEW_RX << 12)
15779acde129SAndre Schwarz 		{MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL},
15789acde129SAndre Schwarz 		{MIIM_EXT_PAGE_ACCESS,0,NULL},
15799acde129SAndre Schwarz #endif
15802d934ea5STor Krill #endif
1581c9d6b692SAndre Schwarz 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1582c9d6b692SAndre Schwarz 		{MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init},
15832d934ea5STor Krill 		{miim_end,}
15842d934ea5STor Krill 	},
15852d934ea5STor Krill 	(struct phy_cmd[]) {     /* startup */
15862d934ea5STor Krill 		/* Read the Status (2x to make sure link is right) */
15872d934ea5STor Krill 		{MIIM_STATUS, miim_read, NULL},
15882d934ea5STor Krill 		/* Auto-negotiate */
15892d934ea5STor Krill 		{MIIM_STATUS, miim_read, &mii_parse_sr},
15902d934ea5STor Krill 		/* Read the status */
1591c6dbdfdaSPeter Tyser 		{MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244},
15922d934ea5STor Krill 		{miim_end,}
15932d934ea5STor Krill 	},
15942d934ea5STor Krill 	(struct phy_cmd[]) {     /* shutdown */
15952d934ea5STor Krill 		{miim_end,}
15962d934ea5STor Krill 	},
15972d934ea5STor Krill };
15982d934ea5STor Krill 
1599e1957ef0SPeter Tyser static struct phy_info phy_info_dm9161 = {
16002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x0181b88,
16012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Davicom DM9161E",
16022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
16032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
16042439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL},
16052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Do not bypass the scrambler/descrambler */
16062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL},
16072439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Clear 10BTCSR to default */
1608c6dbdfdaSPeter Tyser 		{MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, NULL},
16092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Configure some basic stuff */
16102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CR_INIT, NULL},
16112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Restart Auto Negotiation */
16122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL},
16132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
16162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
16172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
16182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
16192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
16202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
1621c6dbdfdaSPeter Tyser 		{MIIM_DM9161_SCSR, miim_read, &mii_parse_dm9161_scsr},
16222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
16252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16272439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1628c6dbdfdaSPeter Tyser 
16292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor.  */
1630e1957ef0SPeter Tyser static struct phy_info phy_info_generic =  {
16312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0,
16322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Unknown/Generic PHY",
16332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	32,
16342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
16352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMCR, PHY_BMCR_RESET, NULL},
16362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
16372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
16402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, NULL},
16412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, &mii_parse_sr},
16422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, &mii_parse_link},
16432439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
16462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
16482439e4bfSJean-Christophe PLAGNIOL-VILLARD };
16492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1650e1957ef0SPeter Tyser static uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv)
16512439e4bfSJean-Christophe PLAGNIOL-VILLARD {
16522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int speed;
16532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->link) {
16542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK;
16552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		switch (speed) {
16572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_10HDX:
16582439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
16592439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
16602439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
16612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_10FDX:
16622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
16632439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
16642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
16652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_100HDX:
16662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
16672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
16682439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
16692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
16702439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
16712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
16722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
16732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
16742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 0;
16752439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
16762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
16772439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
16792439e4bfSJean-Christophe PLAGNIOL-VILLARD }
16802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16812439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = {
16822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x0001378e,
16832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"LXT971",
16842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
16852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
16862439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CR, MIIM_CR_INIT, mii_cr_init},	/* autonegotiate */
16872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup - enable interrupts */
16902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* { 0x12, 0x00f2, NULL }, */
16912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
16922439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
16932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2},
16942439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown - disable interrupts */
16972439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
16982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
16992439e4bfSJean-Christophe PLAGNIOL-VILLARD };
17002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex
17022439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
17032439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
1704e1957ef0SPeter Tyser static uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv)
17052439e4bfSJean-Christophe PLAGNIOL-VILLARD {
17062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (mii_reg & MIIM_DP83865_SPD_MASK) {
17072439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_DP83865_SPD_1000:
17092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
17102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
17112439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_DP83865_SPD_100:
17132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
17142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
17152439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
17172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
17182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
17192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_DP83865_DPX_FULL)
17232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
17242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
17252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
17262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
17282439e4bfSJean-Christophe PLAGNIOL-VILLARD }
17292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1730e1957ef0SPeter Tyser static struct phy_info phy_info_dp83865 = {
17312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x20005c7,
17322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"NatSemi DP83865",
17332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
17342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* config */
17352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL},
17362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
17372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
17382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* startup */
17392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
17402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
17412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
17422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
17432439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the link and auto-neg status */
1744c6dbdfdaSPeter Tyser 		{MIIM_DP83865_LANR, miim_read, &mii_parse_dp83865_lanr},
17452439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
17462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
17472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) {	/* shutdown */
17482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
17492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
17502439e4bfSJean-Christophe PLAGNIOL-VILLARD };
17512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1752e1957ef0SPeter Tyser static struct phy_info phy_info_rtl8211b = {
175318ee320fSDave Liu 	0x001cc91,
175418ee320fSDave Liu 	"RealTek RTL8211B",
175518ee320fSDave Liu 	4,
175618ee320fSDave Liu 	(struct phy_cmd[]) {	/* config */
175718ee320fSDave Liu 		/* Reset and configure the PHY */
175818ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
175918ee320fSDave Liu 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
176018ee320fSDave Liu 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
176118ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
176218ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
176318ee320fSDave Liu 		{miim_end,}
176418ee320fSDave Liu 	},
176518ee320fSDave Liu 	(struct phy_cmd[]) {	/* startup */
176618ee320fSDave Liu 		/* Status is read once to clear old link state */
176718ee320fSDave Liu 		{MIIM_STATUS, miim_read, NULL},
176818ee320fSDave Liu 		/* Auto-negotiate */
176918ee320fSDave Liu 		{MIIM_STATUS, miim_read, &mii_parse_sr},
177018ee320fSDave Liu 		/* Read the status */
177118ee320fSDave Liu 		{MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr},
177218ee320fSDave Liu 		{miim_end,}
177318ee320fSDave Liu 	},
177418ee320fSDave Liu 	(struct phy_cmd[]) {	/* shutdown */
177518ee320fSDave Liu 		{miim_end,}
177618ee320fSDave Liu 	},
177718ee320fSDave Liu };
177818ee320fSDave Liu 
1779e1957ef0SPeter Tyser static struct phy_info *phy_info[] = {
17802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_cis8204,
17812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_cis8201,
17822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_BCM5461S,
17832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_BCM5464S,
1784091dc9f6SZach LeRoy 	&phy_info_BCM5482S,
17852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1011S,
17862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1111S,
1787290ef643SRon Madrid 	&phy_info_M88E1118,
1788d23dc394SSergei Poselenov 	&phy_info_M88E1121R,
17892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1145,
17902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1149S,
17912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_dm9161,
17922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_lxt971,
1793736323a4SPieter Henning 	&phy_info_VSC8211,
17942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_VSC8244,
17952d934ea5STor Krill 	&phy_info_VSC8601,
1796b7fe25d2SPoonam Aggrwal 	&phy_info_VSC8641,
1797b7fe25d2SPoonam Aggrwal 	&phy_info_VSC8221,
17982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_dp83865,
179918ee320fSDave Liu 	&phy_info_rtl8211b,
18000452352dSPaul Gortmaker 	&phy_info_generic,	/* must be last; has ID 0 and 32 bit mask */
18012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	NULL
18022439e4bfSJean-Christophe PLAGNIOL-VILLARD };
18032439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through
18052439e4bfSJean-Christophe PLAGNIOL-VILLARD  * all of the known PHYs to see if one matches.	 If so, return
18062439e4bfSJean-Christophe PLAGNIOL-VILLARD  * it, if not, return NULL
18072439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
1808e1957ef0SPeter Tyser static struct phy_info *get_phy_info(struct eth_device *dev)
18092439e4bfSJean-Christophe PLAGNIOL-VILLARD {
18102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
18112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint phy_reg, phy_ID;
18122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
18132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_info *theInfo = NULL;
18142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the bits from PHYIR1, and put them in the upper half */
18162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_reg = read_phy_reg(priv, MIIM_PHYIR1);
18172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_ID = (phy_reg & 0xffff) << 16;
18182439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the bits from PHYIR2, and put them in the lower half */
18202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_reg = read_phy_reg(priv, MIIM_PHYIR2);
18212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_ID |= (phy_reg & 0xffff);
18222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* loop through all the known PHY types, and find one that */
18242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* matches the ID we read from the PHY. */
18252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; phy_info[i]; i++) {
18262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) {
18272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			theInfo = phy_info[i];
18282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
18292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
18302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18320452352dSPaul Gortmaker 	if (theInfo == &phy_info_generic) {
1833c6dbdfdaSPeter Tyser 		printf("%s: No support for PHY id %x; assuming generic\n",
1834c6dbdfdaSPeter Tyser 			dev->name, phy_ID);
18352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
18362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID);
18372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return theInfo;
18402439e4bfSJean-Christophe PLAGNIOL-VILLARD }
18412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's
18432439e4bfSJean-Christophe PLAGNIOL-VILLARD  * PHY, running functions as necessary
18442439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
1845e1957ef0SPeter Tyser static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd)
18462439e4bfSJean-Christophe PLAGNIOL-VILLARD {
18472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
18482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint result;
1849b9e186fcSSandeep Gopalpet 	volatile tsec_mdio_t *phyregs = priv->phyregs;
18502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->miimcfg = MIIMCFG_RESET;
18522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->miimcfg = MIIMCFG_INIT_VALUE;
18542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (phyregs->miimind & MIIMIND_BUSY) ;
18562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; cmd->mii_reg != miim_end; i++) {
18582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (cmd->mii_data == miim_read) {
18592439e4bfSJean-Christophe PLAGNIOL-VILLARD 			result = read_phy_reg(priv, cmd->mii_reg);
18602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18612439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (cmd->funct != NULL)
18622439e4bfSJean-Christophe PLAGNIOL-VILLARD 				(*(cmd->funct)) (result, priv);
18632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
18652439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (cmd->funct != NULL)
18662439e4bfSJean-Christophe PLAGNIOL-VILLARD 				result = (*(cmd->funct)) (cmd->mii_reg, priv);
18672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			else
18682439e4bfSJean-Christophe PLAGNIOL-VILLARD 				result = cmd->mii_data;
18692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18702439e4bfSJean-Christophe PLAGNIOL-VILLARD 			write_phy_reg(priv, cmd->mii_reg, result);
18712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
18732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		cmd++;
18742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18752439e4bfSJean-Christophe PLAGNIOL-VILLARD }
18762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18772439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
18782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
18792439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18802439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
18812439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Read a MII PHY register.
18822439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
18832439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns:
18842439e4bfSJean-Christophe PLAGNIOL-VILLARD  *  0 on success
18852439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
18862439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr,
18872439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    unsigned char reg, unsigned short *value)
18882439e4bfSJean-Christophe PLAGNIOL-VILLARD {
18892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned short ret;
189055fe7c57Smichael.firth@bt.com 	struct tsec_private *priv = privlist[0];
18912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv) {
18932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Can't read PHY at address %d\n", addr);
18942439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return -1;
18952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18972abe361cSAndy Fleming 	ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg);
18982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	*value = ret;
18992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
19012439e4bfSJean-Christophe PLAGNIOL-VILLARD }
19022439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19032439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
19042439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Write a MII PHY register.
19052439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
19062439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns:
19072439e4bfSJean-Christophe PLAGNIOL-VILLARD  *  0 on success
19082439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
19092439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr,
19102439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     unsigned char reg, unsigned short value)
19112439e4bfSJean-Christophe PLAGNIOL-VILLARD {
191255fe7c57Smichael.firth@bt.com 	struct tsec_private *priv = privlist[0];
19132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv) {
19152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Can't write PHY at address %d\n", addr);
19162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return -1;
19172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
19182439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19192abe361cSAndy Fleming 	tsec_local_mdio_write(priv->phyregs, addr, reg, value);
19202439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
19222439e4bfSJean-Christophe PLAGNIOL-VILLARD }
19232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19242439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
19252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19262439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
19272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */
19292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */
19312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so:
19332439e4bfSJean-Christophe PLAGNIOL-VILLARD  * 1) Take the Destination Address (ie the multicast address), and
19342439e4bfSJean-Christophe PLAGNIOL-VILLARD  * do a CRC on it (little endian), and reverse the bits of the
19352439e4bfSJean-Christophe PLAGNIOL-VILLARD  * result.
19362439e4bfSJean-Christophe PLAGNIOL-VILLARD  * 2) Use the 8 most significant bits as a hash into a 256-entry
19372439e4bfSJean-Christophe PLAGNIOL-VILLARD  * table.  The table is controlled through 8 32-bit registers:
19382439e4bfSJean-Christophe PLAGNIOL-VILLARD  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
19392439e4bfSJean-Christophe PLAGNIOL-VILLARD  * gaddr7.  This means that the 3 most significant bits in the
19402439e4bfSJean-Christophe PLAGNIOL-VILLARD  * hash index which gaddr register to use, and the 5 other bits
19412439e4bfSJean-Christophe PLAGNIOL-VILLARD  * indicate which bit (assuming an IBM numbering scheme, which
19422439e4bfSJean-Christophe PLAGNIOL-VILLARD  * for PowerPC (tm) is usually the case) in the tregister holds
19432439e4bfSJean-Christophe PLAGNIOL-VILLARD  * the entry. */
19442439e4bfSJean-Christophe PLAGNIOL-VILLARD static int
19452439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set)
19462439e4bfSJean-Christophe PLAGNIOL-VILLARD {
19472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = privlist[1];
19482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
19492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile u32  *reg_array, value;
19502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u8 result, whichbit, whichreg;
19512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff);
19532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	whichbit = result & 0x1f;	/* the 5 LSB = which bit to set */
19542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	whichreg = result >> 5;		/* the 3 MSB = which reg to set it in */
19552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	value = (1 << (31-whichbit));
19562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	reg_array = &(regs->hash.gaddr0);
19582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (set) {
19602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		reg_array[whichreg] |= value;
19612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
19622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		reg_array[whichreg] &= ~value;
19632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
19642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
19652439e4bfSJean-Christophe PLAGNIOL-VILLARD }
19662439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */
1967