1*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Freescale Three Speed Ethernet Controller driver 3*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This software may be used and distributed according to the 5*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * terms of the GNU Public License, Version 2, incorporated 6*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * herein by reference. 7*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 8*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright 2004, 2007 Freescale Semiconductor, Inc. 9*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2003, Motorola, Inc. 10*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * author Andy Fleming 11*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 12*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 13*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 14*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h> 15*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 16*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 17*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 18*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h> 19*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 20*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_TSEC_ENET) 21*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "tsec.h" 22*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h" 23*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 24*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR; 25*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 26*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT 2 27*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 28*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx; /* index of the current RX buffer */ 29*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx; /* index of the current TX buffer */ 30*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 31*2439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd { 32*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txbd8_t txbd[TX_BUF_CNT]; 33*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rxbd8_t rxbd[PKTBUFSRX]; 34*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD; 35*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 36*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_info_struct { 37*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phyaddr; 38*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 flags; 39*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int phyregidx; 40*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 41*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 42*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The tsec_info structure contains 3 values which the 43*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * driver uses to determine how to operate a given ethernet 44*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * device. The information needed is: 45*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * phyaddr - The address of the PHY which is attached to 46*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * the given device. 47*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 48*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * flags - This variable indicates whether the device 49*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * supports gigabit speed ethernet, and whether it should be 50*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * in reduced mode. 51*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 52*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * phyregidx - This variable specifies which ethernet device 53*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * controls the MII Management registers which are connected 54*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * to the PHY. For now, only TSEC1 (index 0) has 55*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * access to the PHYs, so all of the entries have "0". 56*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 57*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * The values specified in the table are taken from the board's 58*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * config file in include/configs/. When implementing a new 59*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * board with ethernet capability, it is necessary to define: 60*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * TSECn_PHY_ADDR 61*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * TSECn_PHYIDX 62*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 63*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * for n = 1,2,3, etc. And for FEC: 64*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * FEC_PHY_ADDR 65*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * FEC_PHYIDX 66*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 67*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_info_struct tsec_info[] = { 68*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TSEC1 69*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {TSEC1_PHY_ADDR, TSEC1_FLAGS, TSEC1_PHYIDX}, 70*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 71*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0, 0, 0}, 72*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 73*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TSEC2 74*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {TSEC2_PHY_ADDR, TSEC2_FLAGS, TSEC2_PHYIDX}, 75*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 76*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0, 0, 0}, 77*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 78*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MPC85XX_FEC 79*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {FEC_PHY_ADDR, FEC_FLAGS, FEC_PHYIDX}, 80*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 81*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TSEC3 82*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {TSEC3_PHY_ADDR, TSEC3_FLAGS, TSEC3_PHYIDX}, 83*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 84*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0, 0, 0}, 85*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 86*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TSEC4 87*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {TSEC4_PHY_ADDR, TSEC4_FLAGS, TSEC4_PHYIDX}, 88*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 89*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0, 0, 0}, 90*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_TSEC4 */ 91*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_MPC85XX_FEC */ 92*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 93*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 94*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAXCONTROLLERS (4) 95*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 96*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int relocated = 0; 97*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 98*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS]; 99*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 100*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__ 101*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8))); 102*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 103*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned" 104*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 105*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 106*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, 107*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile void *packet, int length); 108*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev); 109*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_init(struct eth_device *dev, bd_t * bd); 110*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev); 111*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs); 112*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev); 113*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev); 114*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value); 115*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum); 116*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev); 117*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd); 118*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev); 119*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void); 120*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 121*2439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 122*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr, 123*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value); 124*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr, 125*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value); 126*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 127*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 128*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set); 129*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 130*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 131*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize device structure. Returns success if PHY 132*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * initialization succeeded (i.e. if it recognizes the PHY) 133*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 134*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int tsec_initialize(bd_t * bis, int index, char *devname) 135*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 136*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 137*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 138*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv; 139*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 140*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 141*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 142*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == dev) 143*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 144*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 145*2439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(dev, 0, sizeof *dev); 146*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 147*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv = (struct tsec_private *)malloc(sizeof(*priv)); 148*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 149*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) 150*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 151*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 152*2439e4bfSJean-Christophe PLAGNIOL-VILLARD privlist[index] = priv; 153*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs = (volatile tsec_t *)(TSEC_BASE_ADDR + index * TSEC_SIZE); 154*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs = (volatile tsec_t *)(TSEC_BASE_ADDR + 155*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_info[index].phyregidx * 156*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TSEC_SIZE); 157*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 158*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyaddr = tsec_info[index].phyaddr; 159*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->flags = tsec_info[index].flags; 160*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 161*2439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, devname); 162*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = 0; 163*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = priv; 164*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = tsec_init; 165*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = tsec_halt; 166*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = tsec_send; 167*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = tsec_recv; 168*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 169*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->mcast = tsec_mcast_addr; 170*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 171*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 172*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell u-boot to get the addr from the env */ 173*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) 174*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[i] = 0; 175*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 176*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 177*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 178*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the MAC */ 179*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 |= MACCFG1_SOFT_RESET; 180*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET); 181*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 182*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 183*2439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 184*2439e4bfSJean-Christophe PLAGNIOL-VILLARD miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write); 185*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 186*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 187*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Try to initialize PHY here, and return */ 188*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return init_phy(dev); 189*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 190*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 191*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initializes data structures and registers for the controller, 192*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * and brings the interface up. Returns the link status, meaning 193*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * that it returns success if the link is up, failure otherwise. 194*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This allows u-boot to find the first active controller. 195*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 196*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int tsec_init(struct eth_device *dev, bd_t * bd) 197*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 198*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint tempval; 199*2439e4bfSJean-Christophe PLAGNIOL-VILLARD char tmpbuf[MAC_ADDR_LEN]; 200*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 201*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 202*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 203*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 204*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Make sure the controller is stopped */ 205*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_halt(dev); 206*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 207*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init MACCFG2. Defaults to GMII */ 208*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = MACCFG2_INIT_SETTINGS; 209*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 210*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init ECNTRL */ 211*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl = ECNTRL_INIT_SETTINGS; 212*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 213*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Copy the station address into the address registers. 214*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Backwards, because little endian MACS are dumb */ 215*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) { 216*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i]; 217*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 218*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->macstnaddr1 = *((uint *) (tmpbuf)); 219*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 220*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tempval = *((uint *) (tmpbuf + 4)); 221*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 222*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->macstnaddr2 = tempval; 223*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 224*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the indices to zero */ 225*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = 0; 226*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = 0; 227*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 228*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear out (for the most part) the other registers */ 229*2439e4bfSJean-Christophe PLAGNIOL-VILLARD init_registers(regs); 230*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 231*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ready the device for tx/rx */ 232*2439e4bfSJean-Christophe PLAGNIOL-VILLARD startup_tsec(dev); 233*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 234*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If there's no link, fail */ 235*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return priv->link; 236*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 237*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 238*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 239*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write value to the device's PHY through the registers 240*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * specified in priv, modifying the register specified in regnum. 241*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * It will wait for the write to be done (or for a timeout to 242*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * expire) before exiting 243*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 244*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value) 245*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 246*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regbase = priv->phyregs; 247*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phyid = priv->phyaddr; 248*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 249*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 250*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | regnum; 251*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcon = value; 252*2439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 253*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 254*2439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 255*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ; 256*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 257*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 258*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the 259*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * registers specified in priv. It lowers and raises the read 260*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * command, and waits for the data to become valid (miimind 261*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * notvalid bit cleared), and the bus to cease activity (miimind 262*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * busy bit cleared), and then returns the value 263*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 264*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum) 265*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 266*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint value; 267*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regbase = priv->phyregs; 268*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phyid = priv->phyaddr; 269*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 270*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Put the address of the phy, and the register 271*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * number into MIIMADD */ 272*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | regnum; 273*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 274*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear the command register, and wait */ 275*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcom = 0; 276*2439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 277*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 278*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initiate a read command, and wait */ 279*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcom = MIIM_READ_COMMAND; 280*2439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 281*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 282*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the the indication that the read is done */ 283*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ; 284*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 285*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the value read from the PHY */ 286*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value = regbase->miimstat; 287*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 288*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 289*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 290*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 291*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Discover which PHY is attached to the device, and configure it 292*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * properly. If the PHY is not recognized, then return 0 293*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * (failure). Otherwise, return 1 294*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 295*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev) 296*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 297*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 298*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *curphy; 299*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = (volatile tsec_t *)(TSEC_BASE_ADDR); 300*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 301*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Assign a Physical address to the TBI */ 302*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbipa = CFG_TBIPA_VALUE; 303*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs = (volatile tsec_t *)(TSEC_BASE_ADDR + TSEC_SIZE); 304*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbipa = CFG_TBIPA_VALUE; 305*2439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 306*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 307*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset MII (due to new addresses) */ 308*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_RESET; 309*2439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 310*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE; 311*2439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 312*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (priv->phyregs->miimind & MIIMIND_BUSY) ; 313*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 314*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (0 == relocated) 315*2439e4bfSJean-Christophe PLAGNIOL-VILLARD relocate_cmds(); 316*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 317*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the cmd structure corresponding to the attached 318*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY */ 319*2439e4bfSJean-Christophe PLAGNIOL-VILLARD curphy = get_phy_info(dev); 320*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 321*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (curphy == NULL) { 322*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = NULL; 323*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No PHY found\n", dev->name); 324*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 325*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 326*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 327*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 328*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = curphy; 329*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 330*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->config); 331*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 332*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 333*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 334*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 335*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 336*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns which value to write to the control register. 337*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * For 10/100, the value is slightly different 338*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 339*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cr_init(uint mii_reg, struct tsec_private * priv) 340*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 341*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_GIGABIT) 342*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CONTROL_INIT; 343*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 344*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CR_INIT; 345*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 346*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 347*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the status register for link, and then do 348*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-negotiation 349*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 350*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_sr(uint mii_reg, struct tsec_private * priv) 351*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 352*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 353*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Wait if the link is up, and autonegotiation is in progress 354*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * (ie - we're capable and it's not done) 355*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 356*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 357*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_reg & MIIM_STATUS_LINK) && (mii_reg & PHY_BMSR_AUTN_ABLE) 358*2439e4bfSJean-Christophe PLAGNIOL-VILLARD && !(mii_reg & PHY_BMSR_AUTN_COMP)) { 359*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 360*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 361*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY auto negotiation to complete"); 362*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & PHY_BMSR_AUTN_COMP)) { 363*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 364*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Timeout reached ? 365*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 366*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 367*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 368*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 369*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 370*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 371*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 372*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 373*2439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 374*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 375*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 376*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 377*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 378*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 379*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 380*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 381*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 382*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_STATUS_LINK) 383*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 384*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 385*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 386*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 387*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 388*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 389*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 390*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 391*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex. If 392*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * autonegotiation is enabled, it uses the AND of the link 393*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * partner's advertised capabilities and our advertised 394*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * capabilities. If autonegotiation is disabled, we use the 395*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * appropriate bits in the control register. 396*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 397*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Stolen from Linux's mii.c and phy_device.c 398*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 399*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_link(uint mii_reg, struct tsec_private *priv) 400*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 401*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're using autonegotiation */ 402*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & PHY_BMSR_AUTN_ABLE) { 403*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint lpa = 0; 404*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint gblpa = 0; 405*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 406*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for gigabit capability */ 407*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & PHY_BMSR_EXT) { 408*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We want a list of states supported by 409*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * both PHYs in the link 410*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 411*2439e4bfSJean-Christophe PLAGNIOL-VILLARD gblpa = read_phy_reg(priv, PHY_1000BTSR); 412*2439e4bfSJean-Christophe PLAGNIOL-VILLARD gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2; 413*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 414*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 415*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the baseline so we only have to set them 416*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * if they're different 417*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 418*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 419*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 420*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 421*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check the gigabit fields */ 422*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) { 423*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 424*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 425*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & PHY_1000BTSR_1000FD) 426*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 427*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 428*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're done! */ 429*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 430*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 431*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 432*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa = read_phy_reg(priv, PHY_ANAR); 433*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa &= read_phy_reg(priv, PHY_ANLPAR); 434*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 435*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) { 436*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 437*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 438*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lpa & PHY_ANLPAR_TXFD) 439*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 440*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 441*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else if (lpa & PHY_ANLPAR_10FD) 442*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 443*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 444*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint bmcr = read_phy_reg(priv, PHY_BMCR); 445*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 446*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 447*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 448*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 449*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bmcr & PHY_BMCR_DPLX) 450*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 451*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 452*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (bmcr & PHY_BMCR_1000_MBPS) 453*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 454*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else if (bmcr & PHY_BMCR_100_MBPS) 455*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 456*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 457*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 458*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 459*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 460*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 461*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 462*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Parse the BCM54xx status register for speed and duplex information. 463*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * The linux sungem_phy has this information, but in a table format. 464*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 465*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv) 466*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 467*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 468*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT){ 469*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 470*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1: 471*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 10BT/HD\n"); 472*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 473*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 474*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 475*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 476*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 2: 477*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 10BT/FD\n"); 478*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 479*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 480*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 481*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 482*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 3: 483*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 100BT/HD\n"); 484*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 485*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 486*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 487*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 488*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 5: 489*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 100BT/FD\n"); 490*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 491*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 492*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 493*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 494*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 6: 495*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 1000BT/HD\n"); 496*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 497*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 498*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 499*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 500*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 7: 501*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Enet starting in 1000BT/FD\n"); 502*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 503*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 504*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 505*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 506*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 507*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Auto-neg error, defaulting to 10BT/HD\n"); 508*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 509*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 510*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 511*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 512*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 513*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 514*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 515*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 516*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex 517*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 518*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 519*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv) 520*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 521*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 522*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 523*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 524*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 525*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) && 526*2439e4bfSJean-Christophe PLAGNIOL-VILLARD !(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 527*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 528*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 529*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY realtime link"); 530*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 531*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Timeout reached ? */ 532*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 533*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 534*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 535*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 536*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 537*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 538*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 539*2439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 540*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 541*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 542*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 543*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 544*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 545*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 546*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 547*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_LINK) 548*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 549*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 550*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 551*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 552*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 553*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX) 554*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 555*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 556*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 557*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 558*2439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED); 559*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 560*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 561*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_GBIT: 562*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 563*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 564*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_100: 565*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 566*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 567*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 568*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 569*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 570*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 571*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 572*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 573*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 574*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex 575*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 576*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 577*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv) 578*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 579*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 580*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 581*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX) 582*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 583*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 584*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 585*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 586*2439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED; 587*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 588*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_GBIT: 589*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 590*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 591*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_100: 592*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 593*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 594*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 595*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 596*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 597*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 598*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 599*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 600*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 601*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 602*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex 603*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 604*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 605*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv) 606*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 607*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 608*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 609*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX) 610*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 611*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 612*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 613*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 614*2439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED; 615*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 616*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_GBIT: 617*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 618*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 619*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_100: 620*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 621*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 622*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 623*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 624*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 625*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 626*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 627*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 628*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 629*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 630*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex 631*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 632*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 633*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv) 634*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 635*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H)) 636*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 637*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 638*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 639*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 640*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F)) 641*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 642*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 643*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 644*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 645*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 646*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 647*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 648*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 649*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Hack to write all 4 PHYs with the LED values 650*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 651*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv) 652*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 653*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phyid; 654*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regbase = priv->phyregs; 655*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 656*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 657*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (phyid = 0; phyid < 4; phyid++) { 658*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | mii_reg; 659*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT; 660*2439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 661*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 662*2439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 663*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ; 664*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 665*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 666*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_SLEDCON_INIT; 667*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 668*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 669*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv) 670*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 671*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 672*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII; 673*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 674*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT; 675*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 676*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 677*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialized required registers to appropriate values, zeroing 678*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * those we don't care about (unless zero is bad, in which case, 679*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * choose a more appropriate value) 680*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 681*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs) 682*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 683*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear IEVENT */ 684*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_INIT_CLEAR; 685*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 686*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->imask = IMASK_INIT_CLEAR; 687*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 688*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr0 = 0; 689*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr1 = 0; 690*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr2 = 0; 691*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr3 = 0; 692*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr4 = 0; 693*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr5 = 0; 694*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr6 = 0; 695*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr7 = 0; 696*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 697*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr0 = 0; 698*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr1 = 0; 699*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr2 = 0; 700*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr3 = 0; 701*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr4 = 0; 702*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr5 = 0; 703*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr6 = 0; 704*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr7 = 0; 705*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 706*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rctrl = 0x00000000; 707*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 708*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init RMON mib registers */ 709*2439e4bfSJean-Christophe PLAGNIOL-VILLARD memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t)); 710*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 711*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam1 = 0xffffffff; 712*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam2 = 0xffffffff; 713*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 714*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->mrblr = MRBLR_INIT_SETTINGS; 715*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 716*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->minflr = MINFLR_INIT_SETTINGS; 717*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 718*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attr = ATTR_INIT_SETTINGS; 719*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attreli = ATTRELI_INIT_SETTINGS; 720*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 721*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 722*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 723*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure maccfg2 based on negotiated speed and duplex 724*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * reported by PHY handling code 725*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 726*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev) 727*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 728*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 729*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 730*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 731*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 732*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->duplexity != 0) 733*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 |= MACCFG2_FULL_DUPLEX; 734*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 735*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX); 736*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 737*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (priv->speed) { 738*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1000: 739*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 740*2439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_GMII); 741*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 742*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 100: 743*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 10: 744*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 745*2439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_MII); 746*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 747*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set R100 bit in all modes although 748*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * it is only used in RGMII mode 749*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 750*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->speed == 100) 751*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl |= ECNTRL_R100; 752*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 753*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl &= ~(ECNTRL_R100); 754*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 755*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 756*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Speed was bad\n", dev->name); 757*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 758*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 759*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 760*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Speed: %d, %s duplex\n", priv->speed, 761*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (priv->duplexity) ? "full" : "half"); 762*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 763*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 764*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No link.\n", dev->name); 765*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 766*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 767*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 768*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the buffers and their descriptors, and bring up the 769*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * interface 770*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 771*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev) 772*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 773*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 774*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 775*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 776*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 777*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Point to the buffer descriptors */ 778*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbase = (unsigned int)(&rtx.txbd[txIdx]); 779*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]); 780*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 781*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the Rx Buffer descriptors */ 782*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < PKTBUFSRX; i++) { 783*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].status = RXBD_EMPTY; 784*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].length = 0; 785*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i]; 786*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 787*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP; 788*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 789*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the TX Buffer Descriptors */ 790*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < TX_BUF_CNT; i++) { 791*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].status = 0; 792*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].length = 0; 793*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].bufPtr = 0; 794*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 795*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP; 796*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 797*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Start up the PHY */ 798*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 799*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->startup); 800*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 801*2439e4bfSJean-Christophe PLAGNIOL-VILLARD adjust_link(dev); 802*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 803*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable Transmit and Receive */ 804*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 805*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 806*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA it is clear to go */ 807*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= DMACTRL_INIT_SETTINGS; 808*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 809*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 810*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 811*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 812*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 813*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This returns the status bits of the device. The return value 814*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * is never checked, and this is what the 8260 driver did, so we 815*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * do the same. Presumably, this would be zero if there were no 816*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * errors 817*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 818*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, volatile void *packet, int length) 819*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 820*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 821*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int result = 0; 822*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 823*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 824*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 825*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find an empty buffer descriptor */ 826*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 827*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 828*2439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx buffers full\n", dev->name); 829*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 830*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 831*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 832*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 833*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].bufPtr = (uint) packet; 834*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].length = length; 835*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].status |= 836*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT); 837*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 838*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA to go */ 839*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 840*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 841*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for buffer to be transmitted */ 842*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 843*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 844*2439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx error\n", dev->name); 845*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 846*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 847*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 848*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 849*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = (txIdx + 1) % TX_BUF_CNT; 850*2439e4bfSJean-Christophe PLAGNIOL-VILLARD result = rtx.txbd[txIdx].status & TXBD_STATS; 851*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 852*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 853*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 854*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 855*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev) 856*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 857*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int length; 858*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 859*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 860*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 861*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) { 862*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 863*2439e4bfSJean-Christophe PLAGNIOL-VILLARD length = rtx.rxbd[rxIdx].length; 864*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 865*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send the packet up if there were no errors */ 866*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) { 867*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(NetRxPackets[rxIdx], length - 4); 868*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 869*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Got error %x\n", 870*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (rtx.rxbd[rxIdx].status & RXBD_STATS)); 871*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 872*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 873*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].length = 0; 874*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 875*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the wrap bit if this is the last element in the list */ 876*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].status = 877*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0); 878*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 879*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = (rxIdx + 1) % PKTBUFSRX; 880*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 881*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 882*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (regs->ievent & IEVENT_BSY) { 883*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_BSY; 884*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 885*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 886*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 887*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 888*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 889*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 890*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 891*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the interface */ 892*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev) 893*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 894*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 895*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 896*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 897*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 898*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS); 899*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 900*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ; 901*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 902*2439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN); 903*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 904*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shut down the PHY, as needed */ 905*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 906*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->shutdown); 907*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 908*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 909*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1149S = { 910*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x1410ca, 911*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1149S", 912*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 913*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 914*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 915*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 916*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 917*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 918*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 919*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 920*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 921*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 922*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 923*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 924*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 925*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 926*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 927*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 928*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 929*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 930*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 931*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 932*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 933*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 934*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 935*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 936*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 937*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 938*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 939*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 940*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 941*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 942*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */ 943*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5461S = { 944*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060c1, /* 5461 ID */ 945*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5461S", 946*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 947*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 948*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 949*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 950*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 951*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 952*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 953*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 954*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 955*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 956*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 957*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 958*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 959*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 960*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 961*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 962*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 963*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 964*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 965*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 966*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 967*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 968*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 969*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 970*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5464S = { 971*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060b1, /* 5464 ID */ 972*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5464S", 973*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 974*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 975*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 976*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 977*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 978*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 979*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 980*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 981*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 982*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 983*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 984*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 985*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 986*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 987*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 988*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 989*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 990*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 991*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 992*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 993*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 994*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 995*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 996*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 997*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1011S = { 998*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410c6, 999*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1011S", 1000*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 1001*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 1002*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 1003*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1004*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 1005*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 1006*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 1007*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 1008*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 1009*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1010*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1011*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1012*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1013*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1014*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1015*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 1016*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 1017*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 1018*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 1019*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1020*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1021*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 1022*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 1023*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1024*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1025*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 1026*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1027*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1028*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1029*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1030*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1111S = { 1031*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cc, 1032*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1111S", 1033*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 1034*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 1035*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 1036*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1037*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */ 1038*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1039*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1040*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1041*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1042*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1043*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1044*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 1045*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 1046*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 1047*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 1048*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1049*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1050*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 1051*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 1052*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1053*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1054*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 1055*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1056*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1057*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1058*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1059*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv) 1060*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1061*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_data = read_phy_reg(priv, mii_reg); 1062*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1063*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setting MIIM_88E1145_PHY_EXT_CR */ 1064*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 1065*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data | 1066*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY; 1067*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 1068*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data; 1069*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1070*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1071*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = { 1072*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cd, 1073*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1145", 1074*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 1075*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 1076*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PHY */ 1077*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1078*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1079*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Errata E0, E1 */ 1080*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x001b, NULL}, 1081*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0x418f, NULL}, 1082*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x0016, NULL}, 1083*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0xa2da, NULL}, 1084*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1085*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure the PHY */ 1086*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1087*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1088*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, 1089*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL}, 1090*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode}, 1091*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1092*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL}, 1093*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1094*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1095*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 1096*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 1097*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 1098*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 1099*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1100*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1111_PHY_LED_CONTROL, 1101*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_88E1111_PHY_LED_DIRECT, NULL}, 1102*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status */ 1103*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1011_PHY_STATUS, miim_read, 1104*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_88E1011_psr}, 1105*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1106*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1107*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 1108*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1109*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1110*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1111*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1112*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8204 = { 1113*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f11, 1114*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Cicada Cis8204", 1115*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 1116*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 1117*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 1118*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, 1119*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 1120*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 1121*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1122*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT, 1123*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_fixled}, 1124*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT, 1125*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_setmode}, 1126*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1127*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1128*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 1129*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 1130*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 1131*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 1132*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1133*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1134*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, miim_read, 1135*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_cis8201}, 1136*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1137*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1138*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 1139*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1140*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1141*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1142*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1143*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */ 1144*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8201 = { 1145*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0xfc41, 1146*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "CIS8201", 1147*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 1148*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 1149*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 1150*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, 1151*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 1152*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the interface mode */ 1153*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, 1154*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL}, 1155*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 1156*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1157*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1158*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1159*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 1160*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 1161*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 1162*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 1163*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1164*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1165*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8201_AUX_CONSTAT, miim_read, 1166*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_cis8201}, 1167*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1168*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1169*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 1170*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1171*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1172*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1173*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_VSC8244 = { 1174*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f1b, 1175*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Vitesse VSC8244", 1176*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 1177*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 1178*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 1179*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 1180*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1181*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1182*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1183*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 1184*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 1185*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 1186*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 1187*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1188*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1189*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_VSC8244_AUX_CONSTAT, miim_read, 1190*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_vsc8244}, 1191*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1192*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1193*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 1194*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1195*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1196*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1197*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1198*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dm9161 = { 1199*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0181b88, 1200*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Davicom DM9161E", 1201*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 1202*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 1203*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL}, 1204*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do not bypass the scrambler/descrambler */ 1205*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL}, 1206*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear 10BTCSR to default */ 1207*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, 1208*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL}, 1209*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 1210*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CR_INIT, NULL}, 1211*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart Auto Negotiation */ 1212*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL}, 1213*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1214*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1215*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 1216*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 1217*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 1218*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 1219*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1220*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1221*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_SCSR, miim_read, 1222*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_dm9161_scsr}, 1223*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1224*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1225*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 1226*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1227*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1228*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1229*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor. */ 1230*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_generic = { 1231*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, 1232*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Unknown/Generic PHY", 1233*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 32, 1234*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 1235*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMCR, PHY_BMCR_RESET, NULL}, 1236*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL}, 1237*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1238*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1239*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 1240*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, NULL}, 1241*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, &mii_parse_sr}, 1242*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {PHY_BMSR, miim_read, &mii_parse_link}, 1243*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1244*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1245*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 1246*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1247*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1248*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1249*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1250*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1251*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv) 1252*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1253*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int speed; 1254*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 1255*2439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK; 1256*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1257*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 1258*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10HDX: 1259*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 1260*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 1261*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1262*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10FDX: 1263*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 1264*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 1265*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1266*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_100HDX: 1267*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 1268*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 1269*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1270*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 1271*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 1272*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 1273*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1274*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 1275*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 0; 1276*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 1277*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1278*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1279*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1280*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1281*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1282*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = { 1283*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0001378e, 1284*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "LXT971", 1285*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 1286*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 1287*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CR, MIIM_CR_INIT, mii_cr_init}, /* autonegotiate */ 1288*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1289*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1290*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup - enable interrupts */ 1291*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* { 0x12, 0x00f2, NULL }, */ 1292*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 1293*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1294*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2}, 1295*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1296*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1297*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown - disable interrupts */ 1298*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1299*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1300*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1301*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1302*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex 1303*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 1304*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1305*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv) 1306*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1307*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (mii_reg & MIIM_DP83865_SPD_MASK) { 1308*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1309*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_1000: 1310*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 1311*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1312*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1313*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_100: 1314*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 1315*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1316*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1317*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 1318*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 1319*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1320*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1321*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1322*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1323*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_DP83865_DPX_FULL) 1324*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 1325*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 1326*2439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 1327*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1328*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1329*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1330*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1331*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dp83865 = { 1332*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x20005c7, 1333*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "NatSemi DP83865", 1334*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 1335*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* config */ 1336*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL}, 1337*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1338*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1339*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* startup */ 1340*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 1341*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 1342*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 1343*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1344*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the link and auto-neg status */ 1345*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DP83865_LANR, miim_read, 1346*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_parse_dp83865_lanr}, 1347*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1348*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1349*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]){ /* shutdown */ 1350*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 1351*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 1352*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1353*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1354*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *phy_info[] = { 1355*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8204, 1356*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8201, 1357*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5461S, 1358*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5464S, 1359*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1011S, 1360*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1111S, 1361*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1145, 1362*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1149S, 1363*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dm9161, 1364*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_lxt971, 1365*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_VSC8244, 1366*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dp83865, 1367*2439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_generic, 1368*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL 1369*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1370*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1371*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through 1372*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * all of the known PHYs to see if one matches. If so, return 1373*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * it, if not, return NULL 1374*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1375*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev) 1376*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1377*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 1378*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phy_reg, phy_ID; 1379*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1380*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *theInfo = NULL; 1381*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1382*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR1, and put them in the upper half */ 1383*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR1); 1384*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID = (phy_reg & 0xffff) << 16; 1385*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1386*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR2, and put them in the lower half */ 1387*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR2); 1388*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID |= (phy_reg & 0xffff); 1389*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1390*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* loop through all the known PHY types, and find one that */ 1391*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* matches the ID we read from the PHY. */ 1392*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; phy_info[i]; i++) { 1393*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) { 1394*2439e4bfSJean-Christophe PLAGNIOL-VILLARD theInfo = phy_info[i]; 1395*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1396*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1397*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1398*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1399*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (theInfo == NULL) { 1400*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: PHY id %x is not supported!\n", dev->name, phy_ID); 1401*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return NULL; 1402*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 1403*2439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID); 1404*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1405*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1406*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return theInfo; 1407*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1408*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1409*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's 1410*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY, running functions as necessary 1411*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1412*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd) 1413*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1414*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1415*2439e4bfSJean-Christophe PLAGNIOL-VILLARD uint result; 1416*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *phyregs = priv->phyregs; 1417*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1418*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_RESET; 1419*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1420*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_INIT_VALUE; 1421*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1422*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (phyregs->miimind & MIIMIND_BUSY) ; 1423*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1424*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; cmd->mii_reg != miim_end; i++) { 1425*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->mii_data == miim_read) { 1426*2439e4bfSJean-Christophe PLAGNIOL-VILLARD result = read_phy_reg(priv, cmd->mii_reg); 1427*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1428*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 1429*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (*(cmd->funct)) (result, priv); 1430*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1431*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 1432*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 1433*2439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (*(cmd->funct)) (cmd->mii_reg, priv); 1434*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 1435*2439e4bfSJean-Christophe PLAGNIOL-VILLARD result = cmd->mii_data; 1436*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1437*2439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy_reg(priv, cmd->mii_reg, result); 1438*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1439*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1440*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd++; 1441*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1442*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1443*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1444*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Relocate the function pointers in the phy cmd lists */ 1445*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void) 1446*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1447*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_cmd **cmdlistptr; 1448*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_cmd *cmd; 1449*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, j, k; 1450*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1451*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; phy_info[i]; i++) { 1452*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* First thing's first: relocate the pointers to the 1453*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY command structures (the structs were done) */ 1454*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i] = (struct phy_info *)((uint) phy_info[i] 1455*2439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 1456*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->name += gd->reloc_off; 1457*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->config = 1458*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd *)((uint) phy_info[i]->config 1459*2439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 1460*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->startup = 1461*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd *)((uint) phy_info[i]->startup 1462*2439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 1463*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_info[i]->shutdown = 1464*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd *)((uint) phy_info[i]->shutdown 1465*2439e4bfSJean-Christophe PLAGNIOL-VILLARD + gd->reloc_off); 1466*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1467*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cmdlistptr = &phy_info[i]->config; 1468*2439e4bfSJean-Christophe PLAGNIOL-VILLARD j = 0; 1469*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (; cmdlistptr <= &phy_info[i]->shutdown; cmdlistptr++) { 1470*2439e4bfSJean-Christophe PLAGNIOL-VILLARD k = 0; 1471*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (cmd = *cmdlistptr; 1472*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd->mii_reg != miim_end; 1473*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd++) { 1474*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Only relocate non-NULL pointers */ 1475*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct) 1476*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd->funct += gd->reloc_off; 1477*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1478*2439e4bfSJean-Christophe PLAGNIOL-VILLARD k++; 1479*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1480*2439e4bfSJean-Christophe PLAGNIOL-VILLARD j++; 1481*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1482*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1483*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1484*2439e4bfSJean-Christophe PLAGNIOL-VILLARD relocated = 1; 1485*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1486*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1487*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1488*2439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 1489*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1490*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *get_priv_for_phy(unsigned char phyaddr) 1491*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1492*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1493*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1494*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAXCONTROLLERS; i++) { 1495*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (privlist[i]->phyaddr == phyaddr) 1496*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return privlist[i]; 1497*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1498*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1499*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return NULL; 1500*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1501*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1502*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1503*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read a MII PHY register. 1504*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1505*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 1506*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 1507*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1508*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr, 1509*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value) 1510*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1511*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short ret; 1512*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = get_priv_for_phy(addr); 1513*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1514*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 1515*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't read PHY at address %d\n", addr); 1516*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 1517*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1518*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1519*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ret = (unsigned short)read_phy_reg(priv, reg); 1520*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *value = ret; 1521*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1522*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1523*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1524*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1525*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1526*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Write a MII PHY register. 1527*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1528*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 1529*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 1530*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1531*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr, 1532*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value) 1533*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1534*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = get_priv_for_phy(addr); 1535*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1536*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 1537*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't write PHY at address %d\n", addr); 1538*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 1539*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1540*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1541*2439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy_reg(priv, reg, value); 1542*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1543*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1544*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1545*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1546*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1547*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1548*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 1549*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1550*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */ 1551*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1552*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */ 1553*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1554*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so: 1555*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1) Take the Destination Address (ie the multicast address), and 1556*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * do a CRC on it (little endian), and reverse the bits of the 1557*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * result. 1558*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2) Use the 8 most significant bits as a hash into a 256-entry 1559*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * table. The table is controlled through 8 32-bit registers: 1560*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 1561*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr7. This means that the 3 most significant bits in the 1562*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * hash index which gaddr register to use, and the 5 other bits 1563*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * indicate which bit (assuming an IBM numbering scheme, which 1564*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * for PowerPC (tm) is usually the case) in the tregister holds 1565*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * the entry. */ 1566*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 1567*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set) 1568*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1569*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = privlist[1]; 1570*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 1571*2439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile u32 *reg_array, value; 1572*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 result, whichbit, whichreg; 1573*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1574*2439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff); 1575*2439e4bfSJean-Christophe PLAGNIOL-VILLARD whichbit = result & 0x1f; /* the 5 LSB = which bit to set */ 1576*2439e4bfSJean-Christophe PLAGNIOL-VILLARD whichreg = result >> 5; /* the 3 MSB = which reg to set it in */ 1577*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (1 << (31-whichbit)); 1578*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1579*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array = &(regs->hash.gaddr0); 1580*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1581*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (set) { 1582*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] |= value; 1583*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 1584*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] &= ~value; 1585*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1586*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1587*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1588*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */ 1589*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1590*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_TSEC_ENET */ 1591