12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * Freescale Three Speed Ethernet Controller driver 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * This software may be used and distributed according to the 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * terms of the GNU Public License, Version 2, incorporated 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * herein by reference. 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * 872c96a68SKumar Gala * Copyright 2004-2010 Freescale Semiconductor, Inc. 92439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2003, Motorola, Inc. 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * author Andy Fleming 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * 122439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 132439e4bfSJean-Christophe PLAGNIOL-VILLARD 142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h> 152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 162439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h> 19dd3d1f56SAndy Fleming #include <tsec.h> 200d071cddSKim Phillips #include <asm/errno.h> 212439e4bfSJean-Christophe PLAGNIOL-VILLARD 222439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h" 232439e4bfSJean-Christophe PLAGNIOL-VILLARD 242439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR; 252439e4bfSJean-Christophe PLAGNIOL-VILLARD 262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT 2 272439e4bfSJean-Christophe PLAGNIOL-VILLARD 282439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx; /* index of the current RX buffer */ 292439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx; /* index of the current TX buffer */ 302439e4bfSJean-Christophe PLAGNIOL-VILLARD 312439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd { 322439e4bfSJean-Christophe PLAGNIOL-VILLARD txbd8_t txbd[TX_BUF_CNT]; 332439e4bfSJean-Christophe PLAGNIOL-VILLARD rxbd8_t rxbd[PKTBUFSRX]; 342439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD; 352439e4bfSJean-Christophe PLAGNIOL-VILLARD 3675b9d4aeSAndy Fleming #define MAXCONTROLLERS (8) 372439e4bfSJean-Christophe PLAGNIOL-VILLARD 382439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS]; 3975b9d4aeSAndy Fleming static int num_tsecs = 0; 402439e4bfSJean-Christophe PLAGNIOL-VILLARD 412439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__ 422439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8))); 432439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 442439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned" 452439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 462439e4bfSJean-Christophe PLAGNIOL-VILLARD 472439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, 482439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile void *packet, int length); 492439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev); 502439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_init(struct eth_device *dev, bd_t * bd); 51e1957ef0SPeter Tyser static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info); 522439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev); 532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs); 542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev); 552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev); 562439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value); 572439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum); 58e1957ef0SPeter Tyser static struct phy_info *get_phy_info(struct eth_device *dev); 59e1957ef0SPeter Tyser static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd); 602439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev); 612439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 622439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 635700bb63SMike Frysinger static int tsec_miiphy_write(const char *devname, unsigned char addr, 642439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value); 655700bb63SMike Frysinger static int tsec_miiphy_read(const char *devname, unsigned char addr, 662439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value); 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 682439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 692439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set); 702439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 712439e4bfSJean-Christophe PLAGNIOL-VILLARD 7275b9d4aeSAndy Fleming /* Default initializations for TSEC controllers. */ 7375b9d4aeSAndy Fleming 7475b9d4aeSAndy Fleming static struct tsec_info_struct tsec_info[] = { 7575b9d4aeSAndy Fleming #ifdef CONFIG_TSEC1 7675b9d4aeSAndy Fleming STD_TSEC_INFO(1), /* TSEC1 */ 7775b9d4aeSAndy Fleming #endif 7875b9d4aeSAndy Fleming #ifdef CONFIG_TSEC2 7975b9d4aeSAndy Fleming STD_TSEC_INFO(2), /* TSEC2 */ 8075b9d4aeSAndy Fleming #endif 8175b9d4aeSAndy Fleming #ifdef CONFIG_MPC85XX_FEC 8275b9d4aeSAndy Fleming { 8375b9d4aeSAndy Fleming .regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000), 84b9e186fcSSandeep Gopalpet .miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR), 8575b9d4aeSAndy Fleming .devname = CONFIG_MPC85XX_FEC_NAME, 8675b9d4aeSAndy Fleming .phyaddr = FEC_PHY_ADDR, 8775b9d4aeSAndy Fleming .flags = FEC_FLAGS 8875b9d4aeSAndy Fleming }, /* FEC */ 8975b9d4aeSAndy Fleming #endif 9075b9d4aeSAndy Fleming #ifdef CONFIG_TSEC3 9175b9d4aeSAndy Fleming STD_TSEC_INFO(3), /* TSEC3 */ 9275b9d4aeSAndy Fleming #endif 9375b9d4aeSAndy Fleming #ifdef CONFIG_TSEC4 9475b9d4aeSAndy Fleming STD_TSEC_INFO(4), /* TSEC4 */ 9575b9d4aeSAndy Fleming #endif 9675b9d4aeSAndy Fleming }; 9775b9d4aeSAndy Fleming 98daa2ce62STimur Tabi /* 99daa2ce62STimur Tabi * Initialize all the TSEC devices 100daa2ce62STimur Tabi * 101daa2ce62STimur Tabi * Returns the number of TSEC devices that were initialized 102daa2ce62STimur Tabi */ 10375b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num) 10475b9d4aeSAndy Fleming { 10575b9d4aeSAndy Fleming int i; 106daa2ce62STimur Tabi int ret, count = 0; 10775b9d4aeSAndy Fleming 108daa2ce62STimur Tabi for (i = 0; i < num; i++) { 109daa2ce62STimur Tabi ret = tsec_initialize(bis, &tsecs[i]); 110daa2ce62STimur Tabi if (ret > 0) 111daa2ce62STimur Tabi count += ret; 112daa2ce62STimur Tabi } 11375b9d4aeSAndy Fleming 114daa2ce62STimur Tabi return count; 11575b9d4aeSAndy Fleming } 11675b9d4aeSAndy Fleming 11775b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis) 11875b9d4aeSAndy Fleming { 11975b9d4aeSAndy Fleming return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info)); 12075b9d4aeSAndy Fleming } 12175b9d4aeSAndy Fleming 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize device structure. Returns success if PHY 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD * initialization succeeded (i.e. if it recognizes the PHY) 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 125e1957ef0SPeter Tyser static int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info) 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv; 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == dev) 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(dev, 0, sizeof *dev); 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD priv = (struct tsec_private *)malloc(sizeof(*priv)); 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD 14375b9d4aeSAndy Fleming privlist[num_tsecs++] = priv; 14475b9d4aeSAndy Fleming priv->regs = tsec_info->regs; 14575b9d4aeSAndy Fleming priv->phyregs = tsec_info->miiregs; 146b9e186fcSSandeep Gopalpet priv->phyregs_sgmii = tsec_info->miiregs_sgmii; 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD 14875b9d4aeSAndy Fleming priv->phyaddr = tsec_info->phyaddr; 14975b9d4aeSAndy Fleming priv->flags = tsec_info->flags; 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD 15175b9d4aeSAndy Fleming sprintf(dev->name, tsec_info->devname); 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = 0; 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = priv; 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = tsec_init; 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = tsec_halt; 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = tsec_send; 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = tsec_recv; 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->mcast = tsec_mcast_addr; 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell u-boot to get the addr from the env */ 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[i] = 0; 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the MAC */ 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 |= MACCFG1_SOFT_RESET; 1709e5be821SAndy Fleming udelay(2); /* Soft Reset must be asserted for 3 TX clocks */ 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET); 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write); 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Try to initialize PHY here, and return */ 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD return init_phy(dev); 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initializes data structures and registers for the controller, 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD * and brings the interface up. Returns the link status, meaning 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD * that it returns success if the link is up, failure otherwise. 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD * This allows u-boot to find the first active controller. 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 187e1957ef0SPeter Tyser static int tsec_init(struct eth_device *dev, bd_t * bd) 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD uint tempval; 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD char tmpbuf[MAC_ADDR_LEN]; 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Make sure the controller is stopped */ 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_halt(dev); 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init MACCFG2. Defaults to GMII */ 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = MACCFG2_INIT_SETTINGS; 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init ECNTRL */ 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl = ECNTRL_INIT_SETTINGS; 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Copy the station address into the address registers. 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD * Backwards, because little endian MACS are dumb */ 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) { 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i]; 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 20988ad3fd9SKim Phillips tempval = (tmpbuf[0] << 24) | (tmpbuf[1] << 16) | (tmpbuf[2] << 8) | 21088ad3fd9SKim Phillips tmpbuf[3]; 21188ad3fd9SKim Phillips 21288ad3fd9SKim Phillips regs->macstnaddr1 = tempval; 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD tempval = *((uint *) (tmpbuf + 4)); 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->macstnaddr2 = tempval; 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the indices to zero */ 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = 0; 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = 0; 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear out (for the most part) the other registers */ 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD init_registers(regs); 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ready the device for tx/rx */ 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD startup_tsec(dev); 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If there's no link, fail */ 229422b1a01SBen Warren return (priv->link ? 0 : -1); 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 2322abe361cSAndy Fleming /* Writes the given phy's reg with value, using the specified MDIO regs */ 233b9e186fcSSandeep Gopalpet static void tsec_local_mdio_write(volatile tsec_mdio_t *phyregs, uint addr, 2342abe361cSAndy Fleming uint reg, uint value) 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD 2382abe361cSAndy Fleming phyregs->miimadd = (addr << 8) | reg; 2392abe361cSAndy Fleming phyregs->miimcon = value; 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 2432abe361cSAndy Fleming while ((phyregs->miimind & MIIMIND_BUSY) && timeout--) ; 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD 2462abe361cSAndy Fleming 2472abe361cSAndy Fleming /* Provide the default behavior of writing the PHY of this ethernet device */ 248c6dbdfdaSPeter Tyser #define write_phy_reg(priv, regnum, value) \ 249c6dbdfdaSPeter Tyser tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value) 25055fe7c57Smichael.firth@bt.com 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the 2522abe361cSAndy Fleming * specified registers. It lowers and raises the read 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD * command, and waits for the data to become valid (miimind 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD * notvalid bit cleared), and the bus to cease activity (miimind 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD * busy bit cleared), and then returns the value 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 257e1957ef0SPeter Tyser static uint tsec_local_mdio_read(volatile tsec_mdio_t *phyregs, 258e1957ef0SPeter Tyser uint phyid, uint regnum) 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD uint value; 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Put the address of the phy, and the register 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD * number into MIIMADD */ 2642abe361cSAndy Fleming phyregs->miimadd = (phyid << 8) | regnum; 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear the command register, and wait */ 2672abe361cSAndy Fleming phyregs->miimcom = 0; 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initiate a read command, and wait */ 2712abe361cSAndy Fleming phyregs->miimcom = MIIM_READ_COMMAND; 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for the the indication that the read is done */ 2752abe361cSAndy Fleming while ((phyregs->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ; 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the value read from the PHY */ 2782abe361cSAndy Fleming value = phyregs->miimstat; 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD 28355fe7c57Smichael.firth@bt.com /* #define to provide old read_phy_reg functionality without duplicating code */ 284c6dbdfdaSPeter Tyser #define read_phy_reg(priv,regnum) \ 285c6dbdfdaSPeter Tyser tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum) 2862abe361cSAndy Fleming 2872abe361cSAndy Fleming #define TBIANA_SETTINGS ( \ 2882abe361cSAndy Fleming TBIANA_ASYMMETRIC_PAUSE \ 2892abe361cSAndy Fleming | TBIANA_SYMMETRIC_PAUSE \ 2902abe361cSAndy Fleming | TBIANA_FULL_DUPLEX \ 2912abe361cSAndy Fleming ) 2922abe361cSAndy Fleming 29390b5bf21SFelix Radensky /* By default force the TBI PHY into 1000Mbps full duplex when in SGMII mode */ 29490b5bf21SFelix Radensky #ifndef CONFIG_TSEC_TBICR_SETTINGS 29572c96a68SKumar Gala #define CONFIG_TSEC_TBICR_SETTINGS ( \ 2962abe361cSAndy Fleming TBICR_PHY_RESET \ 29772c96a68SKumar Gala | TBICR_ANEG_ENABLE \ 2982abe361cSAndy Fleming | TBICR_FULL_DUPLEX \ 2992abe361cSAndy Fleming | TBICR_SPEED1_SET \ 3002abe361cSAndy Fleming ) 30190b5bf21SFelix Radensky #endif /* CONFIG_TSEC_TBICR_SETTINGS */ 30246e91674SPeter Tyser 3032abe361cSAndy Fleming /* Configure the TBI for SGMII operation */ 3042abe361cSAndy Fleming static void tsec_configure_serdes(struct tsec_private *priv) 3052abe361cSAndy Fleming { 306c6dbdfdaSPeter Tyser /* Access TBI PHY registers at given TSEC register offset as opposed 307c6dbdfdaSPeter Tyser * to the register offset used for external PHY accesses */ 308b9e186fcSSandeep Gopalpet tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_ANA, 3092abe361cSAndy Fleming TBIANA_SETTINGS); 310b9e186fcSSandeep Gopalpet tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_TBICON, 3112abe361cSAndy Fleming TBICON_CLK_SELECT); 312b9e186fcSSandeep Gopalpet tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_CR, 31372c96a68SKumar Gala CONFIG_TSEC_TBICR_SETTINGS); 3142abe361cSAndy Fleming } 31555fe7c57Smichael.firth@bt.com 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Discover which PHY is attached to the device, and configure it 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD * properly. If the PHY is not recognized, then return 0 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD * (failure). Otherwise, return 1 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev) 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *curphy; 3242abe361cSAndy Fleming volatile tsec_t *regs = priv->regs; 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Assign a Physical address to the TBI */ 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD regs->tbipa = CONFIG_SYS_TBIPA_VALUE; 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset MII (due to new addresses) */ 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_RESET; 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE; 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD while (priv->phyregs->miimind & MIIMIND_BUSY) ; 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the cmd structure corresponding to the attached 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY */ 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD curphy = get_phy_info(dev); 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD if (curphy == NULL) { 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = NULL; 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No PHY found\n", dev->name); 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD 3482abe361cSAndy Fleming if (regs->ecntrl & ECNTRL_SGMII_MODE) 3492abe361cSAndy Fleming tsec_configure_serdes(priv); 3502abe361cSAndy Fleming 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->phyinfo = curphy; 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->config); 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns which value to write to the control register. 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD * For 10/100, the value is slightly different 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 362e1957ef0SPeter Tyser static uint mii_cr_init(uint mii_reg, struct tsec_private * priv) 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_GIGABIT) 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CONTROL_INIT; 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD else 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CR_INIT; 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD 370b1e849f2SPeter Tyser /* 371b1e849f2SPeter Tyser * Wait for auto-negotiation to complete, then determine link 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 373e1957ef0SPeter Tyser static uint mii_parse_sr(uint mii_reg, struct tsec_private * priv) 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD * Wait if the link is up, and autonegotiation is in progress 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD * (ie - we're capable and it's not done) 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 3808ef583a0SMike Frysinger if ((mii_reg & BMSR_ANEGCAPABLE) && !(mii_reg & BMSR_ANEGCOMPLETE)) { 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY auto negotiation to complete"); 3848ef583a0SMike Frysinger while (!(mii_reg & BMSR_ANEGCOMPLETE)) { 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD * Timeout reached ? 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD 3940d071cddSKim Phillips if (ctrlc()) { 3950d071cddSKim Phillips puts("user interrupt!\n"); 3960d071cddSKim Phillips priv->link = 0; 3970d071cddSKim Phillips return -EINTR; 3980d071cddSKim Phillips } 3990d071cddSKim Phillips 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_STATUS); 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 407b1e849f2SPeter Tyser 408b1e849f2SPeter Tyser /* Link status bit is latched low, read it again */ 409b1e849f2SPeter Tyser mii_reg = read_phy_reg(priv, MIIM_STATUS); 410b1e849f2SPeter Tyser 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD 414b1e849f2SPeter Tyser priv->link = mii_reg & MIIM_STATUS_LINK ? 1 : 0; 415b1e849f2SPeter Tyser 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex. If 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD * autonegotiation is enabled, it uses the AND of the link 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD * partner's advertised capabilities and our advertised 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD * capabilities. If autonegotiation is disabled, we use the 4232439e4bfSJean-Christophe PLAGNIOL-VILLARD * appropriate bits in the control register. 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Stolen from Linux's mii.c and phy_device.c 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 427e1957ef0SPeter Tyser static uint mii_parse_link(uint mii_reg, struct tsec_private *priv) 4282439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're using autonegotiation */ 4308ef583a0SMike Frysinger if (mii_reg & BMSR_ANEGCAPABLE) { 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD uint lpa = 0; 4322439e4bfSJean-Christophe PLAGNIOL-VILLARD uint gblpa = 0; 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for gigabit capability */ 4358ef583a0SMike Frysinger if (mii_reg & BMSR_ERCAP) { 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We want a list of states supported by 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD * both PHYs in the link 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4398ef583a0SMike Frysinger gblpa = read_phy_reg(priv, MII_STAT1000); 4408ef583a0SMike Frysinger gblpa &= read_phy_reg(priv, MII_CTRL1000) << 2; 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the baseline so we only have to set them 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD * if they're different 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check the gigabit fields */ 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) { 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gblpa & PHY_1000BTSR_1000FD) 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We're done! */ 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD 4608ef583a0SMike Frysinger lpa = read_phy_reg(priv, MII_ADVERTISE); 4618ef583a0SMike Frysinger lpa &= read_phy_reg(priv, MII_LPA); 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 4638ef583a0SMike Frysinger if (lpa & (LPA_100FULL | LPA_100HALF)) { 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD 4668ef583a0SMike Frysinger if (lpa & LPA_100FULL) 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD 4698ef583a0SMike Frysinger } else if (lpa & LPA_10FULL) 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4728ef583a0SMike Frysinger uint bmcr = read_phy_reg(priv, MII_BMCR); 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD 4778ef583a0SMike Frysinger if (bmcr & BMCR_FULLDPLX) 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD 4808ef583a0SMike Frysinger if (bmcr & BMCR_SPEED1000) 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 4828ef583a0SMike Frysinger else if (bmcr & BMCR_SPEED100) 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD 4862439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4872439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4882439e4bfSJean-Christophe PLAGNIOL-VILLARD 4892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 490091dc9f6SZach LeRoy * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain 491091dc9f6SZach LeRoy * circumstances. eg a gigabit TSEC connected to a gigabit switch with 492091dc9f6SZach LeRoy * a 4-wire ethernet cable. Both ends advertise gigabit, but can't 493091dc9f6SZach LeRoy * link. "Ethernet@Wirespeed" reduces advertised speed until link 494091dc9f6SZach LeRoy * can be achieved. 495091dc9f6SZach LeRoy */ 496e1957ef0SPeter Tyser static uint mii_BCM54xx_wirespeed(uint mii_reg, struct tsec_private *priv) 497091dc9f6SZach LeRoy { 498091dc9f6SZach LeRoy return (read_phy_reg(priv, mii_reg) & 0x8FFF) | 0x8010; 499091dc9f6SZach LeRoy } 500091dc9f6SZach LeRoy 501091dc9f6SZach LeRoy /* 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD * Parse the BCM54xx status register for speed and duplex information. 5032439e4bfSJean-Christophe PLAGNIOL-VILLARD * The linux sungem_phy has this information, but in a table format. 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 505e1957ef0SPeter Tyser static uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv) 5062439e4bfSJean-Christophe PLAGNIOL-VILLARD { 50727165b5cSPeter Tyser /* If there is no link, speed and duplex don't matter */ 50827165b5cSPeter Tyser if (!priv->link) 50927165b5cSPeter Tyser return 0; 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD 51127165b5cSPeter Tyser switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> 51227165b5cSPeter Tyser MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) { 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1: 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD case 2: 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD case 3: 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD case 5: 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD case 6: 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD case 7: 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Auto-neg error, defaulting to 10BT/HD\n"); 5392439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5432439e4bfSJean-Christophe PLAGNIOL-VILLARD 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 5452439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5468abb8dccSPeter Tyser 5478abb8dccSPeter Tyser /* 5488abb8dccSPeter Tyser * Find out if PHY is in copper or serdes mode by looking at Expansion Reg 5498abb8dccSPeter Tyser * 0x42 - "Operating Mode Status Register" 5508abb8dccSPeter Tyser */ 5518abb8dccSPeter Tyser static int BCM8482_is_serdes(struct tsec_private *priv) 5528abb8dccSPeter Tyser { 5538abb8dccSPeter Tyser u16 val; 5548abb8dccSPeter Tyser int serdes = 0; 5558abb8dccSPeter Tyser 5568abb8dccSPeter Tyser write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_ER | 0x42); 5578abb8dccSPeter Tyser val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA); 5588abb8dccSPeter Tyser 5598abb8dccSPeter Tyser switch (val & 0x1f) { 5608abb8dccSPeter Tyser case 0x0d: /* RGMII-to-100Base-FX */ 5618abb8dccSPeter Tyser case 0x0e: /* RGMII-to-SGMII */ 5628abb8dccSPeter Tyser case 0x0f: /* RGMII-to-SerDes */ 5638abb8dccSPeter Tyser case 0x12: /* SGMII-to-SerDes */ 5648abb8dccSPeter Tyser case 0x13: /* SGMII-to-100Base-FX */ 5658abb8dccSPeter Tyser case 0x16: /* SerDes-to-Serdes */ 5668abb8dccSPeter Tyser serdes = 1; 5678abb8dccSPeter Tyser break; 5688abb8dccSPeter Tyser case 0x6: /* RGMII-to-Copper */ 5698abb8dccSPeter Tyser case 0x14: /* SGMII-to-Copper */ 5708abb8dccSPeter Tyser case 0x17: /* SerDes-to-Copper */ 5718abb8dccSPeter Tyser break; 5728abb8dccSPeter Tyser default: 5738abb8dccSPeter Tyser printf("ERROR, invalid PHY mode (0x%x\n)", val); 5748abb8dccSPeter Tyser break; 5758abb8dccSPeter Tyser } 5768abb8dccSPeter Tyser 5778abb8dccSPeter Tyser return serdes; 5788abb8dccSPeter Tyser } 5798abb8dccSPeter Tyser 5808abb8dccSPeter Tyser /* 5818abb8dccSPeter Tyser * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating 5828abb8dccSPeter Tyser * Mode Status Register" 5838abb8dccSPeter Tyser */ 5848abb8dccSPeter Tyser uint mii_parse_BCM5482_serdes_sr(struct tsec_private *priv) 5858abb8dccSPeter Tyser { 5868abb8dccSPeter Tyser u16 val; 5878abb8dccSPeter Tyser int i = 0; 5888abb8dccSPeter Tyser 5898abb8dccSPeter Tyser /* Wait 1s for link - Clause 37 autonegotiation happens very fast */ 5908abb8dccSPeter Tyser while (1) { 5918abb8dccSPeter Tyser write_phy_reg(priv, MIIM_BCM54XX_EXP_SEL, 5928abb8dccSPeter Tyser MIIM_BCM54XX_EXP_SEL_ER | 0x42); 5938abb8dccSPeter Tyser val = read_phy_reg(priv, MIIM_BCM54XX_EXP_DATA); 5948abb8dccSPeter Tyser 5958abb8dccSPeter Tyser if (val & 0x8000) 5968abb8dccSPeter Tyser break; 5978abb8dccSPeter Tyser 5988abb8dccSPeter Tyser if (i++ > 1000) { 5998abb8dccSPeter Tyser priv->link = 0; 6008abb8dccSPeter Tyser return 1; 6018abb8dccSPeter Tyser } 6028abb8dccSPeter Tyser 6038abb8dccSPeter Tyser udelay(1000); /* 1 ms */ 6048abb8dccSPeter Tyser } 6058abb8dccSPeter Tyser 6068abb8dccSPeter Tyser priv->link = 1; 6078abb8dccSPeter Tyser switch ((val >> 13) & 0x3) { 6088abb8dccSPeter Tyser case (0x00): 6098abb8dccSPeter Tyser priv->speed = 10; 6108abb8dccSPeter Tyser break; 6118abb8dccSPeter Tyser case (0x01): 6128abb8dccSPeter Tyser priv->speed = 100; 6138abb8dccSPeter Tyser break; 6148abb8dccSPeter Tyser case (0x02): 6158abb8dccSPeter Tyser priv->speed = 1000; 6168abb8dccSPeter Tyser break; 6178abb8dccSPeter Tyser } 6188abb8dccSPeter Tyser 6198abb8dccSPeter Tyser priv->duplexity = (val & 0x1000) == 0x1000; 6208abb8dccSPeter Tyser 6218abb8dccSPeter Tyser return 0; 6228abb8dccSPeter Tyser } 6238abb8dccSPeter Tyser 6248abb8dccSPeter Tyser /* 6258abb8dccSPeter Tyser * Figure out if BCM5482 is in serdes or copper mode and determine link 6268abb8dccSPeter Tyser * configuration accordingly 6278abb8dccSPeter Tyser */ 6288abb8dccSPeter Tyser static uint mii_parse_BCM5482_sr(uint mii_reg, struct tsec_private *priv) 6298abb8dccSPeter Tyser { 6308abb8dccSPeter Tyser if (BCM8482_is_serdes(priv)) { 6318abb8dccSPeter Tyser mii_parse_BCM5482_serdes_sr(priv); 6325f6b1442SPeter Tyser priv->flags |= TSEC_FIBER; 6338abb8dccSPeter Tyser } else { 6348abb8dccSPeter Tyser /* Wait for auto-negotiation to complete or fail */ 6358abb8dccSPeter Tyser mii_parse_sr(mii_reg, priv); 6368abb8dccSPeter Tyser 6378abb8dccSPeter Tyser /* Parse BCM54xx copper aux status register */ 6388abb8dccSPeter Tyser mii_reg = read_phy_reg(priv, MIIM_BCM54xx_AUXSTATUS); 6398abb8dccSPeter Tyser mii_parse_BCM54xx_sr(mii_reg, priv); 6408abb8dccSPeter Tyser } 6418abb8dccSPeter Tyser 6428abb8dccSPeter Tyser return 0; 6438abb8dccSPeter Tyser } 6448abb8dccSPeter Tyser 6452439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex 6462439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 648e1957ef0SPeter Tyser static uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv) 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6502439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) && 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD !(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 6572439e4bfSJean-Christophe PLAGNIOL-VILLARD 6582439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Waiting for PHY realtime link"); 6592439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) { 6602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Timeout reached ? */ 6612439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 6622439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" TIMEOUT !\n"); 6632439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 6642439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6662439e4bfSJean-Christophe PLAGNIOL-VILLARD 6672439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((i++ % 1000) == 0) { 6682439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('.'); 6692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6702439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* 1 ms */ 6712439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS); 6722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6732439e4bfSJean-Christophe PLAGNIOL-VILLARD puts(" done\n"); 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500000); /* another 500 ms (results in faster booting) */ 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 6762439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_LINK) 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 1; 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->link = 0; 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX) 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD 6872439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED); 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD 6892439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 6902439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_GBIT: 6912439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 6922439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6932439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_88E1011_PHYSTAT_100: 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 6952439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6962439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 6972439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6992439e4bfSJean-Christophe PLAGNIOL-VILLARD 7002439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 7012439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7022439e4bfSJean-Christophe PLAGNIOL-VILLARD 70318ee320fSDave Liu /* Parse the RTL8211B's status register for speed and duplex 70418ee320fSDave Liu * information 70518ee320fSDave Liu */ 706e1957ef0SPeter Tyser static uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv) 70718ee320fSDave Liu { 70818ee320fSDave Liu uint speed; 70918ee320fSDave Liu 71018ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 711c7604783SAnton Vorontsov if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 71218ee320fSDave Liu int i = 0; 71318ee320fSDave Liu 714c7604783SAnton Vorontsov /* in case of timeout ->link is cleared */ 715c7604783SAnton Vorontsov priv->link = 1; 71618ee320fSDave Liu puts("Waiting for PHY realtime link"); 71718ee320fSDave Liu while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) { 71818ee320fSDave Liu /* Timeout reached ? */ 71918ee320fSDave Liu if (i > PHY_AUTONEGOTIATE_TIMEOUT) { 72018ee320fSDave Liu puts(" TIMEOUT !\n"); 72118ee320fSDave Liu priv->link = 0; 72218ee320fSDave Liu break; 72318ee320fSDave Liu } 72418ee320fSDave Liu 72518ee320fSDave Liu if ((i++ % 1000) == 0) { 72618ee320fSDave Liu putc('.'); 72718ee320fSDave Liu } 72818ee320fSDave Liu udelay(1000); /* 1 ms */ 72918ee320fSDave Liu mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS); 73018ee320fSDave Liu } 73118ee320fSDave Liu puts(" done\n"); 73218ee320fSDave Liu udelay(500000); /* another 500 ms (results in faster booting) */ 73318ee320fSDave Liu } else { 73418ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK) 73518ee320fSDave Liu priv->link = 1; 73618ee320fSDave Liu else 73718ee320fSDave Liu priv->link = 0; 73818ee320fSDave Liu } 73918ee320fSDave Liu 74018ee320fSDave Liu if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX) 74118ee320fSDave Liu priv->duplexity = 1; 74218ee320fSDave Liu else 74318ee320fSDave Liu priv->duplexity = 0; 74418ee320fSDave Liu 74518ee320fSDave Liu speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED); 74618ee320fSDave Liu 74718ee320fSDave Liu switch (speed) { 74818ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_GBIT: 74918ee320fSDave Liu priv->speed = 1000; 75018ee320fSDave Liu break; 75118ee320fSDave Liu case MIIM_RTL8211B_PHYSTAT_100: 75218ee320fSDave Liu priv->speed = 100; 75318ee320fSDave Liu break; 75418ee320fSDave Liu default: 75518ee320fSDave Liu priv->speed = 10; 75618ee320fSDave Liu } 75718ee320fSDave Liu 75818ee320fSDave Liu return 0; 75918ee320fSDave Liu } 76018ee320fSDave Liu 7612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 7632439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 764e1957ef0SPeter Tyser static uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv) 7652439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7662439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 7672439e4bfSJean-Christophe PLAGNIOL-VILLARD 7682439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX) 7692439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 7702439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7712439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 7722439e4bfSJean-Christophe PLAGNIOL-VILLARD 7732439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED; 7742439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 7752439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_GBIT: 7762439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 7772439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7782439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_CIS8201_AUXCONSTAT_100: 7792439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 7802439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7812439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 7822439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 7832439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7842439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7852439e4bfSJean-Christophe PLAGNIOL-VILLARD 7862439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 7872439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7882439e4bfSJean-Christophe PLAGNIOL-VILLARD 7892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex 7902439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 7912439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 792e1957ef0SPeter Tyser static uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv) 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD uint speed; 7952439e4bfSJean-Christophe PLAGNIOL-VILLARD 7962439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX) 7972439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 7982439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7992439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 8002439e4bfSJean-Christophe PLAGNIOL-VILLARD 8012439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED; 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_GBIT: 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 8052439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8062439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_VSC8244_AUXCONSTAT_100: 8072439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 8082439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8092439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 8102439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8132439e4bfSJean-Christophe PLAGNIOL-VILLARD 8142439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 8152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8162439e4bfSJean-Christophe PLAGNIOL-VILLARD 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex 8182439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 820e1957ef0SPeter Tyser static uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv) 8212439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8222439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H)) 8232439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 8242439e4bfSJean-Christophe PLAGNIOL-VILLARD else 8252439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 8262439e4bfSJean-Christophe PLAGNIOL-VILLARD 8272439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F)) 8282439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 8292439e4bfSJean-Christophe PLAGNIOL-VILLARD else 8302439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 8312439e4bfSJean-Christophe PLAGNIOL-VILLARD 8322439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 8332439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8342439e4bfSJean-Christophe PLAGNIOL-VILLARD 8352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 8362439e4bfSJean-Christophe PLAGNIOL-VILLARD * Hack to write all 4 PHYs with the LED values 8372439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 838e1957ef0SPeter Tyser static uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv) 8392439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8402439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phyid; 841b9e186fcSSandeep Gopalpet volatile tsec_mdio_t *regbase = priv->phyregs; 8422439e4bfSJean-Christophe PLAGNIOL-VILLARD int timeout = 1000000; 8432439e4bfSJean-Christophe PLAGNIOL-VILLARD 8442439e4bfSJean-Christophe PLAGNIOL-VILLARD for (phyid = 0; phyid < 4; phyid++) { 8452439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimadd = (phyid << 8) | mii_reg; 8462439e4bfSJean-Christophe PLAGNIOL-VILLARD regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT; 8472439e4bfSJean-Christophe PLAGNIOL-VILLARD asm("sync"); 8482439e4bfSJean-Christophe PLAGNIOL-VILLARD 8492439e4bfSJean-Christophe PLAGNIOL-VILLARD timeout = 1000000; 8502439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ; 8512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8522439e4bfSJean-Christophe PLAGNIOL-VILLARD 8532439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_SLEDCON_INIT; 8542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8552439e4bfSJean-Christophe PLAGNIOL-VILLARD 856e1957ef0SPeter Tyser static uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv) 8572439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8582439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 8592439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII; 8602439e4bfSJean-Christophe PLAGNIOL-VILLARD else 8612439e4bfSJean-Christophe PLAGNIOL-VILLARD return MIIM_CIS8204_EPHYCON_INIT; 8622439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8632439e4bfSJean-Christophe PLAGNIOL-VILLARD 864e1957ef0SPeter Tyser static uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv) 86519580e66SDave Liu { 86619580e66SDave Liu uint mii_data = read_phy_reg(priv, mii_reg); 86719580e66SDave Liu 86819580e66SDave Liu if (priv->flags & TSEC_REDUCED) 86919580e66SDave Liu mii_data = (mii_data & 0xfff0) | 0x000b; 87019580e66SDave Liu return mii_data; 87119580e66SDave Liu } 87219580e66SDave Liu 8732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialized required registers to appropriate values, zeroing 8742439e4bfSJean-Christophe PLAGNIOL-VILLARD * those we don't care about (unless zero is bad, in which case, 8752439e4bfSJean-Christophe PLAGNIOL-VILLARD * choose a more appropriate value) 8762439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8772439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs) 8782439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear IEVENT */ 8802439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_INIT_CLEAR; 8812439e4bfSJean-Christophe PLAGNIOL-VILLARD 8822439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->imask = IMASK_INIT_CLEAR; 8832439e4bfSJean-Christophe PLAGNIOL-VILLARD 8842439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr0 = 0; 8852439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr1 = 0; 8862439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr2 = 0; 8872439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr3 = 0; 8882439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr4 = 0; 8892439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr5 = 0; 8902439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr6 = 0; 8912439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.iaddr7 = 0; 8922439e4bfSJean-Christophe PLAGNIOL-VILLARD 8932439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr0 = 0; 8942439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr1 = 0; 8952439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr2 = 0; 8962439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr3 = 0; 8972439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr4 = 0; 8982439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr5 = 0; 8992439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr6 = 0; 9002439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->hash.gaddr7 = 0; 9012439e4bfSJean-Christophe PLAGNIOL-VILLARD 9022439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rctrl = 0x00000000; 9032439e4bfSJean-Christophe PLAGNIOL-VILLARD 9042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Init RMON mib registers */ 9052439e4bfSJean-Christophe PLAGNIOL-VILLARD memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t)); 9062439e4bfSJean-Christophe PLAGNIOL-VILLARD 9072439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam1 = 0xffffffff; 9082439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rmon.cam2 = 0xffffffff; 9092439e4bfSJean-Christophe PLAGNIOL-VILLARD 9102439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->mrblr = MRBLR_INIT_SETTINGS; 9112439e4bfSJean-Christophe PLAGNIOL-VILLARD 9122439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->minflr = MINFLR_INIT_SETTINGS; 9132439e4bfSJean-Christophe PLAGNIOL-VILLARD 9142439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attr = ATTR_INIT_SETTINGS; 9152439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->attreli = ATTRELI_INIT_SETTINGS; 9162439e4bfSJean-Christophe PLAGNIOL-VILLARD 9172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9182439e4bfSJean-Christophe PLAGNIOL-VILLARD 9192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure maccfg2 based on negotiated speed and duplex 9202439e4bfSJean-Christophe PLAGNIOL-VILLARD * reported by PHY handling code 9212439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 9222439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev) 9232439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9242439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 9252439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 9262439e4bfSJean-Christophe PLAGNIOL-VILLARD 9272439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 9282439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->duplexity != 0) 9292439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 |= MACCFG2_FULL_DUPLEX; 9302439e4bfSJean-Christophe PLAGNIOL-VILLARD else 9312439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX); 9322439e4bfSJean-Christophe PLAGNIOL-VILLARD 9332439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (priv->speed) { 9342439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1000: 9352439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 9362439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_GMII); 9372439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9382439e4bfSJean-Christophe PLAGNIOL-VILLARD case 100: 9392439e4bfSJean-Christophe PLAGNIOL-VILLARD case 10: 9402439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF)) 9412439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACCFG2_MII); 9422439e4bfSJean-Christophe PLAGNIOL-VILLARD 9432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set R100 bit in all modes although 9442439e4bfSJean-Christophe PLAGNIOL-VILLARD * it is only used in RGMII mode 9452439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 9462439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->speed == 100) 9472439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl |= ECNTRL_R100; 9482439e4bfSJean-Christophe PLAGNIOL-VILLARD else 9492439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ecntrl &= ~(ECNTRL_R100); 9502439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9512439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 9522439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Speed was bad\n", dev->name); 9532439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9552439e4bfSJean-Christophe PLAGNIOL-VILLARD 9565f6b1442SPeter Tyser printf("Speed: %d, %s duplex%s\n", priv->speed, 9575f6b1442SPeter Tyser (priv->duplexity) ? "full" : "half", 9585f6b1442SPeter Tyser (priv->flags & TSEC_FIBER) ? ", fiber mode" : ""); 9592439e4bfSJean-Christophe PLAGNIOL-VILLARD 9602439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 9612439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No link.\n", dev->name); 9622439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9632439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9642439e4bfSJean-Christophe PLAGNIOL-VILLARD 9652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the buffers and their descriptors, and bring up the 9662439e4bfSJean-Christophe PLAGNIOL-VILLARD * interface 9672439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 9682439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev) 9692439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9702439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 9712439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 9722439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 9732439e4bfSJean-Christophe PLAGNIOL-VILLARD 9742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Point to the buffer descriptors */ 9752439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tbase = (unsigned int)(&rtx.txbd[txIdx]); 9762439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]); 9772439e4bfSJean-Christophe PLAGNIOL-VILLARD 9782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the Rx Buffer descriptors */ 9792439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < PKTBUFSRX; i++) { 9802439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].status = RXBD_EMPTY; 9812439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].length = 0; 9822439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i]; 9832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9842439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP; 9852439e4bfSJean-Christophe PLAGNIOL-VILLARD 9862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the TX Buffer Descriptors */ 9872439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < TX_BUF_CNT; i++) { 9882439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].status = 0; 9892439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].length = 0; 9902439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[i].bufPtr = 0; 9912439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9922439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP; 9932439e4bfSJean-Christophe PLAGNIOL-VILLARD 9942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Start up the PHY */ 9952439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 9962439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->startup); 9972439e4bfSJean-Christophe PLAGNIOL-VILLARD 9982439e4bfSJean-Christophe PLAGNIOL-VILLARD adjust_link(dev); 9992439e4bfSJean-Christophe PLAGNIOL-VILLARD 10002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable Transmit and Receive */ 10012439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN); 10022439e4bfSJean-Christophe PLAGNIOL-VILLARD 10032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA it is clear to go */ 10042439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= DMACTRL_INIT_SETTINGS; 10052439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 10062439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 10072439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 10082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10092439e4bfSJean-Christophe PLAGNIOL-VILLARD 10102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This returns the status bits of the device. The return value 10112439e4bfSJean-Christophe PLAGNIOL-VILLARD * is never checked, and this is what the 8260 driver did, so we 10122439e4bfSJean-Christophe PLAGNIOL-VILLARD * do the same. Presumably, this would be zero if there were no 10132439e4bfSJean-Christophe PLAGNIOL-VILLARD * errors 10142439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 10152439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, volatile void *packet, int length) 10162439e4bfSJean-Christophe PLAGNIOL-VILLARD { 10172439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 10182439e4bfSJean-Christophe PLAGNIOL-VILLARD int result = 0; 10192439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 10202439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 10212439e4bfSJean-Christophe PLAGNIOL-VILLARD 10222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find an empty buffer descriptor */ 10232439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 10242439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 10252439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx buffers full\n", dev->name); 10262439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 10272439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10282439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10292439e4bfSJean-Christophe PLAGNIOL-VILLARD 10302439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].bufPtr = (uint) packet; 10312439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].length = length; 10322439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.txbd[txIdx].status |= 10332439e4bfSJean-Christophe PLAGNIOL-VILLARD (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT); 10342439e4bfSJean-Christophe PLAGNIOL-VILLARD 10352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the DMA to go */ 10362439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->tstat = TSTAT_CLEAR_THALT; 10372439e4bfSJean-Christophe PLAGNIOL-VILLARD 10382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for buffer to be transmitted */ 10392439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) { 10402439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 10412439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: tsec: tx error\n", dev->name); 10422439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 10432439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10452439e4bfSJean-Christophe PLAGNIOL-VILLARD 10462439e4bfSJean-Christophe PLAGNIOL-VILLARD txIdx = (txIdx + 1) % TX_BUF_CNT; 10472439e4bfSJean-Christophe PLAGNIOL-VILLARD result = rtx.txbd[txIdx].status & TXBD_STATS; 10482439e4bfSJean-Christophe PLAGNIOL-VILLARD 10492439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 10502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10512439e4bfSJean-Christophe PLAGNIOL-VILLARD 10522439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev) 10532439e4bfSJean-Christophe PLAGNIOL-VILLARD { 10542439e4bfSJean-Christophe PLAGNIOL-VILLARD int length; 10552439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 10562439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 10572439e4bfSJean-Christophe PLAGNIOL-VILLARD 10582439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) { 10592439e4bfSJean-Christophe PLAGNIOL-VILLARD 10602439e4bfSJean-Christophe PLAGNIOL-VILLARD length = rtx.rxbd[rxIdx].length; 10612439e4bfSJean-Christophe PLAGNIOL-VILLARD 10622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send the packet up if there were no errors */ 10632439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) { 10642439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(NetRxPackets[rxIdx], length - 4); 10652439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 10662439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Got error %x\n", 10672439e4bfSJean-Christophe PLAGNIOL-VILLARD (rtx.rxbd[rxIdx].status & RXBD_STATS)); 10682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10692439e4bfSJean-Christophe PLAGNIOL-VILLARD 10702439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].length = 0; 10712439e4bfSJean-Christophe PLAGNIOL-VILLARD 10722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the wrap bit if this is the last element in the list */ 10732439e4bfSJean-Christophe PLAGNIOL-VILLARD rtx.rxbd[rxIdx].status = 10742439e4bfSJean-Christophe PLAGNIOL-VILLARD RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0); 10752439e4bfSJean-Christophe PLAGNIOL-VILLARD 10762439e4bfSJean-Christophe PLAGNIOL-VILLARD rxIdx = (rxIdx + 1) % PKTBUFSRX; 10772439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10782439e4bfSJean-Christophe PLAGNIOL-VILLARD 10792439e4bfSJean-Christophe PLAGNIOL-VILLARD if (regs->ievent & IEVENT_BSY) { 10802439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->ievent = IEVENT_BSY; 10812439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->rstat = RSTAT_CLEAR_RHALT; 10822439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10832439e4bfSJean-Christophe PLAGNIOL-VILLARD 10842439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 10852439e4bfSJean-Christophe PLAGNIOL-VILLARD 10862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10872439e4bfSJean-Christophe PLAGNIOL-VILLARD 10882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the interface */ 10892439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev) 10902439e4bfSJean-Christophe PLAGNIOL-VILLARD { 10912439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 10922439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 10932439e4bfSJean-Christophe PLAGNIOL-VILLARD 10942439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS); 10952439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS); 10962439e4bfSJean-Christophe PLAGNIOL-VILLARD 1097538be585SAndy Fleming while ((regs->ievent & (IEVENT_GRSC | IEVENT_GTSC)) 1098538be585SAndy Fleming != (IEVENT_GRSC | IEVENT_GTSC)) ; 10992439e4bfSJean-Christophe PLAGNIOL-VILLARD 11002439e4bfSJean-Christophe PLAGNIOL-VILLARD regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN); 11012439e4bfSJean-Christophe PLAGNIOL-VILLARD 11022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shut down the PHY, as needed */ 11032439e4bfSJean-Christophe PLAGNIOL-VILLARD if(priv->phyinfo) 11042439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_run_commands(priv, priv->phyinfo->shutdown); 11052439e4bfSJean-Christophe PLAGNIOL-VILLARD } 11062439e4bfSJean-Christophe PLAGNIOL-VILLARD 1107e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1149S = { 11082439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x1410ca, 11092439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1149S", 11102439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 11112439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 11122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 11132439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11142439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 11152439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 11162439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 11172439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 11182439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 11192439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 11202439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 11212439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11222439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 11232439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11242439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11252439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 11262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 11272439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 11282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 11292439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 11302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1131c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 11322439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11332439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11342439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 11352439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11362439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11372439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 11382439e4bfSJean-Christophe PLAGNIOL-VILLARD 11392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */ 1140e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5461S = { 11412439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060c1, /* 5461 ID */ 11422439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5461S", 11432439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 11442439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 11452439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 11462439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11472439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 11482439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 11492439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11502439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 11512439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11522439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11532439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 11542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 11552439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 11562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 11572439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 11582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 11592439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 11602439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11612439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11622439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 11632439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11642439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11652439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 11662439e4bfSJean-Christophe PLAGNIOL-VILLARD 1167e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5464S = { 11682439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x02060b1, /* 5464 ID */ 11692439e4bfSJean-Christophe PLAGNIOL-VILLARD "Broadcom BCM5464S", 11702439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, /* not clear to me what minor revisions we can shift away */ 11712439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 11722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 11732439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11742439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 11752439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 11762439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 11772439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 11782439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11792439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11802439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 11812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 11822439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 11832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 11842439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 11852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 11862439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr}, 11872439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11882439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11892439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 11902439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 11912439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 11922439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 11932439e4bfSJean-Christophe PLAGNIOL-VILLARD 1194e1957ef0SPeter Tyser static struct phy_info phy_info_BCM5482S = { 1195091dc9f6SZach LeRoy 0x0143bcb, 1196091dc9f6SZach LeRoy "Broadcom BCM5482S", 1197091dc9f6SZach LeRoy 4, 1198091dc9f6SZach LeRoy (struct phy_cmd[]) { /* config */ 1199091dc9f6SZach LeRoy /* Reset and configure the PHY */ 1200091dc9f6SZach LeRoy {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1201091dc9f6SZach LeRoy /* Setup read from auxilary control shadow register 7 */ 1202091dc9f6SZach LeRoy {MIIM_BCM54xx_AUXCNTL, MIIM_BCM54xx_AUXCNTL_ENCODE(7), NULL}, 1203091dc9f6SZach LeRoy /* Read Misc Control register and or in Ethernet@Wirespeed */ 1204091dc9f6SZach LeRoy {MIIM_BCM54xx_AUXCNTL, 0, &mii_BCM54xx_wirespeed}, 1205091dc9f6SZach LeRoy {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 12068abb8dccSPeter Tyser /* Initial config/enable of secondary SerDes interface */ 12078abb8dccSPeter Tyser {MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf), NULL}, 12088abb8dccSPeter Tyser /* Write intial value to secondary SerDes Contol */ 12098abb8dccSPeter Tyser {MIIM_BCM54XX_EXP_SEL, MIIM_BCM54XX_EXP_SEL_SSD | 0, NULL}, 12108abb8dccSPeter Tyser {MIIM_BCM54XX_EXP_DATA, MIIM_CONTROL_RESTART, NULL}, 12118abb8dccSPeter Tyser /* Enable copper/fiber auto-detect */ 12128abb8dccSPeter Tyser {MIIM_BCM54XX_SHD, MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201)}, 1213091dc9f6SZach LeRoy {miim_end,} 1214091dc9f6SZach LeRoy }, 1215091dc9f6SZach LeRoy (struct phy_cmd[]) { /* startup */ 1216091dc9f6SZach LeRoy /* Status is read once to clear old link state */ 1217091dc9f6SZach LeRoy {MIIM_STATUS, miim_read, NULL}, 12188abb8dccSPeter Tyser /* Determine copper/fiber, auto-negotiate, and read the result */ 12198abb8dccSPeter Tyser {MIIM_STATUS, miim_read, &mii_parse_BCM5482_sr}, 1220091dc9f6SZach LeRoy {miim_end,} 1221091dc9f6SZach LeRoy }, 1222091dc9f6SZach LeRoy (struct phy_cmd[]) { /* shutdown */ 1223091dc9f6SZach LeRoy {miim_end,} 1224091dc9f6SZach LeRoy }, 1225091dc9f6SZach LeRoy }; 1226091dc9f6SZach LeRoy 1227e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1011S = { 12282439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410c6, 12292439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1011S", 12302439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 12312439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 12322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 12332439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12342439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x1f, NULL}, 12352439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x200c, NULL}, 12362439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1d, 0x5, NULL}, 12372439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x0, NULL}, 12382439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x1e, 0x100, NULL}, 12392439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 12402439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 12412439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12422439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 12432439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12442439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12452439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 12462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 12472439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 12492439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1251c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 12522439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12532439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12542439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 12552439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12562439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12572439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12582439e4bfSJean-Christophe PLAGNIOL-VILLARD 1259e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1111S = { 12602439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cc, 12612439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1111S", 12622439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 12632439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 12642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset and configure the PHY */ 12652439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 126619580e66SDave Liu {0x1b, 0x848f, &mii_m88e1111s_setmode}, 12672439e4bfSJean-Christophe PLAGNIOL-VILLARD {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */ 12682439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 12692439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 12702439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 12712439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 12722439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12732439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12742439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 12752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 12762439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 12772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 12782439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 12792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1280c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 12812439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12822439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12832439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 12842439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 12852439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 12862439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 12872439e4bfSJean-Christophe PLAGNIOL-VILLARD 1288e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1118 = { 1289290ef643SRon Madrid 0x01410e1, 1290290ef643SRon Madrid "Marvell 88E1118", 1291290ef643SRon Madrid 4, 1292290ef643SRon Madrid (struct phy_cmd[]) { /* config */ 1293290ef643SRon Madrid /* Reset and configure the PHY */ 1294290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1295290ef643SRon Madrid {0x16, 0x0002, NULL}, /* Change Page Number */ 1296290ef643SRon Madrid {0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */ 129712a8b9dbSRon Madrid {0x16, 0x0003, NULL}, /* Change Page Number */ 129812a8b9dbSRon Madrid {0x10, 0x021e, NULL}, /* Adjust LED control */ 129912a8b9dbSRon Madrid {0x16, 0x0000, NULL}, /* Change Page Number */ 1300290ef643SRon Madrid {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1301290ef643SRon Madrid {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1302290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1303290ef643SRon Madrid {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1304290ef643SRon Madrid {miim_end,} 1305290ef643SRon Madrid }, 1306290ef643SRon Madrid (struct phy_cmd[]) { /* startup */ 1307290ef643SRon Madrid {0x16, 0x0000, NULL}, /* Change Page Number */ 1308290ef643SRon Madrid /* Status is read once to clear old link state */ 1309290ef643SRon Madrid {MIIM_STATUS, miim_read, NULL}, 1310290ef643SRon Madrid /* Auto-negotiate */ 131112a8b9dbSRon Madrid {MIIM_STATUS, miim_read, &mii_parse_sr}, 1312290ef643SRon Madrid /* Read the status */ 1313290ef643SRon Madrid {MIIM_88E1011_PHY_STATUS, miim_read, 1314290ef643SRon Madrid &mii_parse_88E1011_psr}, 1315290ef643SRon Madrid {miim_end,} 1316290ef643SRon Madrid }, 1317290ef643SRon Madrid (struct phy_cmd[]) { /* shutdown */ 1318290ef643SRon Madrid {miim_end,} 1319290ef643SRon Madrid }, 1320290ef643SRon Madrid }; 1321290ef643SRon Madrid 1322d23dc394SSergei Poselenov /* 1323d23dc394SSergei Poselenov * Since to access LED register we need do switch the page, we 1324d23dc394SSergei Poselenov * do LED configuring in the miim_read-like function as follows 1325d23dc394SSergei Poselenov */ 1326e1957ef0SPeter Tyser static uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv) 1327d23dc394SSergei Poselenov { 1328d23dc394SSergei Poselenov uint pg; 1329d23dc394SSergei Poselenov 1330d23dc394SSergei Poselenov /* Switch the page to access the led register */ 1331d23dc394SSergei Poselenov pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE); 1332d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE); 1333d23dc394SSergei Poselenov 1334d23dc394SSergei Poselenov /* Configure leds */ 1335d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL, 1336d23dc394SSergei Poselenov MIIM_88E1121_PHY_LED_DEF); 1337d23dc394SSergei Poselenov 1338d23dc394SSergei Poselenov /* Restore the page pointer */ 1339d23dc394SSergei Poselenov write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg); 1340d23dc394SSergei Poselenov return 0; 1341d23dc394SSergei Poselenov } 1342d23dc394SSergei Poselenov 1343e1957ef0SPeter Tyser static struct phy_info phy_info_M88E1121R = { 1344d23dc394SSergei Poselenov 0x01410cb, 1345d23dc394SSergei Poselenov "Marvell 88E1121R", 1346d23dc394SSergei Poselenov 4, 1347d23dc394SSergei Poselenov (struct phy_cmd[]) { /* config */ 1348d23dc394SSergei Poselenov /* Reset and configure the PHY */ 1349d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 1350d23dc394SSergei Poselenov {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 1351d23dc394SSergei Poselenov {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1352d23dc394SSergei Poselenov /* Configure leds */ 1353c6dbdfdaSPeter Tyser {MIIM_88E1121_PHY_LED_CTRL, miim_read, &mii_88E1121_set_led}, 1354d23dc394SSergei Poselenov {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 135523afaba6SAnatolij Gustschin /* Disable IRQs and de-assert interrupt */ 135623afaba6SAnatolij Gustschin {MIIM_88E1121_PHY_IRQ_EN, 0, NULL}, 135723afaba6SAnatolij Gustschin {MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL}, 1358d23dc394SSergei Poselenov {miim_end,} 1359d23dc394SSergei Poselenov }, 1360d23dc394SSergei Poselenov (struct phy_cmd[]) { /* startup */ 1361d23dc394SSergei Poselenov /* Status is read once to clear old link state */ 1362d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, NULL}, 1363d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_sr}, 1364d23dc394SSergei Poselenov {MIIM_STATUS, miim_read, &mii_parse_link}, 1365d23dc394SSergei Poselenov {miim_end,} 1366d23dc394SSergei Poselenov }, 1367d23dc394SSergei Poselenov (struct phy_cmd[]) { /* shutdown */ 1368d23dc394SSergei Poselenov {miim_end,} 1369d23dc394SSergei Poselenov }, 1370d23dc394SSergei Poselenov }; 1371d23dc394SSergei Poselenov 13722439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv) 13732439e4bfSJean-Christophe PLAGNIOL-VILLARD { 13742439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_data = read_phy_reg(priv, mii_reg); 13752439e4bfSJean-Christophe PLAGNIOL-VILLARD 13762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setting MIIM_88E1145_PHY_EXT_CR */ 13772439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->flags & TSEC_REDUCED) 13782439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data | 13792439e4bfSJean-Christophe PLAGNIOL-VILLARD MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY; 13802439e4bfSJean-Christophe PLAGNIOL-VILLARD else 13812439e4bfSJean-Christophe PLAGNIOL-VILLARD return mii_data; 13822439e4bfSJean-Christophe PLAGNIOL-VILLARD } 13832439e4bfSJean-Christophe PLAGNIOL-VILLARD 13842439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = { 13852439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x01410cd, 13862439e4bfSJean-Christophe PLAGNIOL-VILLARD "Marvell 88E1145", 13872439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 13882439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 13892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PHY */ 13902439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 13912439e4bfSJean-Christophe PLAGNIOL-VILLARD 13922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Errata E0, E1 */ 13932439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x001b, NULL}, 13942439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0x418f, NULL}, 13952439e4bfSJean-Christophe PLAGNIOL-VILLARD {29, 0x0016, NULL}, 13962439e4bfSJean-Christophe PLAGNIOL-VILLARD {30, 0xa2da, NULL}, 13972439e4bfSJean-Christophe PLAGNIOL-VILLARD 13982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure the PHY */ 13992439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 14002439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1401c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO, NULL}, 14022439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode}, 14032439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 14042439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL}, 14052439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14062439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14072439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 14082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 14092439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 14102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 14112439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 1412c6dbdfdaSPeter Tyser {MIIM_88E1111_PHY_LED_CONTROL, MIIM_88E1111_PHY_LED_DIRECT, NULL}, 14132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status */ 1414c6dbdfdaSPeter Tyser {MIIM_88E1011_PHY_STATUS, miim_read, &mii_parse_88E1011_psr}, 14152439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14162439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14172439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 14182439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14192439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14202439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14212439e4bfSJean-Christophe PLAGNIOL-VILLARD 1422e1957ef0SPeter Tyser static struct phy_info phy_info_cis8204 = { 14232439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f11, 14242439e4bfSJean-Christophe PLAGNIOL-VILLARD "Cicada Cis8204", 14252439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 14262439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 14272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 1428c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 14292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 14302439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 14312439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT, 14322439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_fixled}, 14332439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT, 14342439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_cis8204_setmode}, 14352439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14362439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14372439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 14382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 14392439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 14402439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 14412439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 14422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1443c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201}, 14442439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14452439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14462439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 14472439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14482439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14492439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 14502439e4bfSJean-Christophe PLAGNIOL-VILLARD 14512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */ 1452e1957ef0SPeter Tyser static struct phy_info phy_info_cis8201 = { 14532439e4bfSJean-Christophe PLAGNIOL-VILLARD 0xfc41, 14542439e4bfSJean-Christophe PLAGNIOL-VILLARD "CIS8201", 14552439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 14562439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 14572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 1458c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 14592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the interface mode */ 1460c6dbdfdaSPeter Tyser {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL}, 14612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 14622439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 14632439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14642439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14652439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 14662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 14672439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 14682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 14692439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 14702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1471c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201}, 14722439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14732439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14742439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 14752439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 14762439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 14772439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1478e1957ef0SPeter Tyser 1479e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8211 = { 1480736323a4SPieter Henning 0xfc4b, 1481736323a4SPieter Henning "Vitesse VSC8211", 1482736323a4SPieter Henning 4, 1483736323a4SPieter Henning (struct phy_cmd[]) { /* config */ 1484736323a4SPieter Henning /* Override PHY config settings */ 1485c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, MIIM_CIS8201_AUXCONSTAT_INIT, NULL}, 1486736323a4SPieter Henning /* Set up the interface mode */ 1487c6dbdfdaSPeter Tyser {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT, NULL}, 1488736323a4SPieter Henning /* Configure some basic stuff */ 1489736323a4SPieter Henning {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1490736323a4SPieter Henning {miim_end,} 1491736323a4SPieter Henning }, 1492736323a4SPieter Henning (struct phy_cmd[]) { /* startup */ 1493736323a4SPieter Henning /* Read the Status (2x to make sure link is right) */ 1494736323a4SPieter Henning {MIIM_STATUS, miim_read, NULL}, 1495736323a4SPieter Henning /* Auto-negotiate */ 1496736323a4SPieter Henning {MIIM_STATUS, miim_read, &mii_parse_sr}, 1497736323a4SPieter Henning /* Read the status */ 1498c6dbdfdaSPeter Tyser {MIIM_CIS8201_AUX_CONSTAT, miim_read, &mii_parse_cis8201}, 1499736323a4SPieter Henning {miim_end,} 1500736323a4SPieter Henning }, 1501736323a4SPieter Henning (struct phy_cmd[]) { /* shutdown */ 1502736323a4SPieter Henning {miim_end,} 1503736323a4SPieter Henning }, 1504736323a4SPieter Henning }; 1505e1957ef0SPeter Tyser 1506e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8244 = { 15072439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x3f1b, 15082439e4bfSJean-Christophe PLAGNIOL-VILLARD "Vitesse VSC8244", 15092439e4bfSJean-Christophe PLAGNIOL-VILLARD 6, 15102439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 15112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Override PHY config settings */ 15122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 15132439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 15142439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15152439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15162439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 15172439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Status (2x to make sure link is right) */ 15182439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 15192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 15202439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 15212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1522c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 15232439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15242439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15252439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 15262439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 15272439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 15282439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 15292439e4bfSJean-Christophe PLAGNIOL-VILLARD 1530e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8641 = { 1531b7fe25d2SPoonam Aggrwal 0x7043, 1532b7fe25d2SPoonam Aggrwal "Vitesse VSC8641", 1533b7fe25d2SPoonam Aggrwal 4, 1534b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* config */ 1535b7fe25d2SPoonam Aggrwal /* Configure some basic stuff */ 1536b7fe25d2SPoonam Aggrwal {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1537b7fe25d2SPoonam Aggrwal {miim_end,} 1538b7fe25d2SPoonam Aggrwal }, 1539b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* startup */ 1540b7fe25d2SPoonam Aggrwal /* Read the Status (2x to make sure link is right) */ 1541b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, NULL}, 1542b7fe25d2SPoonam Aggrwal /* Auto-negotiate */ 1543b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, &mii_parse_sr}, 1544b7fe25d2SPoonam Aggrwal /* Read the status */ 1545c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 1546b7fe25d2SPoonam Aggrwal {miim_end,} 1547b7fe25d2SPoonam Aggrwal }, 1548b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* shutdown */ 1549b7fe25d2SPoonam Aggrwal {miim_end,} 1550b7fe25d2SPoonam Aggrwal }, 1551b7fe25d2SPoonam Aggrwal }; 1552b7fe25d2SPoonam Aggrwal 1553e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8221 = { 1554b7fe25d2SPoonam Aggrwal 0xfc55, 1555b7fe25d2SPoonam Aggrwal "Vitesse VSC8221", 1556b7fe25d2SPoonam Aggrwal 4, 1557b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* config */ 1558b7fe25d2SPoonam Aggrwal /* Configure some basic stuff */ 1559b7fe25d2SPoonam Aggrwal {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 1560b7fe25d2SPoonam Aggrwal {miim_end,} 1561b7fe25d2SPoonam Aggrwal }, 1562b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* startup */ 1563b7fe25d2SPoonam Aggrwal /* Read the Status (2x to make sure link is right) */ 1564b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, NULL}, 1565b7fe25d2SPoonam Aggrwal /* Auto-negotiate */ 1566b7fe25d2SPoonam Aggrwal {MIIM_STATUS, miim_read, &mii_parse_sr}, 1567b7fe25d2SPoonam Aggrwal /* Read the status */ 1568c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 1569b7fe25d2SPoonam Aggrwal {miim_end,} 1570b7fe25d2SPoonam Aggrwal }, 1571b7fe25d2SPoonam Aggrwal (struct phy_cmd[]) { /* shutdown */ 1572b7fe25d2SPoonam Aggrwal {miim_end,} 1573b7fe25d2SPoonam Aggrwal }, 1574b7fe25d2SPoonam Aggrwal }; 1575b7fe25d2SPoonam Aggrwal 1576e1957ef0SPeter Tyser static struct phy_info phy_info_VSC8601 = { 15772d934ea5STor Krill 0x00007042, 15782d934ea5STor Krill "Vitesse VSC8601", 15792d934ea5STor Krill 4, 15802d934ea5STor Krill (struct phy_cmd[]) { /* config */ 15812d934ea5STor Krill /* Override PHY config settings */ 15822d934ea5STor Krill /* Configure some basic stuff */ 15832d934ea5STor Krill {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 15846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_VSC8601_SKEWFIX 15852d934ea5STor Krill {MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL}, 15866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX) 15879acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,1,NULL}, 1588c6dbdfdaSPeter Tyser #define VSC8101_SKEW \ 1589c6dbdfdaSPeter Tyser (CONFIG_SYS_VSC8601_SKEW_TX << 14) | (CONFIG_SYS_VSC8601_SKEW_RX << 12) 15909acde129SAndre Schwarz {MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL}, 15919acde129SAndre Schwarz {MIIM_EXT_PAGE_ACCESS,0,NULL}, 15929acde129SAndre Schwarz #endif 15932d934ea5STor Krill #endif 1594c9d6b692SAndre Schwarz {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 1595c9d6b692SAndre Schwarz {MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init}, 15962d934ea5STor Krill {miim_end,} 15972d934ea5STor Krill }, 15982d934ea5STor Krill (struct phy_cmd[]) { /* startup */ 15992d934ea5STor Krill /* Read the Status (2x to make sure link is right) */ 16002d934ea5STor Krill {MIIM_STATUS, miim_read, NULL}, 16012d934ea5STor Krill /* Auto-negotiate */ 16022d934ea5STor Krill {MIIM_STATUS, miim_read, &mii_parse_sr}, 16032d934ea5STor Krill /* Read the status */ 1604c6dbdfdaSPeter Tyser {MIIM_VSC8244_AUX_CONSTAT, miim_read, &mii_parse_vsc8244}, 16052d934ea5STor Krill {miim_end,} 16062d934ea5STor Krill }, 16072d934ea5STor Krill (struct phy_cmd[]) { /* shutdown */ 16082d934ea5STor Krill {miim_end,} 16092d934ea5STor Krill }, 16102d934ea5STor Krill }; 16112d934ea5STor Krill 1612e1957ef0SPeter Tyser static struct phy_info phy_info_dm9161 = { 16132439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0181b88, 16142439e4bfSJean-Christophe PLAGNIOL-VILLARD "Davicom DM9161E", 16152439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 16162439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 16172439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL}, 16182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do not bypass the scrambler/descrambler */ 16192439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL}, 16202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear 10BTCSR to default */ 1621c6dbdfdaSPeter Tyser {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT, NULL}, 16222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure some basic stuff */ 16232439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_CR_INIT, NULL}, 16242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart Auto Negotiation */ 16252439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL}, 16262439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16272439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16282439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 16292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 16302439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 16312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 16322439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 16332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the status */ 1634c6dbdfdaSPeter Tyser {MIIM_DM9161_SCSR, miim_read, &mii_parse_dm9161_scsr}, 16352439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16362439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16372439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 16382439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16392439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16402439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1641c6dbdfdaSPeter Tyser 164226918b79SHeiko Schocher /* micrel KSZ804 */ 164326918b79SHeiko Schocher static struct phy_info phy_info_ksz804 = { 164426918b79SHeiko Schocher 0x0022151, 164526918b79SHeiko Schocher "Micrel KSZ804 PHY", 164626918b79SHeiko Schocher 4, 164726918b79SHeiko Schocher (struct phy_cmd[]) { /* config */ 16488ef583a0SMike Frysinger {MII_BMCR, BMCR_RESET, NULL}, 16498ef583a0SMike Frysinger {MII_BMCR, BMCR_ANENABLE|BMCR_ANRESTART, NULL}, 165026918b79SHeiko Schocher {miim_end,} 165126918b79SHeiko Schocher }, 165226918b79SHeiko Schocher (struct phy_cmd[]) { /* startup */ 16538ef583a0SMike Frysinger {MII_BMSR, miim_read, NULL}, 16548ef583a0SMike Frysinger {MII_BMSR, miim_read, &mii_parse_sr}, 16558ef583a0SMike Frysinger {MII_BMSR, miim_read, &mii_parse_link}, 165626918b79SHeiko Schocher {miim_end,} 165726918b79SHeiko Schocher }, 165826918b79SHeiko Schocher (struct phy_cmd[]) { /* shutdown */ 165926918b79SHeiko Schocher {miim_end,} 166026918b79SHeiko Schocher } 166126918b79SHeiko Schocher }; 166226918b79SHeiko Schocher 16632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor. */ 1664e1957ef0SPeter Tyser static struct phy_info phy_info_generic = { 16652439e4bfSJean-Christophe PLAGNIOL-VILLARD 0, 16662439e4bfSJean-Christophe PLAGNIOL-VILLARD "Unknown/Generic PHY", 16672439e4bfSJean-Christophe PLAGNIOL-VILLARD 32, 16682439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 16698ef583a0SMike Frysinger {MII_BMCR, BMCR_RESET, NULL}, 16708ef583a0SMike Frysinger {MII_BMCR, BMCR_ANENABLE|BMCR_ANRESTART, NULL}, 16712439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16722439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16732439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 16748ef583a0SMike Frysinger {MII_BMSR, miim_read, NULL}, 16758ef583a0SMike Frysinger {MII_BMSR, miim_read, &mii_parse_sr}, 16768ef583a0SMike Frysinger {MII_BMSR, miim_read, &mii_parse_link}, 16772439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16782439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 16792439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 16802439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 16812439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16822439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 16832439e4bfSJean-Christophe PLAGNIOL-VILLARD 1684e1957ef0SPeter Tyser static uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv) 16852439e4bfSJean-Christophe PLAGNIOL-VILLARD { 16862439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int speed; 16872439e4bfSJean-Christophe PLAGNIOL-VILLARD if (priv->link) { 16882439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK; 16892439e4bfSJean-Christophe PLAGNIOL-VILLARD 16902439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (speed) { 16912439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10HDX: 16922439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 16932439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 16942439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 16952439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_10FDX: 16962439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 16972439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 16982439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 16992439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_LXT971_SR2_100HDX: 17002439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 17012439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 17022439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 17032439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 17042439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 17052439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 17062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17072439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 17082439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 0; 17092439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 17102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17112439e4bfSJean-Christophe PLAGNIOL-VILLARD 17122439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 17132439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17142439e4bfSJean-Christophe PLAGNIOL-VILLARD 17152439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = { 17162439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0001378e, 17172439e4bfSJean-Christophe PLAGNIOL-VILLARD "LXT971", 17182439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 17192439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 17202439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CR, MIIM_CR_INIT, mii_cr_init}, /* autonegotiate */ 17212439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 17222439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 17232439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup - enable interrupts */ 17242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* { 0x12, 0x00f2, NULL }, */ 17252439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 17262439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 17272439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2}, 17282439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 17292439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 17302439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown - disable interrupts */ 17312439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 17322439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 17332439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 17342439e4bfSJean-Christophe PLAGNIOL-VILLARD 17352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex 17362439e4bfSJean-Christophe PLAGNIOL-VILLARD * information 17372439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1738e1957ef0SPeter Tyser static uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv) 17392439e4bfSJean-Christophe PLAGNIOL-VILLARD { 17402439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (mii_reg & MIIM_DP83865_SPD_MASK) { 17412439e4bfSJean-Christophe PLAGNIOL-VILLARD 17422439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_1000: 17432439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 1000; 17442439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 17452439e4bfSJean-Christophe PLAGNIOL-VILLARD 17462439e4bfSJean-Christophe PLAGNIOL-VILLARD case MIIM_DP83865_SPD_100: 17472439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 100; 17482439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 17492439e4bfSJean-Christophe PLAGNIOL-VILLARD 17502439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 17512439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->speed = 10; 17522439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 17532439e4bfSJean-Christophe PLAGNIOL-VILLARD 17542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17552439e4bfSJean-Christophe PLAGNIOL-VILLARD 17562439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_reg & MIIM_DP83865_DPX_FULL) 17572439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 1; 17582439e4bfSJean-Christophe PLAGNIOL-VILLARD else 17592439e4bfSJean-Christophe PLAGNIOL-VILLARD priv->duplexity = 0; 17602439e4bfSJean-Christophe PLAGNIOL-VILLARD 17612439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 17622439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17632439e4bfSJean-Christophe PLAGNIOL-VILLARD 1764e1957ef0SPeter Tyser static struct phy_info phy_info_dp83865 = { 17652439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x20005c7, 17662439e4bfSJean-Christophe PLAGNIOL-VILLARD "NatSemi DP83865", 17672439e4bfSJean-Christophe PLAGNIOL-VILLARD 4, 17682439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* config */ 17692439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL}, 17702439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 17712439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 17722439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* startup */ 17732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status is read once to clear old link state */ 17742439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, NULL}, 17752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Auto-negotiate */ 17762439e4bfSJean-Christophe PLAGNIOL-VILLARD {MIIM_STATUS, miim_read, &mii_parse_sr}, 17772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the link and auto-neg status */ 1778c6dbdfdaSPeter Tyser {MIIM_DP83865_LANR, miim_read, &mii_parse_dp83865_lanr}, 17792439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 17802439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 17812439e4bfSJean-Christophe PLAGNIOL-VILLARD (struct phy_cmd[]) { /* shutdown */ 17822439e4bfSJean-Christophe PLAGNIOL-VILLARD {miim_end,} 17832439e4bfSJean-Christophe PLAGNIOL-VILLARD }, 17842439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 17852439e4bfSJean-Christophe PLAGNIOL-VILLARD 1786e1957ef0SPeter Tyser static struct phy_info phy_info_rtl8211b = { 178718ee320fSDave Liu 0x001cc91, 178818ee320fSDave Liu "RealTek RTL8211B", 178918ee320fSDave Liu 4, 179018ee320fSDave Liu (struct phy_cmd[]) { /* config */ 179118ee320fSDave Liu /* Reset and configure the PHY */ 179218ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 179318ee320fSDave Liu {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL}, 179418ee320fSDave Liu {MIIM_ANAR, MIIM_ANAR_INIT, NULL}, 179518ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL}, 179618ee320fSDave Liu {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init}, 179718ee320fSDave Liu {miim_end,} 179818ee320fSDave Liu }, 179918ee320fSDave Liu (struct phy_cmd[]) { /* startup */ 180018ee320fSDave Liu /* Status is read once to clear old link state */ 180118ee320fSDave Liu {MIIM_STATUS, miim_read, NULL}, 180218ee320fSDave Liu /* Auto-negotiate */ 180318ee320fSDave Liu {MIIM_STATUS, miim_read, &mii_parse_sr}, 180418ee320fSDave Liu /* Read the status */ 180518ee320fSDave Liu {MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr}, 180618ee320fSDave Liu {miim_end,} 180718ee320fSDave Liu }, 180818ee320fSDave Liu (struct phy_cmd[]) { /* shutdown */ 180918ee320fSDave Liu {miim_end,} 181018ee320fSDave Liu }, 181118ee320fSDave Liu }; 181218ee320fSDave Liu 1813*19d68d20SLi Yang struct phy_info phy_info_AR8021 = { 1814*19d68d20SLi Yang 0x4dd04, 1815*19d68d20SLi Yang "AR8021", 1816*19d68d20SLi Yang 4, 1817*19d68d20SLi Yang (struct phy_cmd[]) { /* config */ 1818*19d68d20SLi Yang {MII_BMCR, BMCR_RESET, NULL}, 1819*19d68d20SLi Yang {MII_BMCR, BMCR_ANENABLE|BMCR_ANRESTART, NULL}, 1820*19d68d20SLi Yang {0x1d, 0x05, NULL}, 1821*19d68d20SLi Yang {0x1e, 0x3D47, NULL}, 1822*19d68d20SLi Yang {miim_end,} 1823*19d68d20SLi Yang }, 1824*19d68d20SLi Yang (struct phy_cmd[]) { /* startup */ 1825*19d68d20SLi Yang {MII_BMSR, miim_read, NULL}, 1826*19d68d20SLi Yang {MII_BMSR, miim_read, &mii_parse_sr}, 1827*19d68d20SLi Yang {MII_BMSR, miim_read, &mii_parse_link}, 1828*19d68d20SLi Yang {miim_end,} 1829*19d68d20SLi Yang }, 1830*19d68d20SLi Yang (struct phy_cmd[]) { /* shutdown */ 1831*19d68d20SLi Yang {miim_end,} 1832*19d68d20SLi Yang } 1833*19d68d20SLi Yang }; 1834*19d68d20SLi Yang 1835e1957ef0SPeter Tyser static struct phy_info *phy_info[] = { 18362439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8204, 18372439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_cis8201, 18382439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5461S, 18392439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_BCM5464S, 1840091dc9f6SZach LeRoy &phy_info_BCM5482S, 18412439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1011S, 18422439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1111S, 1843290ef643SRon Madrid &phy_info_M88E1118, 1844d23dc394SSergei Poselenov &phy_info_M88E1121R, 18452439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1145, 18462439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_M88E1149S, 18472439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dm9161, 184826918b79SHeiko Schocher &phy_info_ksz804, 18492439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_lxt971, 1850736323a4SPieter Henning &phy_info_VSC8211, 18512439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_VSC8244, 18522d934ea5STor Krill &phy_info_VSC8601, 1853b7fe25d2SPoonam Aggrwal &phy_info_VSC8641, 1854b7fe25d2SPoonam Aggrwal &phy_info_VSC8221, 18552439e4bfSJean-Christophe PLAGNIOL-VILLARD &phy_info_dp83865, 185618ee320fSDave Liu &phy_info_rtl8211b, 1857*19d68d20SLi Yang &phy_info_AR8021, 18580452352dSPaul Gortmaker &phy_info_generic, /* must be last; has ID 0 and 32 bit mask */ 18592439e4bfSJean-Christophe PLAGNIOL-VILLARD NULL 18602439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 18612439e4bfSJean-Christophe PLAGNIOL-VILLARD 18622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through 18632439e4bfSJean-Christophe PLAGNIOL-VILLARD * all of the known PHYs to see if one matches. If so, return 18642439e4bfSJean-Christophe PLAGNIOL-VILLARD * it, if not, return NULL 18652439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1866e1957ef0SPeter Tyser static struct phy_info *get_phy_info(struct eth_device *dev) 18672439e4bfSJean-Christophe PLAGNIOL-VILLARD { 18682439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = (struct tsec_private *)dev->priv; 18692439e4bfSJean-Christophe PLAGNIOL-VILLARD uint phy_reg, phy_ID; 18702439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 18712439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *theInfo = NULL; 18722439e4bfSJean-Christophe PLAGNIOL-VILLARD 18732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR1, and put them in the upper half */ 18742439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR1); 18752439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID = (phy_reg & 0xffff) << 16; 18762439e4bfSJean-Christophe PLAGNIOL-VILLARD 18772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the bits from PHYIR2, and put them in the lower half */ 18782439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg = read_phy_reg(priv, MIIM_PHYIR2); 18792439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_ID |= (phy_reg & 0xffff); 18802439e4bfSJean-Christophe PLAGNIOL-VILLARD 18812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* loop through all the known PHY types, and find one that */ 18822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* matches the ID we read from the PHY. */ 18832439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; phy_info[i]; i++) { 18842439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) { 18852439e4bfSJean-Christophe PLAGNIOL-VILLARD theInfo = phy_info[i]; 18862439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 18872439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18892439e4bfSJean-Christophe PLAGNIOL-VILLARD 18900452352dSPaul Gortmaker if (theInfo == &phy_info_generic) { 1891c6dbdfdaSPeter Tyser printf("%s: No support for PHY id %x; assuming generic\n", 1892c6dbdfdaSPeter Tyser dev->name, phy_ID); 18932439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 18942439e4bfSJean-Christophe PLAGNIOL-VILLARD debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID); 18952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18962439e4bfSJean-Christophe PLAGNIOL-VILLARD 18972439e4bfSJean-Christophe PLAGNIOL-VILLARD return theInfo; 18982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18992439e4bfSJean-Christophe PLAGNIOL-VILLARD 19002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's 19012439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY, running functions as necessary 19022439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1903e1957ef0SPeter Tyser static void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd) 19042439e4bfSJean-Christophe PLAGNIOL-VILLARD { 19052439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 19062439e4bfSJean-Christophe PLAGNIOL-VILLARD uint result; 1907b9e186fcSSandeep Gopalpet volatile tsec_mdio_t *phyregs = priv->phyregs; 19082439e4bfSJean-Christophe PLAGNIOL-VILLARD 19092439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_RESET; 19102439e4bfSJean-Christophe PLAGNIOL-VILLARD 19112439e4bfSJean-Christophe PLAGNIOL-VILLARD phyregs->miimcfg = MIIMCFG_INIT_VALUE; 19122439e4bfSJean-Christophe PLAGNIOL-VILLARD 19132439e4bfSJean-Christophe PLAGNIOL-VILLARD while (phyregs->miimind & MIIMIND_BUSY) ; 19142439e4bfSJean-Christophe PLAGNIOL-VILLARD 19152439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; cmd->mii_reg != miim_end; i++) { 19162439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->mii_data == miim_read) { 19172439e4bfSJean-Christophe PLAGNIOL-VILLARD result = read_phy_reg(priv, cmd->mii_reg); 19182439e4bfSJean-Christophe PLAGNIOL-VILLARD 19192439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 19202439e4bfSJean-Christophe PLAGNIOL-VILLARD (*(cmd->funct)) (result, priv); 19212439e4bfSJean-Christophe PLAGNIOL-VILLARD 19222439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 19232439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd->funct != NULL) 19242439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (*(cmd->funct)) (cmd->mii_reg, priv); 19252439e4bfSJean-Christophe PLAGNIOL-VILLARD else 19262439e4bfSJean-Christophe PLAGNIOL-VILLARD result = cmd->mii_data; 19272439e4bfSJean-Christophe PLAGNIOL-VILLARD 19282439e4bfSJean-Christophe PLAGNIOL-VILLARD write_phy_reg(priv, cmd->mii_reg, result); 19292439e4bfSJean-Christophe PLAGNIOL-VILLARD 19302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19312439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd++; 19322439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19332439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19342439e4bfSJean-Christophe PLAGNIOL-VILLARD 19352439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \ 19362439e4bfSJean-Christophe PLAGNIOL-VILLARD && !defined(BITBANGMII) 19372439e4bfSJean-Christophe PLAGNIOL-VILLARD 19382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 19392439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read a MII PHY register. 19402439e4bfSJean-Christophe PLAGNIOL-VILLARD * 19412439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 19422439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 19432439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 19445700bb63SMike Frysinger static int tsec_miiphy_read(const char *devname, unsigned char addr, 19452439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short *value) 19462439e4bfSJean-Christophe PLAGNIOL-VILLARD { 19472439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short ret; 194855fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 19492439e4bfSJean-Christophe PLAGNIOL-VILLARD 19502439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 19512439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't read PHY at address %d\n", addr); 19522439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 19532439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19542439e4bfSJean-Christophe PLAGNIOL-VILLARD 19552abe361cSAndy Fleming ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg); 19562439e4bfSJean-Christophe PLAGNIOL-VILLARD *value = ret; 19572439e4bfSJean-Christophe PLAGNIOL-VILLARD 19582439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 19592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19602439e4bfSJean-Christophe PLAGNIOL-VILLARD 19612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 19622439e4bfSJean-Christophe PLAGNIOL-VILLARD * Write a MII PHY register. 19632439e4bfSJean-Christophe PLAGNIOL-VILLARD * 19642439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 19652439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 on success 19662439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 19675700bb63SMike Frysinger static int tsec_miiphy_write(const char *devname, unsigned char addr, 19682439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char reg, unsigned short value) 19692439e4bfSJean-Christophe PLAGNIOL-VILLARD { 197055fe7c57Smichael.firth@bt.com struct tsec_private *priv = privlist[0]; 19712439e4bfSJean-Christophe PLAGNIOL-VILLARD 19722439e4bfSJean-Christophe PLAGNIOL-VILLARD if (NULL == priv) { 19732439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Can't write PHY at address %d\n", addr); 19742439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 19752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19762439e4bfSJean-Christophe PLAGNIOL-VILLARD 19772abe361cSAndy Fleming tsec_local_mdio_write(priv->phyregs, addr, reg, value); 19782439e4bfSJean-Christophe PLAGNIOL-VILLARD 19792439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 19802439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19812439e4bfSJean-Christophe PLAGNIOL-VILLARD 19822439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 19832439e4bfSJean-Christophe PLAGNIOL-VILLARD 19842439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 19852439e4bfSJean-Christophe PLAGNIOL-VILLARD 19862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */ 19872439e4bfSJean-Christophe PLAGNIOL-VILLARD 19882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */ 19892439e4bfSJean-Christophe PLAGNIOL-VILLARD 19902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so: 19912439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1) Take the Destination Address (ie the multicast address), and 19922439e4bfSJean-Christophe PLAGNIOL-VILLARD * do a CRC on it (little endian), and reverse the bits of the 19932439e4bfSJean-Christophe PLAGNIOL-VILLARD * result. 19942439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2) Use the 8 most significant bits as a hash into a 256-entry 19952439e4bfSJean-Christophe PLAGNIOL-VILLARD * table. The table is controlled through 8 32-bit registers: 19962439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is 19972439e4bfSJean-Christophe PLAGNIOL-VILLARD * gaddr7. This means that the 3 most significant bits in the 19982439e4bfSJean-Christophe PLAGNIOL-VILLARD * hash index which gaddr register to use, and the 5 other bits 19992439e4bfSJean-Christophe PLAGNIOL-VILLARD * indicate which bit (assuming an IBM numbering scheme, which 20002439e4bfSJean-Christophe PLAGNIOL-VILLARD * for PowerPC (tm) is usually the case) in the tregister holds 20012439e4bfSJean-Christophe PLAGNIOL-VILLARD * the entry. */ 20022439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 20032439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set) 20042439e4bfSJean-Christophe PLAGNIOL-VILLARD { 20052439e4bfSJean-Christophe PLAGNIOL-VILLARD struct tsec_private *priv = privlist[1]; 20062439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile tsec_t *regs = priv->regs; 20072439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile u32 *reg_array, value; 20082439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 result, whichbit, whichreg; 20092439e4bfSJean-Christophe PLAGNIOL-VILLARD 20102439e4bfSJean-Christophe PLAGNIOL-VILLARD result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff); 20112439e4bfSJean-Christophe PLAGNIOL-VILLARD whichbit = result & 0x1f; /* the 5 LSB = which bit to set */ 20122439e4bfSJean-Christophe PLAGNIOL-VILLARD whichreg = result >> 5; /* the 3 MSB = which reg to set it in */ 20132439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (1 << (31-whichbit)); 20142439e4bfSJean-Christophe PLAGNIOL-VILLARD 20152439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array = &(regs->hash.gaddr0); 20162439e4bfSJean-Christophe PLAGNIOL-VILLARD 20172439e4bfSJean-Christophe PLAGNIOL-VILLARD if (set) { 20182439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] |= value; 20192439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 20202439e4bfSJean-Christophe PLAGNIOL-VILLARD reg_array[whichreg] &= ~value; 20212439e4bfSJean-Christophe PLAGNIOL-VILLARD } 20222439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 20232439e4bfSJean-Christophe PLAGNIOL-VILLARD } 20242439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */ 2025