xref: /rk3399_rockchip-uboot/drivers/net/tsec.c (revision 0d071cdd782e917b43e04869843df31670231ffd)
12439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
22439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Freescale Three Speed Ethernet Controller driver
32439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
42439e4bfSJean-Christophe PLAGNIOL-VILLARD  * This software may be used and distributed according to the
52439e4bfSJean-Christophe PLAGNIOL-VILLARD  * terms of the GNU Public License, Version 2, incorporated
62439e4bfSJean-Christophe PLAGNIOL-VILLARD  * herein by reference.
72439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
84c2e3da8SKumar Gala  * Copyright (C) 2004-2009 Freescale Semiconductor, Inc.
92439e4bfSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2003, Motorola, Inc.
102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * author Andy Fleming
112439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
122439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h>
152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
162439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
172439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
182439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h>
19dd3d1f56SAndy Fleming #include <tsec.h>
20*0d071cddSKim Phillips #include <asm/errno.h>
212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
222439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "miiphy.h"
232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
242439e4bfSJean-Christophe PLAGNIOL-VILLARD DECLARE_GLOBAL_DATA_PTR;
252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_CNT		2
272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
282439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint rxIdx;		/* index of the current RX buffer */
292439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint txIdx;		/* index of the current TX buffer */
302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
312439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef volatile struct rtxbd {
322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txbd8_t txbd[TX_BUF_CNT];
332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rxbd8_t rxbd[PKTBUFSRX];
342439e4bfSJean-Christophe PLAGNIOL-VILLARD } RTXBD;
352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3675b9d4aeSAndy Fleming #define MAXCONTROLLERS	(8)
372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
382439e4bfSJean-Christophe PLAGNIOL-VILLARD static int relocated = 0;
392439e4bfSJean-Christophe PLAGNIOL-VILLARD 
402439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct tsec_private *privlist[MAXCONTROLLERS];
4175b9d4aeSAndy Fleming static int num_tsecs = 0;
422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
432439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef __GNUC__
442439e4bfSJean-Christophe PLAGNIOL-VILLARD static RTXBD rtx __attribute__ ((aligned(8)));
452439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
462439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "rtx must be 64-bit aligned"
472439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
492439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev,
502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		     volatile void *packet, int length);
512439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev);
522439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_init(struct eth_device *dev, bd_t * bd);
532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev);
542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs);
552439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev);
562439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev);
572439e4bfSJean-Christophe PLAGNIOL-VILLARD void write_phy_reg(struct tsec_private *priv, uint regnum, uint value);
582439e4bfSJean-Christophe PLAGNIOL-VILLARD uint read_phy_reg(struct tsec_private *priv, uint regnum);
592439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev);
602439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd);
612439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev);
622439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void);
632439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
652439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr,
662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     unsigned char reg, unsigned short value);
672439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr,
682439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    unsigned char reg, unsigned short *value);
692439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
702439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
712439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set);
722439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7475b9d4aeSAndy Fleming /* Default initializations for TSEC controllers. */
7575b9d4aeSAndy Fleming 
7675b9d4aeSAndy Fleming static struct tsec_info_struct tsec_info[] = {
7775b9d4aeSAndy Fleming #ifdef CONFIG_TSEC1
7875b9d4aeSAndy Fleming 	STD_TSEC_INFO(1),	/* TSEC1 */
7975b9d4aeSAndy Fleming #endif
8075b9d4aeSAndy Fleming #ifdef CONFIG_TSEC2
8175b9d4aeSAndy Fleming 	STD_TSEC_INFO(2),	/* TSEC2 */
8275b9d4aeSAndy Fleming #endif
8375b9d4aeSAndy Fleming #ifdef CONFIG_MPC85XX_FEC
8475b9d4aeSAndy Fleming 	{
8575b9d4aeSAndy Fleming 		.regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000),
8675b9d4aeSAndy Fleming 		.miiregs = (tsec_t *)(TSEC_BASE_ADDR),
8775b9d4aeSAndy Fleming 		.devname = CONFIG_MPC85XX_FEC_NAME,
8875b9d4aeSAndy Fleming 		.phyaddr = FEC_PHY_ADDR,
8975b9d4aeSAndy Fleming 		.flags = FEC_FLAGS
9075b9d4aeSAndy Fleming 	},			/* FEC */
9175b9d4aeSAndy Fleming #endif
9275b9d4aeSAndy Fleming #ifdef CONFIG_TSEC3
9375b9d4aeSAndy Fleming 	STD_TSEC_INFO(3),	/* TSEC3 */
9475b9d4aeSAndy Fleming #endif
9575b9d4aeSAndy Fleming #ifdef CONFIG_TSEC4
9675b9d4aeSAndy Fleming 	STD_TSEC_INFO(4),	/* TSEC4 */
9775b9d4aeSAndy Fleming #endif
9875b9d4aeSAndy Fleming };
9975b9d4aeSAndy Fleming 
10075b9d4aeSAndy Fleming int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num)
10175b9d4aeSAndy Fleming {
10275b9d4aeSAndy Fleming 	int i;
10375b9d4aeSAndy Fleming 
10475b9d4aeSAndy Fleming 	for (i = 0; i < num; i++)
10575b9d4aeSAndy Fleming 		tsec_initialize(bis, &tsecs[i]);
10675b9d4aeSAndy Fleming 
10775b9d4aeSAndy Fleming 	return 0;
10875b9d4aeSAndy Fleming }
10975b9d4aeSAndy Fleming 
11075b9d4aeSAndy Fleming int tsec_standard_init(bd_t *bis)
11175b9d4aeSAndy Fleming {
11275b9d4aeSAndy Fleming 	return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info));
11375b9d4aeSAndy Fleming }
11475b9d4aeSAndy Fleming 
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize device structure. Returns success if PHY
1162439e4bfSJean-Christophe PLAGNIOL-VILLARD  * initialization succeeded (i.e. if it recognizes the PHY)
1172439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
11875b9d4aeSAndy Fleming int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info)
1192439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct eth_device *dev;
1212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv;
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev = (struct eth_device *)malloc(sizeof *dev);
1252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == dev)
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
1282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset(dev, 0, sizeof *dev);
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv = (struct tsec_private *)malloc(sizeof(*priv));
1322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv)
1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
1352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13675b9d4aeSAndy Fleming 	privlist[num_tsecs++] = priv;
13775b9d4aeSAndy Fleming 	priv->regs = tsec_info->regs;
13875b9d4aeSAndy Fleming 	priv->phyregs = tsec_info->miiregs;
1392439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14075b9d4aeSAndy Fleming 	priv->phyaddr = tsec_info->phyaddr;
14175b9d4aeSAndy Fleming 	priv->flags = tsec_info->flags;
1422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
14375b9d4aeSAndy Fleming 	sprintf(dev->name, tsec_info->devname);
1442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->iobase = 0;
1452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->priv = priv;
1462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->init = tsec_init;
1472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->halt = tsec_halt;
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->send = tsec_send;
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->recv = tsec_recv;
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dev->mcast = tsec_mcast_addr;
1522439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell u-boot to get the addr from the env */
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < 6; i++)
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		dev->enetaddr[i] = 0;
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	eth_register(dev);
1592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Reset the MAC */
1612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->regs->maccfg1 |= MACCFG1_SOFT_RESET;
1629e5be821SAndy Fleming 	udelay(2);  /* Soft Reset must be asserted for 3 TX clocks */
1632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET);
1642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1652439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
1662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
1672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write);
1682439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
1692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Try to initialize PHY here, and return */
1712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return init_phy(dev);
1722439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initializes data structures and registers for the controller,
1752439e4bfSJean-Christophe PLAGNIOL-VILLARD  * and brings the interface up.	 Returns the link status, meaning
1762439e4bfSJean-Christophe PLAGNIOL-VILLARD  * that it returns success if the link is up, failure otherwise.
1772439e4bfSJean-Christophe PLAGNIOL-VILLARD  * This allows u-boot to find the first active controller.
1782439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
1792439e4bfSJean-Christophe PLAGNIOL-VILLARD int tsec_init(struct eth_device *dev, bd_t * bd)
1802439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint tempval;
1822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	char tmpbuf[MAC_ADDR_LEN];
1832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
1842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
1862439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Make sure the controller is stopped */
1882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tsec_halt(dev);
1892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init MACCFG2.  Defaults to GMII */
1912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg2 = MACCFG2_INIT_SETTINGS;
1922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init ECNTRL */
1942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->ecntrl = ECNTRL_INIT_SETTINGS;
1952439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Copy the station address into the address registers.
1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * Backwards, because little endian MACS are dumb */
1982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < MAC_ADDR_LEN; i++) {
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i];
2002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
20188ad3fd9SKim Phillips 	tempval = (tmpbuf[0] << 24) | (tmpbuf[1] << 16) | (tmpbuf[2] << 8) |
20288ad3fd9SKim Phillips 		  tmpbuf[3];
20388ad3fd9SKim Phillips 
20488ad3fd9SKim Phillips 	regs->macstnaddr1 = tempval;
2052439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tempval = *((uint *) (tmpbuf + 4));
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->macstnaddr2 = tempval;
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* reset the indices to zero */
2112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rxIdx = 0;
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txIdx = 0;
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear out (for the most part) the other registers */
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	init_registers(regs);
2162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Ready the device for tx/rx */
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	startup_tsec(dev);
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* If there's no link, fail */
221422b1a01SBen Warren 	return (priv->link ? 0 : -1);
2222439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2242abe361cSAndy Fleming /* Writes the given phy's reg with value, using the specified MDIO regs */
2252abe361cSAndy Fleming static void tsec_local_mdio_write(volatile tsec_t *phyregs, uint addr,
2262abe361cSAndy Fleming 		uint reg, uint value)
2272439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int timeout = 1000000;
2292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2302abe361cSAndy Fleming 	phyregs->miimadd = (addr << 8) | reg;
2312abe361cSAndy Fleming 	phyregs->miimcon = value;
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	timeout = 1000000;
2352abe361cSAndy Fleming 	while ((phyregs->miimind & MIIMIND_BUSY) && timeout--) ;
2362439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2382abe361cSAndy Fleming 
2392abe361cSAndy Fleming /* Provide the default behavior of writing the PHY of this ethernet device */
2402abe361cSAndy Fleming #define write_phy_reg(priv, regnum, value) tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value)
24155fe7c57Smichael.firth@bt.com 
2422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reads register regnum on the device's PHY through the
2432abe361cSAndy Fleming  * specified registers.	 It lowers and raises the read
2442439e4bfSJean-Christophe PLAGNIOL-VILLARD  * command, and waits for the data to become valid (miimind
2452439e4bfSJean-Christophe PLAGNIOL-VILLARD  * notvalid bit cleared), and the bus to cease activity (miimind
2462439e4bfSJean-Christophe PLAGNIOL-VILLARD  * busy bit cleared), and then returns the value
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
2482abe361cSAndy Fleming uint tsec_local_mdio_read(volatile tsec_t *phyregs, uint phyid, uint regnum)
2492439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint value;
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Put the address of the phy, and the register
2532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * number into MIIMADD */
2542abe361cSAndy Fleming 	phyregs->miimadd = (phyid << 8) | regnum;
2552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear the command register, and wait */
2572abe361cSAndy Fleming 	phyregs->miimcom = 0;
2582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initiate a read command, and wait */
2612abe361cSAndy Fleming 	phyregs->miimcom = MIIM_READ_COMMAND;
2622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
2632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Wait for the the indication that the read is done */
2652abe361cSAndy Fleming 	while ((phyregs->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ;
2662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the value read from the PHY */
2682abe361cSAndy Fleming 	value = phyregs->miimstat;
2692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return value;
2712439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
27355fe7c57Smichael.firth@bt.com /* #define to provide old read_phy_reg functionality without duplicating code */
2742abe361cSAndy Fleming #define read_phy_reg(priv,regnum) tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum)
2752abe361cSAndy Fleming 
2762abe361cSAndy Fleming #define TBIANA_SETTINGS ( \
2772abe361cSAndy Fleming 		TBIANA_ASYMMETRIC_PAUSE \
2782abe361cSAndy Fleming 		| TBIANA_SYMMETRIC_PAUSE \
2792abe361cSAndy Fleming 		| TBIANA_FULL_DUPLEX \
2802abe361cSAndy Fleming 		)
2812abe361cSAndy Fleming 
2822abe361cSAndy Fleming #define TBICR_SETTINGS ( \
2832abe361cSAndy Fleming 		TBICR_PHY_RESET \
2842abe361cSAndy Fleming 		| TBICR_ANEG_ENABLE \
2852abe361cSAndy Fleming 		| TBICR_FULL_DUPLEX \
2862abe361cSAndy Fleming 		| TBICR_SPEED1_SET \
2872abe361cSAndy Fleming 		)
2882abe361cSAndy Fleming /* Configure the TBI for SGMII operation */
2892abe361cSAndy Fleming static void tsec_configure_serdes(struct tsec_private *priv)
2902abe361cSAndy Fleming {
291ce47eb40SPeter Tyser 	/* Access TBI PHY registers at given TSEC register offset as opposed to the
292ce47eb40SPeter Tyser 	 * register offset used for external PHY accesses */
293ce47eb40SPeter Tyser 	tsec_local_mdio_write(priv->regs, priv->regs->tbipa, TBI_ANA,
2942abe361cSAndy Fleming 			TBIANA_SETTINGS);
295ce47eb40SPeter Tyser 	tsec_local_mdio_write(priv->regs, priv->regs->tbipa, TBI_TBICON,
2962abe361cSAndy Fleming 			TBICON_CLK_SELECT);
297ce47eb40SPeter Tyser 	tsec_local_mdio_write(priv->regs, priv->regs->tbipa, TBI_CR,
2982abe361cSAndy Fleming 			TBICR_SETTINGS);
2992abe361cSAndy Fleming }
30055fe7c57Smichael.firth@bt.com 
3012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Discover which PHY is attached to the device, and configure it
3022439e4bfSJean-Christophe PLAGNIOL-VILLARD  * properly.  If the PHY is not recognized, then return 0
3032439e4bfSJean-Christophe PLAGNIOL-VILLARD  * (failure).  Otherwise, return 1
3042439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
3052439e4bfSJean-Christophe PLAGNIOL-VILLARD static int init_phy(struct eth_device *dev)
3062439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
3082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_info *curphy;
3092abe361cSAndy Fleming 	volatile tsec_t *phyregs = priv->phyregs;
3102abe361cSAndy Fleming 	volatile tsec_t *regs = priv->regs;
3112439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Assign a Physical address to the TBI */
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	regs->tbipa = CONFIG_SYS_TBIPA_VALUE;
3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->tbipa = CONFIG_SYS_TBIPA_VALUE;
3152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Reset MII (due to new addresses) */
3182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyregs->miimcfg = MIIMCFG_RESET;
3192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE;
3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	asm("sync");
3222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (priv->phyregs->miimind & MIIMIND_BUSY) ;
3232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (0 == relocated)
3252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		relocate_cmds();
3262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Get the cmd structure corresponding to the attached
3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * PHY */
3292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	curphy = get_phy_info(dev);
3302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (curphy == NULL) {
3322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->phyinfo = NULL;
3332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: No PHY found\n", dev->name);
3342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
3362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3382abe361cSAndy Fleming 	if (regs->ecntrl & ECNTRL_SGMII_MODE)
3392abe361cSAndy Fleming 		tsec_configure_serdes(priv);
3402abe361cSAndy Fleming 
3412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	priv->phyinfo = curphy;
3422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_run_commands(priv, priv->phyinfo->config);
3442439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 1;
3462439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3482439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3492439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns which value to write to the control register.
3502439e4bfSJean-Christophe PLAGNIOL-VILLARD  * For 10/100, the value is slightly different
3512439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
3522439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cr_init(uint mii_reg, struct tsec_private * priv)
3532439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_GIGABIT)
3552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CONTROL_INIT;
3562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CR_INIT;
3582439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
360b1e849f2SPeter Tyser /*
361b1e849f2SPeter Tyser  * Wait for auto-negotiation to complete, then determine link
3622439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
3632439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_sr(uint mii_reg, struct tsec_private * priv)
3642439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*
3662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * Wait if the link is up, and autonegotiation is in progress
3672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * (ie - we're capable and it's not done)
3682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 */
3692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	mii_reg = read_phy_reg(priv, MIIM_STATUS);
370b1e849f2SPeter Tyser 	if ((mii_reg & PHY_BMSR_AUTN_ABLE) && !(mii_reg & PHY_BMSR_AUTN_COMP)) {
3712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		int i = 0;
3722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("Waiting for PHY auto negotiation to complete");
3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while (!(mii_reg & PHY_BMSR_AUTN_COMP)) {
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/*
3762439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * Timeout reached ?
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
3782439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
3792439e4bfSJean-Christophe PLAGNIOL-VILLARD 				puts(" TIMEOUT !\n");
3802439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->link = 0;
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD 				return 0;
3822439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3832439e4bfSJean-Christophe PLAGNIOL-VILLARD 
384*0d071cddSKim Phillips 			if (ctrlc()) {
385*0d071cddSKim Phillips 				puts("user interrupt!\n");
386*0d071cddSKim Phillips 				priv->link = 0;
387*0d071cddSKim Phillips 				return -EINTR;
388*0d071cddSKim Phillips 			}
389*0d071cddSKim Phillips 
3902439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if ((i++ % 1000) == 0) {
3912439e4bfSJean-Christophe PLAGNIOL-VILLARD 				putc('.');
3922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3932439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(1000);	/* 1 ms */
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mii_reg = read_phy_reg(priv, MIIM_STATUS);
3952439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
3962439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts(" done\n");
397b1e849f2SPeter Tyser 
398b1e849f2SPeter Tyser 		/* Link status bit is latched low, read it again */
399b1e849f2SPeter Tyser 		mii_reg = read_phy_reg(priv, MIIM_STATUS);
400b1e849f2SPeter Tyser 
4012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(500000);	/* another 500 ms (results in faster booting) */
4022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
4032439e4bfSJean-Christophe PLAGNIOL-VILLARD 
404b1e849f2SPeter Tyser 	priv->link = mii_reg & MIIM_STATUS_LINK ? 1 : 0;
405b1e849f2SPeter Tyser 
4062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
4072439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generic function which updates the speed and duplex.  If
4102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * autonegotiation is enabled, it uses the AND of the link
4112439e4bfSJean-Christophe PLAGNIOL-VILLARD  * partner's advertised capabilities and our advertised
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD  * capabilities.  If autonegotiation is disabled, we use the
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD  * appropriate bits in the control register.
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
4152439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Stolen from Linux's mii.c and phy_device.c
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
4172439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_link(uint mii_reg, struct tsec_private *priv)
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* We're using autonegotiation */
4202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & PHY_BMSR_AUTN_ABLE) {
4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint lpa = 0;
4222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint gblpa = 0;
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check for gigabit capability */
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (mii_reg & PHY_BMSR_EXT) {
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* We want a list of states supported by
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * both PHYs in the link
4282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
4292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			gblpa = read_phy_reg(priv, PHY_1000BTSR);
4302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2;
4312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4332439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set the baseline so we only have to set them
4342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 * if they're different
4352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 */
4362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
4372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
4382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check the gigabit fields */
4402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) {
4412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
4422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4432439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (gblpa & PHY_1000BTSR_1000FD)
4442439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->duplexity = 1;
4452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4462439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* We're done! */
4472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return 0;
4482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		lpa = read_phy_reg(priv, PHY_ANAR);
4512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		lpa &= read_phy_reg(priv, PHY_ANLPAR);
4522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) {
4542439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
4552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4562439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (lpa & PHY_ANLPAR_TXFD)
4572439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->duplexity = 1;
4582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else if (lpa & PHY_ANLPAR_10FD)
4602439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
4612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		uint bmcr = read_phy_reg(priv, PHY_BMCR);
4632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
4652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
4662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4672439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (bmcr & PHY_BMCR_DPLX)
4682439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
4692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (bmcr & PHY_BMCR_1000_MBPS)
4712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
4722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else if (bmcr & PHY_BMCR_100_MBPS)
4732439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
4742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
4752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
4772439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4792439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
480091dc9f6SZach LeRoy  * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
481091dc9f6SZach LeRoy  * circumstances.  eg a gigabit TSEC connected to a gigabit switch with
482091dc9f6SZach LeRoy  * a 4-wire ethernet cable.  Both ends advertise gigabit, but can't
483091dc9f6SZach LeRoy  * link.  "Ethernet@Wirespeed" reduces advertised speed until link
484091dc9f6SZach LeRoy  * can be achieved.
485091dc9f6SZach LeRoy  */
486091dc9f6SZach LeRoy uint mii_BCM54xx_wirespeed(uint mii_reg, struct tsec_private *priv)
487091dc9f6SZach LeRoy {
488091dc9f6SZach LeRoy 	return (read_phy_reg(priv, mii_reg) & 0x8FFF) | 0x8010;
489091dc9f6SZach LeRoy }
490091dc9f6SZach LeRoy 
491091dc9f6SZach LeRoy /*
4922439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Parse the BCM54xx status register for speed and duplex information.
4932439e4bfSJean-Christophe PLAGNIOL-VILLARD  * The linux sungem_phy has this information, but in a table format.
4942439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
4952439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv)
4962439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4972439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT){
4992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 1:
5012439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 10BT/HD\n");
5022439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
5032439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
5042439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5052439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 2:
5072439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 10BT/FD\n");
5082439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
5092439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
5102439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5112439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 3:
5132439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 100BT/HD\n");
5142439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
5152439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
5162439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 5:
5192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 100BT/FD\n");
5202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
5222439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 6:
5252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 1000BT/HD\n");
5262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
5272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
5282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 7:
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Enet starting in 1000BT/FD\n");
5322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
5332439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 1000;
5342439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
5372439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Auto-neg error, defaulting to 10BT/HD\n");
5382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
5392439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
5402439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
5412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
5442439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5452439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the 88E1011's status register for speed and duplex
5472439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
5482439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
5492439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv)
5502439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
5522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
5542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) &&
5562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
5572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		int i = 0;
5582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("Waiting for PHY realtime link");
5602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
5612439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* Timeout reached ? */
5622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
5632439e4bfSJean-Christophe PLAGNIOL-VILLARD 				puts(" TIMEOUT !\n");
5642439e4bfSJean-Christophe PLAGNIOL-VILLARD 				priv->link = 0;
5652439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
5662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
5672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5682439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if ((i++ % 1000) == 0) {
5692439e4bfSJean-Christophe PLAGNIOL-VILLARD 				putc('.');
5702439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
5712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(1000);	/* 1 ms */
5722439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
5732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
5742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts(" done\n");
5752439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(500000);	/* another 500 ms (results in faster booting) */
5762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
5772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (mii_reg & MIIM_88E1011_PHYSTAT_LINK)
5782439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 1;
5792439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
5802439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->link = 0;
5812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX)
5842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
5852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
5862439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
5872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED);
5892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
5912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_88E1011_PHYSTAT_GBIT:
5922439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
5932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_88E1011_PHYSTAT_100:
5952439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
5962439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
5972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
5982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
5992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
6002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
6022439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6032439e4bfSJean-Christophe PLAGNIOL-VILLARD 
60418ee320fSDave Liu /* Parse the RTL8211B's status register for speed and duplex
60518ee320fSDave Liu  * information
60618ee320fSDave Liu  */
60718ee320fSDave Liu uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv)
60818ee320fSDave Liu {
60918ee320fSDave Liu 	uint speed;
61018ee320fSDave Liu 
61118ee320fSDave Liu 	mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
612c7604783SAnton Vorontsov 	if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
61318ee320fSDave Liu 		int i = 0;
61418ee320fSDave Liu 
615c7604783SAnton Vorontsov 		/* in case of timeout ->link is cleared */
616c7604783SAnton Vorontsov 		priv->link = 1;
61718ee320fSDave Liu 		puts("Waiting for PHY realtime link");
61818ee320fSDave Liu 		while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
61918ee320fSDave Liu 			/* Timeout reached ? */
62018ee320fSDave Liu 			if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
62118ee320fSDave Liu 				puts(" TIMEOUT !\n");
62218ee320fSDave Liu 				priv->link = 0;
62318ee320fSDave Liu 				break;
62418ee320fSDave Liu 			}
62518ee320fSDave Liu 
62618ee320fSDave Liu 			if ((i++ % 1000) == 0) {
62718ee320fSDave Liu 				putc('.');
62818ee320fSDave Liu 			}
62918ee320fSDave Liu 			udelay(1000);	/* 1 ms */
63018ee320fSDave Liu 			mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
63118ee320fSDave Liu 		}
63218ee320fSDave Liu 		puts(" done\n");
63318ee320fSDave Liu 		udelay(500000);	/* another 500 ms (results in faster booting) */
63418ee320fSDave Liu 	} else {
63518ee320fSDave Liu 		if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK)
63618ee320fSDave Liu 			priv->link = 1;
63718ee320fSDave Liu 		else
63818ee320fSDave Liu 			priv->link = 0;
63918ee320fSDave Liu 	}
64018ee320fSDave Liu 
64118ee320fSDave Liu 	if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX)
64218ee320fSDave Liu 		priv->duplexity = 1;
64318ee320fSDave Liu 	else
64418ee320fSDave Liu 		priv->duplexity = 0;
64518ee320fSDave Liu 
64618ee320fSDave Liu 	speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED);
64718ee320fSDave Liu 
64818ee320fSDave Liu 	switch (speed) {
64918ee320fSDave Liu 	case MIIM_RTL8211B_PHYSTAT_GBIT:
65018ee320fSDave Liu 		priv->speed = 1000;
65118ee320fSDave Liu 		break;
65218ee320fSDave Liu 	case MIIM_RTL8211B_PHYSTAT_100:
65318ee320fSDave Liu 		priv->speed = 100;
65418ee320fSDave Liu 		break;
65518ee320fSDave Liu 	default:
65618ee320fSDave Liu 		priv->speed = 10;
65718ee320fSDave Liu 	}
65818ee320fSDave Liu 
65918ee320fSDave Liu 	return 0;
66018ee320fSDave Liu }
66118ee320fSDave Liu 
6622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the cis8201's status register for speed and duplex
6632439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
6642439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
6652439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv)
6662439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
6682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX)
6702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
6712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
6722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
6732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED;
6752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
6762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_CIS8201_AUXCONSTAT_GBIT:
6772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
6782439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_CIS8201_AUXCONSTAT_100:
6802439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
6812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
6832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
6842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
6852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
6862439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
6882439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the vsc8244's status register for speed and duplex
6912439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
6922439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
6932439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv)
6942439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint speed;
6962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX)
6982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
6992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
7012439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED;
7032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (speed) {
7042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_VSC8244_AUXCONSTAT_GBIT:
7052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
7062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
7072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_VSC8244_AUXCONSTAT_100:
7082439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
7092439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
7102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
7112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
7122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
7132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
7142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
7162439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DM9161's status register for speed and duplex
7192439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
7202439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
7212439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv)
7222439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H))
7242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
7252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
7272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F))
7292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
7302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
7322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
7342439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7352439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7362439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
7372439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Hack to write all 4 PHYs with the LED values
7382439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
7392439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv)
7402439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint phyid;
7422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regbase = priv->phyregs;
7432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int timeout = 1000000;
7442439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (phyid = 0; phyid < 4; phyid++) {
7462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regbase->miimadd = (phyid << 8) | mii_reg;
7472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT;
7482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		asm("sync");
7492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		timeout = 1000000;
7512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ;
7522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
7532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return MIIM_CIS8204_SLEDCON_INIT;
7552439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7572439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv)
7582439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_REDUCED)
7602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII;
7612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
7622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return MIIM_CIS8204_EPHYCON_INIT;
7632439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
76519580e66SDave Liu uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv)
76619580e66SDave Liu {
76719580e66SDave Liu 	uint mii_data = read_phy_reg(priv, mii_reg);
76819580e66SDave Liu 
76919580e66SDave Liu 	if (priv->flags & TSEC_REDUCED)
77019580e66SDave Liu 		mii_data = (mii_data & 0xfff0) | 0x000b;
77119580e66SDave Liu 	return mii_data;
77219580e66SDave Liu }
77319580e66SDave Liu 
7742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialized required registers to appropriate values, zeroing
7752439e4bfSJean-Christophe PLAGNIOL-VILLARD  * those we don't care about (unless zero is bad, in which case,
7762439e4bfSJean-Christophe PLAGNIOL-VILLARD  * choose a more appropriate value)
7772439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
7782439e4bfSJean-Christophe PLAGNIOL-VILLARD static void init_registers(volatile tsec_t * regs)
7792439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Clear IEVENT */
7812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->ievent = IEVENT_INIT_CLEAR;
7822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->imask = IMASK_INIT_CLEAR;
7842439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr0 = 0;
7862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr1 = 0;
7872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr2 = 0;
7882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr3 = 0;
7892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr4 = 0;
7902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr5 = 0;
7912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr6 = 0;
7922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.iaddr7 = 0;
7932439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr0 = 0;
7952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr1 = 0;
7962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr2 = 0;
7972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr3 = 0;
7982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr4 = 0;
7992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr5 = 0;
8002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr6 = 0;
8012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->hash.gaddr7 = 0;
8022439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rctrl = 0x00000000;
8042439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Init RMON mib registers */
8062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t));
8072439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rmon.cam1 = 0xffffffff;
8092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rmon.cam2 = 0xffffffff;
8102439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->mrblr = MRBLR_INIT_SETTINGS;
8122439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->minflr = MINFLR_INIT_SETTINGS;
8142439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->attr = ATTR_INIT_SETTINGS;
8162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->attreli = ATTRELI_INIT_SETTINGS;
8172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8182439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure maccfg2 based on negotiated speed and duplex
8212439e4bfSJean-Christophe PLAGNIOL-VILLARD  * reported by PHY handling code
8222439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
8232439e4bfSJean-Christophe PLAGNIOL-VILLARD static void adjust_link(struct eth_device *dev)
8242439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
8262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
8272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->link) {
8292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (priv->duplexity != 0)
8302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 |= MACCFG2_FULL_DUPLEX;
8312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
8322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX);
8332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		switch (priv->speed) {
8352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 1000:
8362439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
8372439e4bfSJean-Christophe PLAGNIOL-VILLARD 					 | MACCFG2_GMII);
8382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
8392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 100:
8402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case 10:
8412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
8422439e4bfSJean-Christophe PLAGNIOL-VILLARD 					 | MACCFG2_MII);
8432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* Set R100 bit in all modes although
8452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 * it is only used in RGMII mode
8462439e4bfSJean-Christophe PLAGNIOL-VILLARD 			 */
8472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (priv->speed == 100)
8482439e4bfSJean-Christophe PLAGNIOL-VILLARD 				regs->ecntrl |= ECNTRL_R100;
8492439e4bfSJean-Christophe PLAGNIOL-VILLARD 			else
8502439e4bfSJean-Christophe PLAGNIOL-VILLARD 				regs->ecntrl &= ~(ECNTRL_R100);
8512439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
8522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
8532439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("%s: Speed was bad\n", dev->name);
8542439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
8552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
8562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Speed: %d, %s duplex\n", priv->speed,
8582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		       (priv->duplexity) ? "full" : "half");
8592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
8612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: No link.\n", dev->name);
8622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8632439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up the buffers and their descriptors, and bring up the
8662439e4bfSJean-Christophe PLAGNIOL-VILLARD  * interface
8672439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
8682439e4bfSJean-Christophe PLAGNIOL-VILLARD static void startup_tsec(struct eth_device *dev)
8692439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
8712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
8722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
8732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Point to the buffer descriptors */
8752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tbase = (unsigned int)(&rtx.txbd[txIdx]);
8762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]);
8772439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initialize the Rx Buffer descriptors */
8792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < PKTBUFSRX; i++) {
8802439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].status = RXBD_EMPTY;
8812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].length = 0;
8822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i];
8832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP;
8852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Initialize the TX Buffer Descriptors */
8872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < TX_BUF_CNT; i++) {
8882439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].status = 0;
8892439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].length = 0;
8902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.txbd[i].bufPtr = 0;
8912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP;
8932439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Start up the PHY */
8952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if(priv->phyinfo)
8962439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_run_commands(priv, priv->phyinfo->startup);
8972439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	adjust_link(dev);
8992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Enable Transmit and Receive */
9012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
9022439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell the DMA it is clear to go */
9042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl |= DMACTRL_INIT_SETTINGS;
9052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tstat = TSTAT_CLEAR_THALT;
9062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->rstat = RSTAT_CLEAR_RHALT;
9072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
9082439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9092439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This returns the status bits of the device.	The return value
9112439e4bfSJean-Christophe PLAGNIOL-VILLARD  * is never checked, and this is what the 8260 driver did, so we
9122439e4bfSJean-Christophe PLAGNIOL-VILLARD  * do the same.	 Presumably, this would be zero if there were no
9132439e4bfSJean-Christophe PLAGNIOL-VILLARD  * errors
9142439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
9152439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_send(struct eth_device *dev, volatile void *packet, int length)
9162439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
9182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int result = 0;
9192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Find an empty buffer descriptor */
9232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
9242439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (i >= TOUT_LOOP) {
9252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			debug("%s: tsec: tx buffers full\n", dev->name);
9262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return result;
9272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].bufPtr = (uint) packet;
9312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].length = length;
9322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rtx.txbd[txIdx].status |=
9332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	    (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT);
9342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Tell the DMA to go */
9362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->tstat = TSTAT_CLEAR_THALT;
9372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Wait for buffer to be transmitted */
9392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
9402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (i >= TOUT_LOOP) {
9412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			debug("%s: tsec: tx error\n", dev->name);
9422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return result;
9432439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	txIdx = (txIdx + 1) % TX_BUF_CNT;
9472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	result = rtx.txbd[txIdx].status & TXBD_STATS;
9482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return result;
9502439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9522439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_recv(struct eth_device *dev)
9532439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int length;
9552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) {
9592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		length = rtx.rxbd[rxIdx].length;
9612439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Send the packet up if there were no errors */
9632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) {
9642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			NetReceive(NetRxPackets[rxIdx], length - 4);
9652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
9662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("Got error %x\n",
9672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			       (rtx.rxbd[rxIdx].status & RXBD_STATS));
9682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
9692439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[rxIdx].length = 0;
9712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Set the wrap bit if this is the last element in the list */
9732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rtx.rxbd[rxIdx].status =
9742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0);
9752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9762439e4bfSJean-Christophe PLAGNIOL-VILLARD 		rxIdx = (rxIdx + 1) % PKTBUFSRX;
9772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (regs->ievent & IEVENT_BSY) {
9802439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regs->ievent = IEVENT_BSY;
9812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		regs->rstat = RSTAT_CLEAR_RHALT;
9822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9832439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return -1;
9852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9862439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the interface */
9892439e4bfSJean-Christophe PLAGNIOL-VILLARD static void tsec_halt(struct eth_device *dev)
9902439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
9922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *regs = priv->regs;
9932439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
9952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS);
9962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ;
9982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN);
10002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Shut down the PHY, as needed */
10022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if(priv->phyinfo)
10032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_run_commands(priv, priv->phyinfo->shutdown);
10042439e4bfSJean-Christophe PLAGNIOL-VILLARD }
10052439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10062439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1149S = {
10072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x1410ca,
10082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1149S",
10092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
10102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){     /* config */
10112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
10122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x1f, NULL},
10142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x200c, NULL},
10152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1d, 0x5, NULL},
10162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x0, NULL},
10172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{0x1e, 0x100, NULL},
10182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
10192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
10202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10212439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){     /* startup */
10252439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
10262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
10272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
10282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
10292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
10302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_88E1011_PHY_STATUS, miim_read,
10312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 &mii_parse_88E1011_psr},
10322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){     /* shutdown */
10352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10372439e4bfSJean-Christophe PLAGNIOL-VILLARD };
10382439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The 5411 id is 0x206070, the 5421 is 0x2060e0 */
10402439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5461S = {
10412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x02060c1,	/* 5461 ID */
10422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Broadcom BCM5461S",
10432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0, /* not clear to me what minor revisions we can shift away */
10442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
10452439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
10462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
10482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
10492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10502439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
10542439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
10552439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
10562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
10572439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
10582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
10592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
10602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
10632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10652439e4bfSJean-Christophe PLAGNIOL-VILLARD };
10662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10672439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_BCM5464S = {
10682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x02060b1,	/* 5464 ID */
10692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Broadcom BCM5464S",
10702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0, /* not clear to me what minor revisions we can shift away */
10712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
10722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Reset and configure the PHY */
10732439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
10752439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
10762439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
10772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
10782439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
10812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Status is read once to clear old link state */
10822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, NULL},
10832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Auto-negotiate */
10842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_STATUS, miim_read, &mii_parse_sr},
10852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Read the status */
10862439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
10872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
10902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
10912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
10922439e4bfSJean-Christophe PLAGNIOL-VILLARD };
10932439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1094091dc9f6SZach LeRoy struct phy_info phy_info_BCM5482S =  {
1095091dc9f6SZach LeRoy 	0x0143bcb,
1096091dc9f6SZach LeRoy 	"Broadcom BCM5482S",
1097091dc9f6SZach LeRoy 	4,
1098091dc9f6SZach LeRoy 	(struct phy_cmd[]) { /* config */
1099091dc9f6SZach LeRoy 		/* Reset and configure the PHY */
1100091dc9f6SZach LeRoy 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1101091dc9f6SZach LeRoy 		/* Setup read from auxilary control shadow register 7 */
1102091dc9f6SZach LeRoy 		{MIIM_BCM54xx_AUXCNTL, MIIM_BCM54xx_AUXCNTL_ENCODE(7), NULL},
1103091dc9f6SZach LeRoy 		/* Read Misc Control register and or in Ethernet@Wirespeed */
1104091dc9f6SZach LeRoy 		{MIIM_BCM54xx_AUXCNTL, 0, &mii_BCM54xx_wirespeed},
1105091dc9f6SZach LeRoy 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1106091dc9f6SZach LeRoy 		{miim_end,}
1107091dc9f6SZach LeRoy 	},
1108091dc9f6SZach LeRoy 	(struct phy_cmd[]) { /* startup */
1109091dc9f6SZach LeRoy 		/* Status is read once to clear old link state */
1110091dc9f6SZach LeRoy 		{MIIM_STATUS, miim_read, NULL},
1111091dc9f6SZach LeRoy 		/* Auto-negotiate */
1112091dc9f6SZach LeRoy 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1113091dc9f6SZach LeRoy 		/* Read the status */
1114091dc9f6SZach LeRoy 		{MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
1115091dc9f6SZach LeRoy 		{miim_end,}
1116091dc9f6SZach LeRoy 	},
1117091dc9f6SZach LeRoy 	(struct phy_cmd[]) { /* shutdown */
1118091dc9f6SZach LeRoy 		{miim_end,}
1119091dc9f6SZach LeRoy 	},
1120091dc9f6SZach LeRoy };
1121091dc9f6SZach LeRoy 
11222439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1011S = {
11232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410c6,
11242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1011S",
11252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
11262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
11272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Reset and configure the PHY */
11282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1d, 0x1f, NULL},
11302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1e, 0x200c, NULL},
11312439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1d, 0x5, NULL},
11322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1e, 0x0, NULL},
11332439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x1e, 0x100, NULL},
11342439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
11352439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
11362439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11372439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
11382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11392439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
11412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
11422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
11432439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
11442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
11452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
11462439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1011_PHY_STATUS, miim_read,
11472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_88E1011_psr},
11482439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11492439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
11512439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11522439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11532439e4bfSJean-Christophe PLAGNIOL-VILLARD };
11542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
11552439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_M88E1111S = {
11562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410cc,
11572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1111S",
11582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
11592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
11602439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Reset and configure the PHY */
11612439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
116219580e66SDave Liu 			   {0x1b, 0x848f, &mii_m88e1111s_setmode},
11632439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */
11642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
11652439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
11662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
11672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
11682439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11692439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
11712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
11722439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
11732439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
11742439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
11752439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
11762439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1011_PHY_STATUS, miim_read,
11772439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_88E1011_psr},
11782439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11792439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
11812439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
11822439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
11832439e4bfSJean-Christophe PLAGNIOL-VILLARD };
11842439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1185290ef643SRon Madrid struct phy_info phy_info_M88E1118 = {
1186290ef643SRon Madrid 	0x01410e1,
1187290ef643SRon Madrid 	"Marvell 88E1118",
1188290ef643SRon Madrid 	4,
1189290ef643SRon Madrid 	(struct phy_cmd[]){	/* config */
1190290ef643SRon Madrid 		/* Reset and configure the PHY */
1191290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1192290ef643SRon Madrid 		{0x16, 0x0002, NULL}, /* Change Page Number */
1193290ef643SRon Madrid 		{0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */
119412a8b9dbSRon Madrid 		{0x16, 0x0003, NULL}, /* Change Page Number */
119512a8b9dbSRon Madrid 		{0x10, 0x021e, NULL}, /* Adjust LED control */
119612a8b9dbSRon Madrid 		{0x16, 0x0000, NULL}, /* Change Page Number */
1197290ef643SRon Madrid 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1198290ef643SRon Madrid 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1199290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1200290ef643SRon Madrid 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1201290ef643SRon Madrid 		{miim_end,}
1202290ef643SRon Madrid 		},
1203290ef643SRon Madrid 	(struct phy_cmd[]){	/* startup */
1204290ef643SRon Madrid 		{0x16, 0x0000, NULL}, /* Change Page Number */
1205290ef643SRon Madrid 		/* Status is read once to clear old link state */
1206290ef643SRon Madrid 		{MIIM_STATUS, miim_read, NULL},
1207290ef643SRon Madrid 		/* Auto-negotiate */
120812a8b9dbSRon Madrid 		{MIIM_STATUS, miim_read, &mii_parse_sr},
1209290ef643SRon Madrid 		/* Read the status */
1210290ef643SRon Madrid 		{MIIM_88E1011_PHY_STATUS, miim_read,
1211290ef643SRon Madrid 		 &mii_parse_88E1011_psr},
1212290ef643SRon Madrid 		{miim_end,}
1213290ef643SRon Madrid 		},
1214290ef643SRon Madrid 	(struct phy_cmd[]){	/* shutdown */
1215290ef643SRon Madrid 		{miim_end,}
1216290ef643SRon Madrid 		},
1217290ef643SRon Madrid };
1218290ef643SRon Madrid 
1219d23dc394SSergei Poselenov /*
1220d23dc394SSergei Poselenov  *  Since to access LED register we need do switch the page, we
1221d23dc394SSergei Poselenov  * do LED configuring in the miim_read-like function as follows
1222d23dc394SSergei Poselenov  */
1223d23dc394SSergei Poselenov uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv)
1224d23dc394SSergei Poselenov {
1225d23dc394SSergei Poselenov 	uint pg;
1226d23dc394SSergei Poselenov 
1227d23dc394SSergei Poselenov 	/* Switch the page to access the led register */
1228d23dc394SSergei Poselenov 	pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE);
1229d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE);
1230d23dc394SSergei Poselenov 
1231d23dc394SSergei Poselenov 	/* Configure leds */
1232d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL,
1233d23dc394SSergei Poselenov 		      MIIM_88E1121_PHY_LED_DEF);
1234d23dc394SSergei Poselenov 
1235d23dc394SSergei Poselenov 	/* Restore the page pointer */
1236d23dc394SSergei Poselenov 	write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg);
1237d23dc394SSergei Poselenov 	return 0;
1238d23dc394SSergei Poselenov }
1239d23dc394SSergei Poselenov 
1240d23dc394SSergei Poselenov struct phy_info phy_info_M88E1121R = {
1241d23dc394SSergei Poselenov 	0x01410cb,
1242d23dc394SSergei Poselenov 	"Marvell 88E1121R",
1243d23dc394SSergei Poselenov 	4,
1244d23dc394SSergei Poselenov 	(struct phy_cmd[]){	/* config */
1245d23dc394SSergei Poselenov 			   /* Reset and configure the PHY */
1246d23dc394SSergei Poselenov 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1247d23dc394SSergei Poselenov 			   {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1248d23dc394SSergei Poselenov 			   {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1249d23dc394SSergei Poselenov 			   /* Configure leds */
1250d23dc394SSergei Poselenov 			   {MIIM_88E1121_PHY_LED_CTRL, miim_read,
1251d23dc394SSergei Poselenov 			    &mii_88E1121_set_led},
1252d23dc394SSergei Poselenov 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
125323afaba6SAnatolij Gustschin 			   /* Disable IRQs and de-assert interrupt */
125423afaba6SAnatolij Gustschin 			   {MIIM_88E1121_PHY_IRQ_EN, 0, NULL},
125523afaba6SAnatolij Gustschin 			   {MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL},
1256d23dc394SSergei Poselenov 			   {miim_end,}
1257d23dc394SSergei Poselenov 			   },
1258d23dc394SSergei Poselenov 	(struct phy_cmd[]){	/* startup */
1259d23dc394SSergei Poselenov 			   /* Status is read once to clear old link state */
1260d23dc394SSergei Poselenov 			   {MIIM_STATUS, miim_read, NULL},
1261d23dc394SSergei Poselenov 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
1262d23dc394SSergei Poselenov 			   {MIIM_STATUS, miim_read, &mii_parse_link},
1263d23dc394SSergei Poselenov 			   {miim_end,}
1264d23dc394SSergei Poselenov 			   },
1265d23dc394SSergei Poselenov 	(struct phy_cmd[]){	/* shutdown */
1266d23dc394SSergei Poselenov 			   {miim_end,}
1267d23dc394SSergei Poselenov 			   },
1268d23dc394SSergei Poselenov };
1269d23dc394SSergei Poselenov 
12702439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv)
12712439e4bfSJean-Christophe PLAGNIOL-VILLARD {
12722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint mii_data = read_phy_reg(priv, mii_reg);
12732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Setting MIIM_88E1145_PHY_EXT_CR */
12752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->flags & TSEC_REDUCED)
12762439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return mii_data |
12772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY;
12782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
12792439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return mii_data;
12802439e4bfSJean-Christophe PLAGNIOL-VILLARD }
12812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12822439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_M88E1145 = {
12832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x01410cd,
12842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Marvell 88E1145",
12852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
12862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
12872439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Reset the PHY */
12882439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
12892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12902439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Errata E0, E1 */
12912439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {29, 0x001b, NULL},
12922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {30, 0x418f, NULL},
12932439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {29, 0x0016, NULL},
12942439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {30, 0xa2da, NULL},
12952439e4bfSJean-Christophe PLAGNIOL-VILLARD 
12962439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure the PHY */
12972439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
12982439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
12992439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO,
13002439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    NULL},
13012439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode},
13022439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
13032439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL},
13042439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13052439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
13072439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
13082439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
13092439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
13102439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
13112439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1111_PHY_LED_CONTROL,
13122439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    MIIM_88E1111_PHY_LED_DIRECT, NULL},
13132439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the Status */
13142439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_88E1011_PHY_STATUS, miim_read,
13152439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_88E1011_psr},
13162439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
13192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13212439e4bfSJean-Christophe PLAGNIOL-VILLARD };
13222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13232439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8204 = {
13242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x3f11,
13252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Cicada Cis8204",
13262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	6,
13272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
13282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Override PHY config settings */
13292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_AUX_CONSTAT,
13302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
13312439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure some basic stuff */
13322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
13332439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT,
13342439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_cis8204_fixled},
13352439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT,
13362439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_cis8204_setmode},
13372439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
13402439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the Status (2x to make sure link is right) */
13412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
13422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
13432439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
13442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
13452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_AUX_CONSTAT, miim_read,
13462439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_cis8201},
13472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13482439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
13502439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13512439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13522439e4bfSJean-Christophe PLAGNIOL-VILLARD };
13532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
13542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Cicada 8201 */
13552439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_cis8201 = {
13562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0xfc41,
13572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"CIS8201",
13582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
13592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
13602439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Override PHY config settings */
13612439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_AUX_CONSTAT,
13622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
13632439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Set up the interface mode */
13642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT,
13652439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    NULL},
13662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure some basic stuff */
13672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
13682439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13692439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
13712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the Status (2x to make sure link is right) */
13722439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
13732439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
13742439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
13752439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
13762439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CIS8201_AUX_CONSTAT, miim_read,
13772439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_cis8201},
13782439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13792439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
13812439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
13822439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
13832439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1384736323a4SPieter Henning struct phy_info phy_info_VSC8211 = {
1385736323a4SPieter Henning 	0xfc4b,
1386736323a4SPieter Henning 	"Vitesse VSC8211",
1387736323a4SPieter Henning 	4,
1388736323a4SPieter Henning 	(struct phy_cmd[]) { /* config */
1389736323a4SPieter Henning 			   /* Override PHY config settings */
1390736323a4SPieter Henning 			   {MIIM_CIS8201_AUX_CONSTAT,
1391736323a4SPieter Henning 			    MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1392736323a4SPieter Henning 			   /* Set up the interface mode */
1393736323a4SPieter Henning 			   {MIIM_CIS8201_EXT_CON1,
1394736323a4SPieter Henning 			    MIIM_CIS8201_EXTCON1_INIT, NULL},
1395736323a4SPieter Henning 			   /* Configure some basic stuff */
1396736323a4SPieter Henning 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1397736323a4SPieter Henning 			   {miim_end,}
1398736323a4SPieter Henning 			   },
1399736323a4SPieter Henning 	(struct phy_cmd[]) { /* startup */
1400736323a4SPieter Henning 			   /* Read the Status (2x to make sure link is right) */
1401736323a4SPieter Henning 			   {MIIM_STATUS, miim_read, NULL},
1402736323a4SPieter Henning 			   /* Auto-negotiate */
1403736323a4SPieter Henning 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
1404736323a4SPieter Henning 			   /* Read the status */
1405736323a4SPieter Henning 			   {MIIM_CIS8201_AUX_CONSTAT, miim_read,
1406736323a4SPieter Henning 			    &mii_parse_cis8201},
1407736323a4SPieter Henning 			   {miim_end,}
1408736323a4SPieter Henning 			   },
1409736323a4SPieter Henning 	(struct phy_cmd[]) { /* shutdown */
1410736323a4SPieter Henning 			   {miim_end,}
1411736323a4SPieter Henning 	},
1412736323a4SPieter Henning };
14132439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_VSC8244 = {
14142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x3f1b,
14152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Vitesse VSC8244",
14162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	6,
14172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
14182439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Override PHY config settings */
14192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure some basic stuff */
14202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
14212439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
14222439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
14232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
14242439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the Status (2x to make sure link is right) */
14252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
14262439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
14272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
14282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
14292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_VSC8244_AUX_CONSTAT, miim_read,
14302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_vsc8244},
14312439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
14322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
14332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
14342439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
14352439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
14362439e4bfSJean-Christophe PLAGNIOL-VILLARD };
14372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1438b7fe25d2SPoonam Aggrwal struct phy_info phy_info_VSC8641 = {
1439b7fe25d2SPoonam Aggrwal 	0x7043,
1440b7fe25d2SPoonam Aggrwal 	"Vitesse VSC8641",
1441b7fe25d2SPoonam Aggrwal 	4,
1442b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]){	/* config */
1443b7fe25d2SPoonam Aggrwal 			   /* Configure some basic stuff */
1444b7fe25d2SPoonam Aggrwal 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1445b7fe25d2SPoonam Aggrwal 			   {miim_end,}
1446b7fe25d2SPoonam Aggrwal 			   },
1447b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]){	/* startup */
1448b7fe25d2SPoonam Aggrwal 			   /* Read the Status (2x to make sure link is right) */
1449b7fe25d2SPoonam Aggrwal 			   {MIIM_STATUS, miim_read, NULL},
1450b7fe25d2SPoonam Aggrwal 			   /* Auto-negotiate */
1451b7fe25d2SPoonam Aggrwal 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
1452b7fe25d2SPoonam Aggrwal 			   /* Read the status */
1453b7fe25d2SPoonam Aggrwal 			   {MIIM_VSC8244_AUX_CONSTAT, miim_read,
1454b7fe25d2SPoonam Aggrwal 			    &mii_parse_vsc8244},
1455b7fe25d2SPoonam Aggrwal 			   {miim_end,}
1456b7fe25d2SPoonam Aggrwal 			   },
1457b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]){	/* shutdown */
1458b7fe25d2SPoonam Aggrwal 			   {miim_end,}
1459b7fe25d2SPoonam Aggrwal 			   },
1460b7fe25d2SPoonam Aggrwal };
1461b7fe25d2SPoonam Aggrwal 
1462b7fe25d2SPoonam Aggrwal struct phy_info phy_info_VSC8221 = {
1463b7fe25d2SPoonam Aggrwal 	0xfc55,
1464b7fe25d2SPoonam Aggrwal 	"Vitesse VSC8221",
1465b7fe25d2SPoonam Aggrwal 	4,
1466b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]){	/* config */
1467b7fe25d2SPoonam Aggrwal 			   /* Configure some basic stuff */
1468b7fe25d2SPoonam Aggrwal 			   {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1469b7fe25d2SPoonam Aggrwal 			   {miim_end,}
1470b7fe25d2SPoonam Aggrwal 			   },
1471b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]){	/* startup */
1472b7fe25d2SPoonam Aggrwal 			   /* Read the Status (2x to make sure link is right) */
1473b7fe25d2SPoonam Aggrwal 			   {MIIM_STATUS, miim_read, NULL},
1474b7fe25d2SPoonam Aggrwal 			   /* Auto-negotiate */
1475b7fe25d2SPoonam Aggrwal 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
1476b7fe25d2SPoonam Aggrwal 			   /* Read the status */
1477b7fe25d2SPoonam Aggrwal 			   {MIIM_VSC8244_AUX_CONSTAT, miim_read,
1478b7fe25d2SPoonam Aggrwal 			    &mii_parse_vsc8244},
1479b7fe25d2SPoonam Aggrwal 			   {miim_end,}
1480b7fe25d2SPoonam Aggrwal 			   },
1481b7fe25d2SPoonam Aggrwal 	(struct phy_cmd[]){	/* shutdown */
1482b7fe25d2SPoonam Aggrwal 			   {miim_end,}
1483b7fe25d2SPoonam Aggrwal 			   },
1484b7fe25d2SPoonam Aggrwal };
1485b7fe25d2SPoonam Aggrwal 
14862d934ea5STor Krill struct phy_info phy_info_VSC8601 = {
14872d934ea5STor Krill 		0x00007042,
14882d934ea5STor Krill 		"Vitesse VSC8601",
14892d934ea5STor Krill 		4,
14902d934ea5STor Krill 		(struct phy_cmd[]){     /* config */
14912d934ea5STor Krill 				/* Override PHY config settings */
14922d934ea5STor Krill 				/* Configure some basic stuff */
14932d934ea5STor Krill 				{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
14946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_VSC8601_SKEWFIX
14952d934ea5STor Krill 				{MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL},
14966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX)
14979acde129SAndre Schwarz 				{MIIM_EXT_PAGE_ACCESS,1,NULL},
14986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define VSC8101_SKEW	(CONFIG_SYS_VSC8601_SKEW_TX<<14)|(CONFIG_SYS_VSC8601_SKEW_RX<<12)
14999acde129SAndre Schwarz 				{MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL},
15009acde129SAndre Schwarz 				{MIIM_EXT_PAGE_ACCESS,0,NULL},
15019acde129SAndre Schwarz #endif
15022d934ea5STor Krill #endif
1503c9d6b692SAndre Schwarz 				{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1504c9d6b692SAndre Schwarz 				{MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init},
15052d934ea5STor Krill 				{miim_end,}
15062d934ea5STor Krill 				 },
15072d934ea5STor Krill 		(struct phy_cmd[]){     /* startup */
15082d934ea5STor Krill 				/* Read the Status (2x to make sure link is right) */
15092d934ea5STor Krill 				{MIIM_STATUS, miim_read, NULL},
15102d934ea5STor Krill 				/* Auto-negotiate */
15112d934ea5STor Krill 				{MIIM_STATUS, miim_read, &mii_parse_sr},
15122d934ea5STor Krill 				/* Read the status */
15132d934ea5STor Krill 				{MIIM_VSC8244_AUX_CONSTAT, miim_read,
15142d934ea5STor Krill 						&mii_parse_vsc8244},
15152d934ea5STor Krill 				{miim_end,}
15162d934ea5STor Krill 				},
15172d934ea5STor Krill 		(struct phy_cmd[]){     /* shutdown */
15182d934ea5STor Krill 				{miim_end,}
15192d934ea5STor Krill 				},
15202d934ea5STor Krill };
15212d934ea5STor Krill 
15222d934ea5STor Krill 
15232439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dm9161 = {
15242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x0181b88,
15252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Davicom DM9161E",
15262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
15272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
15282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL},
15292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Do not bypass the scrambler/descrambler */
15302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL},
15312439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Clear 10BTCSR to default */
15322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT,
15332439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    NULL},
15342439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Configure some basic stuff */
15352439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_CR_INIT, NULL},
15362439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Restart Auto Negotiation */
15372439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL},
15382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
15392439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
15402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
15412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
15422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
15432439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
15442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
15452439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the status */
15462439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_DM9161_SCSR, miim_read,
15472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_dm9161_scsr},
15482439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
15492439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
15502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
15512439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
15522439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
15532439e4bfSJean-Christophe PLAGNIOL-VILLARD };
15542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* a generic flavor.  */
15552439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_generic =  {
15562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0,
15572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"Unknown/Generic PHY",
15582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	32,
15592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* config */
15602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMCR, PHY_BMCR_RESET, NULL},
15612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
15622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* startup */
15652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, NULL},
15662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, &mii_parse_sr},
15672439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{PHY_BMSR, miim_read, &mii_parse_link},
15682439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	},
15702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]) { /* shutdown */
15712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		{miim_end,}
15722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
15732439e4bfSJean-Christophe PLAGNIOL-VILLARD };
15742439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15762439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv)
15772439e4bfSJean-Christophe PLAGNIOL-VILLARD {
15782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int speed;
15792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (priv->link) {
15802439e4bfSJean-Christophe PLAGNIOL-VILLARD 		speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK;
15812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
15822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		switch (speed) {
15832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_10HDX:
15842439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
15852439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
15862439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
15872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_10FDX:
15882439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 10;
15892439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
15902439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
15912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		case MIIM_LXT971_SR2_100HDX:
15922439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
15932439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 0;
15942439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
15952439e4bfSJean-Christophe PLAGNIOL-VILLARD 		default:
15962439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->speed = 100;
15972439e4bfSJean-Christophe PLAGNIOL-VILLARD 			priv->duplexity = 1;
15982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
15992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
16002439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 0;
16012439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
16022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
16032439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
16052439e4bfSJean-Christophe PLAGNIOL-VILLARD }
16062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16072439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct phy_info phy_info_lxt971 = {
16082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x0001378e,
16092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"LXT971",
16102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
16112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
16122439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CR, MIIM_CR_INIT, mii_cr_init},	/* autonegotiate */
16132439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
16142439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
16152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup - enable interrupts */
16162439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* { 0x12, 0x00f2, NULL }, */
16172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
16182439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
16192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2},
16202439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
16212439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
16222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown - disable interrupts */
16232439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
16242439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
16252439e4bfSJean-Christophe PLAGNIOL-VILLARD };
16262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Parse the DP83865's link and auto-neg status register for speed and duplex
16282439e4bfSJean-Christophe PLAGNIOL-VILLARD  * information
16292439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
16302439e4bfSJean-Christophe PLAGNIOL-VILLARD uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv)
16312439e4bfSJean-Christophe PLAGNIOL-VILLARD {
16322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	switch (mii_reg & MIIM_DP83865_SPD_MASK) {
16332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_DP83865_SPD_1000:
16352439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 1000;
16362439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
16372439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	case MIIM_DP83865_SPD_100:
16392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 100;
16402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
16412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	default:
16432439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->speed = 10;
16442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		break;
16452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
16472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (mii_reg & MIIM_DP83865_DPX_FULL)
16492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 1;
16502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
16512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		priv->duplexity = 0;
16522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
16542439e4bfSJean-Christophe PLAGNIOL-VILLARD }
16552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
16562439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info phy_info_dp83865 = {
16572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	0x20005c7,
16582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	"NatSemi DP83865",
16592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	4,
16602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* config */
16612439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL},
16622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
16632439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
16642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* startup */
16652439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Status is read once to clear old link state */
16662439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, NULL},
16672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Auto-negotiate */
16682439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_STATUS, miim_read, &mii_parse_sr},
16692439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   /* Read the link and auto-neg status */
16702439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {MIIM_DP83865_LANR, miim_read,
16712439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    &mii_parse_dp83865_lanr},
16722439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
16732439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
16742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	(struct phy_cmd[]){	/* shutdown */
16752439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   {miim_end,}
16762439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   },
16772439e4bfSJean-Christophe PLAGNIOL-VILLARD };
16782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
167918ee320fSDave Liu struct phy_info phy_info_rtl8211b = {
168018ee320fSDave Liu 	0x001cc91,
168118ee320fSDave Liu 	"RealTek RTL8211B",
168218ee320fSDave Liu 	4,
168318ee320fSDave Liu 	(struct phy_cmd[]){	/* config */
168418ee320fSDave Liu 		/* Reset and configure the PHY */
168518ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
168618ee320fSDave Liu 		{MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
168718ee320fSDave Liu 		{MIIM_ANAR, MIIM_ANAR_INIT, NULL},
168818ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
168918ee320fSDave Liu 		{MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
169018ee320fSDave Liu 		{miim_end,}
169118ee320fSDave Liu 	},
169218ee320fSDave Liu 	(struct phy_cmd[]){	/* startup */
169318ee320fSDave Liu 		/* Status is read once to clear old link state */
169418ee320fSDave Liu 		{MIIM_STATUS, miim_read, NULL},
169518ee320fSDave Liu 		/* Auto-negotiate */
169618ee320fSDave Liu 		{MIIM_STATUS, miim_read, &mii_parse_sr},
169718ee320fSDave Liu 		/* Read the status */
169818ee320fSDave Liu 		{MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr},
169918ee320fSDave Liu 		{miim_end,}
170018ee320fSDave Liu 	},
170118ee320fSDave Liu 	(struct phy_cmd[]){	/* shutdown */
170218ee320fSDave Liu 		{miim_end,}
170318ee320fSDave Liu 	},
170418ee320fSDave Liu };
170518ee320fSDave Liu 
17062439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *phy_info[] = {
17072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_cis8204,
17082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_cis8201,
17092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_BCM5461S,
17102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_BCM5464S,
1711091dc9f6SZach LeRoy 	&phy_info_BCM5482S,
17122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1011S,
17132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1111S,
1714290ef643SRon Madrid 	&phy_info_M88E1118,
1715d23dc394SSergei Poselenov 	&phy_info_M88E1121R,
17162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1145,
17172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_M88E1149S,
17182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_dm9161,
17192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_lxt971,
1720736323a4SPieter Henning 	&phy_info_VSC8211,
17212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_VSC8244,
17222d934ea5STor Krill 	&phy_info_VSC8601,
1723b7fe25d2SPoonam Aggrwal 	&phy_info_VSC8641,
1724b7fe25d2SPoonam Aggrwal 	&phy_info_VSC8221,
17252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&phy_info_dp83865,
172618ee320fSDave Liu 	&phy_info_rtl8211b,
17270452352dSPaul Gortmaker 	&phy_info_generic,	/* must be last; has ID 0 and 32 bit mask */
17282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	NULL
17292439e4bfSJean-Christophe PLAGNIOL-VILLARD };
17302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Grab the identifier of the device's PHY, and search through
17322439e4bfSJean-Christophe PLAGNIOL-VILLARD  * all of the known PHYs to see if one matches.	 If so, return
17332439e4bfSJean-Christophe PLAGNIOL-VILLARD  * it, if not, return NULL
17342439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
17352439e4bfSJean-Christophe PLAGNIOL-VILLARD struct phy_info *get_phy_info(struct eth_device *dev)
17362439e4bfSJean-Christophe PLAGNIOL-VILLARD {
17372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct tsec_private *priv = (struct tsec_private *)dev->priv;
17382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint phy_reg, phy_ID;
17392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
17402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_info *theInfo = NULL;
17412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the bits from PHYIR1, and put them in the upper half */
17432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_reg = read_phy_reg(priv, MIIM_PHYIR1);
17442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_ID = (phy_reg & 0xffff) << 16;
17452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Grab the bits from PHYIR2, and put them in the lower half */
17472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_reg = read_phy_reg(priv, MIIM_PHYIR2);
17482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_ID |= (phy_reg & 0xffff);
17492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* loop through all the known PHY types, and find one that */
17512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* matches the ID we read from the PHY. */
17522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; phy_info[i]; i++) {
17532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) {
17542439e4bfSJean-Christophe PLAGNIOL-VILLARD 			theInfo = phy_info[i];
17552439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
17562439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
17572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17590452352dSPaul Gortmaker 	if (theInfo == &phy_info_generic) {
17600452352dSPaul Gortmaker 		printf("%s: No support for PHY id %x; assuming generic\n", dev->name, phy_ID);
17612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
17622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID);
17632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
17642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return theInfo;
17662439e4bfSJean-Christophe PLAGNIOL-VILLARD }
17672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Execute the given series of commands on the given device's
17692439e4bfSJean-Christophe PLAGNIOL-VILLARD  * PHY, running functions as necessary
17702439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
17712439e4bfSJean-Christophe PLAGNIOL-VILLARD void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd)
17722439e4bfSJean-Christophe PLAGNIOL-VILLARD {
17732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
17742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	uint result;
17752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	volatile tsec_t *phyregs = priv->phyregs;
17762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->miimcfg = MIIMCFG_RESET;
17782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phyregs->miimcfg = MIIMCFG_INIT_VALUE;
17802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (phyregs->miimind & MIIMIND_BUSY) ;
17822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; cmd->mii_reg != miim_end; i++) {
17842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (cmd->mii_data == miim_read) {
17852439e4bfSJean-Christophe PLAGNIOL-VILLARD 			result = read_phy_reg(priv, cmd->mii_reg);
17862439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17872439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (cmd->funct != NULL)
17882439e4bfSJean-Christophe PLAGNIOL-VILLARD 				(*(cmd->funct)) (result, priv);
17892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17902439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
17912439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (cmd->funct != NULL)
17922439e4bfSJean-Christophe PLAGNIOL-VILLARD 				result = (*(cmd->funct)) (cmd->mii_reg, priv);
17932439e4bfSJean-Christophe PLAGNIOL-VILLARD 			else
17942439e4bfSJean-Christophe PLAGNIOL-VILLARD 				result = cmd->mii_data;
17952439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17962439e4bfSJean-Christophe PLAGNIOL-VILLARD 			write_phy_reg(priv, cmd->mii_reg, result);
17972439e4bfSJean-Christophe PLAGNIOL-VILLARD 
17982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
17992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		cmd++;
18002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18012439e4bfSJean-Christophe PLAGNIOL-VILLARD }
18022439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Relocate the function pointers in the phy cmd lists */
18042439e4bfSJean-Christophe PLAGNIOL-VILLARD static void relocate_cmds(void)
18052439e4bfSJean-Christophe PLAGNIOL-VILLARD {
18062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_cmd **cmdlistptr;
18072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct phy_cmd *cmd;
18082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i, j, k;
18092439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; phy_info[i]; i++) {
18112439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* First thing's first: relocate the pointers to the
18122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 * PHY command structures (the structs were done) */
18132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i] = (struct phy_info *)((uint) phy_info[i]
18142439e4bfSJean-Christophe PLAGNIOL-VILLARD 						  + gd->reloc_off);
18152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i]->name += gd->reloc_off;
18162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i]->config =
18172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    (struct phy_cmd *)((uint) phy_info[i]->config
18182439e4bfSJean-Christophe PLAGNIOL-VILLARD 				       + gd->reloc_off);
18192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i]->startup =
18202439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    (struct phy_cmd *)((uint) phy_info[i]->startup
18212439e4bfSJean-Christophe PLAGNIOL-VILLARD 				       + gd->reloc_off);
18222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		phy_info[i]->shutdown =
18232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    (struct phy_cmd *)((uint) phy_info[i]->shutdown
18242439e4bfSJean-Christophe PLAGNIOL-VILLARD 				       + gd->reloc_off);
18252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		cmdlistptr = &phy_info[i]->config;
18272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		j = 0;
18282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		for (; cmdlistptr <= &phy_info[i]->shutdown; cmdlistptr++) {
18292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			k = 0;
18302439e4bfSJean-Christophe PLAGNIOL-VILLARD 			for (cmd = *cmdlistptr;
18312439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     cmd->mii_reg != miim_end;
18322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     cmd++) {
18332439e4bfSJean-Christophe PLAGNIOL-VILLARD 				/* Only relocate non-NULL pointers */
18342439e4bfSJean-Christophe PLAGNIOL-VILLARD 				if (cmd->funct)
18352439e4bfSJean-Christophe PLAGNIOL-VILLARD 					cmd->funct += gd->reloc_off;
18362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18372439e4bfSJean-Christophe PLAGNIOL-VILLARD 				k++;
18382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
18392439e4bfSJean-Christophe PLAGNIOL-VILLARD 			j++;
18402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
18412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	relocated = 1;
18442439e4bfSJean-Christophe PLAGNIOL-VILLARD }
18452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18462439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
18472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	&& !defined(BITBANGMII)
18482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18492439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
18502439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Read a MII PHY register.
18512439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
18522439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns:
18532439e4bfSJean-Christophe PLAGNIOL-VILLARD  *  0 on success
18542439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
18552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_read(char *devname, unsigned char addr,
18562439e4bfSJean-Christophe PLAGNIOL-VILLARD 			    unsigned char reg, unsigned short *value)
18572439e4bfSJean-Christophe PLAGNIOL-VILLARD {
18582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned short ret;
185955fe7c57Smichael.firth@bt.com 	struct tsec_private *priv = privlist[0];
18602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv) {
18622439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Can't read PHY at address %d\n", addr);
18632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return -1;
18642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18652439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18662abe361cSAndy Fleming 	ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg);
18672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	*value = ret;
18682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
18702439e4bfSJean-Christophe PLAGNIOL-VILLARD }
18712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18722439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
18732439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Write a MII PHY register.
18742439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
18752439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Returns:
18762439e4bfSJean-Christophe PLAGNIOL-VILLARD  *  0 on success
18772439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
18782439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tsec_miiphy_write(char *devname, unsigned char addr,
18792439e4bfSJean-Christophe PLAGNIOL-VILLARD 			     unsigned char reg, unsigned short value)
18802439e4bfSJean-Christophe PLAGNIOL-VILLARD {
188155fe7c57Smichael.firth@bt.com 	struct tsec_private *priv = privlist[0];
18822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (NULL == priv) {
18842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Can't write PHY at address %d\n", addr);
18852439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return -1;
18862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
18872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18882abe361cSAndy Fleming 	tsec_local_mdio_write(priv->phyregs, addr, reg, value);
18892439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
18912439e4bfSJean-Christophe PLAGNIOL-VILLARD }
18922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18932439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
18942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18952439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP
18962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* CREDITS: linux gianfar driver, slightly adjusted... thanx. */
18982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
18992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the appropriate hash bit for the given addr */
19002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The algorithm works like so:
19022439e4bfSJean-Christophe PLAGNIOL-VILLARD  * 1) Take the Destination Address (ie the multicast address), and
19032439e4bfSJean-Christophe PLAGNIOL-VILLARD  * do a CRC on it (little endian), and reverse the bits of the
19042439e4bfSJean-Christophe PLAGNIOL-VILLARD  * result.
19052439e4bfSJean-Christophe PLAGNIOL-VILLARD  * 2) Use the 8 most significant bits as a hash into a 256-entry
19062439e4bfSJean-Christophe PLAGNIOL-VILLARD  * table.  The table is controlled through 8 32-bit registers:
19072439e4bfSJean-Christophe PLAGNIOL-VILLARD  * gaddr0-7.  gaddr0's MSB is entry 0, and gaddr7's LSB is
19082439e4bfSJean-Christophe PLAGNIOL-VILLARD  * gaddr7.  This means that the 3 most significant bits in the
19092439e4bfSJean-Christophe PLAGNIOL-VILLARD  * hash index which gaddr register to use, and the 5 other bits
19102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * indicate which bit (assuming an IBM numbering scheme, which
19112439e4bfSJean-Christophe PLAGNIOL-VILLARD  * for PowerPC (tm) is usually the case) in the tregister holds
19122439e4bfSJean-Christophe PLAGNIOL-VILLARD  * the entry. */
19132439e4bfSJean-Christophe PLAGNIOL-VILLARD static int
19142439e4bfSJean-Christophe PLAGNIOL-VILLARD tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set)
19152439e4bfSJean-Christophe PLAGNIOL-VILLARD {
19162439e4bfSJean-Christophe PLAGNIOL-VILLARD  struct tsec_private *priv = privlist[1];
19172439e4bfSJean-Christophe PLAGNIOL-VILLARD  volatile tsec_t *regs = priv->regs;
19182439e4bfSJean-Christophe PLAGNIOL-VILLARD  volatile u32  *reg_array, value;
19192439e4bfSJean-Christophe PLAGNIOL-VILLARD  u8 result, whichbit, whichreg;
19202439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff);
19222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	whichbit = result & 0x1f;	/* the 5 LSB = which bit to set */
19232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	whichreg = result >> 5;		/* the 3 MSB = which reg to set it in */
19242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	value = (1 << (31-whichbit));
19252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	reg_array = &(regs->hash.gaddr0);
19272439e4bfSJean-Christophe PLAGNIOL-VILLARD 
19282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (set) {
19292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		reg_array[whichreg] |= value;
19302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
19312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		reg_array[whichreg] &= ~value;
19322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
19332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
19342439e4bfSJean-Christophe PLAGNIOL-VILLARD }
19352439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* Multicast TFTP ? */
1936