xref: /rk3399_rockchip-uboot/drivers/net/sh_eth.h (revision ee6ec5d4dd50ccf914965f49daa8db9099695596)
19751ee09SNobuhiro Iwamatsu /*
2903de461SYoshihiro Shimoda  * sh_eth.h - Driver for Renesas SuperH ethernet controler.
39751ee09SNobuhiro Iwamatsu  *
43bb4cc31SNobuhiro Iwamatsu  * Copyright (C) 2008, 2011 Renesas Solutions Corp.
53bb4cc31SNobuhiro Iwamatsu  * Copyright (c) 2008, 2011 Nobuhiro Iwamatsu
69751ee09SNobuhiro Iwamatsu  * Copyright (c) 2007 Carlos Munoz <carlos@kenati.com>
79751ee09SNobuhiro Iwamatsu  *
89751ee09SNobuhiro Iwamatsu  * This program is free software; you can redistribute it and/or modify
99751ee09SNobuhiro Iwamatsu  *  it under the terms of the GNU General Public License as published by
109751ee09SNobuhiro Iwamatsu  * the Free Software Foundation; either version 2 of the License, or
119751ee09SNobuhiro Iwamatsu  * (at your option) any later version.
129751ee09SNobuhiro Iwamatsu  *
139751ee09SNobuhiro Iwamatsu  * This program is distributed in the hope that it will be useful,
149751ee09SNobuhiro Iwamatsu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
159751ee09SNobuhiro Iwamatsu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
169751ee09SNobuhiro Iwamatsu  * GNU General Public License for more details.
179751ee09SNobuhiro Iwamatsu  *
189751ee09SNobuhiro Iwamatsu  * You should have received a copy of the GNU General Public License
199751ee09SNobuhiro Iwamatsu  * along with this program; if not, write to the Free Software
209751ee09SNobuhiro Iwamatsu  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
219751ee09SNobuhiro Iwamatsu  */
229751ee09SNobuhiro Iwamatsu 
23bd3980ccSNobuhiro Iwamatsu #include <netdev.h>
249751ee09SNobuhiro Iwamatsu #include <asm/types.h>
259751ee09SNobuhiro Iwamatsu 
269751ee09SNobuhiro Iwamatsu #define SHETHER_NAME "sh_eth"
279751ee09SNobuhiro Iwamatsu 
289751ee09SNobuhiro Iwamatsu /* Malloc returns addresses in the P1 area (cacheable). However we need to
299751ee09SNobuhiro Iwamatsu    use area P2 (non-cacheable) */
309751ee09SNobuhiro Iwamatsu #define ADDR_TO_P2(addr)	((((int)(addr) & ~0xe0000000) | 0xa0000000))
319751ee09SNobuhiro Iwamatsu 
329751ee09SNobuhiro Iwamatsu /* The ethernet controller needs to use physical addresses */
33903de461SYoshihiro Shimoda #if defined(CONFIG_SH_32BIT)
34903de461SYoshihiro Shimoda #define ADDR_TO_PHY(addr)	((((int)(addr) & ~0xe0000000) | 0x40000000))
35903de461SYoshihiro Shimoda #else
369751ee09SNobuhiro Iwamatsu #define ADDR_TO_PHY(addr)	((int)(addr) & ~0xe0000000)
37903de461SYoshihiro Shimoda #endif
389751ee09SNobuhiro Iwamatsu 
399751ee09SNobuhiro Iwamatsu /* Number of supported ports */
409751ee09SNobuhiro Iwamatsu #define MAX_PORT_NUM	2
419751ee09SNobuhiro Iwamatsu 
429751ee09SNobuhiro Iwamatsu /* Buffers must be big enough to hold the largest ethernet frame. Also, rx
439751ee09SNobuhiro Iwamatsu    buffers must be a multiple of 32 bytes */
449751ee09SNobuhiro Iwamatsu #define MAX_BUF_SIZE	(48 * 32)
459751ee09SNobuhiro Iwamatsu 
469751ee09SNobuhiro Iwamatsu /* The number of tx descriptors must be large enough to point to 5 or more
479751ee09SNobuhiro Iwamatsu    frames. If each frame uses 2 descriptors, at least 10 descriptors are needed.
489751ee09SNobuhiro Iwamatsu    We use one descriptor per frame */
499751ee09SNobuhiro Iwamatsu #define NUM_TX_DESC		8
509751ee09SNobuhiro Iwamatsu 
519751ee09SNobuhiro Iwamatsu /* The size of the tx descriptor is determined by how much padding is used.
529751ee09SNobuhiro Iwamatsu    4, 20, or 52 bytes of padding can be used */
539751ee09SNobuhiro Iwamatsu #define TX_DESC_PADDING		4
549751ee09SNobuhiro Iwamatsu #define TX_DESC_SIZE		(12 + TX_DESC_PADDING)
559751ee09SNobuhiro Iwamatsu 
56bd3980ccSNobuhiro Iwamatsu /* Tx descriptor. We always use 3 bytes of padding */
579751ee09SNobuhiro Iwamatsu struct tx_desc_s {
589751ee09SNobuhiro Iwamatsu 	volatile u32 td0;
599751ee09SNobuhiro Iwamatsu 	u32 td1;
609751ee09SNobuhiro Iwamatsu 	u32 td2;		/* Buffer start */
619751ee09SNobuhiro Iwamatsu 	u32 padding;
629751ee09SNobuhiro Iwamatsu };
639751ee09SNobuhiro Iwamatsu 
649751ee09SNobuhiro Iwamatsu /* There is no limitation in the number of rx descriptors */
659751ee09SNobuhiro Iwamatsu #define NUM_RX_DESC	8
669751ee09SNobuhiro Iwamatsu 
679751ee09SNobuhiro Iwamatsu /* The size of the rx descriptor is determined by how much padding is used.
689751ee09SNobuhiro Iwamatsu    4, 20, or 52 bytes of padding can be used */
699751ee09SNobuhiro Iwamatsu #define RX_DESC_PADDING		4
709751ee09SNobuhiro Iwamatsu #define RX_DESC_SIZE		(12 + RX_DESC_PADDING)
719751ee09SNobuhiro Iwamatsu 
729751ee09SNobuhiro Iwamatsu /* Rx descriptor. We always use 4 bytes of padding */
739751ee09SNobuhiro Iwamatsu struct rx_desc_s {
749751ee09SNobuhiro Iwamatsu 	volatile u32 rd0;
759751ee09SNobuhiro Iwamatsu 	volatile u32 rd1;
769751ee09SNobuhiro Iwamatsu 	u32 rd2;		/* Buffer start */
779751ee09SNobuhiro Iwamatsu 	u32 padding;
789751ee09SNobuhiro Iwamatsu };
799751ee09SNobuhiro Iwamatsu 
80bd3980ccSNobuhiro Iwamatsu struct sh_eth_info {
819751ee09SNobuhiro Iwamatsu 	struct tx_desc_s *tx_desc_malloc;
829751ee09SNobuhiro Iwamatsu 	struct tx_desc_s *tx_desc_base;
839751ee09SNobuhiro Iwamatsu 	struct tx_desc_s *tx_desc_cur;
849751ee09SNobuhiro Iwamatsu 	struct rx_desc_s *rx_desc_malloc;
859751ee09SNobuhiro Iwamatsu 	struct rx_desc_s *rx_desc_base;
869751ee09SNobuhiro Iwamatsu 	struct rx_desc_s *rx_desc_cur;
879751ee09SNobuhiro Iwamatsu 	u8 *rx_buf_malloc;
889751ee09SNobuhiro Iwamatsu 	u8 *rx_buf_base;
899751ee09SNobuhiro Iwamatsu 	u8 mac_addr[6];
909751ee09SNobuhiro Iwamatsu 	u8 phy_addr;
91bd3980ccSNobuhiro Iwamatsu 	struct eth_device *dev;
92bd1024b0SYoshihiro Shimoda 	struct phy_device *phydev;
939751ee09SNobuhiro Iwamatsu };
949751ee09SNobuhiro Iwamatsu 
95bd3980ccSNobuhiro Iwamatsu struct sh_eth_dev {
969751ee09SNobuhiro Iwamatsu 	int port;
97bd3980ccSNobuhiro Iwamatsu 	struct sh_eth_info port_info[MAX_PORT_NUM];
989751ee09SNobuhiro Iwamatsu };
999751ee09SNobuhiro Iwamatsu 
1009751ee09SNobuhiro Iwamatsu /* Register Address */
101903de461SYoshihiro Shimoda #ifdef CONFIG_CPU_SH7763
1029751ee09SNobuhiro Iwamatsu #define BASE_IO_ADDR	0xfee00000
1039751ee09SNobuhiro Iwamatsu 
1049751ee09SNobuhiro Iwamatsu #define EDSR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0000)
1059751ee09SNobuhiro Iwamatsu 
1069751ee09SNobuhiro Iwamatsu #define TDLAR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0010)
1079751ee09SNobuhiro Iwamatsu #define TDFAR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0014)
1089751ee09SNobuhiro Iwamatsu #define TDFXR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0018)
1099751ee09SNobuhiro Iwamatsu #define TDFFR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x001c)
1109751ee09SNobuhiro Iwamatsu 
1119751ee09SNobuhiro Iwamatsu #define RDLAR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0030)
1129751ee09SNobuhiro Iwamatsu #define RDFAR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0034)
1139751ee09SNobuhiro Iwamatsu #define RDFXR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0038)
1149751ee09SNobuhiro Iwamatsu #define RDFFR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x003c)
1159751ee09SNobuhiro Iwamatsu 
1169751ee09SNobuhiro Iwamatsu #define EDMR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0400)
1179751ee09SNobuhiro Iwamatsu #define EDTRR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0408)
1189751ee09SNobuhiro Iwamatsu #define EDRRR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0410)
1199751ee09SNobuhiro Iwamatsu #define EESR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0428)
1209751ee09SNobuhiro Iwamatsu #define EESIPR(port)	(BASE_IO_ADDR + 0x800 * (port) + 0x0430)
1219751ee09SNobuhiro Iwamatsu #define TRSCER(port)	(BASE_IO_ADDR + 0x800 * (port) + 0x0438)
1229751ee09SNobuhiro Iwamatsu #define TFTR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0448)
1239751ee09SNobuhiro Iwamatsu #define FDR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0450)
1249751ee09SNobuhiro Iwamatsu #define RMCR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0458)
1259751ee09SNobuhiro Iwamatsu #define RPADIR(port)	(BASE_IO_ADDR + 0x800 * (port) + 0x0460)
1269751ee09SNobuhiro Iwamatsu #define FCFTR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0468)
1279751ee09SNobuhiro Iwamatsu #define ECMR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0500)
1289751ee09SNobuhiro Iwamatsu #define RFLR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0508)
1299751ee09SNobuhiro Iwamatsu #define ECSIPR(port)	(BASE_IO_ADDR + 0x800 * (port) + 0x0518)
1309751ee09SNobuhiro Iwamatsu #define PIR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0520)
1319751ee09SNobuhiro Iwamatsu #define PIPR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x052c)
1329751ee09SNobuhiro Iwamatsu #define APR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0554)
1339751ee09SNobuhiro Iwamatsu #define MPR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0558)
1349751ee09SNobuhiro Iwamatsu #define TPAUSER(port)	(BASE_IO_ADDR + 0x800 * (port) + 0x0564)
1359751ee09SNobuhiro Iwamatsu #define GECMR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x05b0)
1369751ee09SNobuhiro Iwamatsu #define MALR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x05c8)
1379751ee09SNobuhiro Iwamatsu #define MAHR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x05c0)
1389751ee09SNobuhiro Iwamatsu 
139903de461SYoshihiro Shimoda #elif defined(CONFIG_CPU_SH7757)
140903de461SYoshihiro Shimoda #define BASE_IO_ADDR	0xfef00000
141903de461SYoshihiro Shimoda 
142903de461SYoshihiro Shimoda #define TDLAR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0018)
143903de461SYoshihiro Shimoda #define RDLAR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0020)
144903de461SYoshihiro Shimoda 
145903de461SYoshihiro Shimoda #define EDMR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0000)
146903de461SYoshihiro Shimoda #define EDTRR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0008)
147903de461SYoshihiro Shimoda #define EDRRR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0010)
148903de461SYoshihiro Shimoda #define EESR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0028)
149903de461SYoshihiro Shimoda #define EESIPR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0030)
150903de461SYoshihiro Shimoda #define TRSCER(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0038)
151903de461SYoshihiro Shimoda #define TFTR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0048)
152903de461SYoshihiro Shimoda #define FDR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0050)
153903de461SYoshihiro Shimoda #define RMCR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0058)
154903de461SYoshihiro Shimoda #define FCFTR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0070)
155903de461SYoshihiro Shimoda #define ECMR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0100)
156903de461SYoshihiro Shimoda #define RFLR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0108)
157903de461SYoshihiro Shimoda #define ECSIPR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0118)
158903de461SYoshihiro Shimoda #define PIR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0120)
159903de461SYoshihiro Shimoda #define APR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0154)
160903de461SYoshihiro Shimoda #define MPR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0158)
161903de461SYoshihiro Shimoda #define TPAUSER(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x0164)
162903de461SYoshihiro Shimoda #define MAHR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x01c0)
163903de461SYoshihiro Shimoda #define MALR(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x01c8)
164903de461SYoshihiro Shimoda #define RTRATE(port)		(BASE_IO_ADDR + 0x800 * (port) + 0x01fc)
1653bb4cc31SNobuhiro Iwamatsu 
1663bb4cc31SNobuhiro Iwamatsu #elif defined(CONFIG_CPU_SH7724)
1673bb4cc31SNobuhiro Iwamatsu #define BASE_IO_ADDR	0xA4600000
1683bb4cc31SNobuhiro Iwamatsu 
1693bb4cc31SNobuhiro Iwamatsu #define TDLAR(port)		(BASE_IO_ADDR + 0x0018)
1703bb4cc31SNobuhiro Iwamatsu #define RDLAR(port)		(BASE_IO_ADDR + 0x0020)
1713bb4cc31SNobuhiro Iwamatsu 
1723bb4cc31SNobuhiro Iwamatsu #define EDMR(port)		(BASE_IO_ADDR + 0x0000)
1733bb4cc31SNobuhiro Iwamatsu #define EDTRR(port)		(BASE_IO_ADDR + 0x0008)
1743bb4cc31SNobuhiro Iwamatsu #define EDRRR(port)		(BASE_IO_ADDR + 0x0010)
1753bb4cc31SNobuhiro Iwamatsu #define EESR(port)		(BASE_IO_ADDR + 0x0028)
1763bb4cc31SNobuhiro Iwamatsu #define EESIPR(port)	(BASE_IO_ADDR + 0x0030)
1773bb4cc31SNobuhiro Iwamatsu #define TRSCER(port)	(BASE_IO_ADDR + 0x0038)
1783bb4cc31SNobuhiro Iwamatsu #define TFTR(port)		(BASE_IO_ADDR + 0x0048)
1793bb4cc31SNobuhiro Iwamatsu #define FDR(port)		(BASE_IO_ADDR + 0x0050)
1803bb4cc31SNobuhiro Iwamatsu #define RMCR(port)		(BASE_IO_ADDR + 0x0058)
1813bb4cc31SNobuhiro Iwamatsu #define FCFTR(port)		(BASE_IO_ADDR + 0x0070)
1823bb4cc31SNobuhiro Iwamatsu #define ECMR(port)		(BASE_IO_ADDR + 0x0100)
1833bb4cc31SNobuhiro Iwamatsu #define RFLR(port)		(BASE_IO_ADDR + 0x0108)
1843bb4cc31SNobuhiro Iwamatsu #define ECSIPR(port)	(BASE_IO_ADDR + 0x0118)
1853bb4cc31SNobuhiro Iwamatsu #define PIR(port)		(BASE_IO_ADDR + 0x0120)
1863bb4cc31SNobuhiro Iwamatsu #define APR(port)		(BASE_IO_ADDR + 0x0154)
1873bb4cc31SNobuhiro Iwamatsu #define MPR(port)		(BASE_IO_ADDR + 0x0158)
1883bb4cc31SNobuhiro Iwamatsu #define TPAUSER(port)	(BASE_IO_ADDR + 0x0164)
1893bb4cc31SNobuhiro Iwamatsu #define MAHR(port)		(BASE_IO_ADDR + 0x01c0)
1903bb4cc31SNobuhiro Iwamatsu #define MALR(port)		(BASE_IO_ADDR + 0x01c8)
191*ee6ec5d4SNobuhiro Iwamatsu 
192*ee6ec5d4SNobuhiro Iwamatsu #elif defined(CONFIG_CPU_SH7734)
193*ee6ec5d4SNobuhiro Iwamatsu #define BASE_IO_ADDR	0xFEE00000
194*ee6ec5d4SNobuhiro Iwamatsu 
195*ee6ec5d4SNobuhiro Iwamatsu #define EDSR(port)		(BASE_IO_ADDR)
196*ee6ec5d4SNobuhiro Iwamatsu 
197*ee6ec5d4SNobuhiro Iwamatsu #define TDLAR(port)		(BASE_IO_ADDR + 0x0010)
198*ee6ec5d4SNobuhiro Iwamatsu #define TDFAR(port)		(BASE_IO_ADDR + 0x0014)
199*ee6ec5d4SNobuhiro Iwamatsu #define TDFXR(port)		(BASE_IO_ADDR + 0x0018)
200*ee6ec5d4SNobuhiro Iwamatsu #define TDFFR(port)		(BASE_IO_ADDR + 0x001c)
201*ee6ec5d4SNobuhiro Iwamatsu #define RDLAR(port)		(BASE_IO_ADDR + 0x0030)
202*ee6ec5d4SNobuhiro Iwamatsu #define RDFAR(port)		(BASE_IO_ADDR + 0x0034)
203*ee6ec5d4SNobuhiro Iwamatsu #define RDFXR(port)		(BASE_IO_ADDR + 0x0038)
204*ee6ec5d4SNobuhiro Iwamatsu #define RDFFR(port)		(BASE_IO_ADDR + 0x003c)
205*ee6ec5d4SNobuhiro Iwamatsu 
206*ee6ec5d4SNobuhiro Iwamatsu #define EDMR(port)		(BASE_IO_ADDR + 0x0400)
207*ee6ec5d4SNobuhiro Iwamatsu #define EDTRR(port)		(BASE_IO_ADDR + 0x0408)
208*ee6ec5d4SNobuhiro Iwamatsu #define EDRRR(port)		(BASE_IO_ADDR + 0x0410)
209*ee6ec5d4SNobuhiro Iwamatsu #define EESR(port)		(BASE_IO_ADDR + 0x0428)
210*ee6ec5d4SNobuhiro Iwamatsu #define EESIPR(port)	(BASE_IO_ADDR + 0x0430)
211*ee6ec5d4SNobuhiro Iwamatsu #define TRSCER(port)	(BASE_IO_ADDR + 0x0438)
212*ee6ec5d4SNobuhiro Iwamatsu #define TFTR(port)		(BASE_IO_ADDR + 0x0448)
213*ee6ec5d4SNobuhiro Iwamatsu #define FDR(port)		(BASE_IO_ADDR + 0x0450)
214*ee6ec5d4SNobuhiro Iwamatsu #define RMCR(port)		(BASE_IO_ADDR + 0x0458)
215*ee6ec5d4SNobuhiro Iwamatsu #define RPADIR(port)	(BASE_IO_ADDR + 0x0460)
216*ee6ec5d4SNobuhiro Iwamatsu #define FCFTR(port)		(BASE_IO_ADDR + 0x0468)
217*ee6ec5d4SNobuhiro Iwamatsu #define ECMR(port)		(BASE_IO_ADDR + 0x0500)
218*ee6ec5d4SNobuhiro Iwamatsu #define RFLR(port)		(BASE_IO_ADDR + 0x0508)
219*ee6ec5d4SNobuhiro Iwamatsu #define ECSIPR(port)	(BASE_IO_ADDR + 0x0518)
220*ee6ec5d4SNobuhiro Iwamatsu #define PIR(port)		(BASE_IO_ADDR + 0x0520)
221*ee6ec5d4SNobuhiro Iwamatsu #define PIPR(port)		(BASE_IO_ADDR + 0x052c)
222*ee6ec5d4SNobuhiro Iwamatsu #define APR(port)		(BASE_IO_ADDR + 0x0554)
223*ee6ec5d4SNobuhiro Iwamatsu #define MPR(port)		(BASE_IO_ADDR + 0x0558)
224*ee6ec5d4SNobuhiro Iwamatsu #define TPAUSER(port)	(BASE_IO_ADDR + 0x0564)
225*ee6ec5d4SNobuhiro Iwamatsu #define GECMR(port)		(BASE_IO_ADDR + 0x05b0)
226*ee6ec5d4SNobuhiro Iwamatsu #define MAHR(port)		(BASE_IO_ADDR + 0x05C0)
227*ee6ec5d4SNobuhiro Iwamatsu #define MALR(port)		(BASE_IO_ADDR + 0x05C8)
228*ee6ec5d4SNobuhiro Iwamatsu 
229903de461SYoshihiro Shimoda #endif
230903de461SYoshihiro Shimoda 
2319751ee09SNobuhiro Iwamatsu /*
2329751ee09SNobuhiro Iwamatsu  * Register's bits
2339751ee09SNobuhiro Iwamatsu  * Copy from Linux driver source code
2349751ee09SNobuhiro Iwamatsu  */
235*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
2369751ee09SNobuhiro Iwamatsu /* EDSR */
2379751ee09SNobuhiro Iwamatsu enum EDSR_BIT {
2389751ee09SNobuhiro Iwamatsu 	EDSR_ENT = 0x01, EDSR_ENR = 0x02,
2399751ee09SNobuhiro Iwamatsu };
2409751ee09SNobuhiro Iwamatsu #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
2419751ee09SNobuhiro Iwamatsu #endif
2429751ee09SNobuhiro Iwamatsu 
2439751ee09SNobuhiro Iwamatsu /* EDMR */
2449751ee09SNobuhiro Iwamatsu enum DMAC_M_BIT {
2459751ee09SNobuhiro Iwamatsu 	EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
246*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
247*ee6ec5d4SNobuhiro Iwamatsu 	EDMR_SRST	= 0x03, /* Receive/Send reset */
2489751ee09SNobuhiro Iwamatsu 	EMDR_DESC_R	= 0x30, /* Descriptor reserve size */
2499751ee09SNobuhiro Iwamatsu 	EDMR_EL		= 0x40, /* Litte endian */
2503bb4cc31SNobuhiro Iwamatsu #elif defined(CONFIG_CPU_SH7757) || defined(CONFIG_CPU_SH7724)
251903de461SYoshihiro Shimoda 	EDMR_SRST	= 0x01,
252903de461SYoshihiro Shimoda 	EMDR_DESC_R	= 0x30, /* Descriptor reserve size */
253903de461SYoshihiro Shimoda 	EDMR_EL		= 0x40, /* Litte endian */
2549751ee09SNobuhiro Iwamatsu #else /* CONFIG_CPU_SH7763 */
2559751ee09SNobuhiro Iwamatsu 	EDMR_SRST = 0x01,
2569751ee09SNobuhiro Iwamatsu #endif
2579751ee09SNobuhiro Iwamatsu };
2589751ee09SNobuhiro Iwamatsu 
2599751ee09SNobuhiro Iwamatsu /* RFLR */
2609751ee09SNobuhiro Iwamatsu #define RFLR_RFL_MIN	0x05EE	/* Recv Frame length 1518 byte */
2619751ee09SNobuhiro Iwamatsu 
2629751ee09SNobuhiro Iwamatsu /* EDTRR */
2639751ee09SNobuhiro Iwamatsu enum DMAC_T_BIT {
264*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
2659751ee09SNobuhiro Iwamatsu 	EDTRR_TRNS = 0x03,
2669751ee09SNobuhiro Iwamatsu #else
2679751ee09SNobuhiro Iwamatsu 	EDTRR_TRNS = 0x01,
2689751ee09SNobuhiro Iwamatsu #endif
2699751ee09SNobuhiro Iwamatsu };
2709751ee09SNobuhiro Iwamatsu 
2719751ee09SNobuhiro Iwamatsu /* GECMR */
2729751ee09SNobuhiro Iwamatsu enum GECMR_BIT {
27309fcc8b5SSimon Munton 	GECMR_1000B = 0x01, GECMR_100B = 0x04, GECMR_10B = 0x00,
2749751ee09SNobuhiro Iwamatsu };
2759751ee09SNobuhiro Iwamatsu 
2769751ee09SNobuhiro Iwamatsu /* EDRRR*/
2779751ee09SNobuhiro Iwamatsu enum EDRRR_R_BIT {
2789751ee09SNobuhiro Iwamatsu 	EDRRR_R = 0x01,
2799751ee09SNobuhiro Iwamatsu };
2809751ee09SNobuhiro Iwamatsu 
2819751ee09SNobuhiro Iwamatsu /* TPAUSER */
2829751ee09SNobuhiro Iwamatsu enum TPAUSER_BIT {
2839751ee09SNobuhiro Iwamatsu 	TPAUSER_TPAUSE = 0x0000ffff,
2849751ee09SNobuhiro Iwamatsu 	TPAUSER_UNLIMITED = 0,
2859751ee09SNobuhiro Iwamatsu };
2869751ee09SNobuhiro Iwamatsu 
2879751ee09SNobuhiro Iwamatsu /* BCFR */
2889751ee09SNobuhiro Iwamatsu enum BCFR_BIT {
2899751ee09SNobuhiro Iwamatsu 	BCFR_RPAUSE = 0x0000ffff,
2909751ee09SNobuhiro Iwamatsu 	BCFR_UNLIMITED = 0,
2919751ee09SNobuhiro Iwamatsu };
2929751ee09SNobuhiro Iwamatsu 
2939751ee09SNobuhiro Iwamatsu /* PIR */
2949751ee09SNobuhiro Iwamatsu enum PIR_BIT {
2959751ee09SNobuhiro Iwamatsu 	PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
2969751ee09SNobuhiro Iwamatsu };
2979751ee09SNobuhiro Iwamatsu 
2989751ee09SNobuhiro Iwamatsu /* PSR */
2999751ee09SNobuhiro Iwamatsu enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
3009751ee09SNobuhiro Iwamatsu 
3019751ee09SNobuhiro Iwamatsu /* EESR */
3029751ee09SNobuhiro Iwamatsu enum EESR_BIT {
303*ee6ec5d4SNobuhiro Iwamatsu 
304*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7724) || defined(CONFIG_CPU_SH7757)
3059751ee09SNobuhiro Iwamatsu 	EESR_TWB  = 0x40000000,
3069751ee09SNobuhiro Iwamatsu #else
3079751ee09SNobuhiro Iwamatsu 	EESR_TWB  = 0xC0000000,
3089751ee09SNobuhiro Iwamatsu 	EESR_TC1  = 0x20000000,
3099751ee09SNobuhiro Iwamatsu 	EESR_TUC  = 0x10000000,
3109751ee09SNobuhiro Iwamatsu 	EESR_ROC  = 0x80000000,
3119751ee09SNobuhiro Iwamatsu #endif
3129751ee09SNobuhiro Iwamatsu 	EESR_TABT = 0x04000000,
3139751ee09SNobuhiro Iwamatsu 	EESR_RABT = 0x02000000, EESR_RFRMER = 0x01000000,
314*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7724) || defined(CONFIG_CPU_SH7757)
3159751ee09SNobuhiro Iwamatsu 	EESR_ADE  = 0x00800000,
3169751ee09SNobuhiro Iwamatsu #endif
3179751ee09SNobuhiro Iwamatsu 	EESR_ECI  = 0x00400000,
3189751ee09SNobuhiro Iwamatsu 	EESR_FTC  = 0x00200000, EESR_TDE  = 0x00100000,
3199751ee09SNobuhiro Iwamatsu 	EESR_TFE  = 0x00080000, EESR_FRC  = 0x00040000,
3209751ee09SNobuhiro Iwamatsu 	EESR_RDE  = 0x00020000, EESR_RFE  = 0x00010000,
321*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7724) && !defined(CONFIG_CPU_SH7757)
3229751ee09SNobuhiro Iwamatsu 	EESR_CND  = 0x00000800,
3239751ee09SNobuhiro Iwamatsu #endif
3249751ee09SNobuhiro Iwamatsu 	EESR_DLC  = 0x00000400,
3259751ee09SNobuhiro Iwamatsu 	EESR_CD   = 0x00000200, EESR_RTO  = 0x00000100,
3269751ee09SNobuhiro Iwamatsu 	EESR_RMAF = 0x00000080, EESR_CEEF = 0x00000040,
3279751ee09SNobuhiro Iwamatsu 	EESR_CELF = 0x00000020, EESR_RRF  = 0x00000010,
3289751ee09SNobuhiro Iwamatsu 	rESR_RTLF = 0x00000008, EESR_RTSF = 0x00000004,
3299751ee09SNobuhiro Iwamatsu 	EESR_PRE  = 0x00000002, EESR_CERF = 0x00000001,
3309751ee09SNobuhiro Iwamatsu };
3319751ee09SNobuhiro Iwamatsu 
3329751ee09SNobuhiro Iwamatsu 
333*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
3349751ee09SNobuhiro Iwamatsu # define TX_CHECK (EESR_TC1 | EESR_FTC)
3359751ee09SNobuhiro Iwamatsu # define EESR_ERR_CHECK	(EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
3369751ee09SNobuhiro Iwamatsu 		| EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI)
3379751ee09SNobuhiro Iwamatsu # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE)
3389751ee09SNobuhiro Iwamatsu 
3399751ee09SNobuhiro Iwamatsu #else
3409751ee09SNobuhiro Iwamatsu # define TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO)
3419751ee09SNobuhiro Iwamatsu # define EESR_ERR_CHECK	(EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
3429751ee09SNobuhiro Iwamatsu 		| EESR_RFRMER | EESR_ADE | EESR_TFE | EESR_TDE | EESR_ECI)
3439751ee09SNobuhiro Iwamatsu # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE)
3449751ee09SNobuhiro Iwamatsu #endif
3459751ee09SNobuhiro Iwamatsu 
3469751ee09SNobuhiro Iwamatsu /* EESIPR */
3479751ee09SNobuhiro Iwamatsu enum DMAC_IM_BIT {
3489751ee09SNobuhiro Iwamatsu 	DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
3499751ee09SNobuhiro Iwamatsu 	DMAC_M_RABT = 0x02000000,
3509751ee09SNobuhiro Iwamatsu 	DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
3519751ee09SNobuhiro Iwamatsu 	DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
3529751ee09SNobuhiro Iwamatsu 	DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
3539751ee09SNobuhiro Iwamatsu 	DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
3549751ee09SNobuhiro Iwamatsu 	DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
3559751ee09SNobuhiro Iwamatsu 	DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
3569751ee09SNobuhiro Iwamatsu 	DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
3579751ee09SNobuhiro Iwamatsu 	DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
3589751ee09SNobuhiro Iwamatsu 	DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
3599751ee09SNobuhiro Iwamatsu 	DMAC_M_RINT1 = 0x00000001,
3609751ee09SNobuhiro Iwamatsu };
3619751ee09SNobuhiro Iwamatsu 
3629751ee09SNobuhiro Iwamatsu /* Receive descriptor bit */
3639751ee09SNobuhiro Iwamatsu enum RD_STS_BIT {
3649751ee09SNobuhiro Iwamatsu 	RD_RACT = 0x80000000, RD_RDLE = 0x40000000,
3659751ee09SNobuhiro Iwamatsu 	RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
3669751ee09SNobuhiro Iwamatsu 	RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
3679751ee09SNobuhiro Iwamatsu 	RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
3689751ee09SNobuhiro Iwamatsu 	RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
3699751ee09SNobuhiro Iwamatsu 	RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
3709751ee09SNobuhiro Iwamatsu 	RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
3719751ee09SNobuhiro Iwamatsu 	RD_RFS1 = 0x00000001,
3729751ee09SNobuhiro Iwamatsu };
3739751ee09SNobuhiro Iwamatsu #define RDF1ST	RD_RFP1
3749751ee09SNobuhiro Iwamatsu #define RDFEND	RD_RFP0
3759751ee09SNobuhiro Iwamatsu #define RD_RFP	(RD_RFP1|RD_RFP0)
3769751ee09SNobuhiro Iwamatsu 
3779751ee09SNobuhiro Iwamatsu /* RDFFR*/
3789751ee09SNobuhiro Iwamatsu enum RDFFR_BIT {
3799751ee09SNobuhiro Iwamatsu 	RDFFR_RDLF = 0x01,
3809751ee09SNobuhiro Iwamatsu };
3819751ee09SNobuhiro Iwamatsu 
3829751ee09SNobuhiro Iwamatsu /* FCFTR */
3839751ee09SNobuhiro Iwamatsu enum FCFTR_BIT {
3849751ee09SNobuhiro Iwamatsu 	FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
3859751ee09SNobuhiro Iwamatsu 	FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
3869751ee09SNobuhiro Iwamatsu 	FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
3879751ee09SNobuhiro Iwamatsu };
3889751ee09SNobuhiro Iwamatsu #define FIFO_F_D_RFF	(FCFTR_RFF2|FCFTR_RFF1|FCFTR_RFF0)
3899751ee09SNobuhiro Iwamatsu #define FIFO_F_D_RFD	(FCFTR_RFD2|FCFTR_RFD1|FCFTR_RFD0)
3909751ee09SNobuhiro Iwamatsu 
3919751ee09SNobuhiro Iwamatsu /* Transfer descriptor bit */
3929751ee09SNobuhiro Iwamatsu enum TD_STS_BIT {
3933bb4cc31SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7757) \
394*ee6ec5d4SNobuhiro Iwamatsu 		|| defined(CONFIG_CPU_SH7724) || defined(CONFIG_CPU_SH7734)
3959751ee09SNobuhiro Iwamatsu 	TD_TACT = 0x80000000,
3969751ee09SNobuhiro Iwamatsu #else
3979751ee09SNobuhiro Iwamatsu 	TD_TACT = 0x7fffffff,
3989751ee09SNobuhiro Iwamatsu #endif
3999751ee09SNobuhiro Iwamatsu 	TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
4009751ee09SNobuhiro Iwamatsu 	TD_TFP0 = 0x10000000,
4019751ee09SNobuhiro Iwamatsu };
4029751ee09SNobuhiro Iwamatsu #define TDF1ST	TD_TFP1
4039751ee09SNobuhiro Iwamatsu #define TDFEND	TD_TFP0
4049751ee09SNobuhiro Iwamatsu #define TD_TFP	(TD_TFP1|TD_TFP0)
4059751ee09SNobuhiro Iwamatsu 
4069751ee09SNobuhiro Iwamatsu /* RMCR */
4079751ee09SNobuhiro Iwamatsu enum RECV_RST_BIT { RMCR_RST = 0x01, };
4089751ee09SNobuhiro Iwamatsu /* ECMR */
4099751ee09SNobuhiro Iwamatsu enum FELIC_MODE_BIT {
410*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
4119751ee09SNobuhiro Iwamatsu 	ECMR_TRCCM=0x04000000, ECMR_RCSC= 0x00800000, ECMR_DPAD= 0x00200000,
4129751ee09SNobuhiro Iwamatsu 	ECMR_RZPF = 0x00100000,
4139751ee09SNobuhiro Iwamatsu #endif
4149751ee09SNobuhiro Iwamatsu 	ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
4159751ee09SNobuhiro Iwamatsu 	ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
4169751ee09SNobuhiro Iwamatsu 	ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
4179751ee09SNobuhiro Iwamatsu 	ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004, ECMR_DM = 0x00000002,
4189751ee09SNobuhiro Iwamatsu 	ECMR_PRM = 0x00000001,
4193bb4cc31SNobuhiro Iwamatsu #ifdef CONFIG_CPU_SH7724
4203bb4cc31SNobuhiro Iwamatsu 	ECMR_RTM = 0x00000010,
4213bb4cc31SNobuhiro Iwamatsu #endif
4223bb4cc31SNobuhiro Iwamatsu 
4239751ee09SNobuhiro Iwamatsu };
4249751ee09SNobuhiro Iwamatsu 
425*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
4269751ee09SNobuhiro Iwamatsu #define ECMR_CHG_DM	(ECMR_TRCCM | ECMR_RZPF | ECMR_ZPF | ECMR_PFR | ECMR_RXF | \
4279751ee09SNobuhiro Iwamatsu 						ECMR_TXF | ECMR_MCT)
428903de461SYoshihiro Shimoda #elif CONFIG_CPU_SH7757
429903de461SYoshihiro Shimoda #define ECMR_CHG_DM	(ECMR_ZPF)
4303bb4cc31SNobuhiro Iwamatsu #elif CONFIG_CPU_SH7724
4313bb4cc31SNobuhiro Iwamatsu #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF)
4329751ee09SNobuhiro Iwamatsu #else
433903de461SYoshihiro Shimoda #define ECMR_CHG_DM	(ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF | ECMR_MCT)
4349751ee09SNobuhiro Iwamatsu #endif
4359751ee09SNobuhiro Iwamatsu 
4369751ee09SNobuhiro Iwamatsu /* ECSR */
4379751ee09SNobuhiro Iwamatsu enum ECSR_STATUS_BIT {
438*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7724) || defined(CONFIG_CPU_SH7757)
4399751ee09SNobuhiro Iwamatsu 	ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
4409751ee09SNobuhiro Iwamatsu #endif
4419751ee09SNobuhiro Iwamatsu 	ECSR_LCHNG = 0x04,
4429751ee09SNobuhiro Iwamatsu 	ECSR_MPD = 0x02, ECSR_ICD = 0x01,
4439751ee09SNobuhiro Iwamatsu };
4449751ee09SNobuhiro Iwamatsu 
445*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
4469751ee09SNobuhiro Iwamatsu # define ECSR_INIT (ECSR_ICD | ECSIPR_MPDIP)
4479751ee09SNobuhiro Iwamatsu #else
4489751ee09SNobuhiro Iwamatsu # define ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | \
4499751ee09SNobuhiro Iwamatsu 			ECSR_LCHNG | ECSR_ICD | ECSIPR_MPDIP)
4509751ee09SNobuhiro Iwamatsu #endif
4519751ee09SNobuhiro Iwamatsu 
4529751ee09SNobuhiro Iwamatsu /* ECSIPR */
4539751ee09SNobuhiro Iwamatsu enum ECSIPR_STATUS_MASK_BIT {
454*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7724)
455*ee6ec5d4SNobuhiro Iwamatsu 	ECSIPR_PSRTOIP = 0x10,
4569751ee09SNobuhiro Iwamatsu 	ECSIPR_LCHNGIP = 0x04,
457*ee6ec5d4SNobuhiro Iwamatsu 	ECSIPR_ICDIP = 0x01,
458*ee6ec5d4SNobuhiro Iwamatsu #elif defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
459*ee6ec5d4SNobuhiro Iwamatsu 	ECSIPR_PSRTOIP = 0x10,
460*ee6ec5d4SNobuhiro Iwamatsu 	ECSIPR_PHYIP = 0x08,
461*ee6ec5d4SNobuhiro Iwamatsu 	ECSIPR_LCHNGIP = 0x04,
462*ee6ec5d4SNobuhiro Iwamatsu 	ECSIPR_MPDIP = 0x02,
463*ee6ec5d4SNobuhiro Iwamatsu 	ECSIPR_ICDIP = 0x01,
464*ee6ec5d4SNobuhiro Iwamatsu #endif
4659751ee09SNobuhiro Iwamatsu };
4669751ee09SNobuhiro Iwamatsu 
467*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
4689751ee09SNobuhiro Iwamatsu # define ECSIPR_INIT (ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
4699751ee09SNobuhiro Iwamatsu #else
4709751ee09SNobuhiro Iwamatsu # define ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | \
4719751ee09SNobuhiro Iwamatsu 				ECSIPR_ICDIP | ECSIPR_MPDIP)
4729751ee09SNobuhiro Iwamatsu #endif
4739751ee09SNobuhiro Iwamatsu 
4749751ee09SNobuhiro Iwamatsu /* APR */
4759751ee09SNobuhiro Iwamatsu enum APR_BIT {
476903de461SYoshihiro Shimoda #ifdef CONFIG_CPU_SH7757
477903de461SYoshihiro Shimoda 	APR_AP = 0x00000001,
478903de461SYoshihiro Shimoda #else
4799751ee09SNobuhiro Iwamatsu 	APR_AP = 0x00000004,
480903de461SYoshihiro Shimoda #endif
4819751ee09SNobuhiro Iwamatsu };
4829751ee09SNobuhiro Iwamatsu 
4839751ee09SNobuhiro Iwamatsu /* MPR */
4849751ee09SNobuhiro Iwamatsu enum MPR_BIT {
485903de461SYoshihiro Shimoda #ifdef CONFIG_CPU_SH7757
486903de461SYoshihiro Shimoda 	MPR_MP = 0x00000001,
487903de461SYoshihiro Shimoda #else
4889751ee09SNobuhiro Iwamatsu 	MPR_MP = 0x00000006,
489903de461SYoshihiro Shimoda #endif
4909751ee09SNobuhiro Iwamatsu };
4919751ee09SNobuhiro Iwamatsu 
4929751ee09SNobuhiro Iwamatsu /* TRSCER */
4939751ee09SNobuhiro Iwamatsu enum DESC_I_BIT {
4949751ee09SNobuhiro Iwamatsu 	DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
4959751ee09SNobuhiro Iwamatsu 	DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
4969751ee09SNobuhiro Iwamatsu 	DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
4979751ee09SNobuhiro Iwamatsu 	DESC_I_RINT1 = 0x0001,
4989751ee09SNobuhiro Iwamatsu };
4999751ee09SNobuhiro Iwamatsu 
5009751ee09SNobuhiro Iwamatsu /* RPADIR */
5019751ee09SNobuhiro Iwamatsu enum RPADIR_BIT {
5029751ee09SNobuhiro Iwamatsu 	RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
5039751ee09SNobuhiro Iwamatsu 	RPADIR_PADR = 0x0003f,
5049751ee09SNobuhiro Iwamatsu };
5059751ee09SNobuhiro Iwamatsu 
506*ee6ec5d4SNobuhiro Iwamatsu #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
5079751ee09SNobuhiro Iwamatsu # define RPADIR_INIT (0x00)
5089751ee09SNobuhiro Iwamatsu #else
5099751ee09SNobuhiro Iwamatsu # define RPADIR_INIT (RPADIR_PADS1)
5109751ee09SNobuhiro Iwamatsu #endif
5119751ee09SNobuhiro Iwamatsu 
5129751ee09SNobuhiro Iwamatsu /* FDR */
5139751ee09SNobuhiro Iwamatsu enum FIFO_SIZE_BIT {
5149751ee09SNobuhiro Iwamatsu 	FIFO_SIZE_T = 0x00000700, FIFO_SIZE_R = 0x00000007,
5159751ee09SNobuhiro Iwamatsu };
516