12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * rtl8169.c : U-Boot driver for the RealTek RTL8169 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * Masami Komiya (mkomiya@sonare.it) 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * Most part is taken from r8169.c of etherboot 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * 82439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 92439e4bfSJean-Christophe PLAGNIOL-VILLARD 102439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * r8169.c: Etherboot device driver for the RealTek RTL-8169 Gigabit 122439e4bfSJean-Christophe PLAGNIOL-VILLARD * Written 2003 by Timothy Legge <tlegge@rogers.com> 132439e4bfSJean-Christophe PLAGNIOL-VILLARD * 141a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 152439e4bfSJean-Christophe PLAGNIOL-VILLARD * 162439e4bfSJean-Christophe PLAGNIOL-VILLARD * Portions of this code based on: 172439e4bfSJean-Christophe PLAGNIOL-VILLARD * r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver 182439e4bfSJean-Christophe PLAGNIOL-VILLARD * for Linux kernel 2.4.x. 192439e4bfSJean-Christophe PLAGNIOL-VILLARD * 202439e4bfSJean-Christophe PLAGNIOL-VILLARD * Written 2002 ShuChen <shuchen@realtek.com.tw> 212439e4bfSJean-Christophe PLAGNIOL-VILLARD * See Linux Driver for full information 222439e4bfSJean-Christophe PLAGNIOL-VILLARD * 232439e4bfSJean-Christophe PLAGNIOL-VILLARD * Linux Driver Version 1.27a, 10.02.2002 242439e4bfSJean-Christophe PLAGNIOL-VILLARD * 252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Thanks to: 262439e4bfSJean-Christophe PLAGNIOL-VILLARD * Jean Chen of RealTek Semiconductor Corp. for 272439e4bfSJean-Christophe PLAGNIOL-VILLARD * providing the evaluation NIC used to develop 282439e4bfSJean-Christophe PLAGNIOL-VILLARD * this driver. RealTek's support for Etherboot 292439e4bfSJean-Christophe PLAGNIOL-VILLARD * is appreciated. 302439e4bfSJean-Christophe PLAGNIOL-VILLARD * 312439e4bfSJean-Christophe PLAGNIOL-VILLARD * REVISION HISTORY: 322439e4bfSJean-Christophe PLAGNIOL-VILLARD * ================ 332439e4bfSJean-Christophe PLAGNIOL-VILLARD * 342439e4bfSJean-Christophe PLAGNIOL-VILLARD * v1.0 11-26-2003 timlegge Initial port of Linux driver 352439e4bfSJean-Christophe PLAGNIOL-VILLARD * v1.5 01-17-2004 timlegge Initial driver output cleanup 362439e4bfSJean-Christophe PLAGNIOL-VILLARD * 372439e4bfSJean-Christophe PLAGNIOL-VILLARD * Indent Options: indent -kr -i8 382439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 396a5e1d75SGuennadi Liakhovetski /* 406a5e1d75SGuennadi Liakhovetski * 26 August 2006 Mihai Georgian <u-boot@linuxnotincluded.org.uk> 416a5e1d75SGuennadi Liakhovetski * Modified to use le32_to_cpu and cpu_to_le32 properly 426a5e1d75SGuennadi Liakhovetski */ 432439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 442439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 452439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 4602d69891SBen Warren #include <netdev.h> 472439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 482439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 492439e4bfSJean-Christophe PLAGNIOL-VILLARD 502439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169 512439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_TX 522439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_RX 532439e4bfSJean-Christophe PLAGNIOL-VILLARD 542439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_version "v1.5" 552439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_date "01-17-2004" 562439e4bfSJean-Christophe PLAGNIOL-VILLARD 572439e4bfSJean-Christophe PLAGNIOL-VILLARD static u32 ioaddr; 582439e4bfSJean-Christophe PLAGNIOL-VILLARD 592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Condensed operations for readability. */ 602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define currticks() get_timer(0) 612439e4bfSJean-Christophe PLAGNIOL-VILLARD 622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* media options */ 632439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_UNITS 8 642439e4bfSJean-Christophe PLAGNIOL-VILLARD static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 }; 652439e4bfSJean-Christophe PLAGNIOL-VILLARD 662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* MAC address length*/ 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_ADDR_LEN 6 682439e4bfSJean-Christophe PLAGNIOL-VILLARD 692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* max supported gigabit ethernet frame size -- must be at least (dev->mtu+14+4).*/ 702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_ETH_FRAME_SIZE 1536 712439e4bfSJean-Christophe PLAGNIOL-VILLARD 722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_FIFO_THRESH 256 /* In bytes */ 732439e4bfSJean-Christophe PLAGNIOL-VILLARD 742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */ 752439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */ 762439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */ 772439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */ 782439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RxPacketMaxSize 0x0800 /* Maximum size supported is 16K-1 */ 792439e4bfSJean-Christophe PLAGNIOL-VILLARD #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */ 802439e4bfSJean-Christophe PLAGNIOL-VILLARD 812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 1 /* Number of Tx descriptor registers */ 82c94bbfdfSThierry Reding #ifdef CONFIG_SYS_RX_ETH_BUFFER 83c94bbfdfSThierry Reding #define NUM_RX_DESC CONFIG_SYS_RX_ETH_BUFFER 84c94bbfdfSThierry Reding #else 852439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_RX_DESC 4 /* Number of Rx descriptor registers */ 86c94bbfdfSThierry Reding #endif 872439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_SIZE 1536 /* Rx Buffer size */ 882439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_LEN 8192 892439e4bfSJean-Christophe PLAGNIOL-VILLARD 902439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_MIN_IO_SIZE 0x80 912439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_TIMEOUT (6*HZ) 922439e4bfSJean-Christophe PLAGNIOL-VILLARD 936a5e1d75SGuennadi Liakhovetski /* write/read MMIO register. Notice: {read,write}[wl] do the necessary swapping */ 942439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg)) 952439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg)) 962439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg)) 972439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R8(reg) readb (ioaddr + (reg)) 982439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R16(reg) readw (ioaddr + (reg)) 992439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg))) 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_FRAME_LEN MAX_ETH_FRAME_SIZE 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ALEN MAC_ADDR_LEN 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ZLEN 60 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD 105d65e34d1SYoshihiro Shimoda #define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)dev->priv, (pci_addr_t)a) 106d65e34d1SYoshihiro Shimoda #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, (phys_addr_t)a) 107d65e34d1SYoshihiro Shimoda 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_registers { 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD MAC0 = 0, /* Ethernet hardware address. */ 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD MAR0 = 8, /* Multicast filter. */ 111db70b843SYoshihiro Shimoda TxDescStartAddrLow = 0x20, 112db70b843SYoshihiro Shimoda TxDescStartAddrHigh = 0x24, 113db70b843SYoshihiro Shimoda TxHDescStartAddrLow = 0x28, 114db70b843SYoshihiro Shimoda TxHDescStartAddrHigh = 0x2c, 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD FLASH = 0x30, 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD ERSR = 0x36, 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD ChipCmd = 0x37, 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD TxPoll = 0x38, 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrMask = 0x3C, 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrStatus = 0x3E, 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD TxConfig = 0x40, 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD RxConfig = 0x44, 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMissed = 0x4C, 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346 = 0x50, 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD Config0 = 0x51, 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD Config1 = 0x52, 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD Config2 = 0x53, 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD Config3 = 0x54, 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD Config4 = 0x55, 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD Config5 = 0x56, 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD MultiIntr = 0x5C, 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYAR = 0x60, 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD TBICSR = 0x64, 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_ANAR = 0x68, 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_LPAR = 0x6A, 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYstatus = 0x6C, 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMaxSize = 0xDA, 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD CPlusCmd = 0xE0, 139db70b843SYoshihiro Shimoda RxDescStartAddrLow = 0xE4, 140db70b843SYoshihiro Shimoda RxDescStartAddrHigh = 0xE8, 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD EarlyTxThres = 0xEC, 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncEvent = 0xF0, 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncEventMask = 0xF4, 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncPresetState = 0xF8, 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncForceEvent = 0xFC, 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_register_content { 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD /*InterruptStatusBits */ 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD SYSErr = 0x8000, 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD PCSTimeout = 0x4000, 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD SWInt = 0x0100, 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDescUnavail = 0x80, 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFIFOOver = 0x40, 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD RxUnderrun = 0x20, 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOverflow = 0x10, 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD TxErr = 0x08, 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOK = 0x04, 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD RxErr = 0x02, 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOK = 0x01, 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD /*RxStatusDesc */ 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRES = 0x00200000, 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCRC = 0x00080000, 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRUNT = 0x00100000, 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRWT = 0x00400000, 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD /*ChipCmdBits */ 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdReset = 0x10, 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdRxEnb = 0x08, 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdTxEnb = 0x04, 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBufEmpty = 0x01, 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD /*Cfg9346Bits */ 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346_Lock = 0x00, 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346_Unlock = 0xC0, 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD /*rx_mode_bits */ 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptErr = 0x20, 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptRunt = 0x10, 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptBroadcast = 0x08, 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMulticast = 0x04, 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMyPhys = 0x02, 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptAllPhys = 0x01, 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD /*RxConfigBits */ 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgFIFOShift = 13, 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgDMAShift = 8, 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD /*TxConfigBits */ 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD TxInterFrameGapShift = 24, 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */ 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD /*rtl8169_PHYstatus */ 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_Enable = 0x80, 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD TxFlowCtrl = 0x40, 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFlowCtrl = 0x20, 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD _1000bpsF = 0x10, 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD _100bps = 0x08, 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD _10bps = 0x04, 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD LinkStatus = 0x02, 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD FullDup = 0x01, 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD /*GIGABIT_PHY_registers */ 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_CTRL_REG = 0, 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_STAT_REG = 1, 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_AUTO_NEGO_REG = 4, 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_1000_CTRL_REG = 9, 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD /*GIGABIT_PHY_REG_BIT */ 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Restart_Auto_Nego = 0x0200, 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Enable_Auto_Nego = 0x1000, 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_STAT_REG = 1; */ 2156a5e1d75SGuennadi Liakhovetski PHY_Auto_Nego_Comp = 0x0020, 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_AUTO_NEGO_REG = 4; */ 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Half = 0x0020, 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Full = 0x0040, 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Half = 0x0080, 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Full = 0x0100, 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_1000_CTRL_REG = 9; */ 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_1000_Full = 0x0200, 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_Null = 0x0, 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD /*_MediaType*/ 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD _10_Half = 0x01, 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD _10_Full = 0x02, 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD _100_Half = 0x04, 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD _100_Full = 0x08, 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD _1000_Full = 0x10, 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD /*_TBICSRBit*/ 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD TBILinkOK = 0x02000000, 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct { 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD const char *name; 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 version; /* depend on RTL8169 docs */ 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 RxConfigMask; /* should clear the bits supported by this chip */ 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD } rtl_chip_info[] = { 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD {"RTL-8169", 0x00, 0xff7e1880,}, 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD {"RTL-8169", 0x04, 0xff7e1880,}, 246d75469d4SNobuhiro Iwamatsu {"RTL-8169", 0x00, 0xff7e1880,}, 247d75469d4SNobuhiro Iwamatsu {"RTL-8169s/8110s", 0x02, 0xff7e1880,}, 248d75469d4SNobuhiro Iwamatsu {"RTL-8169s/8110s", 0x04, 0xff7e1880,}, 249d75469d4SNobuhiro Iwamatsu {"RTL-8169sb/8110sb", 0x10, 0xff7e1880,}, 250d75469d4SNobuhiro Iwamatsu {"RTL-8169sc/8110sc", 0x18, 0xff7e1880,}, 251d75469d4SNobuhiro Iwamatsu {"RTL-8168b/8111sb", 0x30, 0xff7e1880,}, 252d75469d4SNobuhiro Iwamatsu {"RTL-8168b/8111sb", 0x38, 0xff7e1880,}, 2532287286bSThierry Reding {"RTL-8168d/8111d", 0x28, 0xff7e1880,}, 25465a6691eSThierry Reding {"RTL-8168evl/8111evl", 0x2e, 0xff7e1880,}, 255d75469d4SNobuhiro Iwamatsu {"RTL-8101e", 0x34, 0xff7e1880,}, 256d75469d4SNobuhiro Iwamatsu {"RTL-8100e", 0x32, 0xff7e1880,}, 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD enum _DescStatusBit { 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD OWNbit = 0x80000000, 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD EORbit = 0x40000000, 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD FSbit = 0x20000000, 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD LSbit = 0x10000000, 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD struct TxDesc { 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 vlan_tag; 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_addr; 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_Haddr; 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD struct RxDesc { 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 vlan_tag; 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_addr; 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_Haddr; 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD 280*dad3ba0fSThierry Reding #define RTL8169_DESC_SIZE 16 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD 282*dad3ba0fSThierry Reding #if ARCH_DMA_MINALIGN > 256 283*dad3ba0fSThierry Reding # define RTL8169_ALIGN ARCH_DMA_MINALIGN 284*dad3ba0fSThierry Reding #else 285*dad3ba0fSThierry Reding # define RTL8169_ALIGN 256 286*dad3ba0fSThierry Reding #endif 287*dad3ba0fSThierry Reding 288*dad3ba0fSThierry Reding /* 289*dad3ba0fSThierry Reding * Warn if the cache-line size is larger than the descriptor size. In such 290*dad3ba0fSThierry Reding * cases the driver will likely fail because the CPU needs to flush the cache 291*dad3ba0fSThierry Reding * when requeuing RX buffers, therefore descriptors written by the hardware 292*dad3ba0fSThierry Reding * may be discarded. 293*dad3ba0fSThierry Reding */ 294*dad3ba0fSThierry Reding #if RTL8169_DESC_SIZE < ARCH_DMA_MINALIGN 295*dad3ba0fSThierry Reding #warning cache-line size is larger than descriptor size 296*dad3ba0fSThierry Reding #endif 297*dad3ba0fSThierry Reding 298*dad3ba0fSThierry Reding /* Define the TX Descriptor */ 299*dad3ba0fSThierry Reding DEFINE_ALIGN_BUFFER(struct TxDesc, tx_ring, NUM_TX_DESC, RTL8169_ALIGN); 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Define the RX Descriptor */ 302*dad3ba0fSThierry Reding DEFINE_ALIGN_BUFFER(struct RxDesc, rx_ring, NUM_RX_DESC, RTL8169_ALIGN); 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD 304*dad3ba0fSThierry Reding /* 305*dad3ba0fSThierry Reding * Create a static buffer of size RX_BUF_SZ for each TX Descriptor. All 306*dad3ba0fSThierry Reding * descriptors point to a part of this buffer. 307*dad3ba0fSThierry Reding */ 308*dad3ba0fSThierry Reding DEFINE_ALIGN_BUFFER(u8, txb, NUM_TX_DESC * RX_BUF_SIZE, RTL8169_ALIGN); 309*dad3ba0fSThierry Reding 310*dad3ba0fSThierry Reding /* 311*dad3ba0fSThierry Reding * Create a static buffer of size RX_BUF_SZ for each RX Descriptor. All 312*dad3ba0fSThierry Reding * descriptors point to a part of this buffer. 313*dad3ba0fSThierry Reding */ 314*dad3ba0fSThierry Reding DEFINE_ALIGN_BUFFER(u8, rxb, NUM_RX_DESC * RX_BUF_SIZE, RTL8169_ALIGN); 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rtl8169_private { 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD void *mmio_addr; /* memory map physical address */ 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD int chipset; 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */ 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */ 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long dirty_tx; 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD struct TxDesc *TxDescArray; /* Index of 256-alignment Tx Descriptor buffer */ 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD struct RxDesc *RxDescArray; /* Index of 256-alignment Rx Descriptor buffer */ 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxBufferRings; /* Index of Rx Buffer */ 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxBufferRing[NUM_RX_DESC]; /* Index of Rx Buffer array */ 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *Tx_skbuff[NUM_TX_DESC]; 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD } tpx; 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct rtl8169_private *tpc; 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD static const u16 rtl8169_intr_mask = 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD SYSErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver | TxErr | 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOK | RxErr | RxOK; 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD static const unsigned int rtl8169_rx_config = 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift); 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 338d75469d4SNobuhiro Iwamatsu {PCI_VENDOR_ID_REALTEK, 0x8167}, 3392287286bSThierry Reding {PCI_VENDOR_ID_REALTEK, 0x8168}, 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_REALTEK, 0x8169}, 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD {} 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD void mdio_write(int RegAddr, int value) 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value); 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 2000; i > 0; i--) { 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the RTL8169 has completed writing to the specified MII register */ 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(RTL_R32(PHYAR) & 0x80000000)) { 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD int mdio_read(int RegAddr) 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, value = -1; 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16); 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 2000; i > 0; i--) { 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the RTL8169 has completed retrieving data from the specified MII register */ 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD if (RTL_R32(PHYAR) & 0x80000000) { 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (int) (RTL_R32(PHYAR) & 0xFFFF); 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl8169_init_board(struct eth_device *dev) 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmp; 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Soft reset the chip. */ 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdReset); 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check that the chip has finished the reset. */ 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((RTL_R8(ChipCmd) & CmdReset) == 0) 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD else 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* identify chip attached to board */ 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = RTL_R32(TxConfig); 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = ((tmp & 0x7c000000) + ((tmp & 0x00800000) << 2)) >> 24; 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--){ 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tmp == rtl_chip_info[i].version) { 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->chipset = i; 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD goto match; 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* if unknown chip, assume array element #0, original RTL-8169 in this case */ 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("PCI device %s: unknown chip version, assuming RTL-8169\n", dev->name); 41306c53beaSWolfgang Denk printf("PCI device: TxConfig = 0x%lX\n", (unsigned long) RTL_R32(TxConfig)); 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->chipset = 0; 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD match: 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 42022ece0e2SThierry Reding /* 42122ece0e2SThierry Reding * Cache maintenance functions. These are simple wrappers around the more 42222ece0e2SThierry Reding * general purpose flush_cache() and invalidate_dcache_range() functions. 42322ece0e2SThierry Reding */ 42422ece0e2SThierry Reding 42522ece0e2SThierry Reding static void rtl_inval_rx_desc(struct RxDesc *desc) 42622ece0e2SThierry Reding { 42722ece0e2SThierry Reding unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1); 42822ece0e2SThierry Reding unsigned long end = ALIGN(start + sizeof(*desc), ARCH_DMA_MINALIGN); 42922ece0e2SThierry Reding 43022ece0e2SThierry Reding invalidate_dcache_range(start, end); 43122ece0e2SThierry Reding } 43222ece0e2SThierry Reding 43322ece0e2SThierry Reding static void rtl_flush_rx_desc(struct RxDesc *desc) 43422ece0e2SThierry Reding { 43522ece0e2SThierry Reding flush_cache((unsigned long)desc, sizeof(*desc)); 43622ece0e2SThierry Reding } 43722ece0e2SThierry Reding 43822ece0e2SThierry Reding static void rtl_inval_tx_desc(struct TxDesc *desc) 43922ece0e2SThierry Reding { 44022ece0e2SThierry Reding unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1); 44122ece0e2SThierry Reding unsigned long end = ALIGN(start + sizeof(*desc), ARCH_DMA_MINALIGN); 44222ece0e2SThierry Reding 44322ece0e2SThierry Reding invalidate_dcache_range(start, end); 44422ece0e2SThierry Reding } 44522ece0e2SThierry Reding 44622ece0e2SThierry Reding static void rtl_flush_tx_desc(struct TxDesc *desc) 44722ece0e2SThierry Reding { 44822ece0e2SThierry Reding flush_cache((unsigned long)desc, sizeof(*desc)); 44922ece0e2SThierry Reding } 45022ece0e2SThierry Reding 45122ece0e2SThierry Reding static void rtl_inval_buffer(void *buf, size_t size) 45222ece0e2SThierry Reding { 45322ece0e2SThierry Reding unsigned long start = (unsigned long)buf & ~(ARCH_DMA_MINALIGN - 1); 45422ece0e2SThierry Reding unsigned long end = ALIGN(start + size, ARCH_DMA_MINALIGN); 45522ece0e2SThierry Reding 45622ece0e2SThierry Reding invalidate_dcache_range(start, end); 45722ece0e2SThierry Reding } 45822ece0e2SThierry Reding 45922ece0e2SThierry Reding static void rtl_flush_buffer(void *buf, size_t size) 46022ece0e2SThierry Reding { 46122ece0e2SThierry Reding flush_cache((unsigned long)buf, size); 46222ece0e2SThierry Reding } 46322ece0e2SThierry Reding 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD RECV - Receive a frame 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_recv(struct eth_device *dev) 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* return true if there's an ethernet packet ready to read */ 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* nic->packet should contain data on return */ 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* nic->packetlen should contain length of data */ 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_rx; 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD int length = 0; 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_RX 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = tpc->cur_rx; 48122ece0e2SThierry Reding 48222ece0e2SThierry Reding rtl_inval_rx_desc(&tpc->RxDescArray[cur_rx]); 48322ece0e2SThierry Reding 4846a5e1d75SGuennadi Liakhovetski if ((le32_to_cpu(tpc->RxDescArray[cur_rx].status) & OWNbit) == 0) { 4856a5e1d75SGuennadi Liakhovetski if (!(le32_to_cpu(tpc->RxDescArray[cur_rx].status) & RxRES)) { 4862439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char rxdata[RX_BUF_LEN]; 4876a5e1d75SGuennadi Liakhovetski length = (int) (le32_to_cpu(tpc->RxDescArray[cur_rx]. 4886a5e1d75SGuennadi Liakhovetski status) & 0x00001FFF) - 4; 4892439e4bfSJean-Christophe PLAGNIOL-VILLARD 49022ece0e2SThierry Reding rtl_inval_buffer(tpc->RxBufferRing[cur_rx], length); 4912439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(rxdata, tpc->RxBufferRing[cur_rx], length); 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cur_rx == NUM_RX_DESC - 1) 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].status = 4956a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE); 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD else 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].status = 4986a5e1d75SGuennadi Liakhovetski cpu_to_le32(OWNbit + RX_BUF_SIZE); 4992439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].buf_addr = 500d65e34d1SYoshihiro Shimoda cpu_to_le32(bus_to_phys(tpc->RxBufferRing[cur_rx])); 50122ece0e2SThierry Reding rtl_flush_rx_desc(&tpc->RxDescArray[cur_rx]); 5025d9f423dSThierry Reding 5035d9f423dSThierry Reding NetReceive(rxdata, length); 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5052439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Error Rx"); 5062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5072439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = (cur_rx + 1) % NUM_RX_DESC; 5082439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = cur_rx; 5092439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD 511d75469d4SNobuhiro Iwamatsu } else { 512d75469d4SNobuhiro Iwamatsu ushort sts = RTL_R8(IntrStatus); 513d75469d4SNobuhiro Iwamatsu RTL_W8(IntrStatus, sts & ~(TxErr | RxErr | SYSErr)); 514d75469d4SNobuhiro Iwamatsu udelay(100); /* wait */ 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = cur_rx; 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD return (0); /* initially as this is called to flush the input */ 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD #define HZ 1000 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD SEND - Transmit a frame 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 524d1527b55SJoe Hershberger static int rtl_send(struct eth_device *dev, void *packet, int length) 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* send the packet to destination */ 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 to; 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 *ptxb; 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD int entry = tpc->cur_tx % NUM_TX_DESC; 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 len = length; 5326a5e1d75SGuennadi Liakhovetski int ret; 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("sending %d bytes\n", len); 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5392439e4bfSJean-Christophe PLAGNIOL-VILLARD 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* point to the current txb incase multiple tx_rings are used */ 5432439e4bfSJean-Christophe PLAGNIOL-VILLARD ptxb = tpc->Tx_skbuff[entry * MAX_ETH_FRAME_SIZE]; 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(ptxb, (char *)packet, (int)length); 54522ece0e2SThierry Reding rtl_flush_buffer(ptxb, length); 5462439e4bfSJean-Christophe PLAGNIOL-VILLARD 5472439e4bfSJean-Christophe PLAGNIOL-VILLARD while (len < ETH_ZLEN) 5482439e4bfSJean-Christophe PLAGNIOL-VILLARD ptxb[len++] = '\0'; 5492439e4bfSJean-Christophe PLAGNIOL-VILLARD 550db70b843SYoshihiro Shimoda tpc->TxDescArray[entry].buf_Haddr = 0; 551d65e34d1SYoshihiro Shimoda tpc->TxDescArray[entry].buf_addr = cpu_to_le32(bus_to_phys(ptxb)); 5522439e4bfSJean-Christophe PLAGNIOL-VILLARD if (entry != (NUM_TX_DESC - 1)) { 5532439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray[entry].status = 5546a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | FSbit | LSbit) | 5556a5e1d75SGuennadi Liakhovetski ((len > ETH_ZLEN) ? len : ETH_ZLEN)); 5562439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5572439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray[entry].status = 5586a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | EORbit | FSbit | LSbit) | 5596a5e1d75SGuennadi Liakhovetski ((len > ETH_ZLEN) ? len : ETH_ZLEN)); 5602439e4bfSJean-Christophe PLAGNIOL-VILLARD } 56122ece0e2SThierry Reding rtl_flush_tx_desc(&tpc->TxDescArray[entry]); 5622439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(TxPoll, 0x40); /* set polling bit */ 5632439e4bfSJean-Christophe PLAGNIOL-VILLARD 5642439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_tx++; 5652439e4bfSJean-Christophe PLAGNIOL-VILLARD to = currticks() + TX_TIMEOUT; 566d4c02e6fSYoshihiro Shimoda do { 56722ece0e2SThierry Reding rtl_inval_tx_desc(&tpc->TxDescArray[entry]); 568d4c02e6fSYoshihiro Shimoda } while ((le32_to_cpu(tpc->TxDescArray[entry].status) & OWNbit) 5696a5e1d75SGuennadi Liakhovetski && (currticks() < to)); /* wait */ 5702439e4bfSJean-Christophe PLAGNIOL-VILLARD 5712439e4bfSJean-Christophe PLAGNIOL-VILLARD if (currticks() >= to) { 5722439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 5732439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("tx timeout/error\n"); 5747a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 5752439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5766a5e1d75SGuennadi Liakhovetski ret = 0; 5772439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5782439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 5792439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("tx done\n"); 5802439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5816a5e1d75SGuennadi Liakhovetski ret = length; 5822439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5836a5e1d75SGuennadi Liakhovetski /* Delay to make net console (nc) work properly */ 5846a5e1d75SGuennadi Liakhovetski udelay(20); 5856a5e1d75SGuennadi Liakhovetski return ret; 5862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5872439e4bfSJean-Christophe PLAGNIOL-VILLARD 5882439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl8169_set_rx_mode(struct eth_device *dev) 5892439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5902439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 mc_filter[2]; /* Multicast hash filter */ 5912439e4bfSJean-Christophe PLAGNIOL-VILLARD int rx_mode; 5922439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmp = 0; 5932439e4bfSJean-Christophe PLAGNIOL-VILLARD 5942439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 5952439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 5962439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5972439e4bfSJean-Christophe PLAGNIOL-VILLARD 5982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* IFF_ALLMULTI */ 5992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Too many to filter perfectly -- accept all multicasts. */ 6002439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys; 6012439e4bfSJean-Christophe PLAGNIOL-VILLARD mc_filter[1] = mc_filter[0] = 0xffffffff; 6022439e4bfSJean-Christophe PLAGNIOL-VILLARD 6032439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = rtl8169_rx_config | rx_mode | (RTL_R32(RxConfig) & 6042439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_chip_info[tpc->chipset].RxConfigMask); 6052439e4bfSJean-Christophe PLAGNIOL-VILLARD 6062439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxConfig, tmp); 6072439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(MAR0 + 0, mc_filter[0]); 6082439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(MAR0 + 4, mc_filter[1]); 6092439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6102439e4bfSJean-Christophe PLAGNIOL-VILLARD 6112439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl8169_hw_start(struct eth_device *dev) 6122439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6132439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 i; 6142439e4bfSJean-Christophe PLAGNIOL-VILLARD 6152439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 6162439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 6172439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 6182439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6192439e4bfSJean-Christophe PLAGNIOL-VILLARD 6202439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 6212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Soft reset the chip. */ 6222439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdReset); 6232439e4bfSJean-Christophe PLAGNIOL-VILLARD 6242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check that the chip has finished the reset. */ 6252439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 6262439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((RTL_R8(ChipCmd) & CmdReset) == 0) 6272439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6282439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6292439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 6302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6312439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(Cfg9346, Cfg9346_Unlock); 634db70b843SYoshihiro Shimoda 635db70b843SYoshihiro Shimoda /* RTL-8169sb/8110sb or previous version */ 636db70b843SYoshihiro Shimoda if (tpc->chipset <= 5) 6372439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb); 638db70b843SYoshihiro Shimoda 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(EarlyTxThres, EarlyTxThld); 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD 6412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For gigabit rtl8169 */ 6422439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(RxMaxSize, RxPacketMaxSize); 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set Rx Config register */ 6452439e4bfSJean-Christophe PLAGNIOL-VILLARD i = rtl8169_rx_config | (RTL_R32(RxConfig) & 6462439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_chip_info[tpc->chipset].RxConfigMask); 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxConfig, i); 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set DMA burst size and Interframe Gap Time */ 6502439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) | 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD (InterFrameGap << TxInterFrameGapShift)); 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = 0; 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD 656d65e34d1SYoshihiro Shimoda RTL_W32(TxDescStartAddrLow, bus_to_phys(tpc->TxDescArray)); 657db70b843SYoshihiro Shimoda RTL_W32(TxDescStartAddrHigh, (unsigned long)0); 658d65e34d1SYoshihiro Shimoda RTL_W32(RxDescStartAddrLow, bus_to_phys(tpc->RxDescArray)); 659db70b843SYoshihiro Shimoda RTL_W32(RxDescStartAddrHigh, (unsigned long)0); 660db70b843SYoshihiro Shimoda 661db70b843SYoshihiro Shimoda /* RTL-8169sc/8110sc or later version */ 662db70b843SYoshihiro Shimoda if (tpc->chipset > 5) 663db70b843SYoshihiro Shimoda RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb); 664db70b843SYoshihiro Shimoda 6652439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(Cfg9346, Cfg9346_Lock); 6662439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 6672439e4bfSJean-Christophe PLAGNIOL-VILLARD 6682439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxMissed, 0); 6692439e4bfSJean-Christophe PLAGNIOL-VILLARD 6702439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl8169_set_rx_mode(dev); 6712439e4bfSJean-Christophe PLAGNIOL-VILLARD 6722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* no early-rx interrupts */ 6732439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000); 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 6767a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl8169_init_ring(struct eth_device *dev) 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 6872439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD 6892439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = 0; 6902439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_tx = 0; 6912439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->dirty_tx = 0; 6922439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(tpc->TxDescArray, 0x0, NUM_TX_DESC * sizeof(struct TxDesc)); 6932439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(tpc->RxDescArray, 0x0, NUM_RX_DESC * sizeof(struct RxDesc)); 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD 6952439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_TX_DESC; i++) { 6962439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->Tx_skbuff[i] = &txb[i]; 6972439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD 6992439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 7002439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i == (NUM_RX_DESC - 1)) 7012439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[i].status = 7026a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE); 7032439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7046a5e1d75SGuennadi Liakhovetski tpc->RxDescArray[i].status = 7056a5e1d75SGuennadi Liakhovetski cpu_to_le32(OWNbit + RX_BUF_SIZE); 7062439e4bfSJean-Christophe PLAGNIOL-VILLARD 7072439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxBufferRing[i] = &rxb[i * RX_BUF_SIZE]; 7082439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[i].buf_addr = 709d65e34d1SYoshihiro Shimoda cpu_to_le32(bus_to_phys(tpc->RxBufferRing[i])); 71022ece0e2SThierry Reding rtl_flush_rx_desc(&tpc->RxDescArray[i]); 7112439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7122439e4bfSJean-Christophe PLAGNIOL-VILLARD 7132439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7147a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 7152439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7172439e4bfSJean-Christophe PLAGNIOL-VILLARD 7182439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 7192439e4bfSJean-Christophe PLAGNIOL-VILLARD RESET - Finish setting up the ethernet interface 7202439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 721422b1a01SBen Warren static int rtl_reset(struct eth_device *dev, bd_t *bis) 7222439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7232439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 7242439e4bfSJean-Christophe PLAGNIOL-VILLARD 7252439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7262439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 7272439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 7282439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7292439e4bfSJean-Christophe PLAGNIOL-VILLARD 7302439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl8169_init_ring(dev); 7312439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl8169_hw_start(dev); 7322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Construct a perfect filter frame with the mac address as first match 7332439e4bfSJean-Christophe PLAGNIOL-VILLARD * and broadcast for all others */ 7342439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 192; i++) 7352439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[i] = 0xFF; 7362439e4bfSJean-Christophe PLAGNIOL-VILLARD 7372439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[0] = dev->enetaddr[0]; 7382439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[1] = dev->enetaddr[1]; 7392439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[2] = dev->enetaddr[2]; 7402439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[3] = dev->enetaddr[3]; 7412439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[4] = dev->enetaddr[4]; 7422439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[5] = dev->enetaddr[5]; 7432439e4bfSJean-Christophe PLAGNIOL-VILLARD 7442439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7457a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 7462439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 747422b1a01SBen Warren return 0; 7482439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7492439e4bfSJean-Christophe PLAGNIOL-VILLARD 7502439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 7512439e4bfSJean-Christophe PLAGNIOL-VILLARD HALT - Turn off ethernet interface 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 7532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_halt(struct eth_device *dev) 7542439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7552439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 7562439e4bfSJean-Christophe PLAGNIOL-VILLARD 7572439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7582439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 7592439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7602439e4bfSJean-Christophe PLAGNIOL-VILLARD 7612439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD 7632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the chip's Tx and Rx DMA processes. */ 7642439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, 0x00); 7652439e4bfSJean-Christophe PLAGNIOL-VILLARD 7662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable interrupts by clearing the interrupt mask. */ 7672439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(IntrMask, 0x0000); 7682439e4bfSJean-Christophe PLAGNIOL-VILLARD 7692439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxMissed, 0); 7702439e4bfSJean-Christophe PLAGNIOL-VILLARD 7712439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 7722439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxBufferRing[i] = NULL; 7732439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7742439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7752439e4bfSJean-Christophe PLAGNIOL-VILLARD 7762439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 7772439e4bfSJean-Christophe PLAGNIOL-VILLARD INIT - Look for an adapter, this routine's visible to the outside 7782439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 7792439e4bfSJean-Christophe PLAGNIOL-VILLARD 7802439e4bfSJean-Christophe PLAGNIOL-VILLARD #define board_found 1 7812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define valid_link 0 7822439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_init(struct eth_device *dev, bd_t *bis) 7832439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7842439e4bfSJean-Christophe PLAGNIOL-VILLARD static int board_idx = -1; 7852439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, rc; 7862439e4bfSJean-Christophe PLAGNIOL-VILLARD int option = -1, Cap10_100 = 0, Cap1000 = 0; 7872439e4bfSJean-Christophe PLAGNIOL-VILLARD 7882439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7892439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 7902439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7912439e4bfSJean-Christophe PLAGNIOL-VILLARD 7922439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD board_idx++; 7952439e4bfSJean-Christophe PLAGNIOL-VILLARD 7962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* point to private storage */ 7972439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc = &tpx; 7982439e4bfSJean-Christophe PLAGNIOL-VILLARD 7992439e4bfSJean-Christophe PLAGNIOL-VILLARD rc = rtl8169_init_board(dev); 8002439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rc) 8012439e4bfSJean-Christophe PLAGNIOL-VILLARD return rc; 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get MAC address. FIXME: read EEPROM */ 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) 805d3f87148SMike Frysinger dev->enetaddr[i] = RTL_R8(MAC0 + i); 8062439e4bfSJean-Christophe PLAGNIOL-VILLARD 8072439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 808db70b843SYoshihiro Shimoda printf("chipset = %d\n", tpc->chipset); 8092439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("MAC Address"); 8102439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(":%02x", dev->enetaddr[i]); 8122439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('\n'); 8132439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8142439e4bfSJean-Christophe PLAGNIOL-VILLARD 8152439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Print out some hardware info */ 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: at ioaddr 0x%x\n", dev->name, ioaddr); 8182439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD 8202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* if TBI is not endbled */ 8212439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(RTL_R8(PHYstatus) & TBI_Enable)) { 8222439e4bfSJean-Christophe PLAGNIOL-VILLARD int val = mdio_read(PHY_AUTO_NEGO_REG); 8232439e4bfSJean-Christophe PLAGNIOL-VILLARD 8242439e4bfSJean-Christophe PLAGNIOL-VILLARD option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx]; 8252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Force RTL8169 in 10/100/1000 Full/Half mode. */ 8262439e4bfSJean-Christophe PLAGNIOL-VILLARD if (option > 0) { 8272439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8282439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Force-mode Enabled.\n", dev->name); 8292439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8302439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = 0, Cap1000 = 0; 8312439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (option) { 8322439e4bfSJean-Christophe PLAGNIOL-VILLARD case _10_Half: 8332439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_10_Half; 8342439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 8352439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8362439e4bfSJean-Christophe PLAGNIOL-VILLARD case _10_Full: 8372439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_10_Full; 8382439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 8392439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8402439e4bfSJean-Christophe PLAGNIOL-VILLARD case _100_Half: 8412439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_100_Half; 8422439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 8432439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8442439e4bfSJean-Christophe PLAGNIOL-VILLARD case _100_Full: 8452439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_100_Full; 8462439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 8472439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8482439e4bfSJean-Christophe PLAGNIOL-VILLARD case _1000_Full: 8492439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_Null; 8502439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_1000_Full; 8512439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8522439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 8532439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8552439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_AUTO_NEGO_REG, Cap10_100 | (val & 0x1F)); /* leave PHY_AUTO_NEGO_REG bit4:0 unchanged */ 8562439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_1000_CTRL_REG, Cap1000); 8572439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 8582439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8592439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Auto-negotiation Enabled.\n", 8602439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name); 8612439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable 10/100 Full/Half Mode, leave PHY_AUTO_NEGO_REG bit4:0 unchanged */ 8632439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_AUTO_NEGO_REG, 8642439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Half | PHY_Cap_10_Full | 8652439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Half | PHY_Cap_100_Full | 8662439e4bfSJean-Christophe PLAGNIOL-VILLARD (val & 0x1F)); 8672439e4bfSJean-Christophe PLAGNIOL-VILLARD 8682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable 1000 Full Mode */ 8692439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_1000_CTRL_REG, PHY_Cap_1000_Full); 8702439e4bfSJean-Christophe PLAGNIOL-VILLARD 8712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8722439e4bfSJean-Christophe PLAGNIOL-VILLARD 8732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable auto-negotiation and restart auto-nigotiation */ 8742439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_CTRL_REG, 8752439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Enable_Auto_Nego | PHY_Restart_Auto_Nego); 8762439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 8772439e4bfSJean-Christophe PLAGNIOL-VILLARD 8782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for auto-negotiation process */ 8792439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 10000; i > 0; i--) { 8802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* check if auto-negotiation complete */ 8816a5e1d75SGuennadi Liakhovetski if (mdio_read(PHY_STAT_REG) & PHY_Auto_Nego_Comp) { 8822439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 8832439e4bfSJean-Christophe PLAGNIOL-VILLARD option = RTL_R8(PHYstatus); 8842439e4bfSJean-Christophe PLAGNIOL-VILLARD if (option & _1000bpsF) { 8852439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8862439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: 1000Mbps Full-duplex operation.\n", 8872439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name); 8882439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8892439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 8902439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8916a5e1d75SGuennadi Liakhovetski printf("%s: %sMbps %s-duplex operation.\n", 8922439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, 8932439e4bfSJean-Christophe PLAGNIOL-VILLARD (option & _100bps) ? "100" : 8942439e4bfSJean-Christophe PLAGNIOL-VILLARD "10", 8952439e4bfSJean-Christophe PLAGNIOL-VILLARD (option & FullDup) ? "Full" : 8962439e4bfSJean-Christophe PLAGNIOL-VILLARD "Half"); 8972439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8992439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9002439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 9012439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 9022439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9032439e4bfSJean-Christophe PLAGNIOL-VILLARD } /* end for-loop to wait for auto-negotiation process */ 9042439e4bfSJean-Christophe PLAGNIOL-VILLARD 9052439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 9062439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 9072439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 9082439e4bfSJean-Christophe PLAGNIOL-VILLARD printf 9092439e4bfSJean-Christophe PLAGNIOL-VILLARD ("%s: 1000Mbps Full-duplex operation, TBI Link %s!\n", 9102439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, 9112439e4bfSJean-Christophe PLAGNIOL-VILLARD (RTL_R32(TBICSR) & TBILinkOK) ? "OK" : "Failed"); 9122439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 9132439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9142439e4bfSJean-Christophe PLAGNIOL-VILLARD 915*dad3ba0fSThierry Reding tpc->TxDescArray = tx_ring; 916*dad3ba0fSThierry Reding tpc->RxDescArray = rx_ring; 917*dad3ba0fSThierry Reding 9182439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 9192439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9202439e4bfSJean-Christophe PLAGNIOL-VILLARD 9212439e4bfSJean-Christophe PLAGNIOL-VILLARD int rtl8169_initialize(bd_t *bis) 9222439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9232439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devno; 9242439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0; 9252439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 9262439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 iobase; 9272439e4bfSJean-Christophe PLAGNIOL-VILLARD int idx=0; 9282439e4bfSJean-Christophe PLAGNIOL-VILLARD 9292439e4bfSJean-Christophe PLAGNIOL-VILLARD while(1){ 9302287286bSThierry Reding unsigned int region; 9312287286bSThierry Reding u16 device; 9322287286bSThierry Reding 9332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find RTL8169 */ 9342439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((devno = pci_find_devices(supported, idx++)) < 0) 9352439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9362439e4bfSJean-Christophe PLAGNIOL-VILLARD 9372287286bSThierry Reding pci_read_config_word(devno, PCI_DEVICE_ID, &device); 9382287286bSThierry Reding switch (device) { 9392287286bSThierry Reding case 0x8168: 9402287286bSThierry Reding region = 2; 9412287286bSThierry Reding break; 9422287286bSThierry Reding 9432287286bSThierry Reding default: 9442287286bSThierry Reding region = 1; 9452287286bSThierry Reding break; 9462287286bSThierry Reding } 9472287286bSThierry Reding 9482287286bSThierry Reding pci_read_config_dword(devno, PCI_BASE_ADDRESS_0 + (region * 4), &iobase); 9492439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= ~0xf; 9502439e4bfSJean-Christophe PLAGNIOL-VILLARD 9512439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("rtl8169: REALTEK RTL8169 @0x%x\n", iobase); 9522439e4bfSJean-Christophe PLAGNIOL-VILLARD 9532439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 954f4eaef7bSNobuhiro Iwamatsu if (!dev) { 955f4eaef7bSNobuhiro Iwamatsu printf("Can not allocate memory of rtl8169\n"); 956f4eaef7bSNobuhiro Iwamatsu break; 957f4eaef7bSNobuhiro Iwamatsu } 9582439e4bfSJean-Christophe PLAGNIOL-VILLARD 959f4eaef7bSNobuhiro Iwamatsu memset(dev, 0, sizeof(*dev)); 9602439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf (dev->name, "RTL8169#%d", card_number); 9612439e4bfSJean-Christophe PLAGNIOL-VILLARD 9622439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *) devno; 9636a5e1d75SGuennadi Liakhovetski dev->iobase = (int)pci_mem_to_phys(devno, iobase); 9642439e4bfSJean-Christophe PLAGNIOL-VILLARD 9652439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = rtl_reset; 9662439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = rtl_halt; 9672439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = rtl_send; 9682439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = rtl_recv; 9692439e4bfSJean-Christophe PLAGNIOL-VILLARD 9702439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register (dev); 9712439e4bfSJean-Christophe PLAGNIOL-VILLARD 9722439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_init(dev, bis); 9732439e4bfSJean-Christophe PLAGNIOL-VILLARD 9742439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++; 9752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9762439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number; 9772439e4bfSJean-Christophe PLAGNIOL-VILLARD } 978