12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * rtl8169.c : U-Boot driver for the RealTek RTL8169 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * Masami Komiya (mkomiya@sonare.it) 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * Most part is taken from r8169.c of etherboot 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * 82439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 92439e4bfSJean-Christophe PLAGNIOL-VILLARD 102439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * r8169.c: Etherboot device driver for the RealTek RTL-8169 Gigabit 122439e4bfSJean-Christophe PLAGNIOL-VILLARD * Written 2003 by Timothy Legge <tlegge@rogers.com> 132439e4bfSJean-Christophe PLAGNIOL-VILLARD * 141a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 152439e4bfSJean-Christophe PLAGNIOL-VILLARD * 162439e4bfSJean-Christophe PLAGNIOL-VILLARD * Portions of this code based on: 172439e4bfSJean-Christophe PLAGNIOL-VILLARD * r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver 182439e4bfSJean-Christophe PLAGNIOL-VILLARD * for Linux kernel 2.4.x. 192439e4bfSJean-Christophe PLAGNIOL-VILLARD * 202439e4bfSJean-Christophe PLAGNIOL-VILLARD * Written 2002 ShuChen <shuchen@realtek.com.tw> 212439e4bfSJean-Christophe PLAGNIOL-VILLARD * See Linux Driver for full information 222439e4bfSJean-Christophe PLAGNIOL-VILLARD * 232439e4bfSJean-Christophe PLAGNIOL-VILLARD * Linux Driver Version 1.27a, 10.02.2002 242439e4bfSJean-Christophe PLAGNIOL-VILLARD * 252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Thanks to: 262439e4bfSJean-Christophe PLAGNIOL-VILLARD * Jean Chen of RealTek Semiconductor Corp. for 272439e4bfSJean-Christophe PLAGNIOL-VILLARD * providing the evaluation NIC used to develop 282439e4bfSJean-Christophe PLAGNIOL-VILLARD * this driver. RealTek's support for Etherboot 292439e4bfSJean-Christophe PLAGNIOL-VILLARD * is appreciated. 302439e4bfSJean-Christophe PLAGNIOL-VILLARD * 312439e4bfSJean-Christophe PLAGNIOL-VILLARD * REVISION HISTORY: 322439e4bfSJean-Christophe PLAGNIOL-VILLARD * ================ 332439e4bfSJean-Christophe PLAGNIOL-VILLARD * 342439e4bfSJean-Christophe PLAGNIOL-VILLARD * v1.0 11-26-2003 timlegge Initial port of Linux driver 352439e4bfSJean-Christophe PLAGNIOL-VILLARD * v1.5 01-17-2004 timlegge Initial driver output cleanup 362439e4bfSJean-Christophe PLAGNIOL-VILLARD * 372439e4bfSJean-Christophe PLAGNIOL-VILLARD * Indent Options: indent -kr -i8 382439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 396a5e1d75SGuennadi Liakhovetski /* 406a5e1d75SGuennadi Liakhovetski * 26 August 2006 Mihai Georgian <u-boot@linuxnotincluded.org.uk> 416a5e1d75SGuennadi Liakhovetski * Modified to use le32_to_cpu and cpu_to_le32 properly 426a5e1d75SGuennadi Liakhovetski */ 432439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 44*d0a5a0b2SSimon Glass #include <dm.h> 45d58acdcbSThierry Reding #include <errno.h> 462439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 472439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 48*d0a5a0b2SSimon Glass #ifndef CONFIG_DM_ETH 4902d69891SBen Warren #include <netdev.h> 50*d0a5a0b2SSimon Glass #endif 512439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 522439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 532439e4bfSJean-Christophe PLAGNIOL-VILLARD 542439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169 552439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_TX 562439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_RX 572439e4bfSJean-Christophe PLAGNIOL-VILLARD 582439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_version "v1.5" 592439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_date "01-17-2004" 602439e4bfSJean-Christophe PLAGNIOL-VILLARD 61744152f8SThierry Reding static unsigned long ioaddr; 622439e4bfSJean-Christophe PLAGNIOL-VILLARD 632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Condensed operations for readability. */ 642439e4bfSJean-Christophe PLAGNIOL-VILLARD #define currticks() get_timer(0) 652439e4bfSJean-Christophe PLAGNIOL-VILLARD 662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* media options */ 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_UNITS 8 682439e4bfSJean-Christophe PLAGNIOL-VILLARD static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 }; 692439e4bfSJean-Christophe PLAGNIOL-VILLARD 702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* MAC address length*/ 712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_ADDR_LEN 6 722439e4bfSJean-Christophe PLAGNIOL-VILLARD 732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* max supported gigabit ethernet frame size -- must be at least (dev->mtu+14+4).*/ 742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_ETH_FRAME_SIZE 1536 752439e4bfSJean-Christophe PLAGNIOL-VILLARD 762439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_FIFO_THRESH 256 /* In bytes */ 772439e4bfSJean-Christophe PLAGNIOL-VILLARD 782439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */ 792439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */ 802439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */ 812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */ 822439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RxPacketMaxSize 0x0800 /* Maximum size supported is 16K-1 */ 832439e4bfSJean-Christophe PLAGNIOL-VILLARD #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */ 842439e4bfSJean-Christophe PLAGNIOL-VILLARD 852439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 1 /* Number of Tx descriptor registers */ 86c94bbfdfSThierry Reding #ifdef CONFIG_SYS_RX_ETH_BUFFER 87c94bbfdfSThierry Reding #define NUM_RX_DESC CONFIG_SYS_RX_ETH_BUFFER 88c94bbfdfSThierry Reding #else 892439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_RX_DESC 4 /* Number of Rx descriptor registers */ 90c94bbfdfSThierry Reding #endif 912439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_SIZE 1536 /* Rx Buffer size */ 922439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_LEN 8192 932439e4bfSJean-Christophe PLAGNIOL-VILLARD 942439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_MIN_IO_SIZE 0x80 952439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_TIMEOUT (6*HZ) 962439e4bfSJean-Christophe PLAGNIOL-VILLARD 976a5e1d75SGuennadi Liakhovetski /* write/read MMIO register. Notice: {read,write}[wl] do the necessary swapping */ 982439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W8(reg, val8) writeb((val8), ioaddr + (reg)) 992439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W16(reg, val16) writew((val16), ioaddr + (reg)) 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W32(reg, val32) writel((val32), ioaddr + (reg)) 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R8(reg) readb(ioaddr + (reg)) 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R16(reg) readw(ioaddr + (reg)) 103744152f8SThierry Reding #define RTL_R32(reg) readl(ioaddr + (reg)) 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_FRAME_LEN MAX_ETH_FRAME_SIZE 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ALEN MAC_ADDR_LEN 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ZLEN 60 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD 109744152f8SThierry Reding #define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)(unsigned long)dev->priv, \ 110744152f8SThierry Reding (pci_addr_t)(unsigned long)a) 111744152f8SThierry Reding #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)(unsigned long)dev->priv, \ 112744152f8SThierry Reding (phys_addr_t)a) 113d65e34d1SYoshihiro Shimoda 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_registers { 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD MAC0 = 0, /* Ethernet hardware address. */ 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD MAR0 = 8, /* Multicast filter. */ 117db70b843SYoshihiro Shimoda TxDescStartAddrLow = 0x20, 118db70b843SYoshihiro Shimoda TxDescStartAddrHigh = 0x24, 119db70b843SYoshihiro Shimoda TxHDescStartAddrLow = 0x28, 120db70b843SYoshihiro Shimoda TxHDescStartAddrHigh = 0x2c, 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD FLASH = 0x30, 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD ERSR = 0x36, 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD ChipCmd = 0x37, 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD TxPoll = 0x38, 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrMask = 0x3C, 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrStatus = 0x3E, 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD TxConfig = 0x40, 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD RxConfig = 0x44, 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMissed = 0x4C, 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346 = 0x50, 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD Config0 = 0x51, 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD Config1 = 0x52, 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD Config2 = 0x53, 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD Config3 = 0x54, 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD Config4 = 0x55, 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD Config5 = 0x56, 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD MultiIntr = 0x5C, 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYAR = 0x60, 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD TBICSR = 0x64, 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_ANAR = 0x68, 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_LPAR = 0x6A, 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYstatus = 0x6C, 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMaxSize = 0xDA, 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD CPlusCmd = 0xE0, 145db70b843SYoshihiro Shimoda RxDescStartAddrLow = 0xE4, 146db70b843SYoshihiro Shimoda RxDescStartAddrHigh = 0xE8, 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD EarlyTxThres = 0xEC, 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncEvent = 0xF0, 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncEventMask = 0xF4, 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncPresetState = 0xF8, 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncForceEvent = 0xFC, 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_register_content { 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD /*InterruptStatusBits */ 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD SYSErr = 0x8000, 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD PCSTimeout = 0x4000, 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD SWInt = 0x0100, 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDescUnavail = 0x80, 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFIFOOver = 0x40, 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD RxUnderrun = 0x20, 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOverflow = 0x10, 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD TxErr = 0x08, 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOK = 0x04, 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD RxErr = 0x02, 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOK = 0x01, 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD /*RxStatusDesc */ 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRES = 0x00200000, 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCRC = 0x00080000, 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRUNT = 0x00100000, 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRWT = 0x00400000, 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD /*ChipCmdBits */ 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdReset = 0x10, 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdRxEnb = 0x08, 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdTxEnb = 0x04, 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBufEmpty = 0x01, 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD /*Cfg9346Bits */ 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346_Lock = 0x00, 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346_Unlock = 0xC0, 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD /*rx_mode_bits */ 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptErr = 0x20, 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptRunt = 0x10, 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptBroadcast = 0x08, 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMulticast = 0x04, 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMyPhys = 0x02, 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptAllPhys = 0x01, 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD /*RxConfigBits */ 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgFIFOShift = 13, 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgDMAShift = 8, 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD /*TxConfigBits */ 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD TxInterFrameGapShift = 24, 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */ 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD /*rtl8169_PHYstatus */ 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_Enable = 0x80, 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD TxFlowCtrl = 0x40, 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFlowCtrl = 0x20, 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD _1000bpsF = 0x10, 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD _100bps = 0x08, 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD _10bps = 0x04, 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD LinkStatus = 0x02, 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD FullDup = 0x01, 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD /*GIGABIT_PHY_registers */ 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_CTRL_REG = 0, 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_STAT_REG = 1, 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_AUTO_NEGO_REG = 4, 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_1000_CTRL_REG = 9, 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD /*GIGABIT_PHY_REG_BIT */ 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Restart_Auto_Nego = 0x0200, 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Enable_Auto_Nego = 0x1000, 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_STAT_REG = 1; */ 2216a5e1d75SGuennadi Liakhovetski PHY_Auto_Nego_Comp = 0x0020, 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_AUTO_NEGO_REG = 4; */ 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Half = 0x0020, 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Full = 0x0040, 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Half = 0x0080, 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Full = 0x0100, 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_1000_CTRL_REG = 9; */ 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_1000_Full = 0x0200, 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_Null = 0x0, 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD /*_MediaType*/ 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD _10_Half = 0x01, 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD _10_Full = 0x02, 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD _100_Half = 0x04, 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD _100_Full = 0x08, 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD _1000_Full = 0x10, 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD /*_TBICSRBit*/ 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD TBILinkOK = 0x02000000, 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct { 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD const char *name; 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 version; /* depend on RTL8169 docs */ 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 RxConfigMask; /* should clear the bits supported by this chip */ 2492439e4bfSJean-Christophe PLAGNIOL-VILLARD } rtl_chip_info[] = { 2502439e4bfSJean-Christophe PLAGNIOL-VILLARD {"RTL-8169", 0x00, 0xff7e1880,}, 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD {"RTL-8169", 0x04, 0xff7e1880,}, 252d75469d4SNobuhiro Iwamatsu {"RTL-8169", 0x00, 0xff7e1880,}, 253d75469d4SNobuhiro Iwamatsu {"RTL-8169s/8110s", 0x02, 0xff7e1880,}, 254d75469d4SNobuhiro Iwamatsu {"RTL-8169s/8110s", 0x04, 0xff7e1880,}, 255d75469d4SNobuhiro Iwamatsu {"RTL-8169sb/8110sb", 0x10, 0xff7e1880,}, 256d75469d4SNobuhiro Iwamatsu {"RTL-8169sc/8110sc", 0x18, 0xff7e1880,}, 257d75469d4SNobuhiro Iwamatsu {"RTL-8168b/8111sb", 0x30, 0xff7e1880,}, 258d75469d4SNobuhiro Iwamatsu {"RTL-8168b/8111sb", 0x38, 0xff7e1880,}, 2592287286bSThierry Reding {"RTL-8168d/8111d", 0x28, 0xff7e1880,}, 26065a6691eSThierry Reding {"RTL-8168evl/8111evl", 0x2e, 0xff7e1880,}, 261cc0856cdSThierry Reding {"RTL-8168/8111g", 0x4c, 0xff7e1880,}, 262d75469d4SNobuhiro Iwamatsu {"RTL-8101e", 0x34, 0xff7e1880,}, 263d75469d4SNobuhiro Iwamatsu {"RTL-8100e", 0x32, 0xff7e1880,}, 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD enum _DescStatusBit { 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD OWNbit = 0x80000000, 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD EORbit = 0x40000000, 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD FSbit = 0x20000000, 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD LSbit = 0x10000000, 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD struct TxDesc { 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 vlan_tag; 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_addr; 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_Haddr; 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD struct RxDesc { 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 vlan_tag; 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_addr; 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_Haddr; 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD 287*d0a5a0b2SSimon Glass static unsigned char rxdata[RX_BUF_LEN]; 288*d0a5a0b2SSimon Glass 289dad3ba0fSThierry Reding #define RTL8169_DESC_SIZE 16 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD 291dad3ba0fSThierry Reding #if ARCH_DMA_MINALIGN > 256 292dad3ba0fSThierry Reding # define RTL8169_ALIGN ARCH_DMA_MINALIGN 293dad3ba0fSThierry Reding #else 294dad3ba0fSThierry Reding # define RTL8169_ALIGN 256 295dad3ba0fSThierry Reding #endif 296dad3ba0fSThierry Reding 297dad3ba0fSThierry Reding /* 298dad3ba0fSThierry Reding * Warn if the cache-line size is larger than the descriptor size. In such 299dad3ba0fSThierry Reding * cases the driver will likely fail because the CPU needs to flush the cache 300dad3ba0fSThierry Reding * when requeuing RX buffers, therefore descriptors written by the hardware 301dad3ba0fSThierry Reding * may be discarded. 302d58acdcbSThierry Reding * 303d58acdcbSThierry Reding * This can be fixed by defining CONFIG_SYS_NONCACHED_MEMORY which will cause 304d58acdcbSThierry Reding * the driver to allocate descriptors from a pool of non-cached memory. 305dad3ba0fSThierry Reding */ 306dad3ba0fSThierry Reding #if RTL8169_DESC_SIZE < ARCH_DMA_MINALIGN 307*d0a5a0b2SSimon Glass #if !defined(CONFIG_SYS_NONCACHED_MEMORY) && \ 308*d0a5a0b2SSimon Glass !defined(CONFIG_SYS_DCACHE_OFF) && !defined(CONFIG_X86) 309dad3ba0fSThierry Reding #warning cache-line size is larger than descriptor size 310dad3ba0fSThierry Reding #endif 311d58acdcbSThierry Reding #endif 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD 313dad3ba0fSThierry Reding /* 314dad3ba0fSThierry Reding * Create a static buffer of size RX_BUF_SZ for each TX Descriptor. All 315dad3ba0fSThierry Reding * descriptors point to a part of this buffer. 316dad3ba0fSThierry Reding */ 317dad3ba0fSThierry Reding DEFINE_ALIGN_BUFFER(u8, txb, NUM_TX_DESC * RX_BUF_SIZE, RTL8169_ALIGN); 318dad3ba0fSThierry Reding 319dad3ba0fSThierry Reding /* 320dad3ba0fSThierry Reding * Create a static buffer of size RX_BUF_SZ for each RX Descriptor. All 321dad3ba0fSThierry Reding * descriptors point to a part of this buffer. 322dad3ba0fSThierry Reding */ 323dad3ba0fSThierry Reding DEFINE_ALIGN_BUFFER(u8, rxb, NUM_RX_DESC * RX_BUF_SIZE, RTL8169_ALIGN); 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rtl8169_private { 326*d0a5a0b2SSimon Glass ulong iobase; 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD void *mmio_addr; /* memory map physical address */ 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD int chipset; 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */ 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */ 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long dirty_tx; 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD struct TxDesc *TxDescArray; /* Index of 256-alignment Tx Descriptor buffer */ 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD struct RxDesc *RxDescArray; /* Index of 256-alignment Rx Descriptor buffer */ 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxBufferRings; /* Index of Rx Buffer */ 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxBufferRing[NUM_RX_DESC]; /* Index of Rx Buffer array */ 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *Tx_skbuff[NUM_TX_DESC]; 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD } tpx; 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct rtl8169_private *tpc; 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD static const u16 rtl8169_intr_mask = 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD SYSErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver | TxErr | 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOK | RxErr | RxOK; 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD static const unsigned int rtl8169_rx_config = 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift); 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 348*d0a5a0b2SSimon Glass { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167) }, 349*d0a5a0b2SSimon Glass { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168) }, 350*d0a5a0b2SSimon Glass { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169) }, 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD {} 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD void mdio_write(int RegAddr, int value) 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value); 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 2000; i > 0; i--) { 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the RTL8169 has completed writing to the specified MII register */ 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(RTL_R32(PHYAR) & 0x80000000)) { 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD int mdio_read(int RegAddr) 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, value = -1; 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16); 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 2000; i > 0; i--) { 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the RTL8169 has completed retrieving data from the specified MII register */ 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD if (RTL_R32(PHYAR) & 0x80000000) { 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (int) (RTL_R32(PHYAR) & 0xFFFF); 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD 390*d0a5a0b2SSimon Glass static int rtl8169_init_board(unsigned long dev_iobase, const char *name) 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmp; 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 398*d0a5a0b2SSimon Glass ioaddr = dev_iobase; 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Soft reset the chip. */ 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdReset); 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check that the chip has finished the reset. */ 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((RTL_R8(ChipCmd) & CmdReset) == 0) 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD else 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* identify chip attached to board */ 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = RTL_R32(TxConfig); 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = ((tmp & 0x7c000000) + ((tmp & 0x00800000) << 2)) >> 24; 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--){ 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tmp == rtl_chip_info[i].version) { 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->chipset = i; 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD goto match; 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* if unknown chip, assume array element #0, original RTL-8169 in this case */ 422*d0a5a0b2SSimon Glass printf("PCI device %s: unknown chip version, assuming RTL-8169\n", 423*d0a5a0b2SSimon Glass name); 42406c53beaSWolfgang Denk printf("PCI device: TxConfig = 0x%lX\n", (unsigned long) RTL_R32(TxConfig)); 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->chipset = 0; 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD match: 4282439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD 43122ece0e2SThierry Reding /* 432d58acdcbSThierry Reding * TX and RX descriptors are 16 bytes. This causes problems with the cache 433d58acdcbSThierry Reding * maintenance on CPUs where the cache-line size exceeds the size of these 434d58acdcbSThierry Reding * descriptors. What will happen is that when the driver receives a packet 435d58acdcbSThierry Reding * it will be immediately requeued for the hardware to reuse. The CPU will 436d58acdcbSThierry Reding * therefore need to flush the cache-line containing the descriptor, which 437d58acdcbSThierry Reding * will cause all other descriptors in the same cache-line to be flushed 438d58acdcbSThierry Reding * along with it. If one of those descriptors had been written to by the 439d58acdcbSThierry Reding * device those changes (and the associated packet) will be lost. 440d58acdcbSThierry Reding * 441d58acdcbSThierry Reding * To work around this, we make use of non-cached memory if available. If 442d58acdcbSThierry Reding * descriptors are mapped uncached there's no need to manually flush them 443d58acdcbSThierry Reding * or invalidate them. 444d58acdcbSThierry Reding * 445d58acdcbSThierry Reding * Note that this only applies to descriptors. The packet data buffers do 446d58acdcbSThierry Reding * not have the same constraints since they are 1536 bytes large, so they 447d58acdcbSThierry Reding * are unlikely to share cache-lines. 448d58acdcbSThierry Reding */ 449d58acdcbSThierry Reding static void *rtl_alloc_descs(unsigned int num) 450d58acdcbSThierry Reding { 451d58acdcbSThierry Reding size_t size = num * RTL8169_DESC_SIZE; 452d58acdcbSThierry Reding 453d58acdcbSThierry Reding #ifdef CONFIG_SYS_NONCACHED_MEMORY 454d58acdcbSThierry Reding return (void *)noncached_alloc(size, RTL8169_ALIGN); 455d58acdcbSThierry Reding #else 456d58acdcbSThierry Reding return memalign(RTL8169_ALIGN, size); 457d58acdcbSThierry Reding #endif 458d58acdcbSThierry Reding } 459d58acdcbSThierry Reding 460d58acdcbSThierry Reding /* 46122ece0e2SThierry Reding * Cache maintenance functions. These are simple wrappers around the more 46222ece0e2SThierry Reding * general purpose flush_cache() and invalidate_dcache_range() functions. 46322ece0e2SThierry Reding */ 46422ece0e2SThierry Reding 46522ece0e2SThierry Reding static void rtl_inval_rx_desc(struct RxDesc *desc) 46622ece0e2SThierry Reding { 467d58acdcbSThierry Reding #ifndef CONFIG_SYS_NONCACHED_MEMORY 46822ece0e2SThierry Reding unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1); 46922ece0e2SThierry Reding unsigned long end = ALIGN(start + sizeof(*desc), ARCH_DMA_MINALIGN); 47022ece0e2SThierry Reding 47122ece0e2SThierry Reding invalidate_dcache_range(start, end); 472d58acdcbSThierry Reding #endif 47322ece0e2SThierry Reding } 47422ece0e2SThierry Reding 47522ece0e2SThierry Reding static void rtl_flush_rx_desc(struct RxDesc *desc) 47622ece0e2SThierry Reding { 477d58acdcbSThierry Reding #ifndef CONFIG_SYS_NONCACHED_MEMORY 47822ece0e2SThierry Reding flush_cache((unsigned long)desc, sizeof(*desc)); 479d58acdcbSThierry Reding #endif 48022ece0e2SThierry Reding } 48122ece0e2SThierry Reding 48222ece0e2SThierry Reding static void rtl_inval_tx_desc(struct TxDesc *desc) 48322ece0e2SThierry Reding { 484d58acdcbSThierry Reding #ifndef CONFIG_SYS_NONCACHED_MEMORY 48522ece0e2SThierry Reding unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1); 48622ece0e2SThierry Reding unsigned long end = ALIGN(start + sizeof(*desc), ARCH_DMA_MINALIGN); 48722ece0e2SThierry Reding 48822ece0e2SThierry Reding invalidate_dcache_range(start, end); 489d58acdcbSThierry Reding #endif 49022ece0e2SThierry Reding } 49122ece0e2SThierry Reding 49222ece0e2SThierry Reding static void rtl_flush_tx_desc(struct TxDesc *desc) 49322ece0e2SThierry Reding { 494d58acdcbSThierry Reding #ifndef CONFIG_SYS_NONCACHED_MEMORY 49522ece0e2SThierry Reding flush_cache((unsigned long)desc, sizeof(*desc)); 496d58acdcbSThierry Reding #endif 49722ece0e2SThierry Reding } 49822ece0e2SThierry Reding 49922ece0e2SThierry Reding static void rtl_inval_buffer(void *buf, size_t size) 50022ece0e2SThierry Reding { 50122ece0e2SThierry Reding unsigned long start = (unsigned long)buf & ~(ARCH_DMA_MINALIGN - 1); 50222ece0e2SThierry Reding unsigned long end = ALIGN(start + size, ARCH_DMA_MINALIGN); 50322ece0e2SThierry Reding 50422ece0e2SThierry Reding invalidate_dcache_range(start, end); 50522ece0e2SThierry Reding } 50622ece0e2SThierry Reding 50722ece0e2SThierry Reding static void rtl_flush_buffer(void *buf, size_t size) 50822ece0e2SThierry Reding { 50922ece0e2SThierry Reding flush_cache((unsigned long)buf, size); 51022ece0e2SThierry Reding } 51122ece0e2SThierry Reding 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD RECV - Receive a frame 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 515*d0a5a0b2SSimon Glass static int rtl_recv_common(pci_dev_t bdf, unsigned long dev_iobase, 516*d0a5a0b2SSimon Glass uchar **packetp) 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* return true if there's an ethernet packet ready to read */ 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* nic->packet should contain data on return */ 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* nic->packetlen should contain length of data */ 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_rx; 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD int length = 0; 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_RX 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 527*d0a5a0b2SSimon Glass ioaddr = dev_iobase; 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = tpc->cur_rx; 53022ece0e2SThierry Reding 53122ece0e2SThierry Reding rtl_inval_rx_desc(&tpc->RxDescArray[cur_rx]); 53222ece0e2SThierry Reding 5336a5e1d75SGuennadi Liakhovetski if ((le32_to_cpu(tpc->RxDescArray[cur_rx].status) & OWNbit) == 0) { 5346a5e1d75SGuennadi Liakhovetski if (!(le32_to_cpu(tpc->RxDescArray[cur_rx].status) & RxRES)) { 5356a5e1d75SGuennadi Liakhovetski length = (int) (le32_to_cpu(tpc->RxDescArray[cur_rx]. 5366a5e1d75SGuennadi Liakhovetski status) & 0x00001FFF) - 4; 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD 53822ece0e2SThierry Reding rtl_inval_buffer(tpc->RxBufferRing[cur_rx], length); 5392439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(rxdata, tpc->RxBufferRing[cur_rx], length); 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cur_rx == NUM_RX_DESC - 1) 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].status = 5436a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE); 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD else 5452439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].status = 5466a5e1d75SGuennadi Liakhovetski cpu_to_le32(OWNbit + RX_BUF_SIZE); 547*d0a5a0b2SSimon Glass tpc->RxDescArray[cur_rx].buf_addr = cpu_to_le32( 548*d0a5a0b2SSimon Glass pci_mem_to_phys(bdf, (pci_addr_t)(unsigned long) 549*d0a5a0b2SSimon Glass tpc->RxBufferRing[cur_rx])); 55022ece0e2SThierry Reding rtl_flush_rx_desc(&tpc->RxDescArray[cur_rx]); 551*d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH 552*d0a5a0b2SSimon Glass *packetp = rxdata; 553*d0a5a0b2SSimon Glass #else 5541fd92db8SJoe Hershberger net_process_received_packet(rxdata, length); 555*d0a5a0b2SSimon Glass #endif 5562439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5572439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Error Rx"); 558*d0a5a0b2SSimon Glass length = -EIO; 5592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5602439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = (cur_rx + 1) % NUM_RX_DESC; 5612439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = cur_rx; 562*d0a5a0b2SSimon Glass return length; 5632439e4bfSJean-Christophe PLAGNIOL-VILLARD 564d75469d4SNobuhiro Iwamatsu } else { 565d75469d4SNobuhiro Iwamatsu ushort sts = RTL_R8(IntrStatus); 566d75469d4SNobuhiro Iwamatsu RTL_W8(IntrStatus, sts & ~(TxErr | RxErr | SYSErr)); 567d75469d4SNobuhiro Iwamatsu udelay(100); /* wait */ 5682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5692439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = cur_rx; 5702439e4bfSJean-Christophe PLAGNIOL-VILLARD return (0); /* initially as this is called to flush the input */ 5712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5722439e4bfSJean-Christophe PLAGNIOL-VILLARD 573*d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH 574*d0a5a0b2SSimon Glass int rtl8169_eth_recv(struct udevice *dev, int flags, uchar **packetp) 575*d0a5a0b2SSimon Glass { 576*d0a5a0b2SSimon Glass struct rtl8169_private *priv = dev_get_priv(dev); 577*d0a5a0b2SSimon Glass 578*d0a5a0b2SSimon Glass return rtl_recv_common(pci_get_bdf(dev), priv->iobase, packetp); 579*d0a5a0b2SSimon Glass } 580*d0a5a0b2SSimon Glass #else 581*d0a5a0b2SSimon Glass static int rtl_recv(struct eth_device *dev) 582*d0a5a0b2SSimon Glass { 583*d0a5a0b2SSimon Glass return rtl_recv_common((pci_dev_t)dev->priv, dev->iobase, NULL); 584*d0a5a0b2SSimon Glass } 585*d0a5a0b2SSimon Glass #endif /* nCONFIG_DM_ETH */ 586*d0a5a0b2SSimon Glass 5872439e4bfSJean-Christophe PLAGNIOL-VILLARD #define HZ 1000 5882439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 5892439e4bfSJean-Christophe PLAGNIOL-VILLARD SEND - Transmit a frame 5902439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 591*d0a5a0b2SSimon Glass static int rtl_send_common(pci_dev_t bdf, unsigned long dev_iobase, 592*d0a5a0b2SSimon Glass void *packet, int length) 5932439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* send the packet to destination */ 5952439e4bfSJean-Christophe PLAGNIOL-VILLARD 5962439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 to; 5972439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 *ptxb; 5982439e4bfSJean-Christophe PLAGNIOL-VILLARD int entry = tpc->cur_tx % NUM_TX_DESC; 5992439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 len = length; 6006a5e1d75SGuennadi Liakhovetski int ret; 6012439e4bfSJean-Christophe PLAGNIOL-VILLARD 6022439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 6032439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 6042439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 6052439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("sending %d bytes\n", len); 6062439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6072439e4bfSJean-Christophe PLAGNIOL-VILLARD 608*d0a5a0b2SSimon Glass ioaddr = dev_iobase; 6092439e4bfSJean-Christophe PLAGNIOL-VILLARD 6102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* point to the current txb incase multiple tx_rings are used */ 6112439e4bfSJean-Christophe PLAGNIOL-VILLARD ptxb = tpc->Tx_skbuff[entry * MAX_ETH_FRAME_SIZE]; 6122439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(ptxb, (char *)packet, (int)length); 61322ece0e2SThierry Reding rtl_flush_buffer(ptxb, length); 6142439e4bfSJean-Christophe PLAGNIOL-VILLARD 6152439e4bfSJean-Christophe PLAGNIOL-VILLARD while (len < ETH_ZLEN) 6162439e4bfSJean-Christophe PLAGNIOL-VILLARD ptxb[len++] = '\0'; 6172439e4bfSJean-Christophe PLAGNIOL-VILLARD 618db70b843SYoshihiro Shimoda tpc->TxDescArray[entry].buf_Haddr = 0; 619*d0a5a0b2SSimon Glass tpc->TxDescArray[entry].buf_addr = cpu_to_le32( 620*d0a5a0b2SSimon Glass pci_mem_to_phys(bdf, (pci_addr_t)(unsigned long)ptxb)); 6212439e4bfSJean-Christophe PLAGNIOL-VILLARD if (entry != (NUM_TX_DESC - 1)) { 6222439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray[entry].status = 6236a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | FSbit | LSbit) | 6246a5e1d75SGuennadi Liakhovetski ((len > ETH_ZLEN) ? len : ETH_ZLEN)); 6252439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 6262439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray[entry].status = 6276a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | EORbit | FSbit | LSbit) | 6286a5e1d75SGuennadi Liakhovetski ((len > ETH_ZLEN) ? len : ETH_ZLEN)); 6292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 63022ece0e2SThierry Reding rtl_flush_tx_desc(&tpc->TxDescArray[entry]); 6312439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(TxPoll, 0x40); /* set polling bit */ 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_tx++; 6342439e4bfSJean-Christophe PLAGNIOL-VILLARD to = currticks() + TX_TIMEOUT; 635d4c02e6fSYoshihiro Shimoda do { 63622ece0e2SThierry Reding rtl_inval_tx_desc(&tpc->TxDescArray[entry]); 637d4c02e6fSYoshihiro Shimoda } while ((le32_to_cpu(tpc->TxDescArray[entry].status) & OWNbit) 6386a5e1d75SGuennadi Liakhovetski && (currticks() < to)); /* wait */ 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD if (currticks() >= to) { 6412439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 6422439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("tx timeout/error\n"); 6437a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6456a5e1d75SGuennadi Liakhovetski ret = 0; 6462439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("tx done\n"); 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6506a5e1d75SGuennadi Liakhovetski ret = length; 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6526a5e1d75SGuennadi Liakhovetski /* Delay to make net console (nc) work properly */ 6536a5e1d75SGuennadi Liakhovetski udelay(20); 6546a5e1d75SGuennadi Liakhovetski return ret; 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD 657*d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH 658*d0a5a0b2SSimon Glass int rtl8169_eth_send(struct udevice *dev, void *packet, int length) 659*d0a5a0b2SSimon Glass { 660*d0a5a0b2SSimon Glass struct rtl8169_private *priv = dev_get_priv(dev); 661*d0a5a0b2SSimon Glass 662*d0a5a0b2SSimon Glass return rtl_send_common(pci_get_bdf(dev), priv->iobase, packet, length); 663*d0a5a0b2SSimon Glass } 664*d0a5a0b2SSimon Glass 665*d0a5a0b2SSimon Glass #else 666*d0a5a0b2SSimon Glass static int rtl_send(struct eth_device *dev, void *packet, int length) 667*d0a5a0b2SSimon Glass { 668*d0a5a0b2SSimon Glass return rtl_send_common((pci_dev_t)dev->priv, dev->iobase, packet, 669*d0a5a0b2SSimon Glass length); 670*d0a5a0b2SSimon Glass } 671*d0a5a0b2SSimon Glass #endif 672*d0a5a0b2SSimon Glass 673*d0a5a0b2SSimon Glass static void rtl8169_set_rx_mode(void) 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 mc_filter[2]; /* Multicast hash filter */ 6762439e4bfSJean-Christophe PLAGNIOL-VILLARD int rx_mode; 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmp = 0; 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* IFF_ALLMULTI */ 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Too many to filter perfectly -- accept all multicasts. */ 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys; 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD mc_filter[1] = mc_filter[0] = 0xffffffff; 6872439e4bfSJean-Christophe PLAGNIOL-VILLARD 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = rtl8169_rx_config | rx_mode | (RTL_R32(RxConfig) & 6892439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_chip_info[tpc->chipset].RxConfigMask); 6902439e4bfSJean-Christophe PLAGNIOL-VILLARD 6912439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxConfig, tmp); 6922439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(MAR0 + 0, mc_filter[0]); 6932439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(MAR0 + 4, mc_filter[1]); 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6952439e4bfSJean-Christophe PLAGNIOL-VILLARD 696*d0a5a0b2SSimon Glass static void rtl8169_hw_start(pci_dev_t bdf) 6972439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 i; 6992439e4bfSJean-Christophe PLAGNIOL-VILLARD 7002439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7012439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 7022439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 7032439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7042439e4bfSJean-Christophe PLAGNIOL-VILLARD 7052439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 7062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Soft reset the chip. */ 7072439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdReset); 7082439e4bfSJean-Christophe PLAGNIOL-VILLARD 7092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check that the chip has finished the reset. */ 7102439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 7112439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((RTL_R8(ChipCmd) & CmdReset) == 0) 7122439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7132439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7142439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 7152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7162439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7172439e4bfSJean-Christophe PLAGNIOL-VILLARD 7182439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(Cfg9346, Cfg9346_Unlock); 719db70b843SYoshihiro Shimoda 720db70b843SYoshihiro Shimoda /* RTL-8169sb/8110sb or previous version */ 721db70b843SYoshihiro Shimoda if (tpc->chipset <= 5) 7222439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb); 723db70b843SYoshihiro Shimoda 7242439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(EarlyTxThres, EarlyTxThld); 7252439e4bfSJean-Christophe PLAGNIOL-VILLARD 7262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For gigabit rtl8169 */ 7272439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(RxMaxSize, RxPacketMaxSize); 7282439e4bfSJean-Christophe PLAGNIOL-VILLARD 7292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set Rx Config register */ 7302439e4bfSJean-Christophe PLAGNIOL-VILLARD i = rtl8169_rx_config | (RTL_R32(RxConfig) & 7312439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_chip_info[tpc->chipset].RxConfigMask); 7322439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxConfig, i); 7332439e4bfSJean-Christophe PLAGNIOL-VILLARD 7342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set DMA burst size and Interframe Gap Time */ 7352439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) | 7362439e4bfSJean-Christophe PLAGNIOL-VILLARD (InterFrameGap << TxInterFrameGapShift)); 7372439e4bfSJean-Christophe PLAGNIOL-VILLARD 7382439e4bfSJean-Christophe PLAGNIOL-VILLARD 7392439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = 0; 7402439e4bfSJean-Christophe PLAGNIOL-VILLARD 741*d0a5a0b2SSimon Glass RTL_W32(TxDescStartAddrLow, pci_mem_to_phys(bdf, 742*d0a5a0b2SSimon Glass (pci_addr_t)(unsigned long)tpc->TxDescArray)); 743db70b843SYoshihiro Shimoda RTL_W32(TxDescStartAddrHigh, (unsigned long)0); 744*d0a5a0b2SSimon Glass RTL_W32(RxDescStartAddrLow, pci_mem_to_phys( 745*d0a5a0b2SSimon Glass bdf, (pci_addr_t)(unsigned long)tpc->RxDescArray)); 746db70b843SYoshihiro Shimoda RTL_W32(RxDescStartAddrHigh, (unsigned long)0); 747db70b843SYoshihiro Shimoda 748db70b843SYoshihiro Shimoda /* RTL-8169sc/8110sc or later version */ 749db70b843SYoshihiro Shimoda if (tpc->chipset > 5) 750db70b843SYoshihiro Shimoda RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb); 751db70b843SYoshihiro Shimoda 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(Cfg9346, Cfg9346_Lock); 7532439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 7542439e4bfSJean-Christophe PLAGNIOL-VILLARD 7552439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxMissed, 0); 7562439e4bfSJean-Christophe PLAGNIOL-VILLARD 757*d0a5a0b2SSimon Glass rtl8169_set_rx_mode(); 7582439e4bfSJean-Christophe PLAGNIOL-VILLARD 7592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* no early-rx interrupts */ 7602439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000); 7612439e4bfSJean-Christophe PLAGNIOL-VILLARD 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7637a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 7642439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7662439e4bfSJean-Christophe PLAGNIOL-VILLARD 767*d0a5a0b2SSimon Glass static void rtl8169_init_ring(pci_dev_t bdf) 7682439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7692439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 7702439e4bfSJean-Christophe PLAGNIOL-VILLARD 7712439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7722439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 7732439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 7742439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7752439e4bfSJean-Christophe PLAGNIOL-VILLARD 7762439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = 0; 7772439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_tx = 0; 7782439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->dirty_tx = 0; 7792439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(tpc->TxDescArray, 0x0, NUM_TX_DESC * sizeof(struct TxDesc)); 7802439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(tpc->RxDescArray, 0x0, NUM_RX_DESC * sizeof(struct RxDesc)); 7812439e4bfSJean-Christophe PLAGNIOL-VILLARD 7822439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_TX_DESC; i++) { 7832439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->Tx_skbuff[i] = &txb[i]; 7842439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7852439e4bfSJean-Christophe PLAGNIOL-VILLARD 7862439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 7872439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i == (NUM_RX_DESC - 1)) 7882439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[i].status = 7896a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE); 7902439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7916a5e1d75SGuennadi Liakhovetski tpc->RxDescArray[i].status = 7926a5e1d75SGuennadi Liakhovetski cpu_to_le32(OWNbit + RX_BUF_SIZE); 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxBufferRing[i] = &rxb[i * RX_BUF_SIZE]; 795*d0a5a0b2SSimon Glass tpc->RxDescArray[i].buf_addr = cpu_to_le32(pci_mem_to_phys( 796*d0a5a0b2SSimon Glass bdf, (pci_addr_t)(unsigned long)tpc->RxBufferRing[i])); 79722ece0e2SThierry Reding rtl_flush_rx_desc(&tpc->RxDescArray[i]); 7982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7992439e4bfSJean-Christophe PLAGNIOL-VILLARD 8002439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8017a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD 805*d0a5a0b2SSimon Glass static void rtl8169_common_start(pci_dev_t bdf, unsigned char *enetaddr) 8062439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8072439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 8082439e4bfSJean-Christophe PLAGNIOL-VILLARD 8092439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8102439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 8122439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8132439e4bfSJean-Christophe PLAGNIOL-VILLARD 814*d0a5a0b2SSimon Glass rtl8169_init_ring(bdf); 815*d0a5a0b2SSimon Glass rtl8169_hw_start(bdf); 8162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Construct a perfect filter frame with the mac address as first match 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD * and broadcast for all others */ 8182439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 192; i++) 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[i] = 0xFF; 8202439e4bfSJean-Christophe PLAGNIOL-VILLARD 821*d0a5a0b2SSimon Glass txb[0] = enetaddr[0]; 822*d0a5a0b2SSimon Glass txb[1] = enetaddr[1]; 823*d0a5a0b2SSimon Glass txb[2] = enetaddr[2]; 824*d0a5a0b2SSimon Glass txb[3] = enetaddr[3]; 825*d0a5a0b2SSimon Glass txb[4] = enetaddr[4]; 826*d0a5a0b2SSimon Glass txb[5] = enetaddr[5]; 8272439e4bfSJean-Christophe PLAGNIOL-VILLARD 8282439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8297a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 8302439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8312439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8322439e4bfSJean-Christophe PLAGNIOL-VILLARD 833*d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH 834*d0a5a0b2SSimon Glass static int rtl8169_eth_start(struct udevice *dev) 835*d0a5a0b2SSimon Glass { 836*d0a5a0b2SSimon Glass struct eth_pdata *plat = dev_get_platdata(dev); 837*d0a5a0b2SSimon Glass 838*d0a5a0b2SSimon Glass rtl8169_common_start(pci_get_bdf(dev), plat->enetaddr); 839*d0a5a0b2SSimon Glass 840*d0a5a0b2SSimon Glass return 0; 841*d0a5a0b2SSimon Glass } 842*d0a5a0b2SSimon Glass #else 8432439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 844*d0a5a0b2SSimon Glass RESET - Finish setting up the ethernet interface 8452439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 846*d0a5a0b2SSimon Glass static int rtl_reset(struct eth_device *dev, bd_t *bis) 847*d0a5a0b2SSimon Glass { 848*d0a5a0b2SSimon Glass rtl8169_common_start((pci_dev_t)dev->priv, dev->enetaddr); 849*d0a5a0b2SSimon Glass 850*d0a5a0b2SSimon Glass return 0; 851*d0a5a0b2SSimon Glass } 852*d0a5a0b2SSimon Glass #endif /* nCONFIG_DM_ETH */ 853*d0a5a0b2SSimon Glass 854*d0a5a0b2SSimon Glass static void rtl_halt_common(unsigned long dev_iobase) 8552439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8562439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 8572439e4bfSJean-Christophe PLAGNIOL-VILLARD 8582439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8592439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 8602439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8612439e4bfSJean-Christophe PLAGNIOL-VILLARD 862*d0a5a0b2SSimon Glass ioaddr = dev_iobase; 8632439e4bfSJean-Christophe PLAGNIOL-VILLARD 8642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the chip's Tx and Rx DMA processes. */ 8652439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, 0x00); 8662439e4bfSJean-Christophe PLAGNIOL-VILLARD 8672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable interrupts by clearing the interrupt mask. */ 8682439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(IntrMask, 0x0000); 8692439e4bfSJean-Christophe PLAGNIOL-VILLARD 8702439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxMissed, 0); 8712439e4bfSJean-Christophe PLAGNIOL-VILLARD 8722439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 8732439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxBufferRing[i] = NULL; 8742439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8762439e4bfSJean-Christophe PLAGNIOL-VILLARD 877*d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH 878*d0a5a0b2SSimon Glass void rtl8169_eth_stop(struct udevice *dev) 879*d0a5a0b2SSimon Glass { 880*d0a5a0b2SSimon Glass struct rtl8169_private *priv = dev_get_priv(dev); 881*d0a5a0b2SSimon Glass 882*d0a5a0b2SSimon Glass rtl_halt_common(priv->iobase); 883*d0a5a0b2SSimon Glass } 884*d0a5a0b2SSimon Glass #else 885*d0a5a0b2SSimon Glass /************************************************************************** 886*d0a5a0b2SSimon Glass HALT - Turn off ethernet interface 887*d0a5a0b2SSimon Glass ***************************************************************************/ 888*d0a5a0b2SSimon Glass static void rtl_halt(struct eth_device *dev) 889*d0a5a0b2SSimon Glass { 890*d0a5a0b2SSimon Glass rtl_halt_common(dev->iobase); 891*d0a5a0b2SSimon Glass } 892*d0a5a0b2SSimon Glass #endif 893*d0a5a0b2SSimon Glass 8942439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 8952439e4bfSJean-Christophe PLAGNIOL-VILLARD INIT - Look for an adapter, this routine's visible to the outside 8962439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 8972439e4bfSJean-Christophe PLAGNIOL-VILLARD 8982439e4bfSJean-Christophe PLAGNIOL-VILLARD #define board_found 1 8992439e4bfSJean-Christophe PLAGNIOL-VILLARD #define valid_link 0 900*d0a5a0b2SSimon Glass static int rtl_init(unsigned long dev_ioaddr, const char *name, 901*d0a5a0b2SSimon Glass unsigned char *enetaddr) 9022439e4bfSJean-Christophe PLAGNIOL-VILLARD { 9032439e4bfSJean-Christophe PLAGNIOL-VILLARD static int board_idx = -1; 9042439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, rc; 9052439e4bfSJean-Christophe PLAGNIOL-VILLARD int option = -1, Cap10_100 = 0, Cap1000 = 0; 9062439e4bfSJean-Christophe PLAGNIOL-VILLARD 9072439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 9082439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 9092439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 910*d0a5a0b2SSimon Glass ioaddr = dev_ioaddr; 9112439e4bfSJean-Christophe PLAGNIOL-VILLARD 9122439e4bfSJean-Christophe PLAGNIOL-VILLARD board_idx++; 9132439e4bfSJean-Christophe PLAGNIOL-VILLARD 9142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* point to private storage */ 9152439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc = &tpx; 9162439e4bfSJean-Christophe PLAGNIOL-VILLARD 917*d0a5a0b2SSimon Glass rc = rtl8169_init_board(ioaddr, name); 9182439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rc) 9192439e4bfSJean-Christophe PLAGNIOL-VILLARD return rc; 9202439e4bfSJean-Christophe PLAGNIOL-VILLARD 9212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get MAC address. FIXME: read EEPROM */ 9222439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) 923*d0a5a0b2SSimon Glass enetaddr[i] = RTL_R8(MAC0 + i); 9242439e4bfSJean-Christophe PLAGNIOL-VILLARD 9252439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 926db70b843SYoshihiro Shimoda printf("chipset = %d\n", tpc->chipset); 9272439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("MAC Address"); 9282439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) 929*d0a5a0b2SSimon Glass printf(":%02x", enetaddr[i]); 9302439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('\n'); 9312439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 9322439e4bfSJean-Christophe PLAGNIOL-VILLARD 9332439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 9342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Print out some hardware info */ 935*d0a5a0b2SSimon Glass printf("%s: at ioaddr 0x%lx\n", name, ioaddr); 9362439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 9372439e4bfSJean-Christophe PLAGNIOL-VILLARD 9382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* if TBI is not endbled */ 9392439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(RTL_R8(PHYstatus) & TBI_Enable)) { 9402439e4bfSJean-Christophe PLAGNIOL-VILLARD int val = mdio_read(PHY_AUTO_NEGO_REG); 9412439e4bfSJean-Christophe PLAGNIOL-VILLARD 9422439e4bfSJean-Christophe PLAGNIOL-VILLARD option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx]; 9432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Force RTL8169 in 10/100/1000 Full/Half mode. */ 9442439e4bfSJean-Christophe PLAGNIOL-VILLARD if (option > 0) { 9452439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 9462439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Force-mode Enabled.\n", dev->name); 9472439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 9482439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = 0, Cap1000 = 0; 9492439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (option) { 9502439e4bfSJean-Christophe PLAGNIOL-VILLARD case _10_Half: 9512439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_10_Half; 9522439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 9532439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9542439e4bfSJean-Christophe PLAGNIOL-VILLARD case _10_Full: 9552439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_10_Full; 9562439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 9572439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9582439e4bfSJean-Christophe PLAGNIOL-VILLARD case _100_Half: 9592439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_100_Half; 9602439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 9612439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9622439e4bfSJean-Christophe PLAGNIOL-VILLARD case _100_Full: 9632439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_100_Full; 9642439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 9652439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9662439e4bfSJean-Christophe PLAGNIOL-VILLARD case _1000_Full: 9672439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_Null; 9682439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_1000_Full; 9692439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9702439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 9712439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 9722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9732439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_AUTO_NEGO_REG, Cap10_100 | (val & 0x1F)); /* leave PHY_AUTO_NEGO_REG bit4:0 unchanged */ 9742439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_1000_CTRL_REG, Cap1000); 9752439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 9762439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 9772439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Auto-negotiation Enabled.\n", 9782439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name); 9792439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 9802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable 10/100 Full/Half Mode, leave PHY_AUTO_NEGO_REG bit4:0 unchanged */ 9812439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_AUTO_NEGO_REG, 9822439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Half | PHY_Cap_10_Full | 9832439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Half | PHY_Cap_100_Full | 9842439e4bfSJean-Christophe PLAGNIOL-VILLARD (val & 0x1F)); 9852439e4bfSJean-Christophe PLAGNIOL-VILLARD 9862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable 1000 Full Mode */ 9872439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_1000_CTRL_REG, PHY_Cap_1000_Full); 9882439e4bfSJean-Christophe PLAGNIOL-VILLARD 9892439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9902439e4bfSJean-Christophe PLAGNIOL-VILLARD 9912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable auto-negotiation and restart auto-nigotiation */ 9922439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_CTRL_REG, 9932439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Enable_Auto_Nego | PHY_Restart_Auto_Nego); 9942439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 9952439e4bfSJean-Christophe PLAGNIOL-VILLARD 9962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for auto-negotiation process */ 9972439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 10000; i > 0; i--) { 9982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* check if auto-negotiation complete */ 9996a5e1d75SGuennadi Liakhovetski if (mdio_read(PHY_STAT_REG) & PHY_Auto_Nego_Comp) { 10002439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 10012439e4bfSJean-Christophe PLAGNIOL-VILLARD option = RTL_R8(PHYstatus); 10022439e4bfSJean-Christophe PLAGNIOL-VILLARD if (option & _1000bpsF) { 10032439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 10042439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: 1000Mbps Full-duplex operation.\n", 10052439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name); 10062439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 10072439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 10082439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 10096a5e1d75SGuennadi Liakhovetski printf("%s: %sMbps %s-duplex operation.\n", 10102439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, 10112439e4bfSJean-Christophe PLAGNIOL-VILLARD (option & _100bps) ? "100" : 10122439e4bfSJean-Christophe PLAGNIOL-VILLARD "10", 10132439e4bfSJean-Christophe PLAGNIOL-VILLARD (option & FullDup) ? "Full" : 10142439e4bfSJean-Christophe PLAGNIOL-VILLARD "Half"); 10152439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 10162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10172439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 10182439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 10192439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 10202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10212439e4bfSJean-Christophe PLAGNIOL-VILLARD } /* end for-loop to wait for auto-negotiation process */ 10222439e4bfSJean-Christophe PLAGNIOL-VILLARD 10232439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 10242439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 10252439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 10262439e4bfSJean-Christophe PLAGNIOL-VILLARD printf 10272439e4bfSJean-Christophe PLAGNIOL-VILLARD ("%s: 1000Mbps Full-duplex operation, TBI Link %s!\n", 10282439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, 10292439e4bfSJean-Christophe PLAGNIOL-VILLARD (RTL_R32(TBICSR) & TBILinkOK) ? "OK" : "Failed"); 10302439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 10312439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10322439e4bfSJean-Christophe PLAGNIOL-VILLARD 1033dad3ba0fSThierry Reding 1034d58acdcbSThierry Reding tpc->RxDescArray = rtl_alloc_descs(NUM_RX_DESC); 1035d58acdcbSThierry Reding if (!tpc->RxDescArray) 1036d58acdcbSThierry Reding return -ENOMEM; 1037d58acdcbSThierry Reding 1038d58acdcbSThierry Reding tpc->TxDescArray = rtl_alloc_descs(NUM_TX_DESC); 1039d58acdcbSThierry Reding if (!tpc->TxDescArray) 1040d58acdcbSThierry Reding return -ENOMEM; 1041d58acdcbSThierry Reding 1042d58acdcbSThierry Reding return 0; 10432439e4bfSJean-Christophe PLAGNIOL-VILLARD } 10442439e4bfSJean-Christophe PLAGNIOL-VILLARD 1045*d0a5a0b2SSimon Glass #ifndef CONFIG_DM_ETH 10462439e4bfSJean-Christophe PLAGNIOL-VILLARD int rtl8169_initialize(bd_t *bis) 10472439e4bfSJean-Christophe PLAGNIOL-VILLARD { 10482439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devno; 10492439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0; 10502439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 10512439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 iobase; 10522439e4bfSJean-Christophe PLAGNIOL-VILLARD int idx=0; 10532439e4bfSJean-Christophe PLAGNIOL-VILLARD 10542439e4bfSJean-Christophe PLAGNIOL-VILLARD while(1){ 10552287286bSThierry Reding unsigned int region; 10562287286bSThierry Reding u16 device; 1057d58acdcbSThierry Reding int err; 10582287286bSThierry Reding 10592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find RTL8169 */ 10602439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((devno = pci_find_devices(supported, idx++)) < 0) 10612439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 10622439e4bfSJean-Christophe PLAGNIOL-VILLARD 10632287286bSThierry Reding pci_read_config_word(devno, PCI_DEVICE_ID, &device); 10642287286bSThierry Reding switch (device) { 10652287286bSThierry Reding case 0x8168: 10662287286bSThierry Reding region = 2; 10672287286bSThierry Reding break; 10682287286bSThierry Reding 10692287286bSThierry Reding default: 10702287286bSThierry Reding region = 1; 10712287286bSThierry Reding break; 10722287286bSThierry Reding } 10732287286bSThierry Reding 10742287286bSThierry Reding pci_read_config_dword(devno, PCI_BASE_ADDRESS_0 + (region * 4), &iobase); 10752439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= ~0xf; 10762439e4bfSJean-Christophe PLAGNIOL-VILLARD 10772439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("rtl8169: REALTEK RTL8169 @0x%x\n", iobase); 10782439e4bfSJean-Christophe PLAGNIOL-VILLARD 10792439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 1080f4eaef7bSNobuhiro Iwamatsu if (!dev) { 1081f4eaef7bSNobuhiro Iwamatsu printf("Can not allocate memory of rtl8169\n"); 1082f4eaef7bSNobuhiro Iwamatsu break; 1083f4eaef7bSNobuhiro Iwamatsu } 10842439e4bfSJean-Christophe PLAGNIOL-VILLARD 1085f4eaef7bSNobuhiro Iwamatsu memset(dev, 0, sizeof(*dev)); 10862439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf (dev->name, "RTL8169#%d", card_number); 10872439e4bfSJean-Christophe PLAGNIOL-VILLARD 1088744152f8SThierry Reding dev->priv = (void *)(unsigned long)devno; 10896a5e1d75SGuennadi Liakhovetski dev->iobase = (int)pci_mem_to_phys(devno, iobase); 10902439e4bfSJean-Christophe PLAGNIOL-VILLARD 10912439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = rtl_reset; 10922439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = rtl_halt; 10932439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = rtl_send; 10942439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = rtl_recv; 10952439e4bfSJean-Christophe PLAGNIOL-VILLARD 1096*d0a5a0b2SSimon Glass err = rtl_init(dev->iobase, dev->name, dev->enetaddr); 1097d58acdcbSThierry Reding if (err < 0) { 1098d58acdcbSThierry Reding printf(pr_fmt("failed to initialize card: %d\n"), err); 1099d58acdcbSThierry Reding free(dev); 1100d58acdcbSThierry Reding continue; 1101d58acdcbSThierry Reding } 11022439e4bfSJean-Christophe PLAGNIOL-VILLARD 1103d58acdcbSThierry Reding eth_register (dev); 11042439e4bfSJean-Christophe PLAGNIOL-VILLARD 11052439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++; 11062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 11072439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number; 11082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1109*d0a5a0b2SSimon Glass #endif 1110*d0a5a0b2SSimon Glass 1111*d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH 1112*d0a5a0b2SSimon Glass static int rtl8169_eth_probe(struct udevice *dev) 1113*d0a5a0b2SSimon Glass { 1114*d0a5a0b2SSimon Glass struct pci_child_platdata *pplat = dev_get_parent_platdata(dev); 1115*d0a5a0b2SSimon Glass struct rtl8169_private *priv = dev_get_priv(dev); 1116*d0a5a0b2SSimon Glass struct eth_pdata *plat = dev_get_platdata(dev); 1117*d0a5a0b2SSimon Glass u32 iobase; 1118*d0a5a0b2SSimon Glass int region; 1119*d0a5a0b2SSimon Glass int ret; 1120*d0a5a0b2SSimon Glass 1121*d0a5a0b2SSimon Glass debug("rtl8169: REALTEK RTL8169 @0x%x\n", iobase); 1122*d0a5a0b2SSimon Glass switch (pplat->device) { 1123*d0a5a0b2SSimon Glass case 0x8168: 1124*d0a5a0b2SSimon Glass region = 2; 1125*d0a5a0b2SSimon Glass break; 1126*d0a5a0b2SSimon Glass default: 1127*d0a5a0b2SSimon Glass region = 1; 1128*d0a5a0b2SSimon Glass break; 1129*d0a5a0b2SSimon Glass } 1130*d0a5a0b2SSimon Glass pci_read_config32(pci_get_bdf(dev), PCI_BASE_ADDRESS_0 + region * 4, 1131*d0a5a0b2SSimon Glass &iobase); 1132*d0a5a0b2SSimon Glass iobase &= ~0xf; 1133*d0a5a0b2SSimon Glass priv->iobase = (int)pci_mem_to_phys(pci_get_bdf(dev), iobase); 1134*d0a5a0b2SSimon Glass 1135*d0a5a0b2SSimon Glass ret = rtl_init(priv->iobase, dev->name, plat->enetaddr); 1136*d0a5a0b2SSimon Glass if (ret < 0) { 1137*d0a5a0b2SSimon Glass printf(pr_fmt("failed to initialize card: %d\n"), ret); 1138*d0a5a0b2SSimon Glass return ret; 1139*d0a5a0b2SSimon Glass } 1140*d0a5a0b2SSimon Glass 1141*d0a5a0b2SSimon Glass return 0; 1142*d0a5a0b2SSimon Glass } 1143*d0a5a0b2SSimon Glass 1144*d0a5a0b2SSimon Glass static const struct eth_ops rtl8169_eth_ops = { 1145*d0a5a0b2SSimon Glass .start = rtl8169_eth_start, 1146*d0a5a0b2SSimon Glass .send = rtl8169_eth_send, 1147*d0a5a0b2SSimon Glass .recv = rtl8169_eth_recv, 1148*d0a5a0b2SSimon Glass .stop = rtl8169_eth_stop, 1149*d0a5a0b2SSimon Glass }; 1150*d0a5a0b2SSimon Glass 1151*d0a5a0b2SSimon Glass static const struct udevice_id rtl8169_eth_ids[] = { 1152*d0a5a0b2SSimon Glass { .compatible = "realtek,rtl8169" }, 1153*d0a5a0b2SSimon Glass { } 1154*d0a5a0b2SSimon Glass }; 1155*d0a5a0b2SSimon Glass 1156*d0a5a0b2SSimon Glass U_BOOT_DRIVER(eth_rtl8169) = { 1157*d0a5a0b2SSimon Glass .name = "eth_rtl8169", 1158*d0a5a0b2SSimon Glass .id = UCLASS_ETH, 1159*d0a5a0b2SSimon Glass .of_match = rtl8169_eth_ids, 1160*d0a5a0b2SSimon Glass .probe = rtl8169_eth_probe, 1161*d0a5a0b2SSimon Glass .ops = &rtl8169_eth_ops, 1162*d0a5a0b2SSimon Glass .priv_auto_alloc_size = sizeof(struct rtl8169_private), 1163*d0a5a0b2SSimon Glass .platdata_auto_alloc_size = sizeof(struct eth_pdata), 1164*d0a5a0b2SSimon Glass }; 1165*d0a5a0b2SSimon Glass 1166*d0a5a0b2SSimon Glass U_BOOT_PCI_DEVICE(eth_rtl8169, supported); 1167*d0a5a0b2SSimon Glass #endif 1168