12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * rtl8169.c : U-Boot driver for the RealTek RTL8169 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * Masami Komiya (mkomiya@sonare.it) 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * Most part is taken from r8169.c of etherboot 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * 82439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 92439e4bfSJean-Christophe PLAGNIOL-VILLARD 102439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * r8169.c: Etherboot device driver for the RealTek RTL-8169 Gigabit 122439e4bfSJean-Christophe PLAGNIOL-VILLARD * Written 2003 by Timothy Legge <tlegge@rogers.com> 132439e4bfSJean-Christophe PLAGNIOL-VILLARD * 141a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 152439e4bfSJean-Christophe PLAGNIOL-VILLARD * 162439e4bfSJean-Christophe PLAGNIOL-VILLARD * Portions of this code based on: 172439e4bfSJean-Christophe PLAGNIOL-VILLARD * r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver 182439e4bfSJean-Christophe PLAGNIOL-VILLARD * for Linux kernel 2.4.x. 192439e4bfSJean-Christophe PLAGNIOL-VILLARD * 202439e4bfSJean-Christophe PLAGNIOL-VILLARD * Written 2002 ShuChen <shuchen@realtek.com.tw> 212439e4bfSJean-Christophe PLAGNIOL-VILLARD * See Linux Driver for full information 222439e4bfSJean-Christophe PLAGNIOL-VILLARD * 232439e4bfSJean-Christophe PLAGNIOL-VILLARD * Linux Driver Version 1.27a, 10.02.2002 242439e4bfSJean-Christophe PLAGNIOL-VILLARD * 252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Thanks to: 262439e4bfSJean-Christophe PLAGNIOL-VILLARD * Jean Chen of RealTek Semiconductor Corp. for 272439e4bfSJean-Christophe PLAGNIOL-VILLARD * providing the evaluation NIC used to develop 282439e4bfSJean-Christophe PLAGNIOL-VILLARD * this driver. RealTek's support for Etherboot 292439e4bfSJean-Christophe PLAGNIOL-VILLARD * is appreciated. 302439e4bfSJean-Christophe PLAGNIOL-VILLARD * 312439e4bfSJean-Christophe PLAGNIOL-VILLARD * REVISION HISTORY: 322439e4bfSJean-Christophe PLAGNIOL-VILLARD * ================ 332439e4bfSJean-Christophe PLAGNIOL-VILLARD * 342439e4bfSJean-Christophe PLAGNIOL-VILLARD * v1.0 11-26-2003 timlegge Initial port of Linux driver 352439e4bfSJean-Christophe PLAGNIOL-VILLARD * v1.5 01-17-2004 timlegge Initial driver output cleanup 362439e4bfSJean-Christophe PLAGNIOL-VILLARD * 372439e4bfSJean-Christophe PLAGNIOL-VILLARD * Indent Options: indent -kr -i8 382439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 396a5e1d75SGuennadi Liakhovetski /* 406a5e1d75SGuennadi Liakhovetski * 26 August 2006 Mihai Georgian <u-boot@linuxnotincluded.org.uk> 416a5e1d75SGuennadi Liakhovetski * Modified to use le32_to_cpu and cpu_to_le32 properly 426a5e1d75SGuennadi Liakhovetski */ 432439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 442439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 452439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 4602d69891SBen Warren #include <netdev.h> 472439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 482439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 492439e4bfSJean-Christophe PLAGNIOL-VILLARD 502439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169 512439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_TX 522439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_RX 532439e4bfSJean-Christophe PLAGNIOL-VILLARD 542439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_version "v1.5" 552439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_date "01-17-2004" 562439e4bfSJean-Christophe PLAGNIOL-VILLARD 572439e4bfSJean-Christophe PLAGNIOL-VILLARD static u32 ioaddr; 582439e4bfSJean-Christophe PLAGNIOL-VILLARD 592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Condensed operations for readability. */ 602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define currticks() get_timer(0) 612439e4bfSJean-Christophe PLAGNIOL-VILLARD 622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* media options */ 632439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_UNITS 8 642439e4bfSJean-Christophe PLAGNIOL-VILLARD static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 }; 652439e4bfSJean-Christophe PLAGNIOL-VILLARD 662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* MAC address length*/ 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_ADDR_LEN 6 682439e4bfSJean-Christophe PLAGNIOL-VILLARD 692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* max supported gigabit ethernet frame size -- must be at least (dev->mtu+14+4).*/ 702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_ETH_FRAME_SIZE 1536 712439e4bfSJean-Christophe PLAGNIOL-VILLARD 722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_FIFO_THRESH 256 /* In bytes */ 732439e4bfSJean-Christophe PLAGNIOL-VILLARD 742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */ 752439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */ 762439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */ 772439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */ 782439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RxPacketMaxSize 0x0800 /* Maximum size supported is 16K-1 */ 792439e4bfSJean-Christophe PLAGNIOL-VILLARD #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */ 802439e4bfSJean-Christophe PLAGNIOL-VILLARD 812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 1 /* Number of Tx descriptor registers */ 822439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_RX_DESC 4 /* Number of Rx descriptor registers */ 832439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_SIZE 1536 /* Rx Buffer size */ 842439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_LEN 8192 852439e4bfSJean-Christophe PLAGNIOL-VILLARD 862439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_MIN_IO_SIZE 0x80 872439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_TIMEOUT (6*HZ) 882439e4bfSJean-Christophe PLAGNIOL-VILLARD 896a5e1d75SGuennadi Liakhovetski /* write/read MMIO register. Notice: {read,write}[wl] do the necessary swapping */ 902439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg)) 912439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg)) 922439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg)) 932439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R8(reg) readb (ioaddr + (reg)) 942439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R16(reg) readw (ioaddr + (reg)) 952439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg))) 962439e4bfSJean-Christophe PLAGNIOL-VILLARD 972439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_FRAME_LEN MAX_ETH_FRAME_SIZE 982439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ALEN MAC_ADDR_LEN 992439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ZLEN 60 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD 101d65e34d1SYoshihiro Shimoda #define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)dev->priv, (pci_addr_t)a) 102d65e34d1SYoshihiro Shimoda #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, (phys_addr_t)a) 103d65e34d1SYoshihiro Shimoda 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_registers { 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD MAC0 = 0, /* Ethernet hardware address. */ 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD MAR0 = 8, /* Multicast filter. */ 107db70b843SYoshihiro Shimoda TxDescStartAddrLow = 0x20, 108db70b843SYoshihiro Shimoda TxDescStartAddrHigh = 0x24, 109db70b843SYoshihiro Shimoda TxHDescStartAddrLow = 0x28, 110db70b843SYoshihiro Shimoda TxHDescStartAddrHigh = 0x2c, 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD FLASH = 0x30, 1122439e4bfSJean-Christophe PLAGNIOL-VILLARD ERSR = 0x36, 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD ChipCmd = 0x37, 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD TxPoll = 0x38, 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrMask = 0x3C, 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrStatus = 0x3E, 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD TxConfig = 0x40, 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD RxConfig = 0x44, 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMissed = 0x4C, 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346 = 0x50, 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD Config0 = 0x51, 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD Config1 = 0x52, 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD Config2 = 0x53, 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD Config3 = 0x54, 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD Config4 = 0x55, 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD Config5 = 0x56, 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD MultiIntr = 0x5C, 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYAR = 0x60, 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD TBICSR = 0x64, 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_ANAR = 0x68, 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_LPAR = 0x6A, 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYstatus = 0x6C, 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMaxSize = 0xDA, 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD CPlusCmd = 0xE0, 135db70b843SYoshihiro Shimoda RxDescStartAddrLow = 0xE4, 136db70b843SYoshihiro Shimoda RxDescStartAddrHigh = 0xE8, 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD EarlyTxThres = 0xEC, 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncEvent = 0xF0, 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncEventMask = 0xF4, 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncPresetState = 0xF8, 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncForceEvent = 0xFC, 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_register_content { 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD /*InterruptStatusBits */ 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD SYSErr = 0x8000, 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD PCSTimeout = 0x4000, 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD SWInt = 0x0100, 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDescUnavail = 0x80, 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFIFOOver = 0x40, 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD RxUnderrun = 0x20, 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOverflow = 0x10, 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD TxErr = 0x08, 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOK = 0x04, 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD RxErr = 0x02, 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOK = 0x01, 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD /*RxStatusDesc */ 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRES = 0x00200000, 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCRC = 0x00080000, 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRUNT = 0x00100000, 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRWT = 0x00400000, 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD /*ChipCmdBits */ 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdReset = 0x10, 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdRxEnb = 0x08, 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdTxEnb = 0x04, 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBufEmpty = 0x01, 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD /*Cfg9346Bits */ 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346_Lock = 0x00, 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346_Unlock = 0xC0, 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD /*rx_mode_bits */ 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptErr = 0x20, 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptRunt = 0x10, 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptBroadcast = 0x08, 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMulticast = 0x04, 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMyPhys = 0x02, 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptAllPhys = 0x01, 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD /*RxConfigBits */ 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgFIFOShift = 13, 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgDMAShift = 8, 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD /*TxConfigBits */ 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD TxInterFrameGapShift = 24, 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */ 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD /*rtl8169_PHYstatus */ 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_Enable = 0x80, 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD TxFlowCtrl = 0x40, 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFlowCtrl = 0x20, 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD _1000bpsF = 0x10, 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD _100bps = 0x08, 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD _10bps = 0x04, 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD LinkStatus = 0x02, 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD FullDup = 0x01, 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD /*GIGABIT_PHY_registers */ 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_CTRL_REG = 0, 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_STAT_REG = 1, 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_AUTO_NEGO_REG = 4, 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_1000_CTRL_REG = 9, 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD /*GIGABIT_PHY_REG_BIT */ 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Restart_Auto_Nego = 0x0200, 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Enable_Auto_Nego = 0x1000, 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_STAT_REG = 1; */ 2116a5e1d75SGuennadi Liakhovetski PHY_Auto_Nego_Comp = 0x0020, 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_AUTO_NEGO_REG = 4; */ 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Half = 0x0020, 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Full = 0x0040, 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Half = 0x0080, 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Full = 0x0100, 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_1000_CTRL_REG = 9; */ 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_1000_Full = 0x0200, 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_Null = 0x0, 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD /*_MediaType*/ 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD _10_Half = 0x01, 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD _10_Full = 0x02, 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD _100_Half = 0x04, 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD _100_Full = 0x08, 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD _1000_Full = 0x10, 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD /*_TBICSRBit*/ 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD TBILinkOK = 0x02000000, 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct { 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD const char *name; 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 version; /* depend on RTL8169 docs */ 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 RxConfigMask; /* should clear the bits supported by this chip */ 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD } rtl_chip_info[] = { 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD {"RTL-8169", 0x00, 0xff7e1880,}, 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD {"RTL-8169", 0x04, 0xff7e1880,}, 242d75469d4SNobuhiro Iwamatsu {"RTL-8169", 0x00, 0xff7e1880,}, 243d75469d4SNobuhiro Iwamatsu {"RTL-8169s/8110s", 0x02, 0xff7e1880,}, 244d75469d4SNobuhiro Iwamatsu {"RTL-8169s/8110s", 0x04, 0xff7e1880,}, 245d75469d4SNobuhiro Iwamatsu {"RTL-8169sb/8110sb", 0x10, 0xff7e1880,}, 246d75469d4SNobuhiro Iwamatsu {"RTL-8169sc/8110sc", 0x18, 0xff7e1880,}, 247d75469d4SNobuhiro Iwamatsu {"RTL-8168b/8111sb", 0x30, 0xff7e1880,}, 248d75469d4SNobuhiro Iwamatsu {"RTL-8168b/8111sb", 0x38, 0xff7e1880,}, 249*65a6691eSThierry Reding {"RTL-8168evl/8111evl", 0x2e, 0xff7e1880,}, 250d75469d4SNobuhiro Iwamatsu {"RTL-8101e", 0x34, 0xff7e1880,}, 251d75469d4SNobuhiro Iwamatsu {"RTL-8100e", 0x32, 0xff7e1880,}, 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD enum _DescStatusBit { 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD OWNbit = 0x80000000, 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD EORbit = 0x40000000, 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD FSbit = 0x20000000, 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD LSbit = 0x10000000, 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD struct TxDesc { 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 vlan_tag; 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_addr; 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_Haddr; 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD struct RxDesc { 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 vlan_tag; 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_addr; 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_Haddr; 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Define the TX Descriptor */ 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD static u8 tx_ring[NUM_TX_DESC * sizeof(struct TxDesc) + 256]; 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* __attribute__ ((aligned(256))); */ 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Create a static buffer of size RX_BUF_SZ for each 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD TX Descriptor. All descriptors point to a 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD part of this buffer */ 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char txb[NUM_TX_DESC * RX_BUF_SIZE]; 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Define the RX Descriptor */ 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD static u8 rx_ring[NUM_RX_DESC * sizeof(struct TxDesc) + 256]; 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* __attribute__ ((aligned(256))); */ 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD 2882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Create a static buffer of size RX_BUF_SZ for each 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD RX Descriptor All descriptors point to a 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD part of this buffer */ 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char rxb[NUM_RX_DESC * RX_BUF_SIZE]; 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rtl8169_private { 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD void *mmio_addr; /* memory map physical address */ 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD int chipset; 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */ 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */ 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long dirty_tx; 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *TxDescArrays; /* Index of Tx Descriptor buffer */ 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxDescArrays; /* Index of Rx Descriptor buffer */ 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD struct TxDesc *TxDescArray; /* Index of 256-alignment Tx Descriptor buffer */ 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD struct RxDesc *RxDescArray; /* Index of 256-alignment Rx Descriptor buffer */ 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxBufferRings; /* Index of Rx Buffer */ 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxBufferRing[NUM_RX_DESC]; /* Index of Rx Buffer array */ 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *Tx_skbuff[NUM_TX_DESC]; 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD } tpx; 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct rtl8169_private *tpc; 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD static const u16 rtl8169_intr_mask = 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD SYSErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver | TxErr | 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOK | RxErr | RxOK; 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD static const unsigned int rtl8169_rx_config = 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift); 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 317d75469d4SNobuhiro Iwamatsu {PCI_VENDOR_ID_REALTEK, 0x8167}, 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_REALTEK, 0x8169}, 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD {} 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD void mdio_write(int RegAddr, int value) 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value); 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 2000; i > 0; i--) { 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the RTL8169 has completed writing to the specified MII register */ 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(RTL_R32(PHYAR) & 0x80000000)) { 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD int mdio_read(int RegAddr) 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, value = -1; 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16); 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 2000; i > 0; i--) { 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the RTL8169 has completed retrieving data from the specified MII register */ 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD if (RTL_R32(PHYAR) & 0x80000000) { 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (int) (RTL_R32(PHYAR) & 0xFFFF); 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl8169_init_board(struct eth_device *dev) 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmp; 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Soft reset the chip. */ 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdReset); 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check that the chip has finished the reset. */ 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((RTL_R8(ChipCmd) & CmdReset) == 0) 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD else 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* identify chip attached to board */ 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = RTL_R32(TxConfig); 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = ((tmp & 0x7c000000) + ((tmp & 0x00800000) << 2)) >> 24; 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--){ 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tmp == rtl_chip_info[i].version) { 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->chipset = i; 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD goto match; 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* if unknown chip, assume array element #0, original RTL-8169 in this case */ 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("PCI device %s: unknown chip version, assuming RTL-8169\n", dev->name); 39106c53beaSWolfgang Denk printf("PCI device: TxConfig = 0x%lX\n", (unsigned long) RTL_R32(TxConfig)); 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->chipset = 0; 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD match: 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD RECV - Receive a frame 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_recv(struct eth_device *dev) 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* return true if there's an ethernet packet ready to read */ 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* nic->packet should contain data on return */ 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* nic->packetlen should contain length of data */ 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_rx; 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD int length = 0; 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_RX 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = tpc->cur_rx; 415d4c02e6fSYoshihiro Shimoda flush_cache((unsigned long)&tpc->RxDescArray[cur_rx], 416d4c02e6fSYoshihiro Shimoda sizeof(struct RxDesc)); 4176a5e1d75SGuennadi Liakhovetski if ((le32_to_cpu(tpc->RxDescArray[cur_rx].status) & OWNbit) == 0) { 4186a5e1d75SGuennadi Liakhovetski if (!(le32_to_cpu(tpc->RxDescArray[cur_rx].status) & RxRES)) { 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char rxdata[RX_BUF_LEN]; 4206a5e1d75SGuennadi Liakhovetski length = (int) (le32_to_cpu(tpc->RxDescArray[cur_rx]. 4216a5e1d75SGuennadi Liakhovetski status) & 0x00001FFF) - 4; 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD 4232439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(rxdata, tpc->RxBufferRing[cur_rx], length); 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(rxdata, length); 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cur_rx == NUM_RX_DESC - 1) 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].status = 4286a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE); 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD else 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].status = 4316a5e1d75SGuennadi Liakhovetski cpu_to_le32(OWNbit + RX_BUF_SIZE); 4322439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].buf_addr = 433d65e34d1SYoshihiro Shimoda cpu_to_le32(bus_to_phys(tpc->RxBufferRing[cur_rx])); 434d4c02e6fSYoshihiro Shimoda flush_cache((unsigned long)tpc->RxBufferRing[cur_rx], 435d4c02e6fSYoshihiro Shimoda RX_BUF_SIZE); 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Error Rx"); 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = (cur_rx + 1) % NUM_RX_DESC; 4402439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = cur_rx; 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD 443d75469d4SNobuhiro Iwamatsu } else { 444d75469d4SNobuhiro Iwamatsu ushort sts = RTL_R8(IntrStatus); 445d75469d4SNobuhiro Iwamatsu RTL_W8(IntrStatus, sts & ~(TxErr | RxErr | SYSErr)); 446d75469d4SNobuhiro Iwamatsu udelay(100); /* wait */ 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = cur_rx; 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD return (0); /* initially as this is called to flush the input */ 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD #define HZ 1000 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD SEND - Transmit a frame 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 456d1527b55SJoe Hershberger static int rtl_send(struct eth_device *dev, void *packet, int length) 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* send the packet to destination */ 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 to; 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 *ptxb; 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD int entry = tpc->cur_tx % NUM_TX_DESC; 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 len = length; 4646a5e1d75SGuennadi Liakhovetski int ret; 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("sending %d bytes\n", len); 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* point to the current txb incase multiple tx_rings are used */ 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD ptxb = tpc->Tx_skbuff[entry * MAX_ETH_FRAME_SIZE]; 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(ptxb, (char *)packet, (int)length); 477d4c02e6fSYoshihiro Shimoda flush_cache((unsigned long)ptxb, length); 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD while (len < ETH_ZLEN) 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD ptxb[len++] = '\0'; 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD 482db70b843SYoshihiro Shimoda tpc->TxDescArray[entry].buf_Haddr = 0; 483d65e34d1SYoshihiro Shimoda tpc->TxDescArray[entry].buf_addr = cpu_to_le32(bus_to_phys(ptxb)); 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD if (entry != (NUM_TX_DESC - 1)) { 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray[entry].status = 4866a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | FSbit | LSbit) | 4876a5e1d75SGuennadi Liakhovetski ((len > ETH_ZLEN) ? len : ETH_ZLEN)); 4882439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4892439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray[entry].status = 4906a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | EORbit | FSbit | LSbit) | 4916a5e1d75SGuennadi Liakhovetski ((len > ETH_ZLEN) ? len : ETH_ZLEN)); 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(TxPoll, 0x40); /* set polling bit */ 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_tx++; 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD to = currticks() + TX_TIMEOUT; 497d4c02e6fSYoshihiro Shimoda do { 498d4c02e6fSYoshihiro Shimoda flush_cache((unsigned long)&tpc->TxDescArray[entry], 499d4c02e6fSYoshihiro Shimoda sizeof(struct TxDesc)); 500d4c02e6fSYoshihiro Shimoda } while ((le32_to_cpu(tpc->TxDescArray[entry].status) & OWNbit) 5016a5e1d75SGuennadi Liakhovetski && (currticks() < to)); /* wait */ 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD 5032439e4bfSJean-Christophe PLAGNIOL-VILLARD if (currticks() >= to) { 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 5052439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("tx timeout/error\n"); 5067a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 5072439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5086a5e1d75SGuennadi Liakhovetski ret = 0; 5092439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 5112439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("tx done\n"); 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5136a5e1d75SGuennadi Liakhovetski ret = length; 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5156a5e1d75SGuennadi Liakhovetski /* Delay to make net console (nc) work properly */ 5166a5e1d75SGuennadi Liakhovetski udelay(20); 5176a5e1d75SGuennadi Liakhovetski return ret; 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl8169_set_rx_mode(struct eth_device *dev) 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 mc_filter[2]; /* Multicast hash filter */ 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD int rx_mode; 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmp = 0; 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* IFF_ALLMULTI */ 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Too many to filter perfectly -- accept all multicasts. */ 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys; 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD mc_filter[1] = mc_filter[0] = 0xffffffff; 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = rtl8169_rx_config | rx_mode | (RTL_R32(RxConfig) & 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_chip_info[tpc->chipset].RxConfigMask); 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxConfig, tmp); 5392439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(MAR0 + 0, mc_filter[0]); 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(MAR0 + 4, mc_filter[1]); 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD 5432439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl8169_hw_start(struct eth_device *dev) 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5452439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 i; 5462439e4bfSJean-Christophe PLAGNIOL-VILLARD 5472439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 5482439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 5492439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 5502439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5512439e4bfSJean-Christophe PLAGNIOL-VILLARD 5522439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 5532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Soft reset the chip. */ 5542439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdReset); 5552439e4bfSJean-Christophe PLAGNIOL-VILLARD 5562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check that the chip has finished the reset. */ 5572439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 5582439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((RTL_R8(ChipCmd) & CmdReset) == 0) 5592439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5602439e4bfSJean-Christophe PLAGNIOL-VILLARD else 5612439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 5622439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5632439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5642439e4bfSJean-Christophe PLAGNIOL-VILLARD 5652439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(Cfg9346, Cfg9346_Unlock); 566db70b843SYoshihiro Shimoda 567db70b843SYoshihiro Shimoda /* RTL-8169sb/8110sb or previous version */ 568db70b843SYoshihiro Shimoda if (tpc->chipset <= 5) 5692439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb); 570db70b843SYoshihiro Shimoda 5712439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(EarlyTxThres, EarlyTxThld); 5722439e4bfSJean-Christophe PLAGNIOL-VILLARD 5732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For gigabit rtl8169 */ 5742439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(RxMaxSize, RxPacketMaxSize); 5752439e4bfSJean-Christophe PLAGNIOL-VILLARD 5762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set Rx Config register */ 5772439e4bfSJean-Christophe PLAGNIOL-VILLARD i = rtl8169_rx_config | (RTL_R32(RxConfig) & 5782439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_chip_info[tpc->chipset].RxConfigMask); 5792439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxConfig, i); 5802439e4bfSJean-Christophe PLAGNIOL-VILLARD 5812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set DMA burst size and Interframe Gap Time */ 5822439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) | 5832439e4bfSJean-Christophe PLAGNIOL-VILLARD (InterFrameGap << TxInterFrameGapShift)); 5842439e4bfSJean-Christophe PLAGNIOL-VILLARD 5852439e4bfSJean-Christophe PLAGNIOL-VILLARD 5862439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = 0; 5872439e4bfSJean-Christophe PLAGNIOL-VILLARD 588d65e34d1SYoshihiro Shimoda RTL_W32(TxDescStartAddrLow, bus_to_phys(tpc->TxDescArray)); 589db70b843SYoshihiro Shimoda RTL_W32(TxDescStartAddrHigh, (unsigned long)0); 590d65e34d1SYoshihiro Shimoda RTL_W32(RxDescStartAddrLow, bus_to_phys(tpc->RxDescArray)); 591db70b843SYoshihiro Shimoda RTL_W32(RxDescStartAddrHigh, (unsigned long)0); 592db70b843SYoshihiro Shimoda 593db70b843SYoshihiro Shimoda /* RTL-8169sc/8110sc or later version */ 594db70b843SYoshihiro Shimoda if (tpc->chipset > 5) 595db70b843SYoshihiro Shimoda RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb); 596db70b843SYoshihiro Shimoda 5972439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(Cfg9346, Cfg9346_Lock); 5982439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 5992439e4bfSJean-Christophe PLAGNIOL-VILLARD 6002439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxMissed, 0); 6012439e4bfSJean-Christophe PLAGNIOL-VILLARD 6022439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl8169_set_rx_mode(dev); 6032439e4bfSJean-Christophe PLAGNIOL-VILLARD 6042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* no early-rx interrupts */ 6052439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000); 6062439e4bfSJean-Christophe PLAGNIOL-VILLARD 6072439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 6087a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 6092439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6112439e4bfSJean-Christophe PLAGNIOL-VILLARD 6122439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl8169_init_ring(struct eth_device *dev) 6132439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6142439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 6152439e4bfSJean-Christophe PLAGNIOL-VILLARD 6162439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 6172439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 6182439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 6192439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6202439e4bfSJean-Christophe PLAGNIOL-VILLARD 6212439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = 0; 6222439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_tx = 0; 6232439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->dirty_tx = 0; 6242439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(tpc->TxDescArray, 0x0, NUM_TX_DESC * sizeof(struct TxDesc)); 6252439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(tpc->RxDescArray, 0x0, NUM_RX_DESC * sizeof(struct RxDesc)); 6262439e4bfSJean-Christophe PLAGNIOL-VILLARD 6272439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_TX_DESC; i++) { 6282439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->Tx_skbuff[i] = &txb[i]; 6292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6302439e4bfSJean-Christophe PLAGNIOL-VILLARD 6312439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i == (NUM_RX_DESC - 1)) 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[i].status = 6346a5e1d75SGuennadi Liakhovetski cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE); 6352439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6366a5e1d75SGuennadi Liakhovetski tpc->RxDescArray[i].status = 6376a5e1d75SGuennadi Liakhovetski cpu_to_le32(OWNbit + RX_BUF_SIZE); 6382439e4bfSJean-Christophe PLAGNIOL-VILLARD 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxBufferRing[i] = &rxb[i * RX_BUF_SIZE]; 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[i].buf_addr = 641d65e34d1SYoshihiro Shimoda cpu_to_le32(bus_to_phys(tpc->RxBufferRing[i])); 642d4c02e6fSYoshihiro Shimoda flush_cache((unsigned long)tpc->RxBufferRing[i], RX_BUF_SIZE); 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD 6452439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 6467a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD 6502439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD RESET - Finish setting up the ethernet interface 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 653422b1a01SBen Warren static int rtl_reset(struct eth_device *dev, bd_t *bis) 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD 6572439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 6582439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 6592439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 6602439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6612439e4bfSJean-Christophe PLAGNIOL-VILLARD 6622439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArrays = tx_ring; 6632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tx Desscriptor needs 256 bytes alignment; */ 6646a5e1d75SGuennadi Liakhovetski tpc->TxDescArray = (struct TxDesc *) ((unsigned long)(tpc->TxDescArrays + 6656a5e1d75SGuennadi Liakhovetski 255) & ~255); 6662439e4bfSJean-Christophe PLAGNIOL-VILLARD 6672439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArrays = rx_ring; 6682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Rx Desscriptor needs 256 bytes alignment; */ 6696a5e1d75SGuennadi Liakhovetski tpc->RxDescArray = (struct RxDesc *) ((unsigned long)(tpc->RxDescArrays + 6706a5e1d75SGuennadi Liakhovetski 255) & ~255); 6712439e4bfSJean-Christophe PLAGNIOL-VILLARD 6722439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl8169_init_ring(dev); 6732439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl8169_hw_start(dev); 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Construct a perfect filter frame with the mac address as first match 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD * and broadcast for all others */ 6762439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 192; i++) 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[i] = 0xFF; 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[0] = dev->enetaddr[0]; 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[1] = dev->enetaddr[1]; 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[2] = dev->enetaddr[2]; 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[3] = dev->enetaddr[3]; 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[4] = dev->enetaddr[4]; 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[5] = dev->enetaddr[5]; 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 6877a36b9c1SThierry Reding printf("%s elapsed time : %lu\n", __func__, currticks()-stime); 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 689422b1a01SBen Warren return 0; 6902439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6912439e4bfSJean-Christophe PLAGNIOL-VILLARD 6922439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 6932439e4bfSJean-Christophe PLAGNIOL-VILLARD HALT - Turn off ethernet interface 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 6952439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_halt(struct eth_device *dev) 6962439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6972439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD 6992439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7002439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 7012439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7022439e4bfSJean-Christophe PLAGNIOL-VILLARD 7032439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 7042439e4bfSJean-Christophe PLAGNIOL-VILLARD 7052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the chip's Tx and Rx DMA processes. */ 7062439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, 0x00); 7072439e4bfSJean-Christophe PLAGNIOL-VILLARD 7082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable interrupts by clearing the interrupt mask. */ 7092439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(IntrMask, 0x0000); 7102439e4bfSJean-Christophe PLAGNIOL-VILLARD 7112439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxMissed, 0); 7122439e4bfSJean-Christophe PLAGNIOL-VILLARD 7132439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArrays = NULL; 7142439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArrays = NULL; 7152439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray = NULL; 7162439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray = NULL; 7172439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 7182439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxBufferRing[i] = NULL; 7192439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7212439e4bfSJean-Christophe PLAGNIOL-VILLARD 7222439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 7232439e4bfSJean-Christophe PLAGNIOL-VILLARD INIT - Look for an adapter, this routine's visible to the outside 7242439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 7252439e4bfSJean-Christophe PLAGNIOL-VILLARD 7262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define board_found 1 7272439e4bfSJean-Christophe PLAGNIOL-VILLARD #define valid_link 0 7282439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_init(struct eth_device *dev, bd_t *bis) 7292439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7302439e4bfSJean-Christophe PLAGNIOL-VILLARD static int board_idx = -1; 7312439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, rc; 7322439e4bfSJean-Christophe PLAGNIOL-VILLARD int option = -1, Cap10_100 = 0, Cap1000 = 0; 7332439e4bfSJean-Christophe PLAGNIOL-VILLARD 7342439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7352439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 7362439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7372439e4bfSJean-Christophe PLAGNIOL-VILLARD 7382439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 7392439e4bfSJean-Christophe PLAGNIOL-VILLARD 7402439e4bfSJean-Christophe PLAGNIOL-VILLARD board_idx++; 7412439e4bfSJean-Christophe PLAGNIOL-VILLARD 7422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* point to private storage */ 7432439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc = &tpx; 7442439e4bfSJean-Christophe PLAGNIOL-VILLARD 7452439e4bfSJean-Christophe PLAGNIOL-VILLARD rc = rtl8169_init_board(dev); 7462439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rc) 7472439e4bfSJean-Christophe PLAGNIOL-VILLARD return rc; 7482439e4bfSJean-Christophe PLAGNIOL-VILLARD 7492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get MAC address. FIXME: read EEPROM */ 7502439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) 751d3f87148SMike Frysinger dev->enetaddr[i] = RTL_R8(MAC0 + i); 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD 7532439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 754db70b843SYoshihiro Shimoda printf("chipset = %d\n", tpc->chipset); 7552439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("MAC Address"); 7562439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) 7572439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(":%02x", dev->enetaddr[i]); 7582439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('\n'); 7592439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7602439e4bfSJean-Christophe PLAGNIOL-VILLARD 7612439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Print out some hardware info */ 7632439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: at ioaddr 0x%x\n", dev->name, ioaddr); 7642439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7652439e4bfSJean-Christophe PLAGNIOL-VILLARD 7662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* if TBI is not endbled */ 7672439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(RTL_R8(PHYstatus) & TBI_Enable)) { 7682439e4bfSJean-Christophe PLAGNIOL-VILLARD int val = mdio_read(PHY_AUTO_NEGO_REG); 7692439e4bfSJean-Christophe PLAGNIOL-VILLARD 7702439e4bfSJean-Christophe PLAGNIOL-VILLARD option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx]; 7712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Force RTL8169 in 10/100/1000 Full/Half mode. */ 7722439e4bfSJean-Christophe PLAGNIOL-VILLARD if (option > 0) { 7732439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 7742439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Force-mode Enabled.\n", dev->name); 7752439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7762439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = 0, Cap1000 = 0; 7772439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (option) { 7782439e4bfSJean-Christophe PLAGNIOL-VILLARD case _10_Half: 7792439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_10_Half; 7802439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 7812439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7822439e4bfSJean-Christophe PLAGNIOL-VILLARD case _10_Full: 7832439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_10_Full; 7842439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 7852439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7862439e4bfSJean-Christophe PLAGNIOL-VILLARD case _100_Half: 7872439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_100_Half; 7882439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 7892439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7902439e4bfSJean-Christophe PLAGNIOL-VILLARD case _100_Full: 7912439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_100_Full; 7922439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD case _1000_Full: 7952439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_Null; 7962439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_1000_Full; 7972439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 7982439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 7992439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8002439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8012439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_AUTO_NEGO_REG, Cap10_100 | (val & 0x1F)); /* leave PHY_AUTO_NEGO_REG bit4:0 unchanged */ 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_1000_CTRL_REG, Cap1000); 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8052439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Auto-negotiation Enabled.\n", 8062439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name); 8072439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable 10/100 Full/Half Mode, leave PHY_AUTO_NEGO_REG bit4:0 unchanged */ 8092439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_AUTO_NEGO_REG, 8102439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Half | PHY_Cap_10_Full | 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Half | PHY_Cap_100_Full | 8122439e4bfSJean-Christophe PLAGNIOL-VILLARD (val & 0x1F)); 8132439e4bfSJean-Christophe PLAGNIOL-VILLARD 8142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable 1000 Full Mode */ 8152439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_1000_CTRL_REG, PHY_Cap_1000_Full); 8162439e4bfSJean-Christophe PLAGNIOL-VILLARD 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8182439e4bfSJean-Christophe PLAGNIOL-VILLARD 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable auto-negotiation and restart auto-nigotiation */ 8202439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_CTRL_REG, 8212439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Enable_Auto_Nego | PHY_Restart_Auto_Nego); 8222439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 8232439e4bfSJean-Christophe PLAGNIOL-VILLARD 8242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for auto-negotiation process */ 8252439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 10000; i > 0; i--) { 8262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* check if auto-negotiation complete */ 8276a5e1d75SGuennadi Liakhovetski if (mdio_read(PHY_STAT_REG) & PHY_Auto_Nego_Comp) { 8282439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 8292439e4bfSJean-Christophe PLAGNIOL-VILLARD option = RTL_R8(PHYstatus); 8302439e4bfSJean-Christophe PLAGNIOL-VILLARD if (option & _1000bpsF) { 8312439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8322439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: 1000Mbps Full-duplex operation.\n", 8332439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name); 8342439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8352439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 8362439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8376a5e1d75SGuennadi Liakhovetski printf("%s: %sMbps %s-duplex operation.\n", 8382439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, 8392439e4bfSJean-Christophe PLAGNIOL-VILLARD (option & _100bps) ? "100" : 8402439e4bfSJean-Christophe PLAGNIOL-VILLARD "10", 8412439e4bfSJean-Christophe PLAGNIOL-VILLARD (option & FullDup) ? "Full" : 8422439e4bfSJean-Christophe PLAGNIOL-VILLARD "Half"); 8432439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8452439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8462439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 8472439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 8482439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8492439e4bfSJean-Christophe PLAGNIOL-VILLARD } /* end for-loop to wait for auto-negotiation process */ 8502439e4bfSJean-Christophe PLAGNIOL-VILLARD 8512439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 8522439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 8532439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 8542439e4bfSJean-Christophe PLAGNIOL-VILLARD printf 8552439e4bfSJean-Christophe PLAGNIOL-VILLARD ("%s: 1000Mbps Full-duplex operation, TBI Link %s!\n", 8562439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, 8572439e4bfSJean-Christophe PLAGNIOL-VILLARD (RTL_R32(TBICSR) & TBILinkOK) ? "OK" : "Failed"); 8582439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8602439e4bfSJean-Christophe PLAGNIOL-VILLARD 8612439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 8622439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8632439e4bfSJean-Christophe PLAGNIOL-VILLARD 8642439e4bfSJean-Christophe PLAGNIOL-VILLARD int rtl8169_initialize(bd_t *bis) 8652439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8662439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devno; 8672439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0; 8682439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 8692439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 iobase; 8702439e4bfSJean-Christophe PLAGNIOL-VILLARD int idx=0; 8712439e4bfSJean-Christophe PLAGNIOL-VILLARD 8722439e4bfSJean-Christophe PLAGNIOL-VILLARD while(1){ 8732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find RTL8169 */ 8742439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((devno = pci_find_devices(supported, idx++)) < 0) 8752439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 8762439e4bfSJean-Christophe PLAGNIOL-VILLARD 8772439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase); 8782439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= ~0xf; 8792439e4bfSJean-Christophe PLAGNIOL-VILLARD 8802439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("rtl8169: REALTEK RTL8169 @0x%x\n", iobase); 8812439e4bfSJean-Christophe PLAGNIOL-VILLARD 8822439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 883f4eaef7bSNobuhiro Iwamatsu if (!dev) { 884f4eaef7bSNobuhiro Iwamatsu printf("Can not allocate memory of rtl8169\n"); 885f4eaef7bSNobuhiro Iwamatsu break; 886f4eaef7bSNobuhiro Iwamatsu } 8872439e4bfSJean-Christophe PLAGNIOL-VILLARD 888f4eaef7bSNobuhiro Iwamatsu memset(dev, 0, sizeof(*dev)); 8892439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf (dev->name, "RTL8169#%d", card_number); 8902439e4bfSJean-Christophe PLAGNIOL-VILLARD 8912439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *) devno; 8926a5e1d75SGuennadi Liakhovetski dev->iobase = (int)pci_mem_to_phys(devno, iobase); 8932439e4bfSJean-Christophe PLAGNIOL-VILLARD 8942439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = rtl_reset; 8952439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = rtl_halt; 8962439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = rtl_send; 8972439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = rtl_recv; 8982439e4bfSJean-Christophe PLAGNIOL-VILLARD 8992439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register (dev); 9002439e4bfSJean-Christophe PLAGNIOL-VILLARD 9012439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_init(dev, bis); 9022439e4bfSJean-Christophe PLAGNIOL-VILLARD 9032439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++; 9042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9052439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number; 9062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 907