1*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * rtl8169.c : U-Boot driver for the RealTek RTL8169 3*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Masami Komiya (mkomiya@sonare.it) 5*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 6*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Most part is taken from r8169.c of etherboot 7*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 8*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 9*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 10*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 11*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * r8169.c: Etherboot device driver for the RealTek RTL-8169 Gigabit 12*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Written 2003 by Timothy Legge <tlegge@rogers.com> 13*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 14*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or modify 15*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * it under the terms of the GNU General Public License as published by 16*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * the Free Software Foundation; either version 2 of the License, or 17*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * (at your option) any later version. 18*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 19*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 20*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 21*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 22*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 23*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 24*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 25*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 26*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 27*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 28*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Portions of this code based on: 29*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver 30*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * for Linux kernel 2.4.x. 31*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 32*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Written 2002 ShuChen <shuchen@realtek.com.tw> 33*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * See Linux Driver for full information 34*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 35*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Linux Driver Version 1.27a, 10.02.2002 36*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 37*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Thanks to: 38*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Jean Chen of RealTek Semiconductor Corp. for 39*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * providing the evaluation NIC used to develop 40*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * this driver. RealTek's support for Etherboot 41*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * is appreciated. 42*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 43*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * REVISION HISTORY: 44*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * ================ 45*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 46*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * v1.0 11-26-2003 timlegge Initial port of Linux driver 47*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * v1.5 01-17-2004 timlegge Initial driver output cleanup 48*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 49*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Indent Options: indent -kr -i8 50*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 51*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 52*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 53*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 54*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 55*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 56*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 57*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 58*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI) && \ 59*2439e4bfSJean-Christophe PLAGNIOL-VILLARD defined(CONFIG_RTL8169) 60*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 61*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169 62*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_TX 63*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_RX 64*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 65*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_version "v1.5" 66*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_date "01-17-2004" 67*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 68*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u32 ioaddr; 69*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 70*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Condensed operations for readability. */ 71*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define virt_to_le32desc(addr) cpu_to_le32(virt_to_bus(addr)) 72*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define le32desc_to_virt(addr) bus_to_virt(le32_to_cpu(addr)) 73*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 74*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define currticks() get_timer(0) 75*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)dev->priv, a) 76*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a) 77*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 78*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* media options */ 79*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_UNITS 8 80*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 }; 81*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 82*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* MAC address length*/ 83*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_ADDR_LEN 6 84*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 85*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* max supported gigabit ethernet frame size -- must be at least (dev->mtu+14+4).*/ 86*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_ETH_FRAME_SIZE 1536 87*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 88*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_FIFO_THRESH 256 /* In bytes */ 89*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 90*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */ 91*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */ 92*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */ 93*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */ 94*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RxPacketMaxSize 0x0800 /* Maximum size supported is 16K-1 */ 95*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */ 96*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 97*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 1 /* Number of Tx descriptor registers */ 98*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_RX_DESC 4 /* Number of Rx descriptor registers */ 99*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_SIZE 1536 /* Rx Buffer size */ 100*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_LEN 8192 101*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 102*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_MIN_IO_SIZE 0x80 103*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_TIMEOUT (6*HZ) 104*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 105*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* write/read MMIO register */ 106*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg)) 107*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg)) 108*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg)) 109*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R8(reg) readb (ioaddr + (reg)) 110*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R16(reg) readw (ioaddr + (reg)) 111*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg))) 112*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 113*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_FRAME_LEN MAX_ETH_FRAME_SIZE 114*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ALEN MAC_ADDR_LEN 115*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ZLEN 60 116*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 117*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_registers { 118*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MAC0 = 0, /* Ethernet hardware address. */ 119*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MAR0 = 8, /* Multicast filter. */ 120*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDescStartAddr = 0x20, 121*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxHDescStartAddr = 0x28, 122*2439e4bfSJean-Christophe PLAGNIOL-VILLARD FLASH = 0x30, 123*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ERSR = 0x36, 124*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ChipCmd = 0x37, 125*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxPoll = 0x38, 126*2439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrMask = 0x3C, 127*2439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrStatus = 0x3E, 128*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxConfig = 0x40, 129*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxConfig = 0x44, 130*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMissed = 0x4C, 131*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346 = 0x50, 132*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Config0 = 0x51, 133*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Config1 = 0x52, 134*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Config2 = 0x53, 135*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Config3 = 0x54, 136*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Config4 = 0x55, 137*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Config5 = 0x56, 138*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MultiIntr = 0x5C, 139*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYAR = 0x60, 140*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TBICSR = 0x64, 141*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_ANAR = 0x68, 142*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_LPAR = 0x6A, 143*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYstatus = 0x6C, 144*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMaxSize = 0xDA, 145*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CPlusCmd = 0xE0, 146*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxDescStartAddr = 0xE4, 147*2439e4bfSJean-Christophe PLAGNIOL-VILLARD EarlyTxThres = 0xEC, 148*2439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncEvent = 0xF0, 149*2439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncEventMask = 0xF4, 150*2439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncPresetState = 0xF8, 151*2439e4bfSJean-Christophe PLAGNIOL-VILLARD FuncForceEvent = 0xFC, 152*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 153*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 154*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_register_content { 155*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*InterruptStatusBits */ 156*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SYSErr = 0x8000, 157*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCSTimeout = 0x4000, 158*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SWInt = 0x0100, 159*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDescUnavail = 0x80, 160*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFIFOOver = 0x40, 161*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxUnderrun = 0x20, 162*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOverflow = 0x10, 163*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxErr = 0x08, 164*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOK = 0x04, 165*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxErr = 0x02, 166*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOK = 0x01, 167*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 168*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*RxStatusDesc */ 169*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRES = 0x00200000, 170*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCRC = 0x00080000, 171*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRUNT = 0x00100000, 172*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRWT = 0x00400000, 173*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 174*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*ChipCmdBits */ 175*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdReset = 0x10, 176*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdRxEnb = 0x08, 177*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdTxEnb = 0x04, 178*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBufEmpty = 0x01, 179*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 180*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*Cfg9346Bits */ 181*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346_Lock = 0x00, 182*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346_Unlock = 0xC0, 183*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 184*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*rx_mode_bits */ 185*2439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptErr = 0x20, 186*2439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptRunt = 0x10, 187*2439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptBroadcast = 0x08, 188*2439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMulticast = 0x04, 189*2439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMyPhys = 0x02, 190*2439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptAllPhys = 0x01, 191*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 192*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*RxConfigBits */ 193*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgFIFOShift = 13, 194*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgDMAShift = 8, 195*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 196*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*TxConfigBits */ 197*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxInterFrameGapShift = 24, 198*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */ 199*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 200*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*rtl8169_PHYstatus */ 201*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TBI_Enable = 0x80, 202*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxFlowCtrl = 0x40, 203*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFlowCtrl = 0x20, 204*2439e4bfSJean-Christophe PLAGNIOL-VILLARD _1000bpsF = 0x10, 205*2439e4bfSJean-Christophe PLAGNIOL-VILLARD _100bps = 0x08, 206*2439e4bfSJean-Christophe PLAGNIOL-VILLARD _10bps = 0x04, 207*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LinkStatus = 0x02, 208*2439e4bfSJean-Christophe PLAGNIOL-VILLARD FullDup = 0x01, 209*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 210*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*GIGABIT_PHY_registers */ 211*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_CTRL_REG = 0, 212*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_STAT_REG = 1, 213*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_AUTO_NEGO_REG = 4, 214*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_1000_CTRL_REG = 9, 215*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 216*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*GIGABIT_PHY_REG_BIT */ 217*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Restart_Auto_Nego = 0x0200, 218*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Enable_Auto_Nego = 0x1000, 219*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 220*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_STAT_REG = 1; */ 221*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Auto_Neco_Comp = 0x0020, 222*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 223*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_AUTO_NEGO_REG = 4; */ 224*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Half = 0x0020, 225*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Full = 0x0040, 226*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Half = 0x0080, 227*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Full = 0x0100, 228*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 229*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY_1000_CTRL_REG = 9; */ 230*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_1000_Full = 0x0200, 231*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 232*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_Null = 0x0, 233*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 234*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*_MediaType*/ 235*2439e4bfSJean-Christophe PLAGNIOL-VILLARD _10_Half = 0x01, 236*2439e4bfSJean-Christophe PLAGNIOL-VILLARD _10_Full = 0x02, 237*2439e4bfSJean-Christophe PLAGNIOL-VILLARD _100_Half = 0x04, 238*2439e4bfSJean-Christophe PLAGNIOL-VILLARD _100_Full = 0x08, 239*2439e4bfSJean-Christophe PLAGNIOL-VILLARD _1000_Full = 0x10, 240*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 241*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*_TBICSRBit*/ 242*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TBILinkOK = 0x02000000, 243*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 244*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 245*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct { 246*2439e4bfSJean-Christophe PLAGNIOL-VILLARD const char *name; 247*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 version; /* depend on RTL8169 docs */ 248*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 RxConfigMask; /* should clear the bits supported by this chip */ 249*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } rtl_chip_info[] = { 250*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {"RTL-8169", 0x00, 0xff7e1880,}, 251*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {"RTL-8169", 0x04, 0xff7e1880,}, 252*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 253*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 254*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum _DescStatusBit { 255*2439e4bfSJean-Christophe PLAGNIOL-VILLARD OWNbit = 0x80000000, 256*2439e4bfSJean-Christophe PLAGNIOL-VILLARD EORbit = 0x40000000, 257*2439e4bfSJean-Christophe PLAGNIOL-VILLARD FSbit = 0x20000000, 258*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LSbit = 0x10000000, 259*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 260*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 261*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct TxDesc { 262*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 263*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 vlan_tag; 264*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_addr; 265*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_Haddr; 266*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 267*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 268*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct RxDesc { 269*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 270*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 vlan_tag; 271*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_addr; 272*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf_Haddr; 273*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 274*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 275*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Define the TX Descriptor */ 276*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u8 tx_ring[NUM_TX_DESC * sizeof(struct TxDesc) + 256]; 277*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* __attribute__ ((aligned(256))); */ 278*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 279*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Create a static buffer of size RX_BUF_SZ for each 280*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TX Descriptor. All descriptors point to a 281*2439e4bfSJean-Christophe PLAGNIOL-VILLARD part of this buffer */ 282*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char txb[NUM_TX_DESC * RX_BUF_SIZE]; 283*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 284*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Define the RX Descriptor */ 285*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u8 rx_ring[NUM_RX_DESC * sizeof(struct TxDesc) + 256]; 286*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* __attribute__ ((aligned(256))); */ 287*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 288*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Create a static buffer of size RX_BUF_SZ for each 289*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RX Descriptor All descriptors point to a 290*2439e4bfSJean-Christophe PLAGNIOL-VILLARD part of this buffer */ 291*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char rxb[NUM_RX_DESC * RX_BUF_SIZE]; 292*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 293*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rtl8169_private { 294*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void *mmio_addr; /* memory map physical address */ 295*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int chipset; 296*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */ 297*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */ 298*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long dirty_tx; 299*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *TxDescArrays; /* Index of Tx Descriptor buffer */ 300*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxDescArrays; /* Index of Rx Descriptor buffer */ 301*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct TxDesc *TxDescArray; /* Index of 256-alignment Tx Descriptor buffer */ 302*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct RxDesc *RxDescArray; /* Index of 256-alignment Rx Descriptor buffer */ 303*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxBufferRings; /* Index of Rx Buffer */ 304*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *RxBufferRing[NUM_RX_DESC]; /* Index of Rx Buffer array */ 305*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char *Tx_skbuff[NUM_TX_DESC]; 306*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } tpx; 307*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 308*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct rtl8169_private *tpc; 309*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 310*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static const u16 rtl8169_intr_mask = 311*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SYSErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver | TxErr | 312*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOK | RxErr | RxOK; 313*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static const unsigned int rtl8169_rx_config = 314*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift); 315*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 316*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 317*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_REALTEK, 0x8169}, 318*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {} 319*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 320*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 321*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void mdio_write(int RegAddr, int value) 322*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 323*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 324*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 325*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value); 326*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); 327*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 328*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 2000; i > 0; i--) { 329*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the RTL8169 has completed writing to the specified MII register */ 330*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(RTL_R32(PHYAR) & 0x80000000)) { 331*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 332*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 333*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 334*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 335*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 336*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 337*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 338*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int mdio_read(int RegAddr) 339*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 340*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, value = -1; 341*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 342*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16); 343*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); 344*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 345*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 2000; i > 0; i--) { 346*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the RTL8169 has completed retrieving data from the specified MII register */ 347*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (RTL_R32(PHYAR) & 0x80000000) { 348*2439e4bfSJean-Christophe PLAGNIOL-VILLARD value = (int) (RTL_R32(PHYAR) & 0xFFFF); 349*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 350*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 351*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 352*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 353*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 354*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return value; 355*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 356*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 357*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0])) 358*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 359*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl8169_init_board(struct eth_device *dev) 360*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 361*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 362*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmp; 363*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 364*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 365*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 366*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 367*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 368*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 369*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Soft reset the chip. */ 370*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdReset); 371*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 372*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check that the chip has finished the reset. */ 373*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) 374*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((RTL_R8(ChipCmd) & CmdReset) == 0) 375*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 376*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 377*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 378*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 379*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* identify chip attached to board */ 380*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = RTL_R32(TxConfig); 381*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = ((tmp & 0x7c000000) + ((tmp & 0x00800000) << 2)) >> 24; 382*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 383*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--){ 384*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tmp == rtl_chip_info[i].version) { 385*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->chipset = i; 386*2439e4bfSJean-Christophe PLAGNIOL-VILLARD goto match; 387*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 388*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 389*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 390*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* if unknown chip, assume array element #0, original RTL-8169 in this case */ 391*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("PCI device %s: unknown chip version, assuming RTL-8169\n", dev->name); 392*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("PCI device: TxConfig = 0x%hX\n", (unsigned long) RTL_R32(TxConfig)); 393*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->chipset = 0; 394*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 395*2439e4bfSJean-Christophe PLAGNIOL-VILLARD match: 396*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 397*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 398*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 399*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 400*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RECV - Receive a frame 401*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 402*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_recv(struct eth_device *dev) 403*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 404*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* return true if there's an ethernet packet ready to read */ 405*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* nic->packet should contain data on return */ 406*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* nic->packetlen should contain length of data */ 407*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_rx; 408*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int length = 0; 409*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 410*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_RX 411*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 412*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 413*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 414*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 415*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = tpc->cur_rx; 416*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((tpc->RxDescArray[cur_rx].status & OWNbit) == 0) { 417*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(tpc->RxDescArray[cur_rx].status & RxRES)) { 418*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char rxdata[RX_BUF_LEN]; 419*2439e4bfSJean-Christophe PLAGNIOL-VILLARD length = (int) (tpc->RxDescArray[cur_rx]. 420*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status & 0x00001FFF) - 4; 421*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 422*2439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(rxdata, tpc->RxBufferRing[cur_rx], length); 423*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(rxdata, length); 424*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 425*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cur_rx == NUM_RX_DESC - 1) 426*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].status = 427*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (OWNbit | EORbit) + RX_BUF_SIZE; 428*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 429*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].status = 430*2439e4bfSJean-Christophe PLAGNIOL-VILLARD OWNbit + RX_BUF_SIZE; 431*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[cur_rx].buf_addr = 432*2439e4bfSJean-Christophe PLAGNIOL-VILLARD virt_to_bus(tpc->RxBufferRing[cur_rx]); 433*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 434*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Error Rx"); 435*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 436*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = (cur_rx + 1) % NUM_RX_DESC; 437*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = cur_rx; 438*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 439*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 440*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 441*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = cur_rx; 442*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return (0); /* initially as this is called to flush the input */ 443*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 444*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 445*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define HZ 1000 446*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 447*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SEND - Transmit a frame 448*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 449*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_send(struct eth_device *dev, volatile void *packet, int length) 450*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 451*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* send the packet to destination */ 452*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 453*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 to; 454*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 *ptxb; 455*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int entry = tpc->cur_tx % NUM_TX_DESC; 456*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 len = length; 457*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 458*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 459*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 460*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 461*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("sending %d bytes\n", len); 462*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 463*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 464*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 465*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 466*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* point to the current txb incase multiple tx_rings are used */ 467*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ptxb = tpc->Tx_skbuff[entry * MAX_ETH_FRAME_SIZE]; 468*2439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(ptxb, (char *)packet, (int)length); 469*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 470*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (len < ETH_ZLEN) 471*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ptxb[len++] = '\0'; 472*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 473*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray[entry].buf_addr = virt_to_bus(ptxb); 474*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (entry != (NUM_TX_DESC - 1)) { 475*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray[entry].status = 476*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (OWNbit | FSbit | LSbit) | ((len > ETH_ZLEN) ? 477*2439e4bfSJean-Christophe PLAGNIOL-VILLARD len : ETH_ZLEN); 478*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 479*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray[entry].status = 480*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (OWNbit | EORbit | FSbit | LSbit) | 481*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ((len > ETH_ZLEN) ? length : ETH_ZLEN); 482*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 483*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(TxPoll, 0x40); /* set polling bit */ 484*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 485*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_tx++; 486*2439e4bfSJean-Christophe PLAGNIOL-VILLARD to = currticks() + TX_TIMEOUT; 487*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while ((tpc->TxDescArray[entry].status & OWNbit) && (currticks() < to)); /* wait */ 488*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 489*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (currticks() >= to) { 490*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 491*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts ("tx timeout/error\n"); 492*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime); 493*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 494*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 495*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 496*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX 497*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("tx done\n"); 498*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 499*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return length; 500*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 501*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 502*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 503*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl8169_set_rx_mode(struct eth_device *dev) 504*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 505*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 mc_filter[2]; /* Multicast hash filter */ 506*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int rx_mode; 507*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmp = 0; 508*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 509*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 510*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 511*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 512*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 513*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* IFF_ALLMULTI */ 514*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Too many to filter perfectly -- accept all multicasts. */ 515*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys; 516*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mc_filter[1] = mc_filter[0] = 0xffffffff; 517*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 518*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = rtl8169_rx_config | rx_mode | (RTL_R32(RxConfig) & 519*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_chip_info[tpc->chipset].RxConfigMask); 520*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 521*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxConfig, tmp); 522*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(MAR0 + 0, mc_filter[0]); 523*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(MAR0 + 4, mc_filter[1]); 524*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 525*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 526*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl8169_hw_start(struct eth_device *dev) 527*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 528*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 i; 529*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 530*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 531*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 532*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 533*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 534*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 535*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 536*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Soft reset the chip. */ 537*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdReset); 538*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 539*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check that the chip has finished the reset. */ 540*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 541*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((RTL_R8(ChipCmd) & CmdReset) == 0) 542*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 543*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 544*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 545*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 546*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 547*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 548*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(Cfg9346, Cfg9346_Unlock); 549*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb); 550*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(EarlyTxThres, EarlyTxThld); 551*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 552*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For gigabit rtl8169 */ 553*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(RxMaxSize, RxPacketMaxSize); 554*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 555*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set Rx Config register */ 556*2439e4bfSJean-Christophe PLAGNIOL-VILLARD i = rtl8169_rx_config | (RTL_R32(RxConfig) & 557*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_chip_info[tpc->chipset].RxConfigMask); 558*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxConfig, i); 559*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 560*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set DMA burst size and Interframe Gap Time */ 561*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) | 562*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (InterFrameGap << TxInterFrameGapShift)); 563*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 564*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 565*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = 0; 566*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 567*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(TxDescStartAddr, virt_to_le32desc(tpc->TxDescArray)); 568*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxDescStartAddr, virt_to_le32desc(tpc->RxDescArray)); 569*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(Cfg9346, Cfg9346_Lock); 570*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 571*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 572*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxMissed, 0); 573*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 574*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl8169_set_rx_mode(dev); 575*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 576*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* no early-rx interrupts */ 577*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000); 578*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 579*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 580*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime); 581*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 582*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 583*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 584*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl8169_init_ring(struct eth_device *dev) 585*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 586*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 587*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 588*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 589*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 590*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 591*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 592*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 593*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_rx = 0; 594*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->cur_tx = 0; 595*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->dirty_tx = 0; 596*2439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(tpc->TxDescArray, 0x0, NUM_TX_DESC * sizeof(struct TxDesc)); 597*2439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(tpc->RxDescArray, 0x0, NUM_RX_DESC * sizeof(struct RxDesc)); 598*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 599*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_TX_DESC; i++) { 600*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->Tx_skbuff[i] = &txb[i]; 601*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 602*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 603*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 604*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i == (NUM_RX_DESC - 1)) 605*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[i].status = 606*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (OWNbit | EORbit) + RX_BUF_SIZE; 607*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else 608*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[i].status = OWNbit + RX_BUF_SIZE; 609*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 610*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxBufferRing[i] = &rxb[i * RX_BUF_SIZE]; 611*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray[i].buf_addr = 612*2439e4bfSJean-Christophe PLAGNIOL-VILLARD virt_to_bus(tpc->RxBufferRing[i]); 613*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 614*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 615*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 616*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime); 617*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 618*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 619*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 620*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 621*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RESET - Finish setting up the ethernet interface 622*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 623*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_reset(struct eth_device *dev, bd_t *bis) 624*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 625*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 626*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 diff; 627*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 TxPhyAddr, RxPhyAddr; 628*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 629*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 630*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int stime = currticks(); 631*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 632*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 633*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 634*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArrays = tx_ring; 635*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tpc->TxDescArrays == 0) 636*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Allot Error"); 637*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tx Desscriptor needs 256 bytes alignment; */ 638*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxPhyAddr = virt_to_bus(tpc->TxDescArrays); 639*2439e4bfSJean-Christophe PLAGNIOL-VILLARD diff = 256 - (TxPhyAddr - ((TxPhyAddr >> 8) << 8)); 640*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxPhyAddr += diff; 641*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray = (struct TxDesc *) (tpc->TxDescArrays + diff); 642*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 643*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArrays = rx_ring; 644*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Rx Desscriptor needs 256 bytes alignment; */ 645*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxPhyAddr = virt_to_bus(tpc->RxDescArrays); 646*2439e4bfSJean-Christophe PLAGNIOL-VILLARD diff = 256 - (RxPhyAddr - ((RxPhyAddr >> 8) << 8)); 647*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxPhyAddr += diff; 648*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray = (struct RxDesc *) (tpc->RxDescArrays + diff); 649*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 650*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tpc->TxDescArrays == NULL || tpc->RxDescArrays == NULL) { 651*2439e4bfSJean-Christophe PLAGNIOL-VILLARD puts("Allocate RxDescArray or TxDescArray failed\n"); 652*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return; 653*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 654*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 655*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl8169_init_ring(dev); 656*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl8169_hw_start(dev); 657*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Construct a perfect filter frame with the mac address as first match 658*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * and broadcast for all others */ 659*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 192; i++) 660*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[i] = 0xFF; 661*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 662*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[0] = dev->enetaddr[0]; 663*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[1] = dev->enetaddr[1]; 664*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[2] = dev->enetaddr[2]; 665*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[3] = dev->enetaddr[3]; 666*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[4] = dev->enetaddr[4]; 667*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txb[5] = dev->enetaddr[5]; 668*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 669*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 670*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime); 671*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 672*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 673*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 674*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 675*2439e4bfSJean-Christophe PLAGNIOL-VILLARD HALT - Turn off ethernet interface 676*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 677*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_halt(struct eth_device *dev) 678*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 679*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 680*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 681*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 682*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 683*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 684*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 685*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 686*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 687*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the chip's Tx and Rx DMA processes. */ 688*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W8(ChipCmd, 0x00); 689*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 690*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable interrupts by clearing the interrupt mask. */ 691*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W16(IntrMask, 0x0000); 692*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 693*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RTL_W32(RxMissed, 0); 694*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 695*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArrays = NULL; 696*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArrays = NULL; 697*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->TxDescArray = NULL; 698*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxDescArray = NULL; 699*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 700*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc->RxBufferRing[i] = NULL; 701*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 702*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 703*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 704*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 705*2439e4bfSJean-Christophe PLAGNIOL-VILLARD INIT - Look for an adapter, this routine's visible to the outside 706*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 707*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 708*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define board_found 1 709*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define valid_link 0 710*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_init(struct eth_device *dev, bd_t *bis) 711*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 712*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int board_idx = -1; 713*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int printed_version = 0; 714*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, rc; 715*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int option = -1, Cap10_100 = 0, Cap1000 = 0; 716*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 717*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 718*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s\n", __FUNCTION__); 719*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 720*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 721*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 722*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 723*2439e4bfSJean-Christophe PLAGNIOL-VILLARD board_idx++; 724*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 725*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printed_version = 1; 726*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 727*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* point to private storage */ 728*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tpc = &tpx; 729*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 730*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rc = rtl8169_init_board(dev); 731*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rc) 732*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return rc; 733*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 734*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get MAC address. FIXME: read EEPROM */ 735*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) 736*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[i] = RTL_R8(MAC0 + i); 737*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 738*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 739*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("MAC Address"); 740*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < MAC_ADDR_LEN; i++) 741*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(":%02x", dev->enetaddr[i]); 742*2439e4bfSJean-Christophe PLAGNIOL-VILLARD putc('\n'); 743*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 744*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 745*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 746*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Print out some hardware info */ 747*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: at ioaddr 0x%x\n", dev->name, ioaddr); 748*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 749*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 750*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* if TBI is not endbled */ 751*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(RTL_R8(PHYstatus) & TBI_Enable)) { 752*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int val = mdio_read(PHY_AUTO_NEGO_REG); 753*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 754*2439e4bfSJean-Christophe PLAGNIOL-VILLARD option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx]; 755*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Force RTL8169 in 10/100/1000 Full/Half mode. */ 756*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (option > 0) { 757*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 758*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Force-mode Enabled.\n", dev->name); 759*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 760*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = 0, Cap1000 = 0; 761*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (option) { 762*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case _10_Half: 763*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_10_Half; 764*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 765*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 766*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case _10_Full: 767*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_10_Full; 768*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 769*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 770*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case _100_Half: 771*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_100_Half; 772*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 773*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 774*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case _100_Full: 775*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_100_Full; 776*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_Null; 777*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 778*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case _1000_Full: 779*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap10_100 = PHY_Cap_Null; 780*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cap1000 = PHY_Cap_1000_Full; 781*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 782*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 783*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 784*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 785*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_AUTO_NEGO_REG, Cap10_100 | (val & 0x1F)); /* leave PHY_AUTO_NEGO_REG bit4:0 unchanged */ 786*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_1000_CTRL_REG, Cap1000); 787*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 788*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 789*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Auto-negotiation Enabled.\n", 790*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name); 791*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 792*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable 10/100 Full/Half Mode, leave PHY_AUTO_NEGO_REG bit4:0 unchanged */ 793*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_AUTO_NEGO_REG, 794*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_10_Half | PHY_Cap_10_Full | 795*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Cap_100_Half | PHY_Cap_100_Full | 796*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (val & 0x1F)); 797*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 798*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable 1000 Full Mode */ 799*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_1000_CTRL_REG, PHY_Cap_1000_Full); 800*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 801*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 802*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 803*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable auto-negotiation and restart auto-nigotiation */ 804*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(PHY_CTRL_REG, 805*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PHY_Enable_Auto_Nego | PHY_Restart_Auto_Nego); 806*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 807*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 808*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for auto-negotiation process */ 809*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 10000; i > 0; i--) { 810*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* check if auto-negotiation complete */ 811*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mdio_read(PHY_STAT_REG) & PHY_Auto_Neco_Comp) { 812*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 813*2439e4bfSJean-Christophe PLAGNIOL-VILLARD option = RTL_R8(PHYstatus); 814*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (option & _1000bpsF) { 815*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 816*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: 1000Mbps Full-duplex operation.\n", 817*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name); 818*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 819*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 820*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 821*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf 822*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ("%s: %sMbps %s-duplex operation.\n", 823*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, 824*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (option & _100bps) ? "100" : 825*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "10", 826*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (option & FullDup) ? "Full" : 827*2439e4bfSJean-Christophe PLAGNIOL-VILLARD "Half"); 828*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 829*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 830*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 831*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 832*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 833*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 834*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } /* end for-loop to wait for auto-negotiation process */ 835*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 836*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 837*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 838*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169 839*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf 840*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ("%s: 1000Mbps Full-duplex operation, TBI Link %s!\n", 841*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, 842*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (RTL_R32(TBICSR) & TBILinkOK) ? "OK" : "Failed"); 843*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 844*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 845*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 846*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 847*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 848*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 849*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int rtl8169_initialize(bd_t *bis) 850*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 851*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devno; 852*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0; 853*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 854*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 iobase; 855*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int idx=0; 856*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 857*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while(1){ 858*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find RTL8169 */ 859*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((devno = pci_find_devices(supported, idx++)) < 0) 860*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 861*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 862*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase); 863*2439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= ~0xf; 864*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 865*2439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("rtl8169: REALTEK RTL8169 @0x%x\n", iobase); 866*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 867*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 868*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 869*2439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf (dev->name, "RTL8169#%d", card_number); 870*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 871*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *) devno; 872*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = (int)bus_to_phys(iobase); 873*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 874*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = rtl_reset; 875*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = rtl_halt; 876*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = rtl_send; 877*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = rtl_recv; 878*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 879*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register (dev); 880*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 881*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_init(dev, bis); 882*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 883*2439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++; 884*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 885*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number; 886*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 887*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 888*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 889