xref: /rk3399_rockchip-uboot/drivers/net/rtl8169.c (revision b8d4fad3bcf606b286962cc0c2251ec6be7d7909)
12439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
22439e4bfSJean-Christophe PLAGNIOL-VILLARD  * rtl8169.c : U-Boot driver for the RealTek RTL8169
32439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
42439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Masami Komiya (mkomiya@sonare.it)
52439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
62439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Most part is taken from r8169.c of etherboot
72439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
82439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
92439e4bfSJean-Christophe PLAGNIOL-VILLARD 
102439e4bfSJean-Christophe PLAGNIOL-VILLARD /**************************************************************************
112439e4bfSJean-Christophe PLAGNIOL-VILLARD *    r8169.c: Etherboot device driver for the RealTek RTL-8169 Gigabit
122439e4bfSJean-Christophe PLAGNIOL-VILLARD *    Written 2003 by Timothy Legge <tlegge@rogers.com>
132439e4bfSJean-Christophe PLAGNIOL-VILLARD *
141a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
152439e4bfSJean-Christophe PLAGNIOL-VILLARD *
162439e4bfSJean-Christophe PLAGNIOL-VILLARD *    Portions of this code based on:
172439e4bfSJean-Christophe PLAGNIOL-VILLARD *	r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver
182439e4bfSJean-Christophe PLAGNIOL-VILLARD *		for Linux kernel 2.4.x.
192439e4bfSJean-Christophe PLAGNIOL-VILLARD *
202439e4bfSJean-Christophe PLAGNIOL-VILLARD *    Written 2002 ShuChen <shuchen@realtek.com.tw>
212439e4bfSJean-Christophe PLAGNIOL-VILLARD *	  See Linux Driver for full information
222439e4bfSJean-Christophe PLAGNIOL-VILLARD *
232439e4bfSJean-Christophe PLAGNIOL-VILLARD *    Linux Driver Version 1.27a, 10.02.2002
242439e4bfSJean-Christophe PLAGNIOL-VILLARD *
252439e4bfSJean-Christophe PLAGNIOL-VILLARD *    Thanks to:
262439e4bfSJean-Christophe PLAGNIOL-VILLARD *	Jean Chen of RealTek Semiconductor Corp. for
272439e4bfSJean-Christophe PLAGNIOL-VILLARD *	providing the evaluation NIC used to develop
282439e4bfSJean-Christophe PLAGNIOL-VILLARD *	this driver.  RealTek's support for Etherboot
292439e4bfSJean-Christophe PLAGNIOL-VILLARD *	is appreciated.
302439e4bfSJean-Christophe PLAGNIOL-VILLARD *
312439e4bfSJean-Christophe PLAGNIOL-VILLARD *    REVISION HISTORY:
322439e4bfSJean-Christophe PLAGNIOL-VILLARD *    ================
332439e4bfSJean-Christophe PLAGNIOL-VILLARD *
342439e4bfSJean-Christophe PLAGNIOL-VILLARD *    v1.0	11-26-2003	timlegge	Initial port of Linux driver
352439e4bfSJean-Christophe PLAGNIOL-VILLARD *    v1.5	01-17-2004	timlegge	Initial driver output cleanup
362439e4bfSJean-Christophe PLAGNIOL-VILLARD *
372439e4bfSJean-Christophe PLAGNIOL-VILLARD *    Indent Options: indent -kr -i8
382439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/
396a5e1d75SGuennadi Liakhovetski /*
406a5e1d75SGuennadi Liakhovetski  * 26 August 2006 Mihai Georgian <u-boot@linuxnotincluded.org.uk>
416a5e1d75SGuennadi Liakhovetski  * Modified to use le32_to_cpu and cpu_to_le32 properly
426a5e1d75SGuennadi Liakhovetski  */
432439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
44d0a5a0b2SSimon Glass #include <dm.h>
45d58acdcbSThierry Reding #include <errno.h>
462439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
47cf92e05cSSimon Glass #include <memalign.h>
482439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
49d0a5a0b2SSimon Glass #ifndef CONFIG_DM_ETH
5002d69891SBen Warren #include <netdev.h>
51d0a5a0b2SSimon Glass #endif
522439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
532439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h>
542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
552439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169
562439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_TX
572439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RTL8169_RX
582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
592439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_version "v1.5"
602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define drv_date "01-17-2004"
612439e4bfSJean-Christophe PLAGNIOL-VILLARD 
62744152f8SThierry Reding static unsigned long ioaddr;
632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Condensed operations for readability. */
652439e4bfSJean-Christophe PLAGNIOL-VILLARD #define currticks()	get_timer(0)
662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* media options */
682439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_UNITS 8
692439e4bfSJean-Christophe PLAGNIOL-VILLARD static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
702439e4bfSJean-Christophe PLAGNIOL-VILLARD 
712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* MAC address length*/
722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_ADDR_LEN	6
732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
742439e4bfSJean-Christophe PLAGNIOL-VILLARD /* max supported gigabit ethernet frame size -- must be at least (dev->mtu+14+4).*/
752439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_ETH_FRAME_SIZE	1536
762439e4bfSJean-Christophe PLAGNIOL-VILLARD 
772439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_FIFO_THRESH 256	/* In bytes */
782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
792439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_FIFO_THRESH	7	/* 7 means NO threshold, Rx buffer level before first PCI xfer.	 */
802439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DMA_BURST	6	/* Maximum PCI burst, '6' is 1024 */
812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DMA_BURST	6	/* Maximum PCI burst, '6' is 1024 */
822439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EarlyTxThld	0x3F	/* 0x3F means NO early transmit */
832439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RxPacketMaxSize 0x0800	/* Maximum size supported is 16K-1 */
842439e4bfSJean-Christophe PLAGNIOL-VILLARD #define InterFrameGap	0x03	/* 3 means InterFrameGap = the shortest one */
852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
862439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC	1	/* Number of Tx descriptor registers */
87c94bbfdfSThierry Reding #ifdef CONFIG_SYS_RX_ETH_BUFFER
88c94bbfdfSThierry Reding   #define NUM_RX_DESC	CONFIG_SYS_RX_ETH_BUFFER
89c94bbfdfSThierry Reding #else
902439e4bfSJean-Christophe PLAGNIOL-VILLARD   #define NUM_RX_DESC	4	/* Number of Rx descriptor registers */
91c94bbfdfSThierry Reding #endif
922439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_SIZE	1536	/* Rx Buffer size */
932439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_LEN	8192
942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
952439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_MIN_IO_SIZE 0x80
962439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_TIMEOUT  (6*HZ)
972439e4bfSJean-Christophe PLAGNIOL-VILLARD 
986a5e1d75SGuennadi Liakhovetski /* write/read MMIO register. Notice: {read,write}[wl] do the necessary swapping */
992439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W8(reg, val8)	writeb((val8), ioaddr + (reg))
1002439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W16(reg, val16)	writew((val16), ioaddr + (reg))
1012439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_W32(reg, val32)	writel((val32), ioaddr + (reg))
1022439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R8(reg)		readb(ioaddr + (reg))
1032439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_R16(reg)		readw(ioaddr + (reg))
104744152f8SThierry Reding #define RTL_R32(reg)		readl(ioaddr + (reg))
1052439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1062439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_FRAME_LEN	MAX_ETH_FRAME_SIZE
1072439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ALEN	MAC_ADDR_LEN
1082439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ZLEN	60
1092439e4bfSJean-Christophe PLAGNIOL-VILLARD 
110744152f8SThierry Reding #define bus_to_phys(a)	pci_mem_to_phys((pci_dev_t)(unsigned long)dev->priv, \
111744152f8SThierry Reding 	(pci_addr_t)(unsigned long)a)
112744152f8SThierry Reding #define phys_to_bus(a)	pci_phys_to_mem((pci_dev_t)(unsigned long)dev->priv, \
113744152f8SThierry Reding 	(phys_addr_t)a)
114d65e34d1SYoshihiro Shimoda 
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_registers {
1162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	MAC0 = 0,		/* Ethernet hardware address. */
1172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	MAR0 = 8,		/* Multicast filter. */
118db70b843SYoshihiro Shimoda 	TxDescStartAddrLow = 0x20,
119db70b843SYoshihiro Shimoda 	TxDescStartAddrHigh = 0x24,
120db70b843SYoshihiro Shimoda 	TxHDescStartAddrLow = 0x28,
121db70b843SYoshihiro Shimoda 	TxHDescStartAddrHigh = 0x2c,
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	FLASH = 0x30,
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	ERSR = 0x36,
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	ChipCmd = 0x37,
1252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TxPoll = 0x38,
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	IntrMask = 0x3C,
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	IntrStatus = 0x3E,
1282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TxConfig = 0x40,
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxConfig = 0x44,
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxMissed = 0x4C,
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	Cfg9346 = 0x50,
1322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	Config0 = 0x51,
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	Config1 = 0x52,
1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	Config2 = 0x53,
1352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	Config3 = 0x54,
1362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	Config4 = 0x55,
1372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	Config5 = 0x56,
1382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	MultiIntr = 0x5C,
1392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHYAR = 0x60,
1402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TBICSR = 0x64,
1412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TBI_ANAR = 0x68,
1422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TBI_LPAR = 0x6A,
1432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHYstatus = 0x6C,
1442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxMaxSize = 0xDA,
1452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	CPlusCmd = 0xE0,
146db70b843SYoshihiro Shimoda 	RxDescStartAddrLow = 0xE4,
147db70b843SYoshihiro Shimoda 	RxDescStartAddrHigh = 0xE8,
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	EarlyTxThres = 0xEC,
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	FuncEvent = 0xF0,
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	FuncEventMask = 0xF4,
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	FuncPresetState = 0xF8,
1522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	FuncForceEvent = 0xFC,
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8169_register_content {
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*InterruptStatusBits */
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	SYSErr = 0x8000,
1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PCSTimeout = 0x4000,
1592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	SWInt = 0x0100,
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TxDescUnavail = 0x80,
1612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxFIFOOver = 0x40,
1622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxUnderrun = 0x20,
1632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxOverflow = 0x10,
1642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TxErr = 0x08,
1652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TxOK = 0x04,
1662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxErr = 0x02,
1672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxOK = 0x01,
1682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*RxStatusDesc */
1702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxRES = 0x00200000,
1712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxCRC = 0x00080000,
1722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxRUNT = 0x00100000,
1732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxRWT = 0x00400000,
1742439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*ChipCmdBits */
1762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	CmdReset = 0x10,
1772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	CmdRxEnb = 0x08,
1782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	CmdTxEnb = 0x04,
1792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxBufEmpty = 0x01,
1802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*Cfg9346Bits */
1822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	Cfg9346_Lock = 0x00,
1832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	Cfg9346_Unlock = 0xC0,
1842439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*rx_mode_bits */
1862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	AcceptErr = 0x20,
1872439e4bfSJean-Christophe PLAGNIOL-VILLARD 	AcceptRunt = 0x10,
1882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	AcceptBroadcast = 0x08,
1892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	AcceptMulticast = 0x04,
1902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	AcceptMyPhys = 0x02,
1912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	AcceptAllPhys = 0x01,
1922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*RxConfigBits */
1942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxCfgFIFOShift = 13,
1952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxCfgDMAShift = 8,
1962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*TxConfigBits */
1982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TxInterFrameGapShift = 24,
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TxDMAShift = 8,		/* DMA burst value (0-7) is shift this many bits */
2002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*rtl8169_PHYstatus */
2022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TBI_Enable = 0x80,
2032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TxFlowCtrl = 0x40,
2042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RxFlowCtrl = 0x20,
2052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	_1000bpsF = 0x10,
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	_100bps = 0x08,
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	_10bps = 0x04,
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	LinkStatus = 0x02,
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	FullDup = 0x01,
2102439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*GIGABIT_PHY_registers */
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_CTRL_REG = 0,
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_STAT_REG = 1,
2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_AUTO_NEGO_REG = 4,
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_1000_CTRL_REG = 9,
2162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*GIGABIT_PHY_REG_BIT */
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_Restart_Auto_Nego = 0x0200,
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_Enable_Auto_Nego = 0x1000,
2202439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* PHY_STAT_REG = 1; */
2226a5e1d75SGuennadi Liakhovetski 	PHY_Auto_Nego_Comp = 0x0020,
2232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* PHY_AUTO_NEGO_REG = 4; */
2252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_Cap_10_Half = 0x0020,
2262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_Cap_10_Full = 0x0040,
2272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_Cap_100_Half = 0x0080,
2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_Cap_100_Full = 0x0100,
2292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* PHY_1000_CTRL_REG = 9; */
2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_Cap_1000_Full = 0x0200,
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	PHY_Cap_Null = 0x0,
2342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*_MediaType*/
2362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	_10_Half = 0x01,
2372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	_10_Full = 0x02,
2382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	_100_Half = 0x04,
2392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	_100_Full = 0x08,
2402439e4bfSJean-Christophe PLAGNIOL-VILLARD 	_1000_Full = 0x10,
2412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*_TBICSRBit*/
2432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	TBILinkOK = 0x02000000,
2442439e4bfSJean-Christophe PLAGNIOL-VILLARD };
2452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2462439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct {
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	const char *name;
2482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u8 version;		/* depend on RTL8169 docs */
2492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 RxConfigMask;	/* should clear the bits supported by this chip */
2502439e4bfSJean-Christophe PLAGNIOL-VILLARD } rtl_chip_info[] = {
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	{"RTL-8169", 0x00, 0xff7e1880,},
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	{"RTL-8169", 0x04, 0xff7e1880,},
253d75469d4SNobuhiro Iwamatsu 	{"RTL-8169", 0x00, 0xff7e1880,},
254d75469d4SNobuhiro Iwamatsu 	{"RTL-8169s/8110s",	0x02, 0xff7e1880,},
255d75469d4SNobuhiro Iwamatsu 	{"RTL-8169s/8110s",	0x04, 0xff7e1880,},
256d75469d4SNobuhiro Iwamatsu 	{"RTL-8169sb/8110sb",	0x10, 0xff7e1880,},
257d75469d4SNobuhiro Iwamatsu 	{"RTL-8169sc/8110sc",	0x18, 0xff7e1880,},
258d75469d4SNobuhiro Iwamatsu 	{"RTL-8168b/8111sb",	0x30, 0xff7e1880,},
259d75469d4SNobuhiro Iwamatsu 	{"RTL-8168b/8111sb",	0x38, 0xff7e1880,},
2602287286bSThierry Reding 	{"RTL-8168d/8111d",	0x28, 0xff7e1880,},
26165a6691eSThierry Reding 	{"RTL-8168evl/8111evl",	0x2e, 0xff7e1880,},
262cc0856cdSThierry Reding 	{"RTL-8168/8111g",	0x4c, 0xff7e1880,},
263d75469d4SNobuhiro Iwamatsu 	{"RTL-8101e",		0x34, 0xff7e1880,},
264d75469d4SNobuhiro Iwamatsu 	{"RTL-8100e",		0x32, 0xff7e1880,},
2652439e4bfSJean-Christophe PLAGNIOL-VILLARD };
2662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2672439e4bfSJean-Christophe PLAGNIOL-VILLARD enum _DescStatusBit {
2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	OWNbit = 0x80000000,
2692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	EORbit = 0x40000000,
2702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	FSbit = 0x20000000,
2712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	LSbit = 0x10000000,
2722439e4bfSJean-Christophe PLAGNIOL-VILLARD };
2732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2742439e4bfSJean-Christophe PLAGNIOL-VILLARD struct TxDesc {
2752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 status;
2762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 vlan_tag;
2772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 buf_addr;
2782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 buf_Haddr;
2792439e4bfSJean-Christophe PLAGNIOL-VILLARD };
2802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2812439e4bfSJean-Christophe PLAGNIOL-VILLARD struct RxDesc {
2822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 status;
2832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 vlan_tag;
2842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 buf_addr;
2852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 buf_Haddr;
2862439e4bfSJean-Christophe PLAGNIOL-VILLARD };
2872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
288d0a5a0b2SSimon Glass static unsigned char rxdata[RX_BUF_LEN];
289d0a5a0b2SSimon Glass 
290dad3ba0fSThierry Reding #define RTL8169_DESC_SIZE 16
2912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
292dad3ba0fSThierry Reding #if ARCH_DMA_MINALIGN > 256
293dad3ba0fSThierry Reding #  define RTL8169_ALIGN ARCH_DMA_MINALIGN
294dad3ba0fSThierry Reding #else
295dad3ba0fSThierry Reding #  define RTL8169_ALIGN 256
296dad3ba0fSThierry Reding #endif
297dad3ba0fSThierry Reding 
298dad3ba0fSThierry Reding /*
299dad3ba0fSThierry Reding  * Warn if the cache-line size is larger than the descriptor size. In such
300dad3ba0fSThierry Reding  * cases the driver will likely fail because the CPU needs to flush the cache
301dad3ba0fSThierry Reding  * when requeuing RX buffers, therefore descriptors written by the hardware
302dad3ba0fSThierry Reding  * may be discarded.
303d58acdcbSThierry Reding  *
304d58acdcbSThierry Reding  * This can be fixed by defining CONFIG_SYS_NONCACHED_MEMORY which will cause
305d58acdcbSThierry Reding  * the driver to allocate descriptors from a pool of non-cached memory.
306dad3ba0fSThierry Reding  */
307dad3ba0fSThierry Reding #if RTL8169_DESC_SIZE < ARCH_DMA_MINALIGN
308d0a5a0b2SSimon Glass #if !defined(CONFIG_SYS_NONCACHED_MEMORY) && \
309d0a5a0b2SSimon Glass 	!defined(CONFIG_SYS_DCACHE_OFF) && !defined(CONFIG_X86)
310dad3ba0fSThierry Reding #warning cache-line size is larger than descriptor size
311dad3ba0fSThierry Reding #endif
312d58acdcbSThierry Reding #endif
3132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
314dad3ba0fSThierry Reding /*
315dad3ba0fSThierry Reding  * Create a static buffer of size RX_BUF_SZ for each TX Descriptor. All
316dad3ba0fSThierry Reding  * descriptors point to a part of this buffer.
317dad3ba0fSThierry Reding  */
318dad3ba0fSThierry Reding DEFINE_ALIGN_BUFFER(u8, txb, NUM_TX_DESC * RX_BUF_SIZE, RTL8169_ALIGN);
319dad3ba0fSThierry Reding 
320dad3ba0fSThierry Reding /*
321dad3ba0fSThierry Reding  * Create a static buffer of size RX_BUF_SZ for each RX Descriptor. All
322dad3ba0fSThierry Reding  * descriptors point to a part of this buffer.
323dad3ba0fSThierry Reding  */
324dad3ba0fSThierry Reding DEFINE_ALIGN_BUFFER(u8, rxb, NUM_RX_DESC * RX_BUF_SIZE, RTL8169_ALIGN);
3252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3262439e4bfSJean-Christophe PLAGNIOL-VILLARD struct rtl8169_private {
327d0a5a0b2SSimon Glass 	ulong iobase;
3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	void *mmio_addr;	/* memory map physical address */
3292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int chipset;
3302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long cur_rx;	/* Index into the Rx descriptor buffer of next Rx pkt. */
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long cur_tx;	/* Index into the Tx descriptor buffer of next Rx pkt. */
3322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long dirty_tx;
3332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct TxDesc *TxDescArray;	/* Index of 256-alignment Tx Descriptor buffer */
3342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct RxDesc *RxDescArray;	/* Index of 256-alignment Rx Descriptor buffer */
3352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned char *RxBufferRings;	/* Index of Rx Buffer  */
3362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned char *RxBufferRing[NUM_RX_DESC];	/* Index of Rx Buffer array */
3372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned char *Tx_skbuff[NUM_TX_DESC];
3382439e4bfSJean-Christophe PLAGNIOL-VILLARD } tpx;
3392439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3402439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct rtl8169_private *tpc;
3412439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3422439e4bfSJean-Christophe PLAGNIOL-VILLARD static const unsigned int rtl8169_rx_config =
3432439e4bfSJean-Christophe PLAGNIOL-VILLARD     (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
3442439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3452439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = {
346d0a5a0b2SSimon Glass 	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167) },
347d0a5a0b2SSimon Glass 	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168) },
348d0a5a0b2SSimon Glass 	{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169) },
3492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	{}
3502439e4bfSJean-Christophe PLAGNIOL-VILLARD };
3512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
mdio_write(int RegAddr,int value)3522439e4bfSJean-Christophe PLAGNIOL-VILLARD void mdio_write(int RegAddr, int value)
3532439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
3552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	udelay(1000);
3582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 2000; i > 0; i--) {
3602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check if the RTL8169 has completed writing to the specified MII register */
3612439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (!(RTL_R32(PHYAR) & 0x80000000)) {
3622439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
3632439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
3642439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(100);
3652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
3662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3672439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
mdio_read(int RegAddr)3692439e4bfSJean-Christophe PLAGNIOL-VILLARD int mdio_read(int RegAddr)
3702439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i, value = -1;
3722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	udelay(1000);
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 2000; i > 0; i--) {
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Check if the RTL8169 has completed retrieving data from the specified MII register */
3782439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (RTL_R32(PHYAR) & 0x80000000) {
3792439e4bfSJean-Christophe PLAGNIOL-VILLARD 			value = (int) (RTL_R32(PHYAR) & 0xFFFF);
3802439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
3822439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(100);
3832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
3842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return value;
3862439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
rtl8169_init_board(unsigned long dev_iobase,const char * name)388d0a5a0b2SSimon Glass static int rtl8169_init_board(unsigned long dev_iobase, const char *name)
3892439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
3912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 tmp;
3922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3932439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s\n", __FUNCTION__);
3952439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
396d0a5a0b2SSimon Glass 	ioaddr = dev_iobase;
3972439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Soft reset the chip. */
3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W8(ChipCmd, CmdReset);
4002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Check that the chip has finished the reset. */
4022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 1000; i > 0; i--)
4032439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if ((RTL_R8(ChipCmd) & CmdReset) == 0)
4042439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
4052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
4062439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(10);
4072439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* identify chip attached to board */
4092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tmp = RTL_R32(TxConfig);
4102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tmp = ((tmp & 0x7c000000) + ((tmp & 0x00800000) << 2)) >> 24;
4112439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--){
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (tmp == rtl_chip_info[i].version) {
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD 			tpc->chipset = i;
4152439e4bfSJean-Christophe PLAGNIOL-VILLARD 			goto match;
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* if unknown chip, assume array element #0, original RTL-8169 in this case */
420d0a5a0b2SSimon Glass 	printf("PCI device %s: unknown chip version, assuming RTL-8169\n",
421d0a5a0b2SSimon Glass 	       name);
42206c53beaSWolfgang Denk 	printf("PCI device: TxConfig = 0x%lX\n", (unsigned long) RTL_R32(TxConfig));
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tpc->chipset = 0;
4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD match:
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4282439e4bfSJean-Christophe PLAGNIOL-VILLARD 
42922ece0e2SThierry Reding /*
430d58acdcbSThierry Reding  * TX and RX descriptors are 16 bytes. This causes problems with the cache
431d58acdcbSThierry Reding  * maintenance on CPUs where the cache-line size exceeds the size of these
432d58acdcbSThierry Reding  * descriptors. What will happen is that when the driver receives a packet
433d58acdcbSThierry Reding  * it will be immediately requeued for the hardware to reuse. The CPU will
434d58acdcbSThierry Reding  * therefore need to flush the cache-line containing the descriptor, which
435d58acdcbSThierry Reding  * will cause all other descriptors in the same cache-line to be flushed
436d58acdcbSThierry Reding  * along with it. If one of those descriptors had been written to by the
437d58acdcbSThierry Reding  * device those changes (and the associated packet) will be lost.
438d58acdcbSThierry Reding  *
439d58acdcbSThierry Reding  * To work around this, we make use of non-cached memory if available. If
440d58acdcbSThierry Reding  * descriptors are mapped uncached there's no need to manually flush them
441d58acdcbSThierry Reding  * or invalidate them.
442d58acdcbSThierry Reding  *
443d58acdcbSThierry Reding  * Note that this only applies to descriptors. The packet data buffers do
444d58acdcbSThierry Reding  * not have the same constraints since they are 1536 bytes large, so they
445d58acdcbSThierry Reding  * are unlikely to share cache-lines.
446d58acdcbSThierry Reding  */
rtl_alloc_descs(unsigned int num)447d58acdcbSThierry Reding static void *rtl_alloc_descs(unsigned int num)
448d58acdcbSThierry Reding {
449d58acdcbSThierry Reding 	size_t size = num * RTL8169_DESC_SIZE;
450d58acdcbSThierry Reding 
451d58acdcbSThierry Reding #ifdef CONFIG_SYS_NONCACHED_MEMORY
452d58acdcbSThierry Reding 	return (void *)noncached_alloc(size, RTL8169_ALIGN);
453d58acdcbSThierry Reding #else
454d58acdcbSThierry Reding 	return memalign(RTL8169_ALIGN, size);
455d58acdcbSThierry Reding #endif
456d58acdcbSThierry Reding }
457d58acdcbSThierry Reding 
458d58acdcbSThierry Reding /*
45922ece0e2SThierry Reding  * Cache maintenance functions. These are simple wrappers around the more
46022ece0e2SThierry Reding  * general purpose flush_cache() and invalidate_dcache_range() functions.
46122ece0e2SThierry Reding  */
46222ece0e2SThierry Reding 
rtl_inval_rx_desc(struct RxDesc * desc)46322ece0e2SThierry Reding static void rtl_inval_rx_desc(struct RxDesc *desc)
46422ece0e2SThierry Reding {
465d58acdcbSThierry Reding #ifndef CONFIG_SYS_NONCACHED_MEMORY
46622ece0e2SThierry Reding 	unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1);
46722ece0e2SThierry Reding 	unsigned long end = ALIGN(start + sizeof(*desc), ARCH_DMA_MINALIGN);
46822ece0e2SThierry Reding 
46922ece0e2SThierry Reding 	invalidate_dcache_range(start, end);
470d58acdcbSThierry Reding #endif
47122ece0e2SThierry Reding }
47222ece0e2SThierry Reding 
rtl_flush_rx_desc(struct RxDesc * desc)47322ece0e2SThierry Reding static void rtl_flush_rx_desc(struct RxDesc *desc)
47422ece0e2SThierry Reding {
475d58acdcbSThierry Reding #ifndef CONFIG_SYS_NONCACHED_MEMORY
47622ece0e2SThierry Reding 	flush_cache((unsigned long)desc, sizeof(*desc));
477d58acdcbSThierry Reding #endif
47822ece0e2SThierry Reding }
47922ece0e2SThierry Reding 
rtl_inval_tx_desc(struct TxDesc * desc)48022ece0e2SThierry Reding static void rtl_inval_tx_desc(struct TxDesc *desc)
48122ece0e2SThierry Reding {
482d58acdcbSThierry Reding #ifndef CONFIG_SYS_NONCACHED_MEMORY
48322ece0e2SThierry Reding 	unsigned long start = (unsigned long)desc & ~(ARCH_DMA_MINALIGN - 1);
48422ece0e2SThierry Reding 	unsigned long end = ALIGN(start + sizeof(*desc), ARCH_DMA_MINALIGN);
48522ece0e2SThierry Reding 
48622ece0e2SThierry Reding 	invalidate_dcache_range(start, end);
487d58acdcbSThierry Reding #endif
48822ece0e2SThierry Reding }
48922ece0e2SThierry Reding 
rtl_flush_tx_desc(struct TxDesc * desc)49022ece0e2SThierry Reding static void rtl_flush_tx_desc(struct TxDesc *desc)
49122ece0e2SThierry Reding {
492d58acdcbSThierry Reding #ifndef CONFIG_SYS_NONCACHED_MEMORY
49322ece0e2SThierry Reding 	flush_cache((unsigned long)desc, sizeof(*desc));
494d58acdcbSThierry Reding #endif
49522ece0e2SThierry Reding }
49622ece0e2SThierry Reding 
rtl_inval_buffer(void * buf,size_t size)49722ece0e2SThierry Reding static void rtl_inval_buffer(void *buf, size_t size)
49822ece0e2SThierry Reding {
49922ece0e2SThierry Reding 	unsigned long start = (unsigned long)buf & ~(ARCH_DMA_MINALIGN - 1);
50022ece0e2SThierry Reding 	unsigned long end = ALIGN(start + size, ARCH_DMA_MINALIGN);
50122ece0e2SThierry Reding 
50222ece0e2SThierry Reding 	invalidate_dcache_range(start, end);
50322ece0e2SThierry Reding }
50422ece0e2SThierry Reding 
rtl_flush_buffer(void * buf,size_t size)50522ece0e2SThierry Reding static void rtl_flush_buffer(void *buf, size_t size)
50622ece0e2SThierry Reding {
50722ece0e2SThierry Reding 	flush_cache((unsigned long)buf, size);
50822ece0e2SThierry Reding }
50922ece0e2SThierry Reding 
5102439e4bfSJean-Christophe PLAGNIOL-VILLARD /**************************************************************************
5112439e4bfSJean-Christophe PLAGNIOL-VILLARD RECV - Receive a frame
5122439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/
513552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
rtl_recv_common(struct udevice * dev,unsigned long dev_iobase,uchar ** packetp)514552ddbe3SSimon Glass static int rtl_recv_common(struct udevice *dev, unsigned long dev_iobase,
515d0a5a0b2SSimon Glass 			   uchar **packetp)
516552ddbe3SSimon Glass #else
517552ddbe3SSimon Glass static int rtl_recv_common(pci_dev_t dev, unsigned long dev_iobase,
518552ddbe3SSimon Glass 			   uchar **packetp)
519552ddbe3SSimon Glass #endif
5202439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* return true if there's an ethernet packet ready to read */
5222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* nic->packet should contain data on return */
5232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* nic->packetlen should contain length of data */
5242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int cur_rx;
5252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int length = 0;
5262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5272439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_RX
5282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s\n", __FUNCTION__);
5292439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
530d0a5a0b2SSimon Glass 	ioaddr = dev_iobase;
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	cur_rx = tpc->cur_rx;
53322ece0e2SThierry Reding 
53422ece0e2SThierry Reding 	rtl_inval_rx_desc(&tpc->RxDescArray[cur_rx]);
53522ece0e2SThierry Reding 
5366a5e1d75SGuennadi Liakhovetski 	if ((le32_to_cpu(tpc->RxDescArray[cur_rx].status) & OWNbit) == 0) {
5376a5e1d75SGuennadi Liakhovetski 		if (!(le32_to_cpu(tpc->RxDescArray[cur_rx].status) & RxRES)) {
5386a5e1d75SGuennadi Liakhovetski 			length = (int) (le32_to_cpu(tpc->RxDescArray[cur_rx].
5396a5e1d75SGuennadi Liakhovetski 						status) & 0x00001FFF) - 4;
5402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
54122ece0e2SThierry Reding 			rtl_inval_buffer(tpc->RxBufferRing[cur_rx], length);
5422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			memcpy(rxdata, tpc->RxBufferRing[cur_rx], length);
5432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5442439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (cur_rx == NUM_RX_DESC - 1)
5452439e4bfSJean-Christophe PLAGNIOL-VILLARD 				tpc->RxDescArray[cur_rx].status =
5466a5e1d75SGuennadi Liakhovetski 					cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE);
5472439e4bfSJean-Christophe PLAGNIOL-VILLARD 			else
5482439e4bfSJean-Christophe PLAGNIOL-VILLARD 				tpc->RxDescArray[cur_rx].status =
5496a5e1d75SGuennadi Liakhovetski 					cpu_to_le32(OWNbit + RX_BUF_SIZE);
550552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
551d0a5a0b2SSimon Glass 			tpc->RxDescArray[cur_rx].buf_addr = cpu_to_le32(
552552ddbe3SSimon Glass 				dm_pci_mem_to_phys(dev,
553552ddbe3SSimon Glass 					(pci_addr_t)(unsigned long)
554d0a5a0b2SSimon Glass 					tpc->RxBufferRing[cur_rx]));
555552ddbe3SSimon Glass #else
556552ddbe3SSimon Glass 			tpc->RxDescArray[cur_rx].buf_addr = cpu_to_le32(
557552ddbe3SSimon Glass 				pci_mem_to_phys(dev, (pci_addr_t)(unsigned long)
558552ddbe3SSimon Glass 				tpc->RxBufferRing[cur_rx]));
559552ddbe3SSimon Glass #endif
56022ece0e2SThierry Reding 			rtl_flush_rx_desc(&tpc->RxDescArray[cur_rx]);
561d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH
562d0a5a0b2SSimon Glass 			*packetp = rxdata;
563d0a5a0b2SSimon Glass #else
5641fd92db8SJoe Hershberger 			net_process_received_packet(rxdata, length);
565d0a5a0b2SSimon Glass #endif
5662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
5672439e4bfSJean-Christophe PLAGNIOL-VILLARD 			puts("Error Rx");
568d0a5a0b2SSimon Glass 			length = -EIO;
5692439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
5702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		cur_rx = (cur_rx + 1) % NUM_RX_DESC;
5712439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tpc->cur_rx = cur_rx;
572d0a5a0b2SSimon Glass 		return length;
5732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
574d75469d4SNobuhiro Iwamatsu 	} else {
575d75469d4SNobuhiro Iwamatsu 		ushort sts = RTL_R8(IntrStatus);
576d75469d4SNobuhiro Iwamatsu 		RTL_W8(IntrStatus, sts & ~(TxErr | RxErr | SYSErr));
577d75469d4SNobuhiro Iwamatsu 		udelay(100);	/* wait */
5782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
5792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tpc->cur_rx = cur_rx;
5802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return (0);		/* initially as this is called to flush the input */
5812439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
583d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH
rtl8169_eth_recv(struct udevice * dev,int flags,uchar ** packetp)584d0a5a0b2SSimon Glass int rtl8169_eth_recv(struct udevice *dev, int flags, uchar **packetp)
585d0a5a0b2SSimon Glass {
586d0a5a0b2SSimon Glass 	struct rtl8169_private *priv = dev_get_priv(dev);
587d0a5a0b2SSimon Glass 
588552ddbe3SSimon Glass 	return rtl_recv_common(dev, priv->iobase, packetp);
589d0a5a0b2SSimon Glass }
590d0a5a0b2SSimon Glass #else
rtl_recv(struct eth_device * dev)591d0a5a0b2SSimon Glass static int rtl_recv(struct eth_device *dev)
592d0a5a0b2SSimon Glass {
593f3ba5523SStephen Warren 	return rtl_recv_common((pci_dev_t)(unsigned long)dev->priv,
594f3ba5523SStephen Warren 			       dev->iobase, NULL);
595d0a5a0b2SSimon Glass }
596d0a5a0b2SSimon Glass #endif /* nCONFIG_DM_ETH */
597d0a5a0b2SSimon Glass 
5982439e4bfSJean-Christophe PLAGNIOL-VILLARD #define HZ 1000
5992439e4bfSJean-Christophe PLAGNIOL-VILLARD /**************************************************************************
6002439e4bfSJean-Christophe PLAGNIOL-VILLARD SEND - Transmit a frame
6012439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/
602552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
rtl_send_common(struct udevice * dev,unsigned long dev_iobase,void * packet,int length)603552ddbe3SSimon Glass static int rtl_send_common(struct udevice *dev, unsigned long dev_iobase,
604d0a5a0b2SSimon Glass 			   void *packet, int length)
605552ddbe3SSimon Glass #else
606552ddbe3SSimon Glass static int rtl_send_common(pci_dev_t dev, unsigned long dev_iobase,
607552ddbe3SSimon Glass 			   void *packet, int length)
608552ddbe3SSimon Glass #endif
6092439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* send the packet to destination */
6112439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 to;
6132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u8 *ptxb;
6142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int entry = tpc->cur_tx % NUM_TX_DESC;
6152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 len = length;
6166a5e1d75SGuennadi Liakhovetski 	int ret;
6172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6182439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX
6192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int stime = currticks();
6202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s\n", __FUNCTION__);
6212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf("sending %d bytes\n", len);
6222439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6232439e4bfSJean-Christophe PLAGNIOL-VILLARD 
624d0a5a0b2SSimon Glass 	ioaddr = dev_iobase;
6252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* point to the current txb incase multiple tx_rings are used */
6272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	ptxb = tpc->Tx_skbuff[entry * MAX_ETH_FRAME_SIZE];
6282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memcpy(ptxb, (char *)packet, (int)length);
6292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (len < ETH_ZLEN)
6312439e4bfSJean-Christophe PLAGNIOL-VILLARD 		ptxb[len++] = '\0';
6322439e4bfSJean-Christophe PLAGNIOL-VILLARD 
633*7377647aSPeter Chubb 	rtl_flush_buffer(ptxb, ALIGN(len, RTL8169_ALIGN));
634*7377647aSPeter Chubb 
635db70b843SYoshihiro Shimoda 	tpc->TxDescArray[entry].buf_Haddr = 0;
636552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
637d0a5a0b2SSimon Glass 	tpc->TxDescArray[entry].buf_addr = cpu_to_le32(
638552ddbe3SSimon Glass 		dm_pci_mem_to_phys(dev, (pci_addr_t)(unsigned long)ptxb));
639552ddbe3SSimon Glass #else
640552ddbe3SSimon Glass 	tpc->TxDescArray[entry].buf_addr = cpu_to_le32(
641552ddbe3SSimon Glass 		pci_mem_to_phys(dev, (pci_addr_t)(unsigned long)ptxb));
642552ddbe3SSimon Glass #endif
6432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (entry != (NUM_TX_DESC - 1)) {
6442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tpc->TxDescArray[entry].status =
6456a5e1d75SGuennadi Liakhovetski 			cpu_to_le32((OWNbit | FSbit | LSbit) |
6466a5e1d75SGuennadi Liakhovetski 				    ((len > ETH_ZLEN) ? len : ETH_ZLEN));
6472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
6482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tpc->TxDescArray[entry].status =
6496a5e1d75SGuennadi Liakhovetski 			cpu_to_le32((OWNbit | EORbit | FSbit | LSbit) |
6506a5e1d75SGuennadi Liakhovetski 				    ((len > ETH_ZLEN) ? len : ETH_ZLEN));
6512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
65222ece0e2SThierry Reding 	rtl_flush_tx_desc(&tpc->TxDescArray[entry]);
6532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W8(TxPoll, 0x40);	/* set polling bit */
6542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tpc->cur_tx++;
6562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	to = currticks() + TX_TIMEOUT;
657d4c02e6fSYoshihiro Shimoda 	do {
65822ece0e2SThierry Reding 		rtl_inval_tx_desc(&tpc->TxDescArray[entry]);
659d4c02e6fSYoshihiro Shimoda 	} while ((le32_to_cpu(tpc->TxDescArray[entry].status) & OWNbit)
6606a5e1d75SGuennadi Liakhovetski 				&& (currticks() < to));	/* wait */
6612439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (currticks() >= to) {
6632439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX
6642439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("tx timeout/error\n");
6657a36b9c1SThierry Reding 		printf("%s elapsed time : %lu\n", __func__, currticks()-stime);
6662439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6674c64c4dbSOleksandr Tymoshenko 		ret = -ETIMEDOUT;
6682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
6692439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169_TX
6702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		puts("tx done\n");
6712439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
6724c64c4dbSOleksandr Tymoshenko 		ret = 0;
6732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
6746a5e1d75SGuennadi Liakhovetski 	/* Delay to make net console (nc) work properly */
6756a5e1d75SGuennadi Liakhovetski 	udelay(20);
6766a5e1d75SGuennadi Liakhovetski 	return ret;
6772439e4bfSJean-Christophe PLAGNIOL-VILLARD }
6782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
679d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH
rtl8169_eth_send(struct udevice * dev,void * packet,int length)680d0a5a0b2SSimon Glass int rtl8169_eth_send(struct udevice *dev, void *packet, int length)
681d0a5a0b2SSimon Glass {
682d0a5a0b2SSimon Glass 	struct rtl8169_private *priv = dev_get_priv(dev);
683d0a5a0b2SSimon Glass 
684552ddbe3SSimon Glass 	return rtl_send_common(dev, priv->iobase, packet, length);
685d0a5a0b2SSimon Glass }
686d0a5a0b2SSimon Glass 
687d0a5a0b2SSimon Glass #else
rtl_send(struct eth_device * dev,void * packet,int length)688d0a5a0b2SSimon Glass static int rtl_send(struct eth_device *dev, void *packet, int length)
689d0a5a0b2SSimon Glass {
690f3ba5523SStephen Warren 	return rtl_send_common((pci_dev_t)(unsigned long)dev->priv,
691f3ba5523SStephen Warren 			       dev->iobase, packet, length);
692d0a5a0b2SSimon Glass }
693d0a5a0b2SSimon Glass #endif
694d0a5a0b2SSimon Glass 
rtl8169_set_rx_mode(void)695d0a5a0b2SSimon Glass static void rtl8169_set_rx_mode(void)
6962439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 mc_filter[2];	/* Multicast hash filter */
6982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int rx_mode;
6992439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 tmp = 0;
7002439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7012439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
7022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s\n", __FUNCTION__);
7032439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
7042439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* IFF_ALLMULTI */
7062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Too many to filter perfectly -- accept all multicasts. */
7072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
7082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	mc_filter[1] = mc_filter[0] = 0xffffffff;
7092439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tmp = rtl8169_rx_config | rx_mode | (RTL_R32(RxConfig) &
7112439e4bfSJean-Christophe PLAGNIOL-VILLARD 				   rtl_chip_info[tpc->chipset].RxConfigMask);
7122439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W32(RxConfig, tmp);
7142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W32(MAR0 + 0, mc_filter[0]);
7152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W32(MAR0 + 4, mc_filter[1]);
7162439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
718552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
rtl8169_hw_start(struct udevice * dev)719552ddbe3SSimon Glass static void rtl8169_hw_start(struct udevice *dev)
720552ddbe3SSimon Glass #else
721552ddbe3SSimon Glass static void rtl8169_hw_start(pci_dev_t dev)
722552ddbe3SSimon Glass #endif
7232439e4bfSJean-Christophe PLAGNIOL-VILLARD {
7242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 i;
7252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7262439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
7272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int stime = currticks();
7282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s\n", __FUNCTION__);
7292439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
7302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7312439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0
7322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Soft reset the chip. */
7332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W8(ChipCmd, CmdReset);
7342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Check that the chip has finished the reset. */
7362439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 1000; i > 0; i--) {
7372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if ((RTL_R8(ChipCmd) & CmdReset) == 0)
7382439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
7392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
7402439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(10);
7412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
7422439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
7432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W8(Cfg9346, Cfg9346_Unlock);
745db70b843SYoshihiro Shimoda 
746db70b843SYoshihiro Shimoda 	/* RTL-8169sb/8110sb or previous version */
747db70b843SYoshihiro Shimoda 	if (tpc->chipset <= 5)
7482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
749db70b843SYoshihiro Shimoda 
7502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W8(EarlyTxThres, EarlyTxThld);
7512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* For gigabit rtl8169 */
7532439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W16(RxMaxSize, RxPacketMaxSize);
7542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Set Rx Config register */
7562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	i = rtl8169_rx_config | (RTL_R32(RxConfig) &
7572439e4bfSJean-Christophe PLAGNIOL-VILLARD 				 rtl_chip_info[tpc->chipset].RxConfigMask);
7582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W32(RxConfig, i);
7592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Set DMA burst size and Interframe Gap Time */
7612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
7622439e4bfSJean-Christophe PLAGNIOL-VILLARD 				(InterFrameGap << TxInterFrameGapShift));
7632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tpc->cur_rx = 0;
7662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
767552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
768552ddbe3SSimon Glass 	RTL_W32(TxDescStartAddrLow, dm_pci_mem_to_phys(dev,
769d0a5a0b2SSimon Glass 			(pci_addr_t)(unsigned long)tpc->TxDescArray));
770552ddbe3SSimon Glass #else
771552ddbe3SSimon Glass 	RTL_W32(TxDescStartAddrLow, pci_mem_to_phys(dev,
772552ddbe3SSimon Glass 			(pci_addr_t)(unsigned long)tpc->TxDescArray));
773552ddbe3SSimon Glass #endif
774db70b843SYoshihiro Shimoda 	RTL_W32(TxDescStartAddrHigh, (unsigned long)0);
775552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
776552ddbe3SSimon Glass 	RTL_W32(RxDescStartAddrLow, dm_pci_mem_to_phys(
777552ddbe3SSimon Glass 			dev, (pci_addr_t)(unsigned long)tpc->RxDescArray));
778552ddbe3SSimon Glass #else
779d0a5a0b2SSimon Glass 	RTL_W32(RxDescStartAddrLow, pci_mem_to_phys(
780552ddbe3SSimon Glass 			dev, (pci_addr_t)(unsigned long)tpc->RxDescArray));
781552ddbe3SSimon Glass #endif
782db70b843SYoshihiro Shimoda 	RTL_W32(RxDescStartAddrHigh, (unsigned long)0);
783db70b843SYoshihiro Shimoda 
784db70b843SYoshihiro Shimoda 	/* RTL-8169sc/8110sc or later version */
785db70b843SYoshihiro Shimoda 	if (tpc->chipset > 5)
786db70b843SYoshihiro Shimoda 		RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
787db70b843SYoshihiro Shimoda 
7882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W8(Cfg9346, Cfg9346_Lock);
7892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	udelay(10);
7902439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W32(RxMissed, 0);
7922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
793d0a5a0b2SSimon Glass 	rtl8169_set_rx_mode();
7942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* no early-rx interrupts */
7962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
7972439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7982439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
7997a36b9c1SThierry Reding 	printf("%s elapsed time : %lu\n", __func__, currticks()-stime);
8002439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
8012439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8022439e4bfSJean-Christophe PLAGNIOL-VILLARD 
803552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
rtl8169_init_ring(struct udevice * dev)804552ddbe3SSimon Glass static void rtl8169_init_ring(struct udevice *dev)
805552ddbe3SSimon Glass #else
806552ddbe3SSimon Glass static void rtl8169_init_ring(pci_dev_t dev)
807552ddbe3SSimon Glass #endif
8082439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
8102439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8112439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
8122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int stime = currticks();
8132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s\n", __FUNCTION__);
8142439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
8152439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8162439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tpc->cur_rx = 0;
8172439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tpc->cur_tx = 0;
8182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tpc->dirty_tx = 0;
8192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset(tpc->TxDescArray, 0x0, NUM_TX_DESC * sizeof(struct TxDesc));
8202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset(tpc->RxDescArray, 0x0, NUM_RX_DESC * sizeof(struct RxDesc));
8212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < NUM_TX_DESC; i++) {
8232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tpc->Tx_skbuff[i] = &txb[i];
8242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < NUM_RX_DESC; i++) {
8272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (i == (NUM_RX_DESC - 1))
8282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			tpc->RxDescArray[i].status =
8296a5e1d75SGuennadi Liakhovetski 				cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE);
8302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
8316a5e1d75SGuennadi Liakhovetski 			tpc->RxDescArray[i].status =
8326a5e1d75SGuennadi Liakhovetski 				cpu_to_le32(OWNbit + RX_BUF_SIZE);
8332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tpc->RxBufferRing[i] = &rxb[i * RX_BUF_SIZE];
835552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
836552ddbe3SSimon Glass 		tpc->RxDescArray[i].buf_addr = cpu_to_le32(dm_pci_mem_to_phys(
837552ddbe3SSimon Glass 			dev, (pci_addr_t)(unsigned long)tpc->RxBufferRing[i]));
838552ddbe3SSimon Glass #else
839d0a5a0b2SSimon Glass 		tpc->RxDescArray[i].buf_addr = cpu_to_le32(pci_mem_to_phys(
840552ddbe3SSimon Glass 			dev, (pci_addr_t)(unsigned long)tpc->RxBufferRing[i]));
841552ddbe3SSimon Glass #endif
84222ece0e2SThierry Reding 		rtl_flush_rx_desc(&tpc->RxDescArray[i]);
8432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
8442439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8452439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
8467a36b9c1SThierry Reding 	printf("%s elapsed time : %lu\n", __func__, currticks()-stime);
8472439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
8482439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
850552ddbe3SSimon Glass #ifdef CONFIG_DM_ETH
rtl8169_common_start(struct udevice * dev,unsigned char * enetaddr,unsigned long dev_iobase)851dad7b740SStephen Warren static void rtl8169_common_start(struct udevice *dev, unsigned char *enetaddr,
852dad7b740SStephen Warren 				 unsigned long dev_iobase)
853552ddbe3SSimon Glass #else
854dad7b740SStephen Warren static void rtl8169_common_start(pci_dev_t dev, unsigned char *enetaddr,
855dad7b740SStephen Warren 				 unsigned long dev_iobase)
856552ddbe3SSimon Glass #endif
8572439e4bfSJean-Christophe PLAGNIOL-VILLARD {
8582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
8592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8602439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
8612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int stime = currticks();
8622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s\n", __FUNCTION__);
8632439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
8642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
865dad7b740SStephen Warren 	ioaddr = dev_iobase;
866dad7b740SStephen Warren 
867552ddbe3SSimon Glass 	rtl8169_init_ring(dev);
868552ddbe3SSimon Glass 	rtl8169_hw_start(dev);
8692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Construct a perfect filter frame with the mac address as first match
8702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * and broadcast for all others */
8712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < 192; i++)
8722439e4bfSJean-Christophe PLAGNIOL-VILLARD 		txb[i] = 0xFF;
8732439e4bfSJean-Christophe PLAGNIOL-VILLARD 
874d0a5a0b2SSimon Glass 	txb[0] = enetaddr[0];
875d0a5a0b2SSimon Glass 	txb[1] = enetaddr[1];
876d0a5a0b2SSimon Glass 	txb[2] = enetaddr[2];
877d0a5a0b2SSimon Glass 	txb[3] = enetaddr[3];
878d0a5a0b2SSimon Glass 	txb[4] = enetaddr[4];
879d0a5a0b2SSimon Glass 	txb[5] = enetaddr[5];
8802439e4bfSJean-Christophe PLAGNIOL-VILLARD 
8812439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
8827a36b9c1SThierry Reding 	printf("%s elapsed time : %lu\n", __func__, currticks()-stime);
8832439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
8842439e4bfSJean-Christophe PLAGNIOL-VILLARD }
8852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
886d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH
rtl8169_eth_start(struct udevice * dev)887d0a5a0b2SSimon Glass static int rtl8169_eth_start(struct udevice *dev)
888d0a5a0b2SSimon Glass {
889d0a5a0b2SSimon Glass 	struct eth_pdata *plat = dev_get_platdata(dev);
890dad7b740SStephen Warren 	struct rtl8169_private *priv = dev_get_priv(dev);
891d0a5a0b2SSimon Glass 
892dad7b740SStephen Warren 	rtl8169_common_start(dev, plat->enetaddr, priv->iobase);
893d0a5a0b2SSimon Glass 
894d0a5a0b2SSimon Glass 	return 0;
895d0a5a0b2SSimon Glass }
896d0a5a0b2SSimon Glass #else
8972439e4bfSJean-Christophe PLAGNIOL-VILLARD /**************************************************************************
898d0a5a0b2SSimon Glass RESET - Finish setting up the ethernet interface
8992439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/
rtl_reset(struct eth_device * dev,bd_t * bis)900d0a5a0b2SSimon Glass static int rtl_reset(struct eth_device *dev, bd_t *bis)
901d0a5a0b2SSimon Glass {
902f3ba5523SStephen Warren 	rtl8169_common_start((pci_dev_t)(unsigned long)dev->priv,
903dad7b740SStephen Warren 			     dev->enetaddr, dev->iobase);
904d0a5a0b2SSimon Glass 
905d0a5a0b2SSimon Glass 	return 0;
906d0a5a0b2SSimon Glass }
907d0a5a0b2SSimon Glass #endif /* nCONFIG_DM_ETH */
908d0a5a0b2SSimon Glass 
rtl_halt_common(unsigned long dev_iobase)909d0a5a0b2SSimon Glass static void rtl_halt_common(unsigned long dev_iobase)
9102439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
9122439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9132439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
9142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s\n", __FUNCTION__);
9152439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
9162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
917d0a5a0b2SSimon Glass 	ioaddr = dev_iobase;
9182439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Stop the chip's Tx and Rx DMA processes. */
9202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W8(ChipCmd, 0x00);
9212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Disable interrupts by clearing the interrupt mask. */
9232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W16(IntrMask, 0x0000);
9242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	RTL_W32(RxMissed, 0);
9262439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < NUM_RX_DESC; i++) {
9282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tpc->RxBufferRing[i] = NULL;
9292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
9302439e4bfSJean-Christophe PLAGNIOL-VILLARD }
9312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
932d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH
rtl8169_eth_stop(struct udevice * dev)933d0a5a0b2SSimon Glass void rtl8169_eth_stop(struct udevice *dev)
934d0a5a0b2SSimon Glass {
935d0a5a0b2SSimon Glass 	struct rtl8169_private *priv = dev_get_priv(dev);
936d0a5a0b2SSimon Glass 
937d0a5a0b2SSimon Glass 	rtl_halt_common(priv->iobase);
938d0a5a0b2SSimon Glass }
939d0a5a0b2SSimon Glass #else
940d0a5a0b2SSimon Glass /**************************************************************************
941d0a5a0b2SSimon Glass HALT - Turn off ethernet interface
942d0a5a0b2SSimon Glass ***************************************************************************/
rtl_halt(struct eth_device * dev)943d0a5a0b2SSimon Glass static void rtl_halt(struct eth_device *dev)
944d0a5a0b2SSimon Glass {
945d0a5a0b2SSimon Glass 	rtl_halt_common(dev->iobase);
946d0a5a0b2SSimon Glass }
947d0a5a0b2SSimon Glass #endif
948d0a5a0b2SSimon Glass 
9492439e4bfSJean-Christophe PLAGNIOL-VILLARD /**************************************************************************
9502439e4bfSJean-Christophe PLAGNIOL-VILLARD INIT - Look for an adapter, this routine's visible to the outside
9512439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/
9522439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9532439e4bfSJean-Christophe PLAGNIOL-VILLARD #define board_found 1
9542439e4bfSJean-Christophe PLAGNIOL-VILLARD #define valid_link 0
rtl_init(unsigned long dev_ioaddr,const char * name,unsigned char * enetaddr)955d0a5a0b2SSimon Glass static int rtl_init(unsigned long dev_ioaddr, const char *name,
956d0a5a0b2SSimon Glass 		    unsigned char *enetaddr)
9572439e4bfSJean-Christophe PLAGNIOL-VILLARD {
9582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	static int board_idx = -1;
9592439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i, rc;
9602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int option = -1, Cap10_100 = 0, Cap1000 = 0;
9612439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9622439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
9632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf ("%s\n", __FUNCTION__);
9642439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
965d0a5a0b2SSimon Glass 	ioaddr = dev_ioaddr;
9662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	board_idx++;
9682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* point to private storage */
9702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	tpc = &tpx;
9712439e4bfSJean-Christophe PLAGNIOL-VILLARD 
972d0a5a0b2SSimon Glass 	rc = rtl8169_init_board(ioaddr, name);
9732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (rc)
9742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return rc;
9752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Get MAC address.  FIXME: read EEPROM */
9772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < MAC_ADDR_LEN; i++)
978d0a5a0b2SSimon Glass 		enetaddr[i] = RTL_R8(MAC0 + i);
9792439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9802439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
981db70b843SYoshihiro Shimoda 	printf("chipset = %d\n", tpc->chipset);
9822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf("MAC Address");
9832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < MAC_ADDR_LEN; i++)
984d0a5a0b2SSimon Glass 		printf(":%02x", enetaddr[i]);
9852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	putc('\n');
9862439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
9872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9882439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
9892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Print out some hardware info */
990d0a5a0b2SSimon Glass 	printf("%s: at ioaddr 0x%lx\n", name, ioaddr);
9912439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
9922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* if TBI is not endbled */
9942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (!(RTL_R8(PHYstatus) & TBI_Enable)) {
9952439e4bfSJean-Christophe PLAGNIOL-VILLARD 		int val = mdio_read(PHY_AUTO_NEGO_REG);
9962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
9972439e4bfSJean-Christophe PLAGNIOL-VILLARD 		option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx];
9982439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Force RTL8169 in 10/100/1000 Full/Half mode. */
9992439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (option > 0) {
10002439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
1001dbe25386SBin Meng 			printf("%s: Force-mode Enabled.\n", name);
10022439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
10032439e4bfSJean-Christophe PLAGNIOL-VILLARD 			Cap10_100 = 0, Cap1000 = 0;
10042439e4bfSJean-Christophe PLAGNIOL-VILLARD 			switch (option) {
10052439e4bfSJean-Christophe PLAGNIOL-VILLARD 			case _10_Half:
10062439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap10_100 = PHY_Cap_10_Half;
10072439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap1000 = PHY_Cap_Null;
10082439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
10092439e4bfSJean-Christophe PLAGNIOL-VILLARD 			case _10_Full:
10102439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap10_100 = PHY_Cap_10_Full;
10112439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap1000 = PHY_Cap_Null;
10122439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
10132439e4bfSJean-Christophe PLAGNIOL-VILLARD 			case _100_Half:
10142439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap10_100 = PHY_Cap_100_Half;
10152439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap1000 = PHY_Cap_Null;
10162439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
10172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			case _100_Full:
10182439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap10_100 = PHY_Cap_100_Full;
10192439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap1000 = PHY_Cap_Null;
10202439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
10212439e4bfSJean-Christophe PLAGNIOL-VILLARD 			case _1000_Full:
10222439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap10_100 = PHY_Cap_Null;
10232439e4bfSJean-Christophe PLAGNIOL-VILLARD 				Cap1000 = PHY_Cap_1000_Full;
10242439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
10252439e4bfSJean-Christophe PLAGNIOL-VILLARD 			default:
10262439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
10272439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
10282439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mdio_write(PHY_AUTO_NEGO_REG, Cap10_100 | (val & 0x1F));	/* leave PHY_AUTO_NEGO_REG bit4:0 unchanged */
10292439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mdio_write(PHY_1000_CTRL_REG, Cap1000);
10302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
10312439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
10322439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("%s: Auto-negotiation Enabled.\n",
1033dbe25386SBin Meng 			       name);
10342439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
10352439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* enable 10/100 Full/Half Mode, leave PHY_AUTO_NEGO_REG bit4:0 unchanged */
10362439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mdio_write(PHY_AUTO_NEGO_REG,
10372439e4bfSJean-Christophe PLAGNIOL-VILLARD 				   PHY_Cap_10_Half | PHY_Cap_10_Full |
10382439e4bfSJean-Christophe PLAGNIOL-VILLARD 				   PHY_Cap_100_Half | PHY_Cap_100_Full |
10392439e4bfSJean-Christophe PLAGNIOL-VILLARD 				   (val & 0x1F));
10402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* enable 1000 Full Mode */
10422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			mdio_write(PHY_1000_CTRL_REG, PHY_Cap_1000_Full);
10432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
10452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Enable auto-negotiation and restart auto-nigotiation */
10472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		mdio_write(PHY_CTRL_REG,
10482439e4bfSJean-Christophe PLAGNIOL-VILLARD 			   PHY_Enable_Auto_Nego | PHY_Restart_Auto_Nego);
10492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(100);
10502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10512439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* wait for auto-negotiation process */
10522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		for (i = 10000; i > 0; i--) {
10532439e4bfSJean-Christophe PLAGNIOL-VILLARD 			/* check if auto-negotiation complete */
10546a5e1d75SGuennadi Liakhovetski 			if (mdio_read(PHY_STAT_REG) & PHY_Auto_Nego_Comp) {
10552439e4bfSJean-Christophe PLAGNIOL-VILLARD 				udelay(100);
10562439e4bfSJean-Christophe PLAGNIOL-VILLARD 				option = RTL_R8(PHYstatus);
10572439e4bfSJean-Christophe PLAGNIOL-VILLARD 				if (option & _1000bpsF) {
10582439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
10592439e4bfSJean-Christophe PLAGNIOL-VILLARD 					printf("%s: 1000Mbps Full-duplex operation.\n",
1060dbe25386SBin Meng 					       name);
10612439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
10622439e4bfSJean-Christophe PLAGNIOL-VILLARD 				} else {
10632439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
10646a5e1d75SGuennadi Liakhovetski 					printf("%s: %sMbps %s-duplex operation.\n",
1065dbe25386SBin Meng 					       name,
10662439e4bfSJean-Christophe PLAGNIOL-VILLARD 					       (option & _100bps) ? "100" :
10672439e4bfSJean-Christophe PLAGNIOL-VILLARD 					       "10",
10682439e4bfSJean-Christophe PLAGNIOL-VILLARD 					       (option & FullDup) ? "Full" :
10692439e4bfSJean-Christophe PLAGNIOL-VILLARD 					       "Half");
10702439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
10712439e4bfSJean-Christophe PLAGNIOL-VILLARD 				}
10722439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
10732439e4bfSJean-Christophe PLAGNIOL-VILLARD 			} else {
10742439e4bfSJean-Christophe PLAGNIOL-VILLARD 				udelay(100);
10752439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
10762439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}		/* end for-loop to wait for auto-negotiation process */
10772439e4bfSJean-Christophe PLAGNIOL-VILLARD 
10782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
10792439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(100);
10802439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RTL8169
10812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf
10822439e4bfSJean-Christophe PLAGNIOL-VILLARD 		    ("%s: 1000Mbps Full-duplex operation, TBI Link %s!\n",
1083dbe25386SBin Meng 		     name,
10842439e4bfSJean-Christophe PLAGNIOL-VILLARD 		     (RTL_R32(TBICSR) & TBILinkOK) ? "OK" : "Failed");
10852439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
10862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
10872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1088dad3ba0fSThierry Reding 
1089d58acdcbSThierry Reding 	tpc->RxDescArray = rtl_alloc_descs(NUM_RX_DESC);
1090d58acdcbSThierry Reding 	if (!tpc->RxDescArray)
1091d58acdcbSThierry Reding 		return -ENOMEM;
1092d58acdcbSThierry Reding 
1093d58acdcbSThierry Reding 	tpc->TxDescArray = rtl_alloc_descs(NUM_TX_DESC);
1094d58acdcbSThierry Reding 	if (!tpc->TxDescArray)
1095d58acdcbSThierry Reding 		return -ENOMEM;
1096d58acdcbSThierry Reding 
1097d58acdcbSThierry Reding 	return 0;
10982439e4bfSJean-Christophe PLAGNIOL-VILLARD }
10992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1100d0a5a0b2SSimon Glass #ifndef CONFIG_DM_ETH
rtl8169_initialize(bd_t * bis)11012439e4bfSJean-Christophe PLAGNIOL-VILLARD int rtl8169_initialize(bd_t *bis)
11022439e4bfSJean-Christophe PLAGNIOL-VILLARD {
11032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	pci_dev_t devno;
11042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int card_number = 0;
11052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct eth_device *dev;
11062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 iobase;
11072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int idx=0;
11082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
11092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while(1){
11102287286bSThierry Reding 		unsigned int region;
11112287286bSThierry Reding 		u16 device;
1112d58acdcbSThierry Reding 		int err;
11132287286bSThierry Reding 
11142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Find RTL8169 */
11152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if ((devno = pci_find_devices(supported, idx++)) < 0)
11162439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
11172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
11182287286bSThierry Reding 		pci_read_config_word(devno, PCI_DEVICE_ID, &device);
11192287286bSThierry Reding 		switch (device) {
11202287286bSThierry Reding 		case 0x8168:
11212287286bSThierry Reding 			region = 2;
11222287286bSThierry Reding 			break;
11232287286bSThierry Reding 
11242287286bSThierry Reding 		default:
11252287286bSThierry Reding 			region = 1;
11262287286bSThierry Reding 			break;
11272287286bSThierry Reding 		}
11282287286bSThierry Reding 
11292287286bSThierry Reding 		pci_read_config_dword(devno, PCI_BASE_ADDRESS_0 + (region * 4), &iobase);
11302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		iobase &= ~0xf;
11312439e4bfSJean-Christophe PLAGNIOL-VILLARD 
11322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		debug ("rtl8169: REALTEK RTL8169 @0x%x\n", iobase);
11332439e4bfSJean-Christophe PLAGNIOL-VILLARD 
11342439e4bfSJean-Christophe PLAGNIOL-VILLARD 		dev = (struct eth_device *)malloc(sizeof *dev);
1135f4eaef7bSNobuhiro Iwamatsu 		if (!dev) {
1136f4eaef7bSNobuhiro Iwamatsu 			printf("Can not allocate memory of rtl8169\n");
1137f4eaef7bSNobuhiro Iwamatsu 			break;
1138f4eaef7bSNobuhiro Iwamatsu 		}
11392439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1140f4eaef7bSNobuhiro Iwamatsu 		memset(dev, 0, sizeof(*dev));
11412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		sprintf (dev->name, "RTL8169#%d", card_number);
11422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1143744152f8SThierry Reding 		dev->priv = (void *)(unsigned long)devno;
11446a5e1d75SGuennadi Liakhovetski 		dev->iobase = (int)pci_mem_to_phys(devno, iobase);
11452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
11462439e4bfSJean-Christophe PLAGNIOL-VILLARD 		dev->init = rtl_reset;
11472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		dev->halt = rtl_halt;
11482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		dev->send = rtl_send;
11492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		dev->recv = rtl_recv;
11502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1151d0a5a0b2SSimon Glass 		err = rtl_init(dev->iobase, dev->name, dev->enetaddr);
1152d58acdcbSThierry Reding 		if (err < 0) {
1153d58acdcbSThierry Reding 			printf(pr_fmt("failed to initialize card: %d\n"), err);
1154d58acdcbSThierry Reding 			free(dev);
1155d58acdcbSThierry Reding 			continue;
1156d58acdcbSThierry Reding 		}
11572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1158d58acdcbSThierry Reding 		eth_register (dev);
11592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
11602439e4bfSJean-Christophe PLAGNIOL-VILLARD 		card_number++;
11612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
11622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return card_number;
11632439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1164d0a5a0b2SSimon Glass #endif
1165d0a5a0b2SSimon Glass 
1166d0a5a0b2SSimon Glass #ifdef CONFIG_DM_ETH
rtl8169_eth_probe(struct udevice * dev)1167d0a5a0b2SSimon Glass static int rtl8169_eth_probe(struct udevice *dev)
1168d0a5a0b2SSimon Glass {
1169d0a5a0b2SSimon Glass 	struct pci_child_platdata *pplat = dev_get_parent_platdata(dev);
1170d0a5a0b2SSimon Glass 	struct rtl8169_private *priv = dev_get_priv(dev);
1171d0a5a0b2SSimon Glass 	struct eth_pdata *plat = dev_get_platdata(dev);
1172d0a5a0b2SSimon Glass 	u32 iobase;
1173d0a5a0b2SSimon Glass 	int region;
1174d0a5a0b2SSimon Glass 	int ret;
1175d0a5a0b2SSimon Glass 
1176d0a5a0b2SSimon Glass 	debug("rtl8169: REALTEK RTL8169 @0x%x\n", iobase);
1177d0a5a0b2SSimon Glass 	switch (pplat->device) {
1178d0a5a0b2SSimon Glass 	case 0x8168:
1179d0a5a0b2SSimon Glass 		region = 2;
1180d0a5a0b2SSimon Glass 		break;
1181d0a5a0b2SSimon Glass 	default:
1182d0a5a0b2SSimon Glass 		region = 1;
1183d0a5a0b2SSimon Glass 		break;
1184d0a5a0b2SSimon Glass 	}
1185552ddbe3SSimon Glass 	dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0 + region * 4, &iobase);
1186d0a5a0b2SSimon Glass 	iobase &= ~0xf;
1187552ddbe3SSimon Glass 	priv->iobase = (int)dm_pci_mem_to_phys(dev, iobase);
1188d0a5a0b2SSimon Glass 
1189d0a5a0b2SSimon Glass 	ret = rtl_init(priv->iobase, dev->name, plat->enetaddr);
1190d0a5a0b2SSimon Glass 	if (ret < 0) {
1191d0a5a0b2SSimon Glass 		printf(pr_fmt("failed to initialize card: %d\n"), ret);
1192d0a5a0b2SSimon Glass 		return ret;
1193d0a5a0b2SSimon Glass 	}
1194d0a5a0b2SSimon Glass 
1195d0a5a0b2SSimon Glass 	return 0;
1196d0a5a0b2SSimon Glass }
1197d0a5a0b2SSimon Glass 
1198d0a5a0b2SSimon Glass static const struct eth_ops rtl8169_eth_ops = {
1199d0a5a0b2SSimon Glass 	.start	= rtl8169_eth_start,
1200d0a5a0b2SSimon Glass 	.send	= rtl8169_eth_send,
1201d0a5a0b2SSimon Glass 	.recv	= rtl8169_eth_recv,
1202d0a5a0b2SSimon Glass 	.stop	= rtl8169_eth_stop,
1203d0a5a0b2SSimon Glass };
1204d0a5a0b2SSimon Glass 
1205d0a5a0b2SSimon Glass static const struct udevice_id rtl8169_eth_ids[] = {
1206d0a5a0b2SSimon Glass 	{ .compatible = "realtek,rtl8169" },
1207d0a5a0b2SSimon Glass 	{ }
1208d0a5a0b2SSimon Glass };
1209d0a5a0b2SSimon Glass 
1210d0a5a0b2SSimon Glass U_BOOT_DRIVER(eth_rtl8169) = {
1211d0a5a0b2SSimon Glass 	.name	= "eth_rtl8169",
1212d0a5a0b2SSimon Glass 	.id	= UCLASS_ETH,
1213d0a5a0b2SSimon Glass 	.of_match = rtl8169_eth_ids,
1214d0a5a0b2SSimon Glass 	.probe	= rtl8169_eth_probe,
1215d0a5a0b2SSimon Glass 	.ops	= &rtl8169_eth_ops,
1216d0a5a0b2SSimon Glass 	.priv_auto_alloc_size = sizeof(struct rtl8169_private),
1217d0a5a0b2SSimon Glass 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
1218d0a5a0b2SSimon Glass };
1219d0a5a0b2SSimon Glass 
1220d0a5a0b2SSimon Glass U_BOOT_PCI_DEVICE(eth_rtl8169, supported);
1221d0a5a0b2SSimon Glass #endif
1222