12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * rtl8139.c : U-Boot driver for the RealTek RTL8139 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * Masami Komiya (mkomiya@sonare.it) 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * Most part is taken from rtl8139.c of etherboot 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * 82439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 92439e4bfSJean-Christophe PLAGNIOL-VILLARD 102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* rtl8139.c - etherboot driver for the Realtek 8139 chipset 112439e4bfSJean-Christophe PLAGNIOL-VILLARD 122439e4bfSJean-Christophe PLAGNIOL-VILLARD ported from the linux driver written by Donald Becker 132439e4bfSJean-Christophe PLAGNIOL-VILLARD by Rainer Bawidamann (Rainer.Bawidamann@informatik.uni-ulm.de) 1999 142439e4bfSJean-Christophe PLAGNIOL-VILLARD 152439e4bfSJean-Christophe PLAGNIOL-VILLARD This software may be used and distributed according to the terms 162439e4bfSJean-Christophe PLAGNIOL-VILLARD of the GNU Public License, incorporated herein by reference. 172439e4bfSJean-Christophe PLAGNIOL-VILLARD 182439e4bfSJean-Christophe PLAGNIOL-VILLARD changes to the original driver: 192439e4bfSJean-Christophe PLAGNIOL-VILLARD - removed support for interrupts, switching to polling mode (yuck!) 202439e4bfSJean-Christophe PLAGNIOL-VILLARD - removed support for the 8129 chip (external MII) 212439e4bfSJean-Christophe PLAGNIOL-VILLARD 222439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 232439e4bfSJean-Christophe PLAGNIOL-VILLARD 242439e4bfSJean-Christophe PLAGNIOL-VILLARD /*********************************************************************/ 252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Revision History */ 262439e4bfSJean-Christophe PLAGNIOL-VILLARD /*********************************************************************/ 272439e4bfSJean-Christophe PLAGNIOL-VILLARD 282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 292439e4bfSJean-Christophe PLAGNIOL-VILLARD 28 Dec 2002 ken_yap@users.sourceforge.net (Ken Yap) 302439e4bfSJean-Christophe PLAGNIOL-VILLARD Put in virt_to_bus calls to allow Etherboot relocation. 312439e4bfSJean-Christophe PLAGNIOL-VILLARD 322439e4bfSJean-Christophe PLAGNIOL-VILLARD 06 Apr 2001 ken_yap@users.sourceforge.net (Ken Yap) 332439e4bfSJean-Christophe PLAGNIOL-VILLARD Following email from Hyun-Joon Cha, added a disable routine, otherwise 342439e4bfSJean-Christophe PLAGNIOL-VILLARD NIC remains live and can crash the kernel later. 352439e4bfSJean-Christophe PLAGNIOL-VILLARD 362439e4bfSJean-Christophe PLAGNIOL-VILLARD 4 Feb 2000 espenlaub@informatik.uni-ulm.de (Klaus Espenlaub) 372439e4bfSJean-Christophe PLAGNIOL-VILLARD Shuffled things around, removed the leftovers from the 8129 support 382439e4bfSJean-Christophe PLAGNIOL-VILLARD that was in the Linux driver and added a bit more 8139 definitions. 392439e4bfSJean-Christophe PLAGNIOL-VILLARD Moved the 8K receive buffer to a fixed, available address outside the 402439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x98000-0x9ffff range. This is a bit of a hack, but currently the only 412439e4bfSJean-Christophe PLAGNIOL-VILLARD way to make room for the Etherboot features that need substantial amounts 422439e4bfSJean-Christophe PLAGNIOL-VILLARD of code like the ANSI console support. Currently the buffer is just below 432439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x10000, so this even conforms to the tagged boot image specification, 442439e4bfSJean-Christophe PLAGNIOL-VILLARD which reserves the ranges 0x00000-0x10000 and 0x98000-0xA0000. My 452439e4bfSJean-Christophe PLAGNIOL-VILLARD interpretation of this "reserved" is that Etherboot may do whatever it 462439e4bfSJean-Christophe PLAGNIOL-VILLARD likes, as long as its environment is kept intact (like the BIOS 472439e4bfSJean-Christophe PLAGNIOL-VILLARD variables). Hopefully fixed rtl_poll() once and for all. The symptoms 482439e4bfSJean-Christophe PLAGNIOL-VILLARD were that if Etherboot was left at the boot menu for several minutes, the 492439e4bfSJean-Christophe PLAGNIOL-VILLARD first eth_poll failed. Seems like I am the only person who does this. 502439e4bfSJean-Christophe PLAGNIOL-VILLARD First of all I fixed the debugging code and then set out for a long bug 512439e4bfSJean-Christophe PLAGNIOL-VILLARD hunting session. It took me about a week full time work - poking around 522439e4bfSJean-Christophe PLAGNIOL-VILLARD various places in the driver, reading Don Becker's and Jeff Garzik's Linux 532439e4bfSJean-Christophe PLAGNIOL-VILLARD driver and even the FreeBSD driver (what a piece of crap!) - and 542439e4bfSJean-Christophe PLAGNIOL-VILLARD eventually spotted the nasty thing: the transmit routine was acknowledging 552439e4bfSJean-Christophe PLAGNIOL-VILLARD each and every interrupt pending, including the RxOverrun and RxFIFIOver 562439e4bfSJean-Christophe PLAGNIOL-VILLARD interrupts. This confused the RTL8139 thoroughly. It destroyed the 572439e4bfSJean-Christophe PLAGNIOL-VILLARD Rx ring contents by dumping the 2K FIFO contents right where we wanted to 582439e4bfSJean-Christophe PLAGNIOL-VILLARD get the next packet. Oh well, what fun. 592439e4bfSJean-Christophe PLAGNIOL-VILLARD 602439e4bfSJean-Christophe PLAGNIOL-VILLARD 18 Jan 2000 mdc@thinguin.org (Marty Connor) 612439e4bfSJean-Christophe PLAGNIOL-VILLARD Drastically simplified error handling. Basically, if any error 622439e4bfSJean-Christophe PLAGNIOL-VILLARD in transmission or reception occurs, the card is reset. 632439e4bfSJean-Christophe PLAGNIOL-VILLARD Also, pointed all transmit descriptors to the same buffer to 642439e4bfSJean-Christophe PLAGNIOL-VILLARD save buffer space. This should decrease driver size and avoid 652439e4bfSJean-Christophe PLAGNIOL-VILLARD corruption because of exceeding 32K during runtime. 662439e4bfSJean-Christophe PLAGNIOL-VILLARD 672439e4bfSJean-Christophe PLAGNIOL-VILLARD 28 Jul 1999 (Matthias Meixner - meixner@rbg.informatik.tu-darmstadt.de) 682439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_poll was quite broken: it used the RxOK interrupt flag instead 692439e4bfSJean-Christophe PLAGNIOL-VILLARD of the RxBufferEmpty flag which often resulted in very bad 702439e4bfSJean-Christophe PLAGNIOL-VILLARD transmission performace - below 1kBytes/s. 712439e4bfSJean-Christophe PLAGNIOL-VILLARD 722439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 732439e4bfSJean-Christophe PLAGNIOL-VILLARD 742439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 752439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 762439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 770b252f50SBen Warren #include <netdev.h> 782439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 792439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 802439e4bfSJean-Christophe PLAGNIOL-VILLARD 81d1276c76SShinya Kuribayashi #define RTL_TIMEOUT 100000 822439e4bfSJean-Christophe PLAGNIOL-VILLARD 832439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_FRAME_LEN 1514 842439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ALEN 6 852439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ZLEN 60 862439e4bfSJean-Christophe PLAGNIOL-VILLARD 872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PCI Tuning Parameters 882439e4bfSJean-Christophe PLAGNIOL-VILLARD Threshold is bytes transferred to chip before transmission starts. */ 892439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_FIFO_THRESH 256 /* In bytes, rounded down to 32 byte units. */ 902439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_FIFO_THRESH 4 /* Rx buffer level before first PCI xfer. */ 912439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 bytes */ 922439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DMA_BURST 4 /* Calculate as 16<<val. */ 932439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 4 /* Number of Tx descriptor registers. */ 942439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_SIZE ETH_FRAME_LEN /* FCS is added by the chip */ 952439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_LEN_IDX 0 /* 0, 1, 2 is allowed - 8,16,32K rx buffer */ 962439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX) 972439e4bfSJean-Christophe PLAGNIOL-VILLARD 982439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_TX 992439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RX 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD #define currticks() get_timer(0) 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD #define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)dev->priv, a) 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a) 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Symbolic offsets to registers. */ 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8139_registers { 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD MAC0=0, /* Ethernet hardware address. */ 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD MAR0=8, /* Multicast filter. */ 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD TxStatus0=0x10, /* Transmit status (four 32bit registers). */ 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD TxAddr0=0x20, /* Tx descriptors (also four 32bit). */ 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBuf=0x30, RxEarlyCnt=0x34, RxEarlyStatus=0x36, 1122439e4bfSJean-Christophe PLAGNIOL-VILLARD ChipCmd=0x37, RxBufPtr=0x38, RxBufAddr=0x3A, 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrMask=0x3C, IntrStatus=0x3E, 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD TxConfig=0x40, RxConfig=0x44, 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD Timer=0x48, /* general-purpose counter. */ 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMissed=0x4C, /* 24 bits valid, write clears. */ 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346=0x50, Config0=0x51, Config1=0x52, 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD TimerIntrReg=0x54, /* intr if gp counter reaches this value */ 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD MediaStatus=0x58, 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD Config3=0x59, 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD MultiIntr=0x5C, 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD RevisionID=0x5E, /* revision of the RTL8139 chip */ 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD TxSummary=0x60, 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD MII_BMCR=0x62, MII_BMSR=0x64, NWayAdvert=0x66, NWayLPAR=0x68, 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD NWayExpansion=0x6A, 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD DisconnectCnt=0x6C, FalseCarrierCnt=0x6E, 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD NWayTestReg=0x70, 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCnt=0x72, /* packet received counter */ 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD CSCR=0x74, /* chip status and configuration register */ 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD PhyParm1=0x78,TwisterParm=0x7c,PhyParm2=0x80, /* undocumented */ 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* from 0x84 onwards are a number of power management/wakeup frame 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD * definitions we will probably never need to know about. */ 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD enum ChipCmdBits { 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdReset=0x10, CmdRxEnb=0x08, CmdTxEnb=0x04, RxBufEmpty=0x01, }; 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Interrupt register bits, using my own meaningful names. */ 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD enum IntrStatusBits { 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD PCIErr=0x8000, PCSTimeout=0x4000, CableLenChange= 0x2000, 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFIFOOver=0x40, RxUnderrun=0x20, RxOverflow=0x10, 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD TxErr=0x08, TxOK=0x04, RxErr=0x02, RxOK=0x01, 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD enum TxStatusBits { 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD TxHostOwns=0x2000, TxUnderrun=0x4000, TxStatOK=0x8000, 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOutOfWindow=0x20000000, TxAborted=0x40000000, 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD TxCarrierLost=0x80000000, 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RxStatusBits { 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMulticast=0x8000, RxPhysical=0x4000, RxBroadcast=0x2000, 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBadSymbol=0x0020, RxRunt=0x0010, RxTooLong=0x0008, RxCRCErr=0x0004, 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBadAlign=0x0002, RxStatusOK=0x0001, 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD enum MediaStatusBits { 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD MSRTxFlowEnable=0x80, MSRRxFlowEnable=0x40, MSRSpeed10=0x08, 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD MSRLinkFail=0x04, MSRRxPauseFlag=0x02, MSRTxPauseFlag=0x01, 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD enum MIIBMCRBits { 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD BMCRReset=0x8000, BMCRSpeed100=0x2000, BMCRNWayEnable=0x1000, 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD BMCRRestartNWay=0x0200, BMCRDuplex=0x0100, 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD enum CSCRBits { 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD CSCR_LinkOKBit=0x0400, CSCR_LinkChangeBit=0x0800, 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD CSCR_LinkStatusBits=0x0f000, CSCR_LinkDownOffCmd=0x003c0, 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD CSCR_LinkDownCmd=0x0f3c0, 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Bits in RxConfig. */ 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD enum rx_mode_bits { 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgWrap=0x80, 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptErr=0x20, AcceptRunt=0x10, AcceptBroadcast=0x08, 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMulticast=0x04, AcceptMyPhys=0x02, AcceptAllPhys=0x01, 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD static int ioaddr; 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int cur_rx,cur_tx; 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The RTL8139 can only transmit from a contiguous, aligned memory block. */ 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char tx_buffer[TX_BUF_SIZE] __attribute__((aligned(4))); 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char rx_ring[RX_BUF_LEN+16] __attribute__((aligned(4))); 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl8139_probe(struct eth_device *dev, bd_t *bis); 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD static int read_eeprom(int location, int addr_len); 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_reset(struct eth_device *dev); 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_transmit(struct eth_device *dev, volatile void *packet, int length); 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_poll(struct eth_device *dev); 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_disable(struct eth_device *dev); 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP/* This driver already accepts all b/mcast */ 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_bcast_addr (struct eth_device *dev, u8 bcast_mac, u8 set) 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD return (0); 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139}, 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_8139}, 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD {} 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD int rtl8139_initialize(bd_t *bis) 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devno; 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0; 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 iobase; 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD int idx=0; 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD while(1){ 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find RTL8139 */ 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((devno = pci_find_devices(supported, idx++)) < 0) 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase); 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= ~0xf; 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("rtl8139: REALTEK RTL8139 @0x%x\n", iobase); 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf (dev->name, "RTL8139#%d", card_number); 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *) devno; 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = (int)bus_to_phys(iobase); 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = rtl8139_probe; 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = rtl_disable; 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = rtl_transmit; 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = rtl_poll; 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->mcast = rtl_bcast_addr; 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register (dev); 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++; 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte (devno, PCI_LATENCY_TIMER, 0x20); 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10 * 1000); 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number; 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl8139_probe(struct eth_device *dev, bd_t *bis) 2492439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2502439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD int speed10, fullduplex; 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD int addr_len; 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short *ap = (unsigned short *)dev->enetaddr; 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Bring the chip out of low-power mode. */ 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(0x00, ioaddr + Config1); 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD addr_len = read_eeprom(0,8) == 0x8129 ? 8 : 6; 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 3; i++) 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD *ap++ = le16_to_cpu (read_eeprom(i + 7, addr_len)); 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD speed10 = inb(ioaddr + MediaStatus) & MSRSpeed10; 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD fullduplex = inw(ioaddr + MII_BMCR) & BMCRDuplex; 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_reset(dev); 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD if (inb(ioaddr + MediaStatus) & MSRLinkFail) { 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Cable not connected or other link failure\n"); 271422b1a01SBen Warren return -1 ; 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD 274422b1a01SBen Warren return 0; 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Serial EEPROM section. */ 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* EEPROM_Ctrl bits. */ 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */ 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_CS 0x08 /* EEPROM chip select. */ 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */ 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_0 0x00 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_1 0x02 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_DATA_READ 0x01 /* EEPROM chip data out. */ 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_ENB (0x80 | EE_CS) 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD 2882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD Delay between EEPROM clock transitions. 290*8ed44d91SWolfgang Denk No extra delay is needed with 33MHz PCI, but 66MHz may change this. 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD #define eeprom_delay() inl(ee_addr) 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The EEPROM commands include the alway-set leading bit. */ 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_CMD (5) 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_READ_CMD (6) 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_ERASE_CMD (7) 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD static int read_eeprom(int location, int addr_len) 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int retval = 0; 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD long ee_addr = ioaddr + Cfg9346; 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD int read_cmd = location | (EE_READ_CMD << addr_len); 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB & ~EE_CS, ee_addr); 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB, ee_addr); 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift the read command bits out. */ 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 4 + addr_len; i >= 0; i--) { 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD int dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0; 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB | dataval, ee_addr); 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB | dataval | EE_SHIFT_CLK, ee_addr); 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB, ee_addr); 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 16; i > 0; i--) { 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB | EE_SHIFT_CLK, ee_addr); 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD retval = (retval << 1) | ((inb(ee_addr) & EE_DATA_READ) ? 1 : 0); 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB, ee_addr); 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Terminate the EEPROM access. */ 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(~EE_CS, ee_addr); 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD return retval; 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD static const unsigned int rtl8139_rx_config = 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_BUF_LEN_IDX << 11) | 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_FIFO_THRESH << 13) | 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_DMA_BURST << 8); 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD static void set_rx_mode(struct eth_device *dev) { 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int mc_filter[2]; 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD int rx_mode; 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* !IFF_PROMISC */ 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys; 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD mc_filter[1] = mc_filter[0] = 0xffffffff; 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(rtl8139_rx_config | rx_mode, ioaddr + RxConfig); 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(mc_filter[0], ioaddr + MAR0 + 0); 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(mc_filter[1], ioaddr + MAR0 + 4); 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_reset(struct eth_device *dev) 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(CmdReset, ioaddr + ChipCmd); 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = 0; 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_tx = 0; 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Give the chip 10ms to finish the reset. */ 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i=0; i<100; ++i){ 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((inb(ioaddr + ChipCmd) & CmdReset) == 0) break; 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (100); /* wait 100us */ 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < ETH_ALEN; i++) 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(dev->enetaddr[i], ioaddr + MAC0 + i); 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Must enable Tx/Rx before setting transfer thresholds! */ 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(CmdRxEnb | CmdTxEnb, ioaddr + ChipCmd); 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD outl((RX_FIFO_THRESH<<13) | (RX_BUF_LEN_IDX<<11) | (RX_DMA_BURST<<8), 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr + RxConfig); /* accept no frames yet! */ 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD outl((TX_DMA_BURST<<8)|0x03000000, ioaddr + TxConfig); 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The Linux driver changes Config1 here to use a different LED pattern 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD * for half duplex or full/autodetect duplex (for full/autodetect, the 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD * outputs are TX/RX, Link10/100, FULL, while for half duplex it uses 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD * TX/RX, Link100, Link10). This is messy, because it doesn't match 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD * the inscription on the mounting bracket. It should not be changed 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD * from the configuration EEPROM default, because the card manufacturer 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD * should have set that to match the card. */ 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RX 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx ring address is %X\n",(unsigned long)rx_ring); 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 39096a23674SShinya Kuribayashi flush_cache((unsigned long)rx_ring, RX_BUF_LEN); 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(phys_to_bus((int)rx_ring), ioaddr + RxBuf); 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If we add multicast support, the MAR0 register would have to be 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD * initialized to 0xffffffffffffffff (two 32 bit accesses). Etherboot 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD * only needs broadcast (for ARP/RARP/BOOTP/DHCP) and unicast. */ 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(CmdRxEnb | CmdTxEnb, ioaddr + ChipCmd); 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(rtl8139_rx_config, ioaddr + RxConfig); 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Start the chip's Tx and Rx process. */ 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0, ioaddr + RxMissed); 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* set_rx_mode */ 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD set_rx_mode(dev); 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable all known interrupts by setting the interrupt mask. */ 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(0, ioaddr + IntrMask); 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_transmit(struct eth_device *dev, volatile void *packet, int length) 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD { 413d1276c76SShinya Kuribayashi unsigned int status; 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long txstatus; 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int len = length; 416d1276c76SShinya Kuribayashi int i = 0; 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy((char *)tx_buffer, (char *)packet, (int)length); 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_TX 4232439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("sending %d bytes\n", len); 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Note: RTL8139 doesn't auto-pad, send minimum payload (another 4 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD * bytes are sent automatically for the FCS, totalling to 64 bytes). */ 4282439e4bfSJean-Christophe PLAGNIOL-VILLARD while (len < ETH_ZLEN) { 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_buffer[len++] = '\0'; 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD 43296a23674SShinya Kuribayashi flush_cache((unsigned long)tx_buffer, length); 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(phys_to_bus((int)tx_buffer), ioaddr + TxAddr0 + cur_tx*4); 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(((TX_FIFO_THRESH<<11) & 0x003f0000) | len, 4352439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr + TxStatus0 + cur_tx*4); 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD status = inw(ioaddr + IntrStatus); 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Only acknlowledge interrupt sources we can properly handle 4402439e4bfSJean-Christophe PLAGNIOL-VILLARD * here - the RxOverflow/RxFIFOOver MUST be handled in the 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD * rtl_poll() function. */ 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(status & (TxOK | TxErr | PCIErr), ioaddr + IntrStatus); 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & (TxOK | TxErr | PCIErr)) != 0) break; 444d1276c76SShinya Kuribayashi udelay(10); 445d1276c76SShinya Kuribayashi } while (i++ < RTL_TIMEOUT); 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD txstatus = inl(ioaddr + TxStatus0 + cur_tx*4); 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & TxOK) { 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_tx = (cur_tx + 1) % NUM_TX_DESC; 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_TX 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("tx done (%d ticks), status %hX txstatus %X\n", 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD to-currticks(), status, txstatus); 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD return length; 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_TX 458d1276c76SShinya Kuribayashi printf("tx timeout/error (%d usecs), status %hX txstatus %X\n", 459d1276c76SShinya Kuribayashi 10*i, status, txstatus); 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_reset(dev); 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_poll(struct eth_device *dev) 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int status; 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int ring_offs; 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int rx_size, rx_status; 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD int length=0; 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD if (inb(ioaddr + ChipCmd) & RxBufEmpty) { 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD status = inw(ioaddr + IntrStatus); 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD /* See below for the rest of the interrupt acknowledges. */ 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(status & ~(RxFIFOOver | RxOverflow | RxOK), ioaddr + IntrStatus); 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RX 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rtl_poll: int %hX ", status); 4862439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 4872439e4bfSJean-Christophe PLAGNIOL-VILLARD 4882439e4bfSJean-Christophe PLAGNIOL-VILLARD ring_offs = cur_rx % RX_BUF_LEN; 48996a23674SShinya Kuribayashi /* ring_offs is guaranteed being 4-byte aligned */ 490c2f896b8SShinya Kuribayashi rx_status = le32_to_cpu(*(unsigned int *)(rx_ring + ring_offs)); 4912439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_size = rx_status >> 16; 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_status &= 0xffff; 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((rx_status & (RxBadSymbol|RxRunt|RxTooLong|RxCRCErr|RxBadAlign)) || 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD (rx_size < ETH_ZLEN) || (rx_size > ETH_FRAME_LEN + 4)) { 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx error %hX\n", rx_status); 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_reset(dev); /* this clears all interrupts still pending */ 4982439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4992439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5002439e4bfSJean-Christophe PLAGNIOL-VILLARD 5012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Received a good packet */ 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD length = rx_size - 4; /* no one cares about the FCS */ 5032439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ring_offs+4+rx_size-4 > RX_BUF_LEN) { 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD int semi_count = RX_BUF_LEN - ring_offs - 4; 5052439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char rxdata[RX_BUF_LEN]; 5062439e4bfSJean-Christophe PLAGNIOL-VILLARD 5072439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(rxdata, rx_ring + ring_offs + 4, semi_count); 5082439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(&(rxdata[semi_count]), rx_ring, rx_size-4-semi_count); 5092439e4bfSJean-Christophe PLAGNIOL-VILLARD 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(rxdata, length); 5112439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RX 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx packet %d+%d bytes", semi_count,rx_size-4-semi_count); 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(rx_ring + ring_offs + 4, length); 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RX 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx packet %d bytes", rx_size-4); 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52096a23674SShinya Kuribayashi flush_cache((unsigned long)rx_ring, RX_BUF_LEN); 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = (cur_rx + rx_size + 4 + 3) & ~3; 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(cur_rx - 16, ioaddr + RxBufPtr); 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* See RTL8139 Programming Guide V0.1 for the official handling of 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Rx overflow situations. The document itself contains basically no 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD * usable information, except for a few exception handling rules. */ 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(status & (RxFIFOOver | RxOverflow | RxOK), ioaddr + IntrStatus); 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD return length; 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_disable(struct eth_device *dev) 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the chip */ 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(CmdReset, ioaddr + ChipCmd); 5392439e4bfSJean-Christophe PLAGNIOL-VILLARD 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Give the chip 10ms to finish the reset. */ 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i=0; i<100; ++i){ 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((inb(ioaddr + ChipCmd) & CmdReset) == 0) break; 5432439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (100); /* wait 100us */ 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5452439e4bfSJean-Christophe PLAGNIOL-VILLARD } 546