1*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * rtl8139.c : U-Boot driver for the RealTek RTL8139 3*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Masami Komiya (mkomiya@sonare.it) 5*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 6*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Most part is taken from rtl8139.c of etherboot 7*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 8*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 9*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 10*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* rtl8139.c - etherboot driver for the Realtek 8139 chipset 11*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 12*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ported from the linux driver written by Donald Becker 13*2439e4bfSJean-Christophe PLAGNIOL-VILLARD by Rainer Bawidamann (Rainer.Bawidamann@informatik.uni-ulm.de) 1999 14*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 15*2439e4bfSJean-Christophe PLAGNIOL-VILLARD This software may be used and distributed according to the terms 16*2439e4bfSJean-Christophe PLAGNIOL-VILLARD of the GNU Public License, incorporated herein by reference. 17*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 18*2439e4bfSJean-Christophe PLAGNIOL-VILLARD changes to the original driver: 19*2439e4bfSJean-Christophe PLAGNIOL-VILLARD - removed support for interrupts, switching to polling mode (yuck!) 20*2439e4bfSJean-Christophe PLAGNIOL-VILLARD - removed support for the 8129 chip (external MII) 21*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 22*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 23*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 24*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*********************************************************************/ 25*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Revision History */ 26*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*********************************************************************/ 27*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 28*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 29*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 28 Dec 2002 ken_yap@users.sourceforge.net (Ken Yap) 30*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Put in virt_to_bus calls to allow Etherboot relocation. 31*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 32*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 06 Apr 2001 ken_yap@users.sourceforge.net (Ken Yap) 33*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Following email from Hyun-Joon Cha, added a disable routine, otherwise 34*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NIC remains live and can crash the kernel later. 35*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 36*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4 Feb 2000 espenlaub@informatik.uni-ulm.de (Klaus Espenlaub) 37*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Shuffled things around, removed the leftovers from the 8129 support 38*2439e4bfSJean-Christophe PLAGNIOL-VILLARD that was in the Linux driver and added a bit more 8139 definitions. 39*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Moved the 8K receive buffer to a fixed, available address outside the 40*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x98000-0x9ffff range. This is a bit of a hack, but currently the only 41*2439e4bfSJean-Christophe PLAGNIOL-VILLARD way to make room for the Etherboot features that need substantial amounts 42*2439e4bfSJean-Christophe PLAGNIOL-VILLARD of code like the ANSI console support. Currently the buffer is just below 43*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x10000, so this even conforms to the tagged boot image specification, 44*2439e4bfSJean-Christophe PLAGNIOL-VILLARD which reserves the ranges 0x00000-0x10000 and 0x98000-0xA0000. My 45*2439e4bfSJean-Christophe PLAGNIOL-VILLARD interpretation of this "reserved" is that Etherboot may do whatever it 46*2439e4bfSJean-Christophe PLAGNIOL-VILLARD likes, as long as its environment is kept intact (like the BIOS 47*2439e4bfSJean-Christophe PLAGNIOL-VILLARD variables). Hopefully fixed rtl_poll() once and for all. The symptoms 48*2439e4bfSJean-Christophe PLAGNIOL-VILLARD were that if Etherboot was left at the boot menu for several minutes, the 49*2439e4bfSJean-Christophe PLAGNIOL-VILLARD first eth_poll failed. Seems like I am the only person who does this. 50*2439e4bfSJean-Christophe PLAGNIOL-VILLARD First of all I fixed the debugging code and then set out for a long bug 51*2439e4bfSJean-Christophe PLAGNIOL-VILLARD hunting session. It took me about a week full time work - poking around 52*2439e4bfSJean-Christophe PLAGNIOL-VILLARD various places in the driver, reading Don Becker's and Jeff Garzik's Linux 53*2439e4bfSJean-Christophe PLAGNIOL-VILLARD driver and even the FreeBSD driver (what a piece of crap!) - and 54*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eventually spotted the nasty thing: the transmit routine was acknowledging 55*2439e4bfSJean-Christophe PLAGNIOL-VILLARD each and every interrupt pending, including the RxOverrun and RxFIFIOver 56*2439e4bfSJean-Christophe PLAGNIOL-VILLARD interrupts. This confused the RTL8139 thoroughly. It destroyed the 57*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Rx ring contents by dumping the 2K FIFO contents right where we wanted to 58*2439e4bfSJean-Christophe PLAGNIOL-VILLARD get the next packet. Oh well, what fun. 59*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 60*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 18 Jan 2000 mdc@thinguin.org (Marty Connor) 61*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Drastically simplified error handling. Basically, if any error 62*2439e4bfSJean-Christophe PLAGNIOL-VILLARD in transmission or reception occurs, the card is reset. 63*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Also, pointed all transmit descriptors to the same buffer to 64*2439e4bfSJean-Christophe PLAGNIOL-VILLARD save buffer space. This should decrease driver size and avoid 65*2439e4bfSJean-Christophe PLAGNIOL-VILLARD corruption because of exceeding 32K during runtime. 66*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 67*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 28 Jul 1999 (Matthias Meixner - meixner@rbg.informatik.tu-darmstadt.de) 68*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_poll was quite broken: it used the RxOK interrupt flag instead 69*2439e4bfSJean-Christophe PLAGNIOL-VILLARD of the RxBufferEmpty flag which often resulted in very bad 70*2439e4bfSJean-Christophe PLAGNIOL-VILLARD transmission performace - below 1kBytes/s. 71*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 72*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 73*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 74*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 75*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 76*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 77*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 78*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 79*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 80*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI) && \ 81*2439e4bfSJean-Christophe PLAGNIOL-VILLARD defined(CONFIG_RTL8139) 82*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 83*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TICKS_PER_SEC CFG_HZ 84*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TICKS_PER_MS (TICKS_PER_SEC/1000) 85*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 86*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RTL_TIMEOUT (1*TICKS_PER_SEC) 87*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 88*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_FRAME_LEN 1514 89*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ALEN 6 90*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ZLEN 60 91*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 92*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PCI Tuning Parameters 93*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Threshold is bytes transferred to chip before transmission starts. */ 94*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_FIFO_THRESH 256 /* In bytes, rounded down to 32 byte units. */ 95*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_FIFO_THRESH 4 /* Rx buffer level before first PCI xfer. */ 96*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 bytes */ 97*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_DMA_BURST 4 /* Calculate as 16<<val. */ 98*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 4 /* Number of Tx descriptor registers. */ 99*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_SIZE ETH_FRAME_LEN /* FCS is added by the chip */ 100*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_LEN_IDX 0 /* 0, 1, 2 is allowed - 8,16,32K rx buffer */ 101*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX) 102*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 103*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_TX 104*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_RX 105*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 106*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define currticks() get_timer(0) 107*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)dev->priv, a) 108*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a) 109*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 110*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Symbolic offsets to registers. */ 111*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RTL8139_registers { 112*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MAC0=0, /* Ethernet hardware address. */ 113*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MAR0=8, /* Multicast filter. */ 114*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxStatus0=0x10, /* Transmit status (four 32bit registers). */ 115*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxAddr0=0x20, /* Tx descriptors (also four 32bit). */ 116*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBuf=0x30, RxEarlyCnt=0x34, RxEarlyStatus=0x36, 117*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ChipCmd=0x37, RxBufPtr=0x38, RxBufAddr=0x3A, 118*2439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrMask=0x3C, IntrStatus=0x3E, 119*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxConfig=0x40, RxConfig=0x44, 120*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Timer=0x48, /* general-purpose counter. */ 121*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMissed=0x4C, /* 24 bits valid, write clears. */ 122*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cfg9346=0x50, Config0=0x51, Config1=0x52, 123*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TimerIntrReg=0x54, /* intr if gp counter reaches this value */ 124*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MediaStatus=0x58, 125*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Config3=0x59, 126*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MultiIntr=0x5C, 127*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RevisionID=0x5E, /* revision of the RTL8139 chip */ 128*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxSummary=0x60, 129*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MII_BMCR=0x62, MII_BMSR=0x64, NWayAdvert=0x66, NWayLPAR=0x68, 130*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NWayExpansion=0x6A, 131*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DisconnectCnt=0x6C, FalseCarrierCnt=0x6E, 132*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NWayTestReg=0x70, 133*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCnt=0x72, /* packet received counter */ 134*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CSCR=0x74, /* chip status and configuration register */ 135*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PhyParm1=0x78,TwisterParm=0x7c,PhyParm2=0x80, /* undocumented */ 136*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* from 0x84 onwards are a number of power management/wakeup frame 137*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * definitions we will probably never need to know about. */ 138*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 139*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 140*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum ChipCmdBits { 141*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CmdReset=0x10, CmdRxEnb=0x08, CmdTxEnb=0x04, RxBufEmpty=0x01, }; 142*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 143*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Interrupt register bits, using my own meaningful names. */ 144*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum IntrStatusBits { 145*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCIErr=0x8000, PCSTimeout=0x4000, CableLenChange= 0x2000, 146*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFIFOOver=0x40, RxUnderrun=0x20, RxOverflow=0x10, 147*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxErr=0x08, TxOK=0x04, RxErr=0x02, RxOK=0x01, 148*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 149*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum TxStatusBits { 150*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxHostOwns=0x2000, TxUnderrun=0x4000, TxStatOK=0x8000, 151*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOutOfWindow=0x20000000, TxAborted=0x40000000, 152*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TxCarrierLost=0x80000000, 153*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 154*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RxStatusBits { 155*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMulticast=0x8000, RxPhysical=0x4000, RxBroadcast=0x2000, 156*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBadSymbol=0x0020, RxRunt=0x0010, RxTooLong=0x0008, RxCRCErr=0x0004, 157*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxBadAlign=0x0002, RxStatusOK=0x0001, 158*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 159*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 160*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum MediaStatusBits { 161*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MSRTxFlowEnable=0x80, MSRRxFlowEnable=0x40, MSRSpeed10=0x08, 162*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MSRLinkFail=0x04, MSRRxPauseFlag=0x02, MSRTxPauseFlag=0x01, 163*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 164*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 165*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum MIIBMCRBits { 166*2439e4bfSJean-Christophe PLAGNIOL-VILLARD BMCRReset=0x8000, BMCRSpeed100=0x2000, BMCRNWayEnable=0x1000, 167*2439e4bfSJean-Christophe PLAGNIOL-VILLARD BMCRRestartNWay=0x0200, BMCRDuplex=0x0100, 168*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 169*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 170*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum CSCRBits { 171*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CSCR_LinkOKBit=0x0400, CSCR_LinkChangeBit=0x0800, 172*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CSCR_LinkStatusBits=0x0f000, CSCR_LinkDownOffCmd=0x003c0, 173*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CSCR_LinkDownCmd=0x0f3c0, 174*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 175*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 176*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Bits in RxConfig. */ 177*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum rx_mode_bits { 178*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxCfgWrap=0x80, 179*2439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptErr=0x20, AcceptRunt=0x10, AcceptBroadcast=0x08, 180*2439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptMulticast=0x04, AcceptMyPhys=0x02, AcceptAllPhys=0x01, 181*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 182*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 183*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int ioaddr; 184*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int cur_rx,cur_tx; 185*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 186*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The RTL8139 can only transmit from a contiguous, aligned memory block. */ 187*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char tx_buffer[TX_BUF_SIZE] __attribute__((aligned(4))); 188*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char rx_ring[RX_BUF_LEN+16] __attribute__((aligned(4))); 189*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 190*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl8139_probe(struct eth_device *dev, bd_t *bis); 191*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int read_eeprom(int location, int addr_len); 192*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_reset(struct eth_device *dev); 193*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_transmit(struct eth_device *dev, volatile void *packet, int length); 194*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_poll(struct eth_device *dev); 195*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_disable(struct eth_device *dev); 196*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP/* This driver already accepts all b/mcast */ 197*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_bcast_addr (struct eth_device *dev, u8 bcast_mac, u8 set) 198*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 199*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return (0); 200*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 201*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 202*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 203*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 204*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139}, 205*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_8139}, 206*2439e4bfSJean-Christophe PLAGNIOL-VILLARD {} 207*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 208*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 209*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int rtl8139_initialize(bd_t *bis) 210*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 211*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devno; 212*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0; 213*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 214*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 iobase; 215*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int idx=0; 216*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 217*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while(1){ 218*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Find RTL8139 */ 219*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((devno = pci_find_devices(supported, idx++)) < 0) 220*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 221*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 222*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase); 223*2439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= ~0xf; 224*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 225*2439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("rtl8139: REALTEK RTL8139 @0x%x\n", iobase); 226*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 227*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *)malloc(sizeof *dev); 228*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 229*2439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf (dev->name, "RTL8139#%d", card_number); 230*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 231*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *) devno; 232*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = (int)bus_to_phys(iobase); 233*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = rtl8139_probe; 234*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = rtl_disable; 235*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = rtl_transmit; 236*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = rtl_poll; 237*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_MCAST_TFTP 238*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->mcast = rtl_bcast_addr; 239*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 240*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 241*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register (dev); 242*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 243*2439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++; 244*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 245*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte (devno, PCI_LATENCY_TIMER, 0x20); 246*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 247*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10 * 1000); 248*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 249*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 250*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number; 251*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 252*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 253*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl8139_probe(struct eth_device *dev, bd_t *bis) 254*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 255*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 256*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int speed10, fullduplex; 257*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int addr_len; 258*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short *ap = (unsigned short *)dev->enetaddr; 259*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 260*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 261*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 262*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Bring the chip out of low-power mode. */ 263*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(0x00, ioaddr + Config1); 264*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 265*2439e4bfSJean-Christophe PLAGNIOL-VILLARD addr_len = read_eeprom(0,8) == 0x8129 ? 8 : 6; 266*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 3; i++) 267*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *ap++ = le16_to_cpu (read_eeprom(i + 7, addr_len)); 268*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 269*2439e4bfSJean-Christophe PLAGNIOL-VILLARD speed10 = inb(ioaddr + MediaStatus) & MSRSpeed10; 270*2439e4bfSJean-Christophe PLAGNIOL-VILLARD fullduplex = inw(ioaddr + MII_BMCR) & BMCRDuplex; 271*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 272*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_reset(dev); 273*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 274*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (inb(ioaddr + MediaStatus) & MSRLinkFail) { 275*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Cable not connected or other link failure\n"); 276*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return(0); 277*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 278*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 279*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 280*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 281*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 282*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Serial EEPROM section. */ 283*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 284*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* EEPROM_Ctrl bits. */ 285*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */ 286*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_CS 0x08 /* EEPROM chip select. */ 287*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */ 288*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_0 0x00 289*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_1 0x02 290*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_DATA_READ 0x01 /* EEPROM chip data out. */ 291*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_ENB (0x80 | EE_CS) 292*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 293*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 294*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Delay between EEPROM clock transitions. 295*2439e4bfSJean-Christophe PLAGNIOL-VILLARD No extra delay is needed with 33Mhz PCI, but 66Mhz may change this. 296*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 297*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 298*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define eeprom_delay() inl(ee_addr) 299*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 300*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The EEPROM commands include the alway-set leading bit. */ 301*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_CMD (5) 302*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_READ_CMD (6) 303*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_ERASE_CMD (7) 304*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 305*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int read_eeprom(int location, int addr_len) 306*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 307*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 308*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int retval = 0; 309*2439e4bfSJean-Christophe PLAGNIOL-VILLARD long ee_addr = ioaddr + Cfg9346; 310*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int read_cmd = location | (EE_READ_CMD << addr_len); 311*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 312*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB & ~EE_CS, ee_addr); 313*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB, ee_addr); 314*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 315*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 316*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift the read command bits out. */ 317*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 4 + addr_len; i >= 0; i--) { 318*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0; 319*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB | dataval, ee_addr); 320*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 321*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB | dataval | EE_SHIFT_CLK, ee_addr); 322*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 323*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 324*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB, ee_addr); 325*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 326*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 327*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 16; i > 0; i--) { 328*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB | EE_SHIFT_CLK, ee_addr); 329*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 330*2439e4bfSJean-Christophe PLAGNIOL-VILLARD retval = (retval << 1) | ((inb(ee_addr) & EE_DATA_READ) ? 1 : 0); 331*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(EE_ENB, ee_addr); 332*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 333*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 334*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 335*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Terminate the EEPROM access. */ 336*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(~EE_CS, ee_addr); 337*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eeprom_delay(); 338*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return retval; 339*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 340*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 341*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static const unsigned int rtl8139_rx_config = 342*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_BUF_LEN_IDX << 11) | 343*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_FIFO_THRESH << 13) | 344*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (RX_DMA_BURST << 8); 345*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 346*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void set_rx_mode(struct eth_device *dev) { 347*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int mc_filter[2]; 348*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int rx_mode; 349*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* !IFF_PROMISC */ 350*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys; 351*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mc_filter[1] = mc_filter[0] = 0xffffffff; 352*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 353*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(rtl8139_rx_config | rx_mode, ioaddr + RxConfig); 354*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 355*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(mc_filter[0], ioaddr + MAR0 + 0); 356*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(mc_filter[1], ioaddr + MAR0 + 4); 357*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 358*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 359*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_reset(struct eth_device *dev) 360*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 361*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 362*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 363*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(CmdReset, ioaddr + ChipCmd); 364*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 365*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = 0; 366*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_tx = 0; 367*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 368*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Give the chip 10ms to finish the reset. */ 369*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i=0; i<100; ++i){ 370*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((inb(ioaddr + ChipCmd) & CmdReset) == 0) break; 371*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (100); /* wait 100us */ 372*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 373*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 374*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 375*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < ETH_ALEN; i++) 376*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(dev->enetaddr[i], ioaddr + MAC0 + i); 377*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 378*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Must enable Tx/Rx before setting transfer thresholds! */ 379*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(CmdRxEnb | CmdTxEnb, ioaddr + ChipCmd); 380*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl((RX_FIFO_THRESH<<13) | (RX_BUF_LEN_IDX<<11) | (RX_DMA_BURST<<8), 381*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr + RxConfig); /* accept no frames yet! */ 382*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl((TX_DMA_BURST<<8)|0x03000000, ioaddr + TxConfig); 383*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 384*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The Linux driver changes Config1 here to use a different LED pattern 385*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * for half duplex or full/autodetect duplex (for full/autodetect, the 386*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * outputs are TX/RX, Link10/100, FULL, while for half duplex it uses 387*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * TX/RX, Link100, Link10). This is messy, because it doesn't match 388*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * the inscription on the mounting bracket. It should not be changed 389*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * from the configuration EEPROM default, because the card manufacturer 390*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * should have set that to match the card. */ 391*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 392*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RX 393*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx ring address is %X\n",(unsigned long)rx_ring); 394*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 395*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(phys_to_bus((int)rx_ring), ioaddr + RxBuf); 396*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 397*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If we add multicast support, the MAR0 register would have to be 398*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * initialized to 0xffffffffffffffff (two 32 bit accesses). Etherboot 399*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * only needs broadcast (for ARP/RARP/BOOTP/DHCP) and unicast. */ 400*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 401*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(CmdRxEnb | CmdTxEnb, ioaddr + ChipCmd); 402*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 403*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(rtl8139_rx_config, ioaddr + RxConfig); 404*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 405*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Start the chip's Tx and Rx process. */ 406*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(0, ioaddr + RxMissed); 407*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 408*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* set_rx_mode */ 409*2439e4bfSJean-Christophe PLAGNIOL-VILLARD set_rx_mode(dev); 410*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 411*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable all known interrupts by setting the interrupt mask. */ 412*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(0, ioaddr + IntrMask); 413*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 414*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 415*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_transmit(struct eth_device *dev, volatile void *packet, int length) 416*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 417*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int status, to; 418*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long txstatus; 419*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int len = length; 420*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 421*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 422*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 423*2439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy((char *)tx_buffer, (char *)packet, (int)length); 424*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 425*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_TX 426*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("sending %d bytes\n", len); 427*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 428*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 429*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Note: RTL8139 doesn't auto-pad, send minimum payload (another 4 430*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * bytes are sent automatically for the FCS, totalling to 64 bytes). */ 431*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (len < ETH_ZLEN) { 432*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_buffer[len++] = '\0'; 433*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 434*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 435*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(phys_to_bus((int)tx_buffer), ioaddr + TxAddr0 + cur_tx*4); 436*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outl(((TX_FIFO_THRESH<<11) & 0x003f0000) | len, 437*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr + TxStatus0 + cur_tx*4); 438*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 439*2439e4bfSJean-Christophe PLAGNIOL-VILLARD to = currticks() + RTL_TIMEOUT; 440*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 441*2439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 442*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status = inw(ioaddr + IntrStatus); 443*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Only acknlowledge interrupt sources we can properly handle 444*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * here - the RxOverflow/RxFIFOOver MUST be handled in the 445*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * rtl_poll() function. */ 446*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(status & (TxOK | TxErr | PCIErr), ioaddr + IntrStatus); 447*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & (TxOK | TxErr | PCIErr)) != 0) break; 448*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (currticks() < to); 449*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 450*2439e4bfSJean-Christophe PLAGNIOL-VILLARD txstatus = inl(ioaddr + TxStatus0 + cur_tx*4); 451*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 452*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & TxOK) { 453*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_tx = (cur_tx + 1) % NUM_TX_DESC; 454*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_TX 455*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("tx done (%d ticks), status %hX txstatus %X\n", 456*2439e4bfSJean-Christophe PLAGNIOL-VILLARD to-currticks(), status, txstatus); 457*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 458*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return length; 459*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 460*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_TX 461*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("tx timeout/error (%d ticks), status %hX txstatus %X\n", 462*2439e4bfSJean-Christophe PLAGNIOL-VILLARD currticks()-to, status, txstatus); 463*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 464*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_reset(dev); 465*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 466*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 467*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 468*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 469*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 470*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rtl_poll(struct eth_device *dev) 471*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 472*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int status; 473*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int ring_offs; 474*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int rx_size, rx_status; 475*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int length=0; 476*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 477*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 478*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 479*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (inb(ioaddr + ChipCmd) & RxBufEmpty) { 480*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 481*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 482*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 483*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status = inw(ioaddr + IntrStatus); 484*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* See below for the rest of the interrupt acknowledges. */ 485*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(status & ~(RxFIFOOver | RxOverflow | RxOK), ioaddr + IntrStatus); 486*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 487*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RX 488*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rtl_poll: int %hX ", status); 489*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 490*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 491*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ring_offs = cur_rx % RX_BUF_LEN; 492*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_status = *(unsigned int*)KSEG1ADDR((rx_ring + ring_offs)); 493*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_size = rx_status >> 16; 494*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_status &= 0xffff; 495*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 496*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((rx_status & (RxBadSymbol|RxRunt|RxTooLong|RxCRCErr|RxBadAlign)) || 497*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (rx_size < ETH_ZLEN) || (rx_size > ETH_FRAME_LEN + 4)) { 498*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx error %hX\n", rx_status); 499*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rtl_reset(dev); /* this clears all interrupts still pending */ 500*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 501*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 502*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 503*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Received a good packet */ 504*2439e4bfSJean-Christophe PLAGNIOL-VILLARD length = rx_size - 4; /* no one cares about the FCS */ 505*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ring_offs+4+rx_size-4 > RX_BUF_LEN) { 506*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int semi_count = RX_BUF_LEN - ring_offs - 4; 507*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char rxdata[RX_BUF_LEN]; 508*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 509*2439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(rxdata, rx_ring + ring_offs + 4, semi_count); 510*2439e4bfSJean-Christophe PLAGNIOL-VILLARD memcpy(&(rxdata[semi_count]), rx_ring, rx_size-4-semi_count); 511*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 512*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(rxdata, length); 513*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RX 514*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx packet %d+%d bytes", semi_count,rx_size-4-semi_count); 515*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 516*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 517*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(rx_ring + ring_offs + 4, length); 518*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_RX 519*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx packet %d bytes", rx_size-4); 520*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 521*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 522*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 523*2439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = (cur_rx + rx_size + 4 + 3) & ~3; 524*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(cur_rx - 16, ioaddr + RxBufPtr); 525*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* See RTL8139 Programming Guide V0.1 for the official handling of 526*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Rx overflow situations. The document itself contains basically no 527*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * usable information, except for a few exception handling rules. */ 528*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(status & (RxFIFOOver | RxOverflow | RxOK), ioaddr + IntrStatus); 529*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return length; 530*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 531*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 532*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void rtl_disable(struct eth_device *dev) 533*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 534*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 535*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 536*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ioaddr = dev->iobase; 537*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 538*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the chip */ 539*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outb(CmdReset, ioaddr + ChipCmd); 540*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 541*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Give the chip 10ms to finish the reset. */ 542*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i=0; i<100; ++i){ 543*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((inb(ioaddr + ChipCmd) & CmdReset) == 0) break; 544*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (100); /* wait 100us */ 545*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 546*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 547*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 548