123e7578cSPurna Chandra Mandal /*
223e7578cSPurna Chandra Mandal * pic32_mdio.c: PIC32 MDIO/MII driver, part of pic32_eth.c.
323e7578cSPurna Chandra Mandal *
423e7578cSPurna Chandra Mandal * Copyright 2015 Microchip Inc.
523e7578cSPurna Chandra Mandal * Purna Chandra Mandal <purna.mandal@microchip.com>
623e7578cSPurna Chandra Mandal *
723e7578cSPurna Chandra Mandal * SPDX-License-Identifier: GPL-2.0+
823e7578cSPurna Chandra Mandal */
923e7578cSPurna Chandra Mandal #include <common.h>
1023e7578cSPurna Chandra Mandal #include <phy.h>
1123e7578cSPurna Chandra Mandal #include <miiphy.h>
1223e7578cSPurna Chandra Mandal #include <errno.h>
1323e7578cSPurna Chandra Mandal #include <wait_bit.h>
1423e7578cSPurna Chandra Mandal #include <asm/io.h>
1523e7578cSPurna Chandra Mandal #include "pic32_eth.h"
1623e7578cSPurna Chandra Mandal
pic32_mdio_write(struct mii_dev * bus,int addr,int dev_addr,int reg,u16 value)1723e7578cSPurna Chandra Mandal static int pic32_mdio_write(struct mii_dev *bus,
1823e7578cSPurna Chandra Mandal int addr, int dev_addr,
1923e7578cSPurna Chandra Mandal int reg, u16 value)
2023e7578cSPurna Chandra Mandal {
2123e7578cSPurna Chandra Mandal u32 v;
2223e7578cSPurna Chandra Mandal struct pic32_mii_regs *mii_regs = bus->priv;
2323e7578cSPurna Chandra Mandal
2423e7578cSPurna Chandra Mandal /* Wait for the previous operation to finish */
25*b491b498SJon Lin wait_for_bit_le32(&mii_regs->mind.raw, MIIMIND_BUSY,
2623e7578cSPurna Chandra Mandal false, CONFIG_SYS_HZ, true);
2723e7578cSPurna Chandra Mandal
2823e7578cSPurna Chandra Mandal /* Put phyaddr and regaddr into MIIMADD */
2923e7578cSPurna Chandra Mandal v = (addr << MIIMADD_PHYADDR_SHIFT) | (reg & MIIMADD_REGADDR);
3023e7578cSPurna Chandra Mandal writel(v, &mii_regs->madr.raw);
3123e7578cSPurna Chandra Mandal
3223e7578cSPurna Chandra Mandal /* Initiate a write command */
3323e7578cSPurna Chandra Mandal writel(value, &mii_regs->mwtd.raw);
3423e7578cSPurna Chandra Mandal
3523e7578cSPurna Chandra Mandal /* Wait 30 clock cycles for busy flag to be set */
3623e7578cSPurna Chandra Mandal udelay(12);
3723e7578cSPurna Chandra Mandal
3823e7578cSPurna Chandra Mandal /* Wait for write to complete */
39*b491b498SJon Lin wait_for_bit_le32(&mii_regs->mind.raw, MIIMIND_BUSY,
4023e7578cSPurna Chandra Mandal false, CONFIG_SYS_HZ, true);
4123e7578cSPurna Chandra Mandal
4223e7578cSPurna Chandra Mandal return 0;
4323e7578cSPurna Chandra Mandal }
4423e7578cSPurna Chandra Mandal
pic32_mdio_read(struct mii_dev * bus,int addr,int devaddr,int reg)4523e7578cSPurna Chandra Mandal static int pic32_mdio_read(struct mii_dev *bus, int addr, int devaddr, int reg)
4623e7578cSPurna Chandra Mandal {
4723e7578cSPurna Chandra Mandal u32 v;
4823e7578cSPurna Chandra Mandal struct pic32_mii_regs *mii_regs = bus->priv;
4923e7578cSPurna Chandra Mandal
5023e7578cSPurna Chandra Mandal /* Wait for the previous operation to finish */
51*b491b498SJon Lin wait_for_bit_le32(&mii_regs->mind.raw, MIIMIND_BUSY,
5223e7578cSPurna Chandra Mandal false, CONFIG_SYS_HZ, true);
5323e7578cSPurna Chandra Mandal
5423e7578cSPurna Chandra Mandal /* Put phyaddr and regaddr into MIIMADD */
5523e7578cSPurna Chandra Mandal v = (addr << MIIMADD_PHYADDR_SHIFT) | (reg & MIIMADD_REGADDR);
5623e7578cSPurna Chandra Mandal writel(v, &mii_regs->madr.raw);
5723e7578cSPurna Chandra Mandal
5823e7578cSPurna Chandra Mandal /* Initiate a read command */
5923e7578cSPurna Chandra Mandal writel(MIIMCMD_READ, &mii_regs->mcmd.raw);
6023e7578cSPurna Chandra Mandal
6123e7578cSPurna Chandra Mandal /* Wait 30 clock cycles for busy flag to be set */
6223e7578cSPurna Chandra Mandal udelay(12);
6323e7578cSPurna Chandra Mandal
6423e7578cSPurna Chandra Mandal /* Wait for read to complete */
65*b491b498SJon Lin wait_for_bit_le32(&mii_regs->mind.raw,
6623e7578cSPurna Chandra Mandal MIIMIND_NOTVALID | MIIMIND_BUSY,
6723e7578cSPurna Chandra Mandal false, CONFIG_SYS_HZ, false);
6823e7578cSPurna Chandra Mandal
6923e7578cSPurna Chandra Mandal /* Clear the command register */
7023e7578cSPurna Chandra Mandal writel(0, &mii_regs->mcmd.raw);
7123e7578cSPurna Chandra Mandal
7223e7578cSPurna Chandra Mandal /* Grab the value read from the PHY */
7323e7578cSPurna Chandra Mandal v = readl(&mii_regs->mrdd.raw);
7423e7578cSPurna Chandra Mandal return v;
7523e7578cSPurna Chandra Mandal }
7623e7578cSPurna Chandra Mandal
pic32_mdio_reset(struct mii_dev * bus)7723e7578cSPurna Chandra Mandal static int pic32_mdio_reset(struct mii_dev *bus)
7823e7578cSPurna Chandra Mandal {
7923e7578cSPurna Chandra Mandal struct pic32_mii_regs *mii_regs = bus->priv;
8023e7578cSPurna Chandra Mandal
8123e7578cSPurna Chandra Mandal /* Reset MII (due to new addresses) */
8223e7578cSPurna Chandra Mandal writel(MIIMCFG_RSTMGMT, &mii_regs->mcfg.raw);
8323e7578cSPurna Chandra Mandal
8423e7578cSPurna Chandra Mandal /* Wait for the operation to finish */
85*b491b498SJon Lin wait_for_bit_le32(&mii_regs->mind.raw, MIIMIND_BUSY,
8623e7578cSPurna Chandra Mandal false, CONFIG_SYS_HZ, true);
8723e7578cSPurna Chandra Mandal
8823e7578cSPurna Chandra Mandal /* Clear reset bit */
8923e7578cSPurna Chandra Mandal writel(0, &mii_regs->mcfg);
9023e7578cSPurna Chandra Mandal
9123e7578cSPurna Chandra Mandal /* Wait for the operation to finish */
92*b491b498SJon Lin wait_for_bit_le32(&mii_regs->mind.raw, MIIMIND_BUSY,
9323e7578cSPurna Chandra Mandal false, CONFIG_SYS_HZ, true);
9423e7578cSPurna Chandra Mandal
9523e7578cSPurna Chandra Mandal /* Set the MII Management Clock (MDC) - no faster than 2.5 MHz */
9623e7578cSPurna Chandra Mandal writel(MIIMCFG_CLKSEL_DIV40, &mii_regs->mcfg.raw);
9723e7578cSPurna Chandra Mandal
9823e7578cSPurna Chandra Mandal /* Wait for the operation to finish */
99*b491b498SJon Lin wait_for_bit_le32(&mii_regs->mind.raw, MIIMIND_BUSY,
10023e7578cSPurna Chandra Mandal false, CONFIG_SYS_HZ, true);
10123e7578cSPurna Chandra Mandal return 0;
10223e7578cSPurna Chandra Mandal }
10323e7578cSPurna Chandra Mandal
pic32_mdio_init(const char * name,ulong ioaddr)10423e7578cSPurna Chandra Mandal int pic32_mdio_init(const char *name, ulong ioaddr)
10523e7578cSPurna Chandra Mandal {
10623e7578cSPurna Chandra Mandal struct mii_dev *bus;
10723e7578cSPurna Chandra Mandal
10823e7578cSPurna Chandra Mandal bus = mdio_alloc();
10923e7578cSPurna Chandra Mandal if (!bus) {
11023e7578cSPurna Chandra Mandal printf("Failed to allocate PIC32-MDIO bus\n");
11123e7578cSPurna Chandra Mandal return -ENOMEM;
11223e7578cSPurna Chandra Mandal }
11323e7578cSPurna Chandra Mandal
11423e7578cSPurna Chandra Mandal bus->read = pic32_mdio_read;
11523e7578cSPurna Chandra Mandal bus->write = pic32_mdio_write;
11623e7578cSPurna Chandra Mandal bus->reset = pic32_mdio_reset;
11723e7578cSPurna Chandra Mandal strncpy(bus->name, name, sizeof(bus->name));
11823e7578cSPurna Chandra Mandal bus->priv = (void *)ioaddr;
11923e7578cSPurna Chandra Mandal
12023e7578cSPurna Chandra Mandal return mdio_register(bus);
12123e7578cSPurna Chandra Mandal }
122