xref: /rk3399_rockchip-uboot/drivers/net/pic32_eth.c (revision 23e7578c9b17a5af8804ee2df8e52b9324651b6d)
1*23e7578cSPurna Chandra Mandal /*
2*23e7578cSPurna Chandra Mandal  * (c) 2015 Purna Chandra Mandal <purna.mandal@microchip.com>
3*23e7578cSPurna Chandra Mandal  *
4*23e7578cSPurna Chandra Mandal  * SPDX-License-Identifier:	GPL-2.0+
5*23e7578cSPurna Chandra Mandal  *
6*23e7578cSPurna Chandra Mandal  */
7*23e7578cSPurna Chandra Mandal #include <common.h>
8*23e7578cSPurna Chandra Mandal #include <errno.h>
9*23e7578cSPurna Chandra Mandal #include <dm.h>
10*23e7578cSPurna Chandra Mandal #include <net.h>
11*23e7578cSPurna Chandra Mandal #include <miiphy.h>
12*23e7578cSPurna Chandra Mandal #include <console.h>
13*23e7578cSPurna Chandra Mandal #include <wait_bit.h>
14*23e7578cSPurna Chandra Mandal #include <asm/gpio.h>
15*23e7578cSPurna Chandra Mandal 
16*23e7578cSPurna Chandra Mandal #include "pic32_eth.h"
17*23e7578cSPurna Chandra Mandal 
18*23e7578cSPurna Chandra Mandal #define MAX_RX_BUF_SIZE		1536
19*23e7578cSPurna Chandra Mandal #define MAX_RX_DESCR		PKTBUFSRX
20*23e7578cSPurna Chandra Mandal #define MAX_TX_DESCR		2
21*23e7578cSPurna Chandra Mandal 
22*23e7578cSPurna Chandra Mandal DECLARE_GLOBAL_DATA_PTR;
23*23e7578cSPurna Chandra Mandal 
24*23e7578cSPurna Chandra Mandal struct pic32eth_dev {
25*23e7578cSPurna Chandra Mandal 	struct eth_dma_desc rxd_ring[MAX_RX_DESCR];
26*23e7578cSPurna Chandra Mandal 	struct eth_dma_desc txd_ring[MAX_TX_DESCR];
27*23e7578cSPurna Chandra Mandal 	u32 rxd_idx; /* index of RX desc to read */
28*23e7578cSPurna Chandra Mandal 	/* regs */
29*23e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_regs;
30*23e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_regs;
31*23e7578cSPurna Chandra Mandal 	/* Phy */
32*23e7578cSPurna Chandra Mandal 	struct phy_device *phydev;
33*23e7578cSPurna Chandra Mandal 	phy_interface_t phyif;
34*23e7578cSPurna Chandra Mandal 	u32 phy_addr;
35*23e7578cSPurna Chandra Mandal 	struct gpio_desc rst_gpio;
36*23e7578cSPurna Chandra Mandal };
37*23e7578cSPurna Chandra Mandal 
38*23e7578cSPurna Chandra Mandal void __weak board_netphy_reset(void *dev)
39*23e7578cSPurna Chandra Mandal {
40*23e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev;
41*23e7578cSPurna Chandra Mandal 
42*23e7578cSPurna Chandra Mandal 	if (!dm_gpio_is_valid(&priv->rst_gpio))
43*23e7578cSPurna Chandra Mandal 		return;
44*23e7578cSPurna Chandra Mandal 
45*23e7578cSPurna Chandra Mandal 	/* phy reset */
46*23e7578cSPurna Chandra Mandal 	dm_gpio_set_value(&priv->rst_gpio, 0);
47*23e7578cSPurna Chandra Mandal 	udelay(300);
48*23e7578cSPurna Chandra Mandal 	dm_gpio_set_value(&priv->rst_gpio, 1);
49*23e7578cSPurna Chandra Mandal 	udelay(300);
50*23e7578cSPurna Chandra Mandal }
51*23e7578cSPurna Chandra Mandal 
52*23e7578cSPurna Chandra Mandal /* Initialize mii(MDIO) interface, discover which PHY is
53*23e7578cSPurna Chandra Mandal  * attached to the device, and configure it properly.
54*23e7578cSPurna Chandra Mandal  */
55*23e7578cSPurna Chandra Mandal static int pic32_mii_init(struct pic32eth_dev *priv)
56*23e7578cSPurna Chandra Mandal {
57*23e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
58*23e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
59*23e7578cSPurna Chandra Mandal 
60*23e7578cSPurna Chandra Mandal 	/* board phy reset */
61*23e7578cSPurna Chandra Mandal 	board_netphy_reset(priv);
62*23e7578cSPurna Chandra Mandal 
63*23e7578cSPurna Chandra Mandal 	/* disable RX, TX & all transactions */
64*23e7578cSPurna Chandra Mandal 	writel(ETHCON_ON | ETHCON_TXRTS | ETHCON_RXEN, &ectl_p->con1.clr);
65*23e7578cSPurna Chandra Mandal 
66*23e7578cSPurna Chandra Mandal 	/* wait till busy */
67*23e7578cSPurna Chandra Mandal 	wait_for_bit(__func__, &ectl_p->stat.raw, ETHSTAT_BUSY, false,
68*23e7578cSPurna Chandra Mandal 		     CONFIG_SYS_HZ, false);
69*23e7578cSPurna Chandra Mandal 
70*23e7578cSPurna Chandra Mandal 	/* turn controller ON to access PHY over MII */
71*23e7578cSPurna Chandra Mandal 	writel(ETHCON_ON, &ectl_p->con1.set);
72*23e7578cSPurna Chandra Mandal 
73*23e7578cSPurna Chandra Mandal 	mdelay(10);
74*23e7578cSPurna Chandra Mandal 
75*23e7578cSPurna Chandra Mandal 	/* reset MAC */
76*23e7578cSPurna Chandra Mandal 	writel(EMAC_SOFTRESET, &emac_p->cfg1.set); /* reset assert */
77*23e7578cSPurna Chandra Mandal 	mdelay(10);
78*23e7578cSPurna Chandra Mandal 	writel(EMAC_SOFTRESET, &emac_p->cfg1.clr); /* reset deassert */
79*23e7578cSPurna Chandra Mandal 
80*23e7578cSPurna Chandra Mandal 	/* initialize MDIO/MII */
81*23e7578cSPurna Chandra Mandal 	if (priv->phyif == PHY_INTERFACE_MODE_RMII) {
82*23e7578cSPurna Chandra Mandal 		writel(EMAC_RMII_RESET, &emac_p->supp.set);
83*23e7578cSPurna Chandra Mandal 		mdelay(10);
84*23e7578cSPurna Chandra Mandal 		writel(EMAC_RMII_RESET, &emac_p->supp.clr);
85*23e7578cSPurna Chandra Mandal 	}
86*23e7578cSPurna Chandra Mandal 
87*23e7578cSPurna Chandra Mandal 	return pic32_mdio_init(PIC32_MDIO_NAME, (ulong)&emac_p->mii);
88*23e7578cSPurna Chandra Mandal }
89*23e7578cSPurna Chandra Mandal 
90*23e7578cSPurna Chandra Mandal static int pic32_phy_init(struct pic32eth_dev *priv, struct udevice *dev)
91*23e7578cSPurna Chandra Mandal {
92*23e7578cSPurna Chandra Mandal 	struct mii_dev *mii;
93*23e7578cSPurna Chandra Mandal 
94*23e7578cSPurna Chandra Mandal 	mii = miiphy_get_dev_by_name(PIC32_MDIO_NAME);
95*23e7578cSPurna Chandra Mandal 
96*23e7578cSPurna Chandra Mandal 	/* find & connect PHY */
97*23e7578cSPurna Chandra Mandal 	priv->phydev = phy_connect(mii, priv->phy_addr,
98*23e7578cSPurna Chandra Mandal 				   dev, priv->phyif);
99*23e7578cSPurna Chandra Mandal 	if (!priv->phydev) {
100*23e7578cSPurna Chandra Mandal 		printf("%s: %s: Error, PHY connect\n", __FILE__, __func__);
101*23e7578cSPurna Chandra Mandal 		return 0;
102*23e7578cSPurna Chandra Mandal 	}
103*23e7578cSPurna Chandra Mandal 
104*23e7578cSPurna Chandra Mandal 	/* Wait for phy to complete reset */
105*23e7578cSPurna Chandra Mandal 	mdelay(10);
106*23e7578cSPurna Chandra Mandal 
107*23e7578cSPurna Chandra Mandal 	/* configure supported modes */
108*23e7578cSPurna Chandra Mandal 	priv->phydev->supported = SUPPORTED_10baseT_Half |
109*23e7578cSPurna Chandra Mandal 				  SUPPORTED_10baseT_Full |
110*23e7578cSPurna Chandra Mandal 				  SUPPORTED_100baseT_Half |
111*23e7578cSPurna Chandra Mandal 				  SUPPORTED_100baseT_Full |
112*23e7578cSPurna Chandra Mandal 				  SUPPORTED_Autoneg;
113*23e7578cSPurna Chandra Mandal 
114*23e7578cSPurna Chandra Mandal 	priv->phydev->advertising = ADVERTISED_10baseT_Half |
115*23e7578cSPurna Chandra Mandal 				    ADVERTISED_10baseT_Full |
116*23e7578cSPurna Chandra Mandal 				    ADVERTISED_100baseT_Half |
117*23e7578cSPurna Chandra Mandal 				    ADVERTISED_100baseT_Full |
118*23e7578cSPurna Chandra Mandal 				    ADVERTISED_Autoneg;
119*23e7578cSPurna Chandra Mandal 
120*23e7578cSPurna Chandra Mandal 	priv->phydev->autoneg = AUTONEG_ENABLE;
121*23e7578cSPurna Chandra Mandal 
122*23e7578cSPurna Chandra Mandal 	return 0;
123*23e7578cSPurna Chandra Mandal }
124*23e7578cSPurna Chandra Mandal 
125*23e7578cSPurna Chandra Mandal /* Configure MAC based on negotiated speed and duplex
126*23e7578cSPurna Chandra Mandal  * reported by PHY.
127*23e7578cSPurna Chandra Mandal  */
128*23e7578cSPurna Chandra Mandal static int pic32_mac_adjust_link(struct pic32eth_dev *priv)
129*23e7578cSPurna Chandra Mandal {
130*23e7578cSPurna Chandra Mandal 	struct phy_device *phydev = priv->phydev;
131*23e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
132*23e7578cSPurna Chandra Mandal 
133*23e7578cSPurna Chandra Mandal 	if (!phydev->link) {
134*23e7578cSPurna Chandra Mandal 		printf("%s: No link.\n", phydev->dev->name);
135*23e7578cSPurna Chandra Mandal 		return -EINVAL;
136*23e7578cSPurna Chandra Mandal 	}
137*23e7578cSPurna Chandra Mandal 
138*23e7578cSPurna Chandra Mandal 	if (phydev->duplex) {
139*23e7578cSPurna Chandra Mandal 		writel(EMAC_FULLDUP, &emac_p->cfg2.set);
140*23e7578cSPurna Chandra Mandal 		writel(FULLDUP_GAP_TIME, &emac_p->ipgt.raw);
141*23e7578cSPurna Chandra Mandal 	} else {
142*23e7578cSPurna Chandra Mandal 		writel(EMAC_FULLDUP, &emac_p->cfg2.clr);
143*23e7578cSPurna Chandra Mandal 		writel(HALFDUP_GAP_TIME, &emac_p->ipgt.raw);
144*23e7578cSPurna Chandra Mandal 	}
145*23e7578cSPurna Chandra Mandal 
146*23e7578cSPurna Chandra Mandal 	switch (phydev->speed) {
147*23e7578cSPurna Chandra Mandal 	case SPEED_100:
148*23e7578cSPurna Chandra Mandal 		writel(EMAC_RMII_SPD100, &emac_p->supp.set);
149*23e7578cSPurna Chandra Mandal 		break;
150*23e7578cSPurna Chandra Mandal 	case SPEED_10:
151*23e7578cSPurna Chandra Mandal 		writel(EMAC_RMII_SPD100, &emac_p->supp.clr);
152*23e7578cSPurna Chandra Mandal 		break;
153*23e7578cSPurna Chandra Mandal 	default:
154*23e7578cSPurna Chandra Mandal 		printf("%s: Speed was bad\n", phydev->dev->name);
155*23e7578cSPurna Chandra Mandal 		return -EINVAL;
156*23e7578cSPurna Chandra Mandal 	}
157*23e7578cSPurna Chandra Mandal 
158*23e7578cSPurna Chandra Mandal 	printf("pic32eth: PHY is %s with %dbase%s, %s\n",
159*23e7578cSPurna Chandra Mandal 	       phydev->drv->name, phydev->speed,
160*23e7578cSPurna Chandra Mandal 	       (phydev->port == PORT_TP) ? "T" : "X",
161*23e7578cSPurna Chandra Mandal 	       (phydev->duplex) ? "full" : "half");
162*23e7578cSPurna Chandra Mandal 
163*23e7578cSPurna Chandra Mandal 	return 0;
164*23e7578cSPurna Chandra Mandal }
165*23e7578cSPurna Chandra Mandal 
166*23e7578cSPurna Chandra Mandal static void pic32_mac_init(struct pic32eth_dev *priv, u8 *macaddr)
167*23e7578cSPurna Chandra Mandal {
168*23e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
169*23e7578cSPurna Chandra Mandal 	u32 stat = 0, v;
170*23e7578cSPurna Chandra Mandal 	u64 expire;
171*23e7578cSPurna Chandra Mandal 
172*23e7578cSPurna Chandra Mandal 	v = EMAC_TXPAUSE | EMAC_RXPAUSE | EMAC_RXENABLE;
173*23e7578cSPurna Chandra Mandal 	writel(v, &emac_p->cfg1.raw);
174*23e7578cSPurna Chandra Mandal 
175*23e7578cSPurna Chandra Mandal 	v = EMAC_EXCESS | EMAC_AUTOPAD | EMAC_PADENABLE |
176*23e7578cSPurna Chandra Mandal 	    EMAC_CRCENABLE | EMAC_LENGTHCK | EMAC_FULLDUP;
177*23e7578cSPurna Chandra Mandal 	writel(v, &emac_p->cfg2.raw);
178*23e7578cSPurna Chandra Mandal 
179*23e7578cSPurna Chandra Mandal 	/* recommended back-to-back inter-packet gap for 10 Mbps half duplex */
180*23e7578cSPurna Chandra Mandal 	writel(HALFDUP_GAP_TIME, &emac_p->ipgt.raw);
181*23e7578cSPurna Chandra Mandal 
182*23e7578cSPurna Chandra Mandal 	/* recommended non-back-to-back interpacket gap is 0xc12 */
183*23e7578cSPurna Chandra Mandal 	writel(0xc12, &emac_p->ipgr.raw);
184*23e7578cSPurna Chandra Mandal 
185*23e7578cSPurna Chandra Mandal 	/* recommended collision window retry limit is 0x370F */
186*23e7578cSPurna Chandra Mandal 	writel(0x370f, &emac_p->clrt.raw);
187*23e7578cSPurna Chandra Mandal 
188*23e7578cSPurna Chandra Mandal 	/* set maximum frame length: allow VLAN tagged frame */
189*23e7578cSPurna Chandra Mandal 	writel(0x600, &emac_p->maxf.raw);
190*23e7578cSPurna Chandra Mandal 
191*23e7578cSPurna Chandra Mandal 	/* set the mac address */
192*23e7578cSPurna Chandra Mandal 	writel(macaddr[0] | (macaddr[1] << 8), &emac_p->sa2.raw);
193*23e7578cSPurna Chandra Mandal 	writel(macaddr[2] | (macaddr[3] << 8), &emac_p->sa1.raw);
194*23e7578cSPurna Chandra Mandal 	writel(macaddr[4] | (macaddr[5] << 8), &emac_p->sa0.raw);
195*23e7578cSPurna Chandra Mandal 
196*23e7578cSPurna Chandra Mandal 	/* default, enable 10 Mbps operation */
197*23e7578cSPurna Chandra Mandal 	writel(EMAC_RMII_SPD100, &emac_p->supp.clr);
198*23e7578cSPurna Chandra Mandal 
199*23e7578cSPurna Chandra Mandal 	/* wait until link status UP or deadline elapsed */
200*23e7578cSPurna Chandra Mandal 	expire = get_ticks() + get_tbclk() * 2;
201*23e7578cSPurna Chandra Mandal 	for (; get_ticks() < expire;) {
202*23e7578cSPurna Chandra Mandal 		stat = phy_read(priv->phydev, priv->phy_addr, MII_BMSR);
203*23e7578cSPurna Chandra Mandal 		if (stat & BMSR_LSTATUS)
204*23e7578cSPurna Chandra Mandal 			break;
205*23e7578cSPurna Chandra Mandal 	}
206*23e7578cSPurna Chandra Mandal 
207*23e7578cSPurna Chandra Mandal 	if (!(stat & BMSR_LSTATUS))
208*23e7578cSPurna Chandra Mandal 		printf("MAC: Link is DOWN!\n");
209*23e7578cSPurna Chandra Mandal 
210*23e7578cSPurna Chandra Mandal 	/* delay to stabilize before any tx/rx */
211*23e7578cSPurna Chandra Mandal 	mdelay(10);
212*23e7578cSPurna Chandra Mandal }
213*23e7578cSPurna Chandra Mandal 
214*23e7578cSPurna Chandra Mandal static void pic32_mac_reset(struct pic32eth_dev *priv)
215*23e7578cSPurna Chandra Mandal {
216*23e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
217*23e7578cSPurna Chandra Mandal 	struct mii_dev *mii;
218*23e7578cSPurna Chandra Mandal 
219*23e7578cSPurna Chandra Mandal 	/* Reset MAC */
220*23e7578cSPurna Chandra Mandal 	writel(EMAC_SOFTRESET, &emac_p->cfg1.raw);
221*23e7578cSPurna Chandra Mandal 	mdelay(10);
222*23e7578cSPurna Chandra Mandal 
223*23e7578cSPurna Chandra Mandal 	/* clear reset */
224*23e7578cSPurna Chandra Mandal 	writel(0, &emac_p->cfg1.raw);
225*23e7578cSPurna Chandra Mandal 
226*23e7578cSPurna Chandra Mandal 	/* Reset MII */
227*23e7578cSPurna Chandra Mandal 	mii = priv->phydev->bus;
228*23e7578cSPurna Chandra Mandal 	if (mii && mii->reset)
229*23e7578cSPurna Chandra Mandal 		mii->reset(mii);
230*23e7578cSPurna Chandra Mandal }
231*23e7578cSPurna Chandra Mandal 
232*23e7578cSPurna Chandra Mandal /* initializes the MAC and PHY, then establishes a link */
233*23e7578cSPurna Chandra Mandal static void pic32_ctrl_reset(struct pic32eth_dev *priv)
234*23e7578cSPurna Chandra Mandal {
235*23e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
236*23e7578cSPurna Chandra Mandal 	u32 v;
237*23e7578cSPurna Chandra Mandal 
238*23e7578cSPurna Chandra Mandal 	/* disable RX, TX & any other transactions */
239*23e7578cSPurna Chandra Mandal 	writel(ETHCON_ON | ETHCON_TXRTS | ETHCON_RXEN, &ectl_p->con1.clr);
240*23e7578cSPurna Chandra Mandal 
241*23e7578cSPurna Chandra Mandal 	/* wait till busy */
242*23e7578cSPurna Chandra Mandal 	wait_for_bit(__func__, &ectl_p->stat.raw, ETHSTAT_BUSY, false,
243*23e7578cSPurna Chandra Mandal 		     CONFIG_SYS_HZ, false);
244*23e7578cSPurna Chandra Mandal 	/* decrement received buffcnt to zero. */
245*23e7578cSPurna Chandra Mandal 	while (readl(&ectl_p->stat.raw) & ETHSTAT_BUFCNT)
246*23e7578cSPurna Chandra Mandal 		writel(ETHCON_BUFCDEC, &ectl_p->con1.set);
247*23e7578cSPurna Chandra Mandal 
248*23e7578cSPurna Chandra Mandal 	/* clear any existing interrupt event */
249*23e7578cSPurna Chandra Mandal 	writel(0xffffffff, &ectl_p->irq.clr);
250*23e7578cSPurna Chandra Mandal 
251*23e7578cSPurna Chandra Mandal 	/* clear RX/TX start address */
252*23e7578cSPurna Chandra Mandal 	writel(0xffffffff, &ectl_p->txst.clr);
253*23e7578cSPurna Chandra Mandal 	writel(0xffffffff, &ectl_p->rxst.clr);
254*23e7578cSPurna Chandra Mandal 
255*23e7578cSPurna Chandra Mandal 	/* clear the receive filters */
256*23e7578cSPurna Chandra Mandal 	writel(0x00ff, &ectl_p->rxfc.clr);
257*23e7578cSPurna Chandra Mandal 
258*23e7578cSPurna Chandra Mandal 	/* set the receive filters
259*23e7578cSPurna Chandra Mandal 	 * ETH_FILT_CRC_ERR_REJECT
260*23e7578cSPurna Chandra Mandal 	 * ETH_FILT_RUNT_REJECT
261*23e7578cSPurna Chandra Mandal 	 * ETH_FILT_UCAST_ACCEPT
262*23e7578cSPurna Chandra Mandal 	 * ETH_FILT_MCAST_ACCEPT
263*23e7578cSPurna Chandra Mandal 	 * ETH_FILT_BCAST_ACCEPT
264*23e7578cSPurna Chandra Mandal 	 */
265*23e7578cSPurna Chandra Mandal 	v = ETHRXFC_BCEN | ETHRXFC_MCEN | ETHRXFC_UCEN |
266*23e7578cSPurna Chandra Mandal 	    ETHRXFC_RUNTEN | ETHRXFC_CRCOKEN;
267*23e7578cSPurna Chandra Mandal 	writel(v, &ectl_p->rxfc.set);
268*23e7578cSPurna Chandra Mandal 
269*23e7578cSPurna Chandra Mandal 	/* turn controller ON to access PHY over MII */
270*23e7578cSPurna Chandra Mandal 	writel(ETHCON_ON, &ectl_p->con1.set);
271*23e7578cSPurna Chandra Mandal }
272*23e7578cSPurna Chandra Mandal 
273*23e7578cSPurna Chandra Mandal static void pic32_rx_desc_init(struct pic32eth_dev *priv)
274*23e7578cSPurna Chandra Mandal {
275*23e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
276*23e7578cSPurna Chandra Mandal 	struct eth_dma_desc *rxd;
277*23e7578cSPurna Chandra Mandal 	u32 idx, bufsz;
278*23e7578cSPurna Chandra Mandal 
279*23e7578cSPurna Chandra Mandal 	priv->rxd_idx = 0;
280*23e7578cSPurna Chandra Mandal 	for (idx = 0; idx < MAX_RX_DESCR; idx++) {
281*23e7578cSPurna Chandra Mandal 		rxd = &priv->rxd_ring[idx];
282*23e7578cSPurna Chandra Mandal 
283*23e7578cSPurna Chandra Mandal 		/* hw owned */
284*23e7578cSPurna Chandra Mandal 		rxd->hdr = EDH_NPV | EDH_EOWN | EDH_STICKY;
285*23e7578cSPurna Chandra Mandal 
286*23e7578cSPurna Chandra Mandal 		/* packet buffer address */
287*23e7578cSPurna Chandra Mandal 		rxd->data_buff = virt_to_phys(net_rx_packets[idx]);
288*23e7578cSPurna Chandra Mandal 
289*23e7578cSPurna Chandra Mandal 		/* link to next desc */
290*23e7578cSPurna Chandra Mandal 		rxd->next_ed = virt_to_phys(rxd + 1);
291*23e7578cSPurna Chandra Mandal 
292*23e7578cSPurna Chandra Mandal 		/* reset status */
293*23e7578cSPurna Chandra Mandal 		rxd->stat1 = 0;
294*23e7578cSPurna Chandra Mandal 		rxd->stat2 = 0;
295*23e7578cSPurna Chandra Mandal 
296*23e7578cSPurna Chandra Mandal 		/* decrement bufcnt */
297*23e7578cSPurna Chandra Mandal 		writel(ETHCON_BUFCDEC, &ectl_p->con1.set);
298*23e7578cSPurna Chandra Mandal 	}
299*23e7578cSPurna Chandra Mandal 
300*23e7578cSPurna Chandra Mandal 	/* link last descr to beginning of list */
301*23e7578cSPurna Chandra Mandal 	rxd->next_ed = virt_to_phys(&priv->rxd_ring[0]);
302*23e7578cSPurna Chandra Mandal 
303*23e7578cSPurna Chandra Mandal 	/* flush rx ring */
304*23e7578cSPurna Chandra Mandal 	flush_dcache_range((ulong)priv->rxd_ring,
305*23e7578cSPurna Chandra Mandal 			   (ulong)priv->rxd_ring + sizeof(priv->rxd_ring));
306*23e7578cSPurna Chandra Mandal 
307*23e7578cSPurna Chandra Mandal 	/* set rx desc-ring start address */
308*23e7578cSPurna Chandra Mandal 	writel((ulong)virt_to_phys(&priv->rxd_ring[0]), &ectl_p->rxst.raw);
309*23e7578cSPurna Chandra Mandal 
310*23e7578cSPurna Chandra Mandal 	/* RX Buffer size */
311*23e7578cSPurna Chandra Mandal 	bufsz = readl(&ectl_p->con2.raw);
312*23e7578cSPurna Chandra Mandal 	bufsz &= ~(ETHCON_RXBUFSZ << ETHCON_RXBUFSZ_SHFT);
313*23e7578cSPurna Chandra Mandal 	bufsz |= ((MAX_RX_BUF_SIZE / 16) << ETHCON_RXBUFSZ_SHFT);
314*23e7578cSPurna Chandra Mandal 	writel(bufsz, &ectl_p->con2.raw);
315*23e7578cSPurna Chandra Mandal 
316*23e7578cSPurna Chandra Mandal 	/* enable the receiver in hardware which allows hardware
317*23e7578cSPurna Chandra Mandal 	 * to DMA received pkts to the descriptor pointer address.
318*23e7578cSPurna Chandra Mandal 	 */
319*23e7578cSPurna Chandra Mandal 	writel(ETHCON_RXEN, &ectl_p->con1.set);
320*23e7578cSPurna Chandra Mandal }
321*23e7578cSPurna Chandra Mandal 
322*23e7578cSPurna Chandra Mandal static int pic32_eth_start(struct udevice *dev)
323*23e7578cSPurna Chandra Mandal {
324*23e7578cSPurna Chandra Mandal 	struct eth_pdata *pdata = dev_get_platdata(dev);
325*23e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
326*23e7578cSPurna Chandra Mandal 
327*23e7578cSPurna Chandra Mandal 	/* controller */
328*23e7578cSPurna Chandra Mandal 	pic32_ctrl_reset(priv);
329*23e7578cSPurna Chandra Mandal 
330*23e7578cSPurna Chandra Mandal 	/* reset MAC */
331*23e7578cSPurna Chandra Mandal 	pic32_mac_reset(priv);
332*23e7578cSPurna Chandra Mandal 
333*23e7578cSPurna Chandra Mandal 	/* configure PHY */
334*23e7578cSPurna Chandra Mandal 	phy_config(priv->phydev);
335*23e7578cSPurna Chandra Mandal 
336*23e7578cSPurna Chandra Mandal 	/* initialize MAC */
337*23e7578cSPurna Chandra Mandal 	pic32_mac_init(priv, &pdata->enetaddr[0]);
338*23e7578cSPurna Chandra Mandal 
339*23e7578cSPurna Chandra Mandal 	/* init RX descriptor; TX descriptors are handled in xmit */
340*23e7578cSPurna Chandra Mandal 	pic32_rx_desc_init(priv);
341*23e7578cSPurna Chandra Mandal 
342*23e7578cSPurna Chandra Mandal 	/* Start up & update link status of PHY */
343*23e7578cSPurna Chandra Mandal 	phy_startup(priv->phydev);
344*23e7578cSPurna Chandra Mandal 
345*23e7578cSPurna Chandra Mandal 	/* adjust mac with phy link status */
346*23e7578cSPurna Chandra Mandal 	return pic32_mac_adjust_link(priv);
347*23e7578cSPurna Chandra Mandal }
348*23e7578cSPurna Chandra Mandal 
349*23e7578cSPurna Chandra Mandal static void pic32_eth_stop(struct udevice *dev)
350*23e7578cSPurna Chandra Mandal {
351*23e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
352*23e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
353*23e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
354*23e7578cSPurna Chandra Mandal 
355*23e7578cSPurna Chandra Mandal 	/* Reset the phy if the controller is enabled */
356*23e7578cSPurna Chandra Mandal 	if (readl(&ectl_p->con1.raw) & ETHCON_ON)
357*23e7578cSPurna Chandra Mandal 		phy_reset(priv->phydev);
358*23e7578cSPurna Chandra Mandal 
359*23e7578cSPurna Chandra Mandal 	/* Shut down the PHY */
360*23e7578cSPurna Chandra Mandal 	phy_shutdown(priv->phydev);
361*23e7578cSPurna Chandra Mandal 
362*23e7578cSPurna Chandra Mandal 	/* Stop rx/tx */
363*23e7578cSPurna Chandra Mandal 	writel(ETHCON_TXRTS | ETHCON_RXEN, &ectl_p->con1.clr);
364*23e7578cSPurna Chandra Mandal 	mdelay(10);
365*23e7578cSPurna Chandra Mandal 
366*23e7578cSPurna Chandra Mandal 	/* reset MAC */
367*23e7578cSPurna Chandra Mandal 	writel(EMAC_SOFTRESET, &emac_p->cfg1.raw);
368*23e7578cSPurna Chandra Mandal 
369*23e7578cSPurna Chandra Mandal 	/* clear reset */
370*23e7578cSPurna Chandra Mandal 	writel(0, &emac_p->cfg1.raw);
371*23e7578cSPurna Chandra Mandal 	mdelay(10);
372*23e7578cSPurna Chandra Mandal 
373*23e7578cSPurna Chandra Mandal 	/* disable controller */
374*23e7578cSPurna Chandra Mandal 	writel(ETHCON_ON, &ectl_p->con1.clr);
375*23e7578cSPurna Chandra Mandal 	mdelay(10);
376*23e7578cSPurna Chandra Mandal 
377*23e7578cSPurna Chandra Mandal 	/* wait until everything is down */
378*23e7578cSPurna Chandra Mandal 	wait_for_bit(__func__, &ectl_p->stat.raw, ETHSTAT_BUSY, false,
379*23e7578cSPurna Chandra Mandal 		     2 * CONFIG_SYS_HZ, false);
380*23e7578cSPurna Chandra Mandal 
381*23e7578cSPurna Chandra Mandal 	/* clear any existing interrupt event */
382*23e7578cSPurna Chandra Mandal 	writel(0xffffffff, &ectl_p->irq.clr);
383*23e7578cSPurna Chandra Mandal }
384*23e7578cSPurna Chandra Mandal 
385*23e7578cSPurna Chandra Mandal static int pic32_eth_send(struct udevice *dev, void *packet, int length)
386*23e7578cSPurna Chandra Mandal {
387*23e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
388*23e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
389*23e7578cSPurna Chandra Mandal 	struct eth_dma_desc *txd;
390*23e7578cSPurna Chandra Mandal 	u64 deadline;
391*23e7578cSPurna Chandra Mandal 
392*23e7578cSPurna Chandra Mandal 	txd = &priv->txd_ring[0];
393*23e7578cSPurna Chandra Mandal 
394*23e7578cSPurna Chandra Mandal 	/* set proper flags & length in descriptor header */
395*23e7578cSPurna Chandra Mandal 	txd->hdr = EDH_SOP | EDH_EOP | EDH_EOWN | EDH_BCOUNT(length);
396*23e7578cSPurna Chandra Mandal 
397*23e7578cSPurna Chandra Mandal 	/* pass buffer address to hardware */
398*23e7578cSPurna Chandra Mandal 	txd->data_buff = virt_to_phys(packet);
399*23e7578cSPurna Chandra Mandal 
400*23e7578cSPurna Chandra Mandal 	debug("%s: %d / .hdr %x, .data_buff %x, .stat %x, .nexted %x\n",
401*23e7578cSPurna Chandra Mandal 	      __func__, __LINE__, txd->hdr, txd->data_buff, txd->stat2,
402*23e7578cSPurna Chandra Mandal 	      txd->next_ed);
403*23e7578cSPurna Chandra Mandal 
404*23e7578cSPurna Chandra Mandal 	/* cache flush (packet) */
405*23e7578cSPurna Chandra Mandal 	flush_dcache_range((ulong)packet, (ulong)packet + length);
406*23e7578cSPurna Chandra Mandal 
407*23e7578cSPurna Chandra Mandal 	/* cache flush (txd) */
408*23e7578cSPurna Chandra Mandal 	flush_dcache_range((ulong)txd, (ulong)txd + sizeof(*txd));
409*23e7578cSPurna Chandra Mandal 
410*23e7578cSPurna Chandra Mandal 	/* pass descriptor table base to h/w */
411*23e7578cSPurna Chandra Mandal 	writel(virt_to_phys(txd), &ectl_p->txst.raw);
412*23e7578cSPurna Chandra Mandal 
413*23e7578cSPurna Chandra Mandal 	/* ready to send enabled, hardware can now send the packet(s) */
414*23e7578cSPurna Chandra Mandal 	writel(ETHCON_TXRTS | ETHCON_ON, &ectl_p->con1.set);
415*23e7578cSPurna Chandra Mandal 
416*23e7578cSPurna Chandra Mandal 	/* wait until tx has completed and h/w has released ownership
417*23e7578cSPurna Chandra Mandal 	 * of the tx descriptor or timeout elapsed.
418*23e7578cSPurna Chandra Mandal 	 */
419*23e7578cSPurna Chandra Mandal 	deadline = get_ticks() + get_tbclk();
420*23e7578cSPurna Chandra Mandal 	for (;;) {
421*23e7578cSPurna Chandra Mandal 		/* check timeout */
422*23e7578cSPurna Chandra Mandal 		if (get_ticks() > deadline)
423*23e7578cSPurna Chandra Mandal 			return -ETIMEDOUT;
424*23e7578cSPurna Chandra Mandal 
425*23e7578cSPurna Chandra Mandal 		if (ctrlc())
426*23e7578cSPurna Chandra Mandal 			return -EINTR;
427*23e7578cSPurna Chandra Mandal 
428*23e7578cSPurna Chandra Mandal 		/* tx completed ? */
429*23e7578cSPurna Chandra Mandal 		if (readl(&ectl_p->con1.raw) & ETHCON_TXRTS) {
430*23e7578cSPurna Chandra Mandal 			udelay(1);
431*23e7578cSPurna Chandra Mandal 			continue;
432*23e7578cSPurna Chandra Mandal 		}
433*23e7578cSPurna Chandra Mandal 
434*23e7578cSPurna Chandra Mandal 		/* h/w not released ownership yet? */
435*23e7578cSPurna Chandra Mandal 		invalidate_dcache_range((ulong)txd, (ulong)txd + sizeof(*txd));
436*23e7578cSPurna Chandra Mandal 		if (!(txd->hdr & EDH_EOWN))
437*23e7578cSPurna Chandra Mandal 			break;
438*23e7578cSPurna Chandra Mandal 	}
439*23e7578cSPurna Chandra Mandal 
440*23e7578cSPurna Chandra Mandal 	return 0;
441*23e7578cSPurna Chandra Mandal }
442*23e7578cSPurna Chandra Mandal 
443*23e7578cSPurna Chandra Mandal static int pic32_eth_recv(struct udevice *dev, int flags, uchar **packetp)
444*23e7578cSPurna Chandra Mandal {
445*23e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
446*23e7578cSPurna Chandra Mandal 	struct eth_dma_desc *rxd;
447*23e7578cSPurna Chandra Mandal 	u32 idx = priv->rxd_idx;
448*23e7578cSPurna Chandra Mandal 	u32 rx_count;
449*23e7578cSPurna Chandra Mandal 
450*23e7578cSPurna Chandra Mandal 	/* find the next ready to receive */
451*23e7578cSPurna Chandra Mandal 	rxd = &priv->rxd_ring[idx];
452*23e7578cSPurna Chandra Mandal 
453*23e7578cSPurna Chandra Mandal 	invalidate_dcache_range((ulong)rxd, (ulong)rxd + sizeof(*rxd));
454*23e7578cSPurna Chandra Mandal 	/* check if owned by MAC */
455*23e7578cSPurna Chandra Mandal 	if (rxd->hdr & EDH_EOWN)
456*23e7578cSPurna Chandra Mandal 		return -EAGAIN;
457*23e7578cSPurna Chandra Mandal 
458*23e7578cSPurna Chandra Mandal 	/* Sanity check on header: SOP and EOP  */
459*23e7578cSPurna Chandra Mandal 	if ((rxd->hdr & (EDH_SOP | EDH_EOP)) != (EDH_SOP | EDH_EOP)) {
460*23e7578cSPurna Chandra Mandal 		printf("%s: %s, rx pkt across multiple descr\n",
461*23e7578cSPurna Chandra Mandal 		       __FILE__, __func__);
462*23e7578cSPurna Chandra Mandal 		return 0;
463*23e7578cSPurna Chandra Mandal 	}
464*23e7578cSPurna Chandra Mandal 
465*23e7578cSPurna Chandra Mandal 	debug("%s: %d /idx %i, hdr=%x, data_buff %x, stat %x, nexted %x\n",
466*23e7578cSPurna Chandra Mandal 	      __func__, __LINE__, idx, rxd->hdr,
467*23e7578cSPurna Chandra Mandal 	      rxd->data_buff, rxd->stat2, rxd->next_ed);
468*23e7578cSPurna Chandra Mandal 
469*23e7578cSPurna Chandra Mandal 	/* Sanity check on rx_stat: OK, CRC */
470*23e7578cSPurna Chandra Mandal 	if (!RSV_RX_OK(rxd->stat2) || RSV_CRC_ERR(rxd->stat2)) {
471*23e7578cSPurna Chandra Mandal 		debug("%s: %s: Error, rx problem detected\n",
472*23e7578cSPurna Chandra Mandal 		      __FILE__, __func__);
473*23e7578cSPurna Chandra Mandal 		return 0;
474*23e7578cSPurna Chandra Mandal 	}
475*23e7578cSPurna Chandra Mandal 
476*23e7578cSPurna Chandra Mandal 	/* invalidate dcache */
477*23e7578cSPurna Chandra Mandal 	rx_count = RSV_RX_COUNT(rxd->stat2);
478*23e7578cSPurna Chandra Mandal 	invalidate_dcache_range((ulong)net_rx_packets[idx],
479*23e7578cSPurna Chandra Mandal 				(ulong)net_rx_packets[idx] + rx_count);
480*23e7578cSPurna Chandra Mandal 
481*23e7578cSPurna Chandra Mandal 	/* Pass the packet to protocol layer */
482*23e7578cSPurna Chandra Mandal 	*packetp = net_rx_packets[idx];
483*23e7578cSPurna Chandra Mandal 
484*23e7578cSPurna Chandra Mandal 	/* increment number of bytes rcvd (ignore CRC) */
485*23e7578cSPurna Chandra Mandal 	return rx_count - 4;
486*23e7578cSPurna Chandra Mandal }
487*23e7578cSPurna Chandra Mandal 
488*23e7578cSPurna Chandra Mandal static int pic32_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
489*23e7578cSPurna Chandra Mandal {
490*23e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
491*23e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
492*23e7578cSPurna Chandra Mandal 	struct eth_dma_desc *rxd;
493*23e7578cSPurna Chandra Mandal 	int idx = priv->rxd_idx;
494*23e7578cSPurna Chandra Mandal 
495*23e7578cSPurna Chandra Mandal 	/* sanity check */
496*23e7578cSPurna Chandra Mandal 	if (packet != net_rx_packets[idx]) {
497*23e7578cSPurna Chandra Mandal 		printf("rxd_id %d: packet is not matched,\n", idx);
498*23e7578cSPurna Chandra Mandal 		return -EAGAIN;
499*23e7578cSPurna Chandra Mandal 	}
500*23e7578cSPurna Chandra Mandal 
501*23e7578cSPurna Chandra Mandal 	/* prepare for receive */
502*23e7578cSPurna Chandra Mandal 	rxd = &priv->rxd_ring[idx];
503*23e7578cSPurna Chandra Mandal 	rxd->hdr = EDH_STICKY | EDH_NPV | EDH_EOWN;
504*23e7578cSPurna Chandra Mandal 
505*23e7578cSPurna Chandra Mandal 	flush_dcache_range((ulong)rxd, (ulong)rxd + sizeof(*rxd));
506*23e7578cSPurna Chandra Mandal 
507*23e7578cSPurna Chandra Mandal 	/* decrement rx pkt count */
508*23e7578cSPurna Chandra Mandal 	writel(ETHCON_BUFCDEC, &ectl_p->con1.set);
509*23e7578cSPurna Chandra Mandal 
510*23e7578cSPurna Chandra Mandal 	debug("%s: %d / idx %i, hdr %x, data_buff %x, stat %x, nexted %x\n",
511*23e7578cSPurna Chandra Mandal 	      __func__, __LINE__, idx, rxd->hdr, rxd->data_buff,
512*23e7578cSPurna Chandra Mandal 	      rxd->stat2, rxd->next_ed);
513*23e7578cSPurna Chandra Mandal 
514*23e7578cSPurna Chandra Mandal 	priv->rxd_idx = (priv->rxd_idx + 1) % MAX_RX_DESCR;
515*23e7578cSPurna Chandra Mandal 
516*23e7578cSPurna Chandra Mandal 	return 0;
517*23e7578cSPurna Chandra Mandal }
518*23e7578cSPurna Chandra Mandal 
519*23e7578cSPurna Chandra Mandal static const struct eth_ops pic32_eth_ops = {
520*23e7578cSPurna Chandra Mandal 	.start		= pic32_eth_start,
521*23e7578cSPurna Chandra Mandal 	.send		= pic32_eth_send,
522*23e7578cSPurna Chandra Mandal 	.recv		= pic32_eth_recv,
523*23e7578cSPurna Chandra Mandal 	.free_pkt	= pic32_eth_free_pkt,
524*23e7578cSPurna Chandra Mandal 	.stop		= pic32_eth_stop,
525*23e7578cSPurna Chandra Mandal };
526*23e7578cSPurna Chandra Mandal 
527*23e7578cSPurna Chandra Mandal static int pic32_eth_probe(struct udevice *dev)
528*23e7578cSPurna Chandra Mandal {
529*23e7578cSPurna Chandra Mandal 	struct eth_pdata *pdata = dev_get_platdata(dev);
530*23e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
531*23e7578cSPurna Chandra Mandal 	const char *phy_mode;
532*23e7578cSPurna Chandra Mandal 	void __iomem *iobase;
533*23e7578cSPurna Chandra Mandal 	fdt_addr_t addr;
534*23e7578cSPurna Chandra Mandal 	fdt_size_t size;
535*23e7578cSPurna Chandra Mandal 	int offset = 0;
536*23e7578cSPurna Chandra Mandal 	int phy_addr = -1;
537*23e7578cSPurna Chandra Mandal 
538*23e7578cSPurna Chandra Mandal 	addr = fdtdec_get_addr_size(gd->fdt_blob, dev->of_offset, "reg", &size);
539*23e7578cSPurna Chandra Mandal 	if (addr == FDT_ADDR_T_NONE)
540*23e7578cSPurna Chandra Mandal 		return -EINVAL;
541*23e7578cSPurna Chandra Mandal 
542*23e7578cSPurna Chandra Mandal 	iobase = ioremap(addr, size);
543*23e7578cSPurna Chandra Mandal 	pdata->iobase = (phys_addr_t)addr;
544*23e7578cSPurna Chandra Mandal 
545*23e7578cSPurna Chandra Mandal 	/* get phy mode */
546*23e7578cSPurna Chandra Mandal 	pdata->phy_interface = -1;
547*23e7578cSPurna Chandra Mandal 	phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
548*23e7578cSPurna Chandra Mandal 	if (phy_mode)
549*23e7578cSPurna Chandra Mandal 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
550*23e7578cSPurna Chandra Mandal 	if (pdata->phy_interface == -1) {
551*23e7578cSPurna Chandra Mandal 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
552*23e7578cSPurna Chandra Mandal 		return -EINVAL;
553*23e7578cSPurna Chandra Mandal 	}
554*23e7578cSPurna Chandra Mandal 
555*23e7578cSPurna Chandra Mandal 	/* get phy addr */
556*23e7578cSPurna Chandra Mandal 	offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
557*23e7578cSPurna Chandra Mandal 				       "phy-handle");
558*23e7578cSPurna Chandra Mandal 	if (offset > 0)
559*23e7578cSPurna Chandra Mandal 		phy_addr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
560*23e7578cSPurna Chandra Mandal 
561*23e7578cSPurna Chandra Mandal 	/* phy reset gpio */
562*23e7578cSPurna Chandra Mandal 	gpio_request_by_name_nodev(gd->fdt_blob, dev->of_offset,
563*23e7578cSPurna Chandra Mandal 				   "reset-gpios", 0,
564*23e7578cSPurna Chandra Mandal 				   &priv->rst_gpio, GPIOD_IS_OUT);
565*23e7578cSPurna Chandra Mandal 
566*23e7578cSPurna Chandra Mandal 	priv->phyif	= pdata->phy_interface;
567*23e7578cSPurna Chandra Mandal 	priv->phy_addr	= phy_addr;
568*23e7578cSPurna Chandra Mandal 	priv->ectl_regs	= iobase;
569*23e7578cSPurna Chandra Mandal 	priv->emac_regs	= iobase + PIC32_EMAC1CFG1;
570*23e7578cSPurna Chandra Mandal 
571*23e7578cSPurna Chandra Mandal 	pic32_mii_init(priv);
572*23e7578cSPurna Chandra Mandal 
573*23e7578cSPurna Chandra Mandal 	return pic32_phy_init(priv, dev);
574*23e7578cSPurna Chandra Mandal }
575*23e7578cSPurna Chandra Mandal 
576*23e7578cSPurna Chandra Mandal static int pic32_eth_remove(struct udevice *dev)
577*23e7578cSPurna Chandra Mandal {
578*23e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
579*23e7578cSPurna Chandra Mandal 	struct mii_dev *bus;
580*23e7578cSPurna Chandra Mandal 
581*23e7578cSPurna Chandra Mandal 	dm_gpio_free(dev, &priv->rst_gpio);
582*23e7578cSPurna Chandra Mandal 	phy_shutdown(priv->phydev);
583*23e7578cSPurna Chandra Mandal 	free(priv->phydev);
584*23e7578cSPurna Chandra Mandal 	bus = miiphy_get_dev_by_name(PIC32_MDIO_NAME);
585*23e7578cSPurna Chandra Mandal 	mdio_unregister(bus);
586*23e7578cSPurna Chandra Mandal 	mdio_free(bus);
587*23e7578cSPurna Chandra Mandal 	iounmap(priv->ectl_regs);
588*23e7578cSPurna Chandra Mandal 	return 0;
589*23e7578cSPurna Chandra Mandal }
590*23e7578cSPurna Chandra Mandal 
591*23e7578cSPurna Chandra Mandal static const struct udevice_id pic32_eth_ids[] = {
592*23e7578cSPurna Chandra Mandal 	{ .compatible = "microchip,pic32mzda-eth" },
593*23e7578cSPurna Chandra Mandal 	{ }
594*23e7578cSPurna Chandra Mandal };
595*23e7578cSPurna Chandra Mandal 
596*23e7578cSPurna Chandra Mandal U_BOOT_DRIVER(pic32_ethernet) = {
597*23e7578cSPurna Chandra Mandal 	.name			= "pic32_ethernet",
598*23e7578cSPurna Chandra Mandal 	.id			= UCLASS_ETH,
599*23e7578cSPurna Chandra Mandal 	.of_match		= pic32_eth_ids,
600*23e7578cSPurna Chandra Mandal 	.probe			= pic32_eth_probe,
601*23e7578cSPurna Chandra Mandal 	.remove			= pic32_eth_remove,
602*23e7578cSPurna Chandra Mandal 	.ops			= &pic32_eth_ops,
603*23e7578cSPurna Chandra Mandal 	.priv_auto_alloc_size	= sizeof(struct pic32eth_dev),
604*23e7578cSPurna Chandra Mandal 	.platdata_auto_alloc_size	= sizeof(struct eth_pdata),
605*23e7578cSPurna Chandra Mandal };
606