xref: /rk3399_rockchip-uboot/drivers/net/pic32_eth.c (revision b491b49882fc71838b46c47a860daf2978c80be4)
123e7578cSPurna Chandra Mandal /*
223e7578cSPurna Chandra Mandal  * (c) 2015 Purna Chandra Mandal <purna.mandal@microchip.com>
323e7578cSPurna Chandra Mandal  *
423e7578cSPurna Chandra Mandal  * SPDX-License-Identifier:	GPL-2.0+
523e7578cSPurna Chandra Mandal  *
623e7578cSPurna Chandra Mandal  */
723e7578cSPurna Chandra Mandal #include <common.h>
823e7578cSPurna Chandra Mandal #include <errno.h>
923e7578cSPurna Chandra Mandal #include <dm.h>
1023e7578cSPurna Chandra Mandal #include <net.h>
1123e7578cSPurna Chandra Mandal #include <miiphy.h>
1223e7578cSPurna Chandra Mandal #include <console.h>
1323e7578cSPurna Chandra Mandal #include <wait_bit.h>
1423e7578cSPurna Chandra Mandal #include <asm/gpio.h>
1523e7578cSPurna Chandra Mandal 
1623e7578cSPurna Chandra Mandal #include "pic32_eth.h"
1723e7578cSPurna Chandra Mandal 
1823e7578cSPurna Chandra Mandal #define MAX_RX_BUF_SIZE		1536
1923e7578cSPurna Chandra Mandal #define MAX_RX_DESCR		PKTBUFSRX
2023e7578cSPurna Chandra Mandal #define MAX_TX_DESCR		2
2123e7578cSPurna Chandra Mandal 
2223e7578cSPurna Chandra Mandal DECLARE_GLOBAL_DATA_PTR;
2323e7578cSPurna Chandra Mandal 
2423e7578cSPurna Chandra Mandal struct pic32eth_dev {
2523e7578cSPurna Chandra Mandal 	struct eth_dma_desc rxd_ring[MAX_RX_DESCR];
2623e7578cSPurna Chandra Mandal 	struct eth_dma_desc txd_ring[MAX_TX_DESCR];
2723e7578cSPurna Chandra Mandal 	u32 rxd_idx; /* index of RX desc to read */
2823e7578cSPurna Chandra Mandal 	/* regs */
2923e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_regs;
3023e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_regs;
3123e7578cSPurna Chandra Mandal 	/* Phy */
3223e7578cSPurna Chandra Mandal 	struct phy_device *phydev;
3323e7578cSPurna Chandra Mandal 	phy_interface_t phyif;
3423e7578cSPurna Chandra Mandal 	u32 phy_addr;
3523e7578cSPurna Chandra Mandal 	struct gpio_desc rst_gpio;
3623e7578cSPurna Chandra Mandal };
3723e7578cSPurna Chandra Mandal 
board_netphy_reset(void * dev)3823e7578cSPurna Chandra Mandal void __weak board_netphy_reset(void *dev)
3923e7578cSPurna Chandra Mandal {
4023e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev;
4123e7578cSPurna Chandra Mandal 
4223e7578cSPurna Chandra Mandal 	if (!dm_gpio_is_valid(&priv->rst_gpio))
4323e7578cSPurna Chandra Mandal 		return;
4423e7578cSPurna Chandra Mandal 
4523e7578cSPurna Chandra Mandal 	/* phy reset */
4623e7578cSPurna Chandra Mandal 	dm_gpio_set_value(&priv->rst_gpio, 0);
4723e7578cSPurna Chandra Mandal 	udelay(300);
4823e7578cSPurna Chandra Mandal 	dm_gpio_set_value(&priv->rst_gpio, 1);
4923e7578cSPurna Chandra Mandal 	udelay(300);
5023e7578cSPurna Chandra Mandal }
5123e7578cSPurna Chandra Mandal 
5223e7578cSPurna Chandra Mandal /* Initialize mii(MDIO) interface, discover which PHY is
5323e7578cSPurna Chandra Mandal  * attached to the device, and configure it properly.
5423e7578cSPurna Chandra Mandal  */
pic32_mii_init(struct pic32eth_dev * priv)5523e7578cSPurna Chandra Mandal static int pic32_mii_init(struct pic32eth_dev *priv)
5623e7578cSPurna Chandra Mandal {
5723e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
5823e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
5923e7578cSPurna Chandra Mandal 
6023e7578cSPurna Chandra Mandal 	/* board phy reset */
6123e7578cSPurna Chandra Mandal 	board_netphy_reset(priv);
6223e7578cSPurna Chandra Mandal 
6323e7578cSPurna Chandra Mandal 	/* disable RX, TX & all transactions */
6423e7578cSPurna Chandra Mandal 	writel(ETHCON_ON | ETHCON_TXRTS | ETHCON_RXEN, &ectl_p->con1.clr);
6523e7578cSPurna Chandra Mandal 
6623e7578cSPurna Chandra Mandal 	/* wait till busy */
67*b491b498SJon Lin 	wait_for_bit_le32(&ectl_p->stat.raw, ETHSTAT_BUSY, false,
6823e7578cSPurna Chandra Mandal 			  CONFIG_SYS_HZ, false);
6923e7578cSPurna Chandra Mandal 
7023e7578cSPurna Chandra Mandal 	/* turn controller ON to access PHY over MII */
7123e7578cSPurna Chandra Mandal 	writel(ETHCON_ON, &ectl_p->con1.set);
7223e7578cSPurna Chandra Mandal 
7323e7578cSPurna Chandra Mandal 	mdelay(10);
7423e7578cSPurna Chandra Mandal 
7523e7578cSPurna Chandra Mandal 	/* reset MAC */
7623e7578cSPurna Chandra Mandal 	writel(EMAC_SOFTRESET, &emac_p->cfg1.set); /* reset assert */
7723e7578cSPurna Chandra Mandal 	mdelay(10);
7823e7578cSPurna Chandra Mandal 	writel(EMAC_SOFTRESET, &emac_p->cfg1.clr); /* reset deassert */
7923e7578cSPurna Chandra Mandal 
8023e7578cSPurna Chandra Mandal 	/* initialize MDIO/MII */
8123e7578cSPurna Chandra Mandal 	if (priv->phyif == PHY_INTERFACE_MODE_RMII) {
8223e7578cSPurna Chandra Mandal 		writel(EMAC_RMII_RESET, &emac_p->supp.set);
8323e7578cSPurna Chandra Mandal 		mdelay(10);
8423e7578cSPurna Chandra Mandal 		writel(EMAC_RMII_RESET, &emac_p->supp.clr);
8523e7578cSPurna Chandra Mandal 	}
8623e7578cSPurna Chandra Mandal 
8723e7578cSPurna Chandra Mandal 	return pic32_mdio_init(PIC32_MDIO_NAME, (ulong)&emac_p->mii);
8823e7578cSPurna Chandra Mandal }
8923e7578cSPurna Chandra Mandal 
pic32_phy_init(struct pic32eth_dev * priv,struct udevice * dev)9023e7578cSPurna Chandra Mandal static int pic32_phy_init(struct pic32eth_dev *priv, struct udevice *dev)
9123e7578cSPurna Chandra Mandal {
9223e7578cSPurna Chandra Mandal 	struct mii_dev *mii;
9323e7578cSPurna Chandra Mandal 
9423e7578cSPurna Chandra Mandal 	mii = miiphy_get_dev_by_name(PIC32_MDIO_NAME);
9523e7578cSPurna Chandra Mandal 
9623e7578cSPurna Chandra Mandal 	/* find & connect PHY */
9723e7578cSPurna Chandra Mandal 	priv->phydev = phy_connect(mii, priv->phy_addr,
9823e7578cSPurna Chandra Mandal 				   dev, priv->phyif);
9923e7578cSPurna Chandra Mandal 	if (!priv->phydev) {
10023e7578cSPurna Chandra Mandal 		printf("%s: %s: Error, PHY connect\n", __FILE__, __func__);
10123e7578cSPurna Chandra Mandal 		return 0;
10223e7578cSPurna Chandra Mandal 	}
10323e7578cSPurna Chandra Mandal 
10423e7578cSPurna Chandra Mandal 	/* Wait for phy to complete reset */
10523e7578cSPurna Chandra Mandal 	mdelay(10);
10623e7578cSPurna Chandra Mandal 
10723e7578cSPurna Chandra Mandal 	/* configure supported modes */
10823e7578cSPurna Chandra Mandal 	priv->phydev->supported = SUPPORTED_10baseT_Half |
10923e7578cSPurna Chandra Mandal 				  SUPPORTED_10baseT_Full |
11023e7578cSPurna Chandra Mandal 				  SUPPORTED_100baseT_Half |
11123e7578cSPurna Chandra Mandal 				  SUPPORTED_100baseT_Full |
11223e7578cSPurna Chandra Mandal 				  SUPPORTED_Autoneg;
11323e7578cSPurna Chandra Mandal 
11423e7578cSPurna Chandra Mandal 	priv->phydev->advertising = ADVERTISED_10baseT_Half |
11523e7578cSPurna Chandra Mandal 				    ADVERTISED_10baseT_Full |
11623e7578cSPurna Chandra Mandal 				    ADVERTISED_100baseT_Half |
11723e7578cSPurna Chandra Mandal 				    ADVERTISED_100baseT_Full |
11823e7578cSPurna Chandra Mandal 				    ADVERTISED_Autoneg;
11923e7578cSPurna Chandra Mandal 
12023e7578cSPurna Chandra Mandal 	priv->phydev->autoneg = AUTONEG_ENABLE;
12123e7578cSPurna Chandra Mandal 
12223e7578cSPurna Chandra Mandal 	return 0;
12323e7578cSPurna Chandra Mandal }
12423e7578cSPurna Chandra Mandal 
12523e7578cSPurna Chandra Mandal /* Configure MAC based on negotiated speed and duplex
12623e7578cSPurna Chandra Mandal  * reported by PHY.
12723e7578cSPurna Chandra Mandal  */
pic32_mac_adjust_link(struct pic32eth_dev * priv)12823e7578cSPurna Chandra Mandal static int pic32_mac_adjust_link(struct pic32eth_dev *priv)
12923e7578cSPurna Chandra Mandal {
13023e7578cSPurna Chandra Mandal 	struct phy_device *phydev = priv->phydev;
13123e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
13223e7578cSPurna Chandra Mandal 
13323e7578cSPurna Chandra Mandal 	if (!phydev->link) {
13423e7578cSPurna Chandra Mandal 		printf("%s: No link.\n", phydev->dev->name);
13523e7578cSPurna Chandra Mandal 		return -EINVAL;
13623e7578cSPurna Chandra Mandal 	}
13723e7578cSPurna Chandra Mandal 
13823e7578cSPurna Chandra Mandal 	if (phydev->duplex) {
13923e7578cSPurna Chandra Mandal 		writel(EMAC_FULLDUP, &emac_p->cfg2.set);
14023e7578cSPurna Chandra Mandal 		writel(FULLDUP_GAP_TIME, &emac_p->ipgt.raw);
14123e7578cSPurna Chandra Mandal 	} else {
14223e7578cSPurna Chandra Mandal 		writel(EMAC_FULLDUP, &emac_p->cfg2.clr);
14323e7578cSPurna Chandra Mandal 		writel(HALFDUP_GAP_TIME, &emac_p->ipgt.raw);
14423e7578cSPurna Chandra Mandal 	}
14523e7578cSPurna Chandra Mandal 
14623e7578cSPurna Chandra Mandal 	switch (phydev->speed) {
14723e7578cSPurna Chandra Mandal 	case SPEED_100:
14823e7578cSPurna Chandra Mandal 		writel(EMAC_RMII_SPD100, &emac_p->supp.set);
14923e7578cSPurna Chandra Mandal 		break;
15023e7578cSPurna Chandra Mandal 	case SPEED_10:
15123e7578cSPurna Chandra Mandal 		writel(EMAC_RMII_SPD100, &emac_p->supp.clr);
15223e7578cSPurna Chandra Mandal 		break;
15323e7578cSPurna Chandra Mandal 	default:
15423e7578cSPurna Chandra Mandal 		printf("%s: Speed was bad\n", phydev->dev->name);
15523e7578cSPurna Chandra Mandal 		return -EINVAL;
15623e7578cSPurna Chandra Mandal 	}
15723e7578cSPurna Chandra Mandal 
15823e7578cSPurna Chandra Mandal 	printf("pic32eth: PHY is %s with %dbase%s, %s\n",
15923e7578cSPurna Chandra Mandal 	       phydev->drv->name, phydev->speed,
16023e7578cSPurna Chandra Mandal 	       (phydev->port == PORT_TP) ? "T" : "X",
16123e7578cSPurna Chandra Mandal 	       (phydev->duplex) ? "full" : "half");
16223e7578cSPurna Chandra Mandal 
16323e7578cSPurna Chandra Mandal 	return 0;
16423e7578cSPurna Chandra Mandal }
16523e7578cSPurna Chandra Mandal 
pic32_mac_init(struct pic32eth_dev * priv,u8 * macaddr)16623e7578cSPurna Chandra Mandal static void pic32_mac_init(struct pic32eth_dev *priv, u8 *macaddr)
16723e7578cSPurna Chandra Mandal {
16823e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
16923e7578cSPurna Chandra Mandal 	u32 stat = 0, v;
17023e7578cSPurna Chandra Mandal 	u64 expire;
17123e7578cSPurna Chandra Mandal 
17223e7578cSPurna Chandra Mandal 	v = EMAC_TXPAUSE | EMAC_RXPAUSE | EMAC_RXENABLE;
17323e7578cSPurna Chandra Mandal 	writel(v, &emac_p->cfg1.raw);
17423e7578cSPurna Chandra Mandal 
17523e7578cSPurna Chandra Mandal 	v = EMAC_EXCESS | EMAC_AUTOPAD | EMAC_PADENABLE |
17623e7578cSPurna Chandra Mandal 	    EMAC_CRCENABLE | EMAC_LENGTHCK | EMAC_FULLDUP;
17723e7578cSPurna Chandra Mandal 	writel(v, &emac_p->cfg2.raw);
17823e7578cSPurna Chandra Mandal 
17923e7578cSPurna Chandra Mandal 	/* recommended back-to-back inter-packet gap for 10 Mbps half duplex */
18023e7578cSPurna Chandra Mandal 	writel(HALFDUP_GAP_TIME, &emac_p->ipgt.raw);
18123e7578cSPurna Chandra Mandal 
18223e7578cSPurna Chandra Mandal 	/* recommended non-back-to-back interpacket gap is 0xc12 */
18323e7578cSPurna Chandra Mandal 	writel(0xc12, &emac_p->ipgr.raw);
18423e7578cSPurna Chandra Mandal 
18523e7578cSPurna Chandra Mandal 	/* recommended collision window retry limit is 0x370F */
18623e7578cSPurna Chandra Mandal 	writel(0x370f, &emac_p->clrt.raw);
18723e7578cSPurna Chandra Mandal 
18823e7578cSPurna Chandra Mandal 	/* set maximum frame length: allow VLAN tagged frame */
18923e7578cSPurna Chandra Mandal 	writel(0x600, &emac_p->maxf.raw);
19023e7578cSPurna Chandra Mandal 
19123e7578cSPurna Chandra Mandal 	/* set the mac address */
19223e7578cSPurna Chandra Mandal 	writel(macaddr[0] | (macaddr[1] << 8), &emac_p->sa2.raw);
19323e7578cSPurna Chandra Mandal 	writel(macaddr[2] | (macaddr[3] << 8), &emac_p->sa1.raw);
19423e7578cSPurna Chandra Mandal 	writel(macaddr[4] | (macaddr[5] << 8), &emac_p->sa0.raw);
19523e7578cSPurna Chandra Mandal 
19623e7578cSPurna Chandra Mandal 	/* default, enable 10 Mbps operation */
19723e7578cSPurna Chandra Mandal 	writel(EMAC_RMII_SPD100, &emac_p->supp.clr);
19823e7578cSPurna Chandra Mandal 
19923e7578cSPurna Chandra Mandal 	/* wait until link status UP or deadline elapsed */
20023e7578cSPurna Chandra Mandal 	expire = get_ticks() + get_tbclk() * 2;
20123e7578cSPurna Chandra Mandal 	for (; get_ticks() < expire;) {
20223e7578cSPurna Chandra Mandal 		stat = phy_read(priv->phydev, priv->phy_addr, MII_BMSR);
20323e7578cSPurna Chandra Mandal 		if (stat & BMSR_LSTATUS)
20423e7578cSPurna Chandra Mandal 			break;
20523e7578cSPurna Chandra Mandal 	}
20623e7578cSPurna Chandra Mandal 
20723e7578cSPurna Chandra Mandal 	if (!(stat & BMSR_LSTATUS))
20823e7578cSPurna Chandra Mandal 		printf("MAC: Link is DOWN!\n");
20923e7578cSPurna Chandra Mandal 
21023e7578cSPurna Chandra Mandal 	/* delay to stabilize before any tx/rx */
21123e7578cSPurna Chandra Mandal 	mdelay(10);
21223e7578cSPurna Chandra Mandal }
21323e7578cSPurna Chandra Mandal 
pic32_mac_reset(struct pic32eth_dev * priv)21423e7578cSPurna Chandra Mandal static void pic32_mac_reset(struct pic32eth_dev *priv)
21523e7578cSPurna Chandra Mandal {
21623e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
21723e7578cSPurna Chandra Mandal 	struct mii_dev *mii;
21823e7578cSPurna Chandra Mandal 
21923e7578cSPurna Chandra Mandal 	/* Reset MAC */
22023e7578cSPurna Chandra Mandal 	writel(EMAC_SOFTRESET, &emac_p->cfg1.raw);
22123e7578cSPurna Chandra Mandal 	mdelay(10);
22223e7578cSPurna Chandra Mandal 
22323e7578cSPurna Chandra Mandal 	/* clear reset */
22423e7578cSPurna Chandra Mandal 	writel(0, &emac_p->cfg1.raw);
22523e7578cSPurna Chandra Mandal 
22623e7578cSPurna Chandra Mandal 	/* Reset MII */
22723e7578cSPurna Chandra Mandal 	mii = priv->phydev->bus;
22823e7578cSPurna Chandra Mandal 	if (mii && mii->reset)
22923e7578cSPurna Chandra Mandal 		mii->reset(mii);
23023e7578cSPurna Chandra Mandal }
23123e7578cSPurna Chandra Mandal 
23223e7578cSPurna Chandra Mandal /* initializes the MAC and PHY, then establishes a link */
pic32_ctrl_reset(struct pic32eth_dev * priv)23323e7578cSPurna Chandra Mandal static void pic32_ctrl_reset(struct pic32eth_dev *priv)
23423e7578cSPurna Chandra Mandal {
23523e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
23623e7578cSPurna Chandra Mandal 	u32 v;
23723e7578cSPurna Chandra Mandal 
23823e7578cSPurna Chandra Mandal 	/* disable RX, TX & any other transactions */
23923e7578cSPurna Chandra Mandal 	writel(ETHCON_ON | ETHCON_TXRTS | ETHCON_RXEN, &ectl_p->con1.clr);
24023e7578cSPurna Chandra Mandal 
24123e7578cSPurna Chandra Mandal 	/* wait till busy */
242*b491b498SJon Lin 	wait_for_bit_le32(&ectl_p->stat.raw, ETHSTAT_BUSY, false,
24323e7578cSPurna Chandra Mandal 			  CONFIG_SYS_HZ, false);
24423e7578cSPurna Chandra Mandal 	/* decrement received buffcnt to zero. */
24523e7578cSPurna Chandra Mandal 	while (readl(&ectl_p->stat.raw) & ETHSTAT_BUFCNT)
24623e7578cSPurna Chandra Mandal 		writel(ETHCON_BUFCDEC, &ectl_p->con1.set);
24723e7578cSPurna Chandra Mandal 
24823e7578cSPurna Chandra Mandal 	/* clear any existing interrupt event */
24923e7578cSPurna Chandra Mandal 	writel(0xffffffff, &ectl_p->irq.clr);
25023e7578cSPurna Chandra Mandal 
25123e7578cSPurna Chandra Mandal 	/* clear RX/TX start address */
25223e7578cSPurna Chandra Mandal 	writel(0xffffffff, &ectl_p->txst.clr);
25323e7578cSPurna Chandra Mandal 	writel(0xffffffff, &ectl_p->rxst.clr);
25423e7578cSPurna Chandra Mandal 
25523e7578cSPurna Chandra Mandal 	/* clear the receive filters */
25623e7578cSPurna Chandra Mandal 	writel(0x00ff, &ectl_p->rxfc.clr);
25723e7578cSPurna Chandra Mandal 
25823e7578cSPurna Chandra Mandal 	/* set the receive filters
25923e7578cSPurna Chandra Mandal 	 * ETH_FILT_CRC_ERR_REJECT
26023e7578cSPurna Chandra Mandal 	 * ETH_FILT_RUNT_REJECT
26123e7578cSPurna Chandra Mandal 	 * ETH_FILT_UCAST_ACCEPT
26223e7578cSPurna Chandra Mandal 	 * ETH_FILT_MCAST_ACCEPT
26323e7578cSPurna Chandra Mandal 	 * ETH_FILT_BCAST_ACCEPT
26423e7578cSPurna Chandra Mandal 	 */
26523e7578cSPurna Chandra Mandal 	v = ETHRXFC_BCEN | ETHRXFC_MCEN | ETHRXFC_UCEN |
26623e7578cSPurna Chandra Mandal 	    ETHRXFC_RUNTEN | ETHRXFC_CRCOKEN;
26723e7578cSPurna Chandra Mandal 	writel(v, &ectl_p->rxfc.set);
26823e7578cSPurna Chandra Mandal 
26923e7578cSPurna Chandra Mandal 	/* turn controller ON to access PHY over MII */
27023e7578cSPurna Chandra Mandal 	writel(ETHCON_ON, &ectl_p->con1.set);
27123e7578cSPurna Chandra Mandal }
27223e7578cSPurna Chandra Mandal 
pic32_rx_desc_init(struct pic32eth_dev * priv)27323e7578cSPurna Chandra Mandal static void pic32_rx_desc_init(struct pic32eth_dev *priv)
27423e7578cSPurna Chandra Mandal {
27523e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
27623e7578cSPurna Chandra Mandal 	struct eth_dma_desc *rxd;
27723e7578cSPurna Chandra Mandal 	u32 idx, bufsz;
27823e7578cSPurna Chandra Mandal 
27923e7578cSPurna Chandra Mandal 	priv->rxd_idx = 0;
28023e7578cSPurna Chandra Mandal 	for (idx = 0; idx < MAX_RX_DESCR; idx++) {
28123e7578cSPurna Chandra Mandal 		rxd = &priv->rxd_ring[idx];
28223e7578cSPurna Chandra Mandal 
28323e7578cSPurna Chandra Mandal 		/* hw owned */
28423e7578cSPurna Chandra Mandal 		rxd->hdr = EDH_NPV | EDH_EOWN | EDH_STICKY;
28523e7578cSPurna Chandra Mandal 
28623e7578cSPurna Chandra Mandal 		/* packet buffer address */
28723e7578cSPurna Chandra Mandal 		rxd->data_buff = virt_to_phys(net_rx_packets[idx]);
28823e7578cSPurna Chandra Mandal 
28923e7578cSPurna Chandra Mandal 		/* link to next desc */
29023e7578cSPurna Chandra Mandal 		rxd->next_ed = virt_to_phys(rxd + 1);
29123e7578cSPurna Chandra Mandal 
29223e7578cSPurna Chandra Mandal 		/* reset status */
29323e7578cSPurna Chandra Mandal 		rxd->stat1 = 0;
29423e7578cSPurna Chandra Mandal 		rxd->stat2 = 0;
29523e7578cSPurna Chandra Mandal 
29623e7578cSPurna Chandra Mandal 		/* decrement bufcnt */
29723e7578cSPurna Chandra Mandal 		writel(ETHCON_BUFCDEC, &ectl_p->con1.set);
29823e7578cSPurna Chandra Mandal 	}
29923e7578cSPurna Chandra Mandal 
30023e7578cSPurna Chandra Mandal 	/* link last descr to beginning of list */
30123e7578cSPurna Chandra Mandal 	rxd->next_ed = virt_to_phys(&priv->rxd_ring[0]);
30223e7578cSPurna Chandra Mandal 
30323e7578cSPurna Chandra Mandal 	/* flush rx ring */
30423e7578cSPurna Chandra Mandal 	flush_dcache_range((ulong)priv->rxd_ring,
30523e7578cSPurna Chandra Mandal 			   (ulong)priv->rxd_ring + sizeof(priv->rxd_ring));
30623e7578cSPurna Chandra Mandal 
30723e7578cSPurna Chandra Mandal 	/* set rx desc-ring start address */
30823e7578cSPurna Chandra Mandal 	writel((ulong)virt_to_phys(&priv->rxd_ring[0]), &ectl_p->rxst.raw);
30923e7578cSPurna Chandra Mandal 
31023e7578cSPurna Chandra Mandal 	/* RX Buffer size */
31123e7578cSPurna Chandra Mandal 	bufsz = readl(&ectl_p->con2.raw);
31223e7578cSPurna Chandra Mandal 	bufsz &= ~(ETHCON_RXBUFSZ << ETHCON_RXBUFSZ_SHFT);
31323e7578cSPurna Chandra Mandal 	bufsz |= ((MAX_RX_BUF_SIZE / 16) << ETHCON_RXBUFSZ_SHFT);
31423e7578cSPurna Chandra Mandal 	writel(bufsz, &ectl_p->con2.raw);
31523e7578cSPurna Chandra Mandal 
31623e7578cSPurna Chandra Mandal 	/* enable the receiver in hardware which allows hardware
31723e7578cSPurna Chandra Mandal 	 * to DMA received pkts to the descriptor pointer address.
31823e7578cSPurna Chandra Mandal 	 */
31923e7578cSPurna Chandra Mandal 	writel(ETHCON_RXEN, &ectl_p->con1.set);
32023e7578cSPurna Chandra Mandal }
32123e7578cSPurna Chandra Mandal 
pic32_eth_start(struct udevice * dev)32223e7578cSPurna Chandra Mandal static int pic32_eth_start(struct udevice *dev)
32323e7578cSPurna Chandra Mandal {
32423e7578cSPurna Chandra Mandal 	struct eth_pdata *pdata = dev_get_platdata(dev);
32523e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
32623e7578cSPurna Chandra Mandal 
32723e7578cSPurna Chandra Mandal 	/* controller */
32823e7578cSPurna Chandra Mandal 	pic32_ctrl_reset(priv);
32923e7578cSPurna Chandra Mandal 
33023e7578cSPurna Chandra Mandal 	/* reset MAC */
33123e7578cSPurna Chandra Mandal 	pic32_mac_reset(priv);
33223e7578cSPurna Chandra Mandal 
33323e7578cSPurna Chandra Mandal 	/* configure PHY */
33423e7578cSPurna Chandra Mandal 	phy_config(priv->phydev);
33523e7578cSPurna Chandra Mandal 
33623e7578cSPurna Chandra Mandal 	/* initialize MAC */
33723e7578cSPurna Chandra Mandal 	pic32_mac_init(priv, &pdata->enetaddr[0]);
33823e7578cSPurna Chandra Mandal 
33923e7578cSPurna Chandra Mandal 	/* init RX descriptor; TX descriptors are handled in xmit */
34023e7578cSPurna Chandra Mandal 	pic32_rx_desc_init(priv);
34123e7578cSPurna Chandra Mandal 
34223e7578cSPurna Chandra Mandal 	/* Start up & update link status of PHY */
34323e7578cSPurna Chandra Mandal 	phy_startup(priv->phydev);
34423e7578cSPurna Chandra Mandal 
34523e7578cSPurna Chandra Mandal 	/* adjust mac with phy link status */
34623e7578cSPurna Chandra Mandal 	return pic32_mac_adjust_link(priv);
34723e7578cSPurna Chandra Mandal }
34823e7578cSPurna Chandra Mandal 
pic32_eth_stop(struct udevice * dev)34923e7578cSPurna Chandra Mandal static void pic32_eth_stop(struct udevice *dev)
35023e7578cSPurna Chandra Mandal {
35123e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
35223e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
35323e7578cSPurna Chandra Mandal 	struct pic32_emac_regs *emac_p = priv->emac_regs;
35423e7578cSPurna Chandra Mandal 
35523e7578cSPurna Chandra Mandal 	/* Reset the phy if the controller is enabled */
35623e7578cSPurna Chandra Mandal 	if (readl(&ectl_p->con1.raw) & ETHCON_ON)
35723e7578cSPurna Chandra Mandal 		phy_reset(priv->phydev);
35823e7578cSPurna Chandra Mandal 
35923e7578cSPurna Chandra Mandal 	/* Shut down the PHY */
36023e7578cSPurna Chandra Mandal 	phy_shutdown(priv->phydev);
36123e7578cSPurna Chandra Mandal 
36223e7578cSPurna Chandra Mandal 	/* Stop rx/tx */
36323e7578cSPurna Chandra Mandal 	writel(ETHCON_TXRTS | ETHCON_RXEN, &ectl_p->con1.clr);
36423e7578cSPurna Chandra Mandal 	mdelay(10);
36523e7578cSPurna Chandra Mandal 
36623e7578cSPurna Chandra Mandal 	/* reset MAC */
36723e7578cSPurna Chandra Mandal 	writel(EMAC_SOFTRESET, &emac_p->cfg1.raw);
36823e7578cSPurna Chandra Mandal 
36923e7578cSPurna Chandra Mandal 	/* clear reset */
37023e7578cSPurna Chandra Mandal 	writel(0, &emac_p->cfg1.raw);
37123e7578cSPurna Chandra Mandal 	mdelay(10);
37223e7578cSPurna Chandra Mandal 
37323e7578cSPurna Chandra Mandal 	/* disable controller */
37423e7578cSPurna Chandra Mandal 	writel(ETHCON_ON, &ectl_p->con1.clr);
37523e7578cSPurna Chandra Mandal 	mdelay(10);
37623e7578cSPurna Chandra Mandal 
37723e7578cSPurna Chandra Mandal 	/* wait until everything is down */
378*b491b498SJon Lin 	wait_for_bit_le32(&ectl_p->stat.raw, ETHSTAT_BUSY, false,
37923e7578cSPurna Chandra Mandal 			  2 * CONFIG_SYS_HZ, false);
38023e7578cSPurna Chandra Mandal 
38123e7578cSPurna Chandra Mandal 	/* clear any existing interrupt event */
38223e7578cSPurna Chandra Mandal 	writel(0xffffffff, &ectl_p->irq.clr);
38323e7578cSPurna Chandra Mandal }
38423e7578cSPurna Chandra Mandal 
pic32_eth_send(struct udevice * dev,void * packet,int length)38523e7578cSPurna Chandra Mandal static int pic32_eth_send(struct udevice *dev, void *packet, int length)
38623e7578cSPurna Chandra Mandal {
38723e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
38823e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
38923e7578cSPurna Chandra Mandal 	struct eth_dma_desc *txd;
39023e7578cSPurna Chandra Mandal 	u64 deadline;
39123e7578cSPurna Chandra Mandal 
39223e7578cSPurna Chandra Mandal 	txd = &priv->txd_ring[0];
39323e7578cSPurna Chandra Mandal 
39423e7578cSPurna Chandra Mandal 	/* set proper flags & length in descriptor header */
39523e7578cSPurna Chandra Mandal 	txd->hdr = EDH_SOP | EDH_EOP | EDH_EOWN | EDH_BCOUNT(length);
39623e7578cSPurna Chandra Mandal 
39723e7578cSPurna Chandra Mandal 	/* pass buffer address to hardware */
39823e7578cSPurna Chandra Mandal 	txd->data_buff = virt_to_phys(packet);
39923e7578cSPurna Chandra Mandal 
40023e7578cSPurna Chandra Mandal 	debug("%s: %d / .hdr %x, .data_buff %x, .stat %x, .nexted %x\n",
40123e7578cSPurna Chandra Mandal 	      __func__, __LINE__, txd->hdr, txd->data_buff, txd->stat2,
40223e7578cSPurna Chandra Mandal 	      txd->next_ed);
40323e7578cSPurna Chandra Mandal 
40423e7578cSPurna Chandra Mandal 	/* cache flush (packet) */
40523e7578cSPurna Chandra Mandal 	flush_dcache_range((ulong)packet, (ulong)packet + length);
40623e7578cSPurna Chandra Mandal 
40723e7578cSPurna Chandra Mandal 	/* cache flush (txd) */
40823e7578cSPurna Chandra Mandal 	flush_dcache_range((ulong)txd, (ulong)txd + sizeof(*txd));
40923e7578cSPurna Chandra Mandal 
41023e7578cSPurna Chandra Mandal 	/* pass descriptor table base to h/w */
41123e7578cSPurna Chandra Mandal 	writel(virt_to_phys(txd), &ectl_p->txst.raw);
41223e7578cSPurna Chandra Mandal 
41323e7578cSPurna Chandra Mandal 	/* ready to send enabled, hardware can now send the packet(s) */
41423e7578cSPurna Chandra Mandal 	writel(ETHCON_TXRTS | ETHCON_ON, &ectl_p->con1.set);
41523e7578cSPurna Chandra Mandal 
41623e7578cSPurna Chandra Mandal 	/* wait until tx has completed and h/w has released ownership
41723e7578cSPurna Chandra Mandal 	 * of the tx descriptor or timeout elapsed.
41823e7578cSPurna Chandra Mandal 	 */
41923e7578cSPurna Chandra Mandal 	deadline = get_ticks() + get_tbclk();
42023e7578cSPurna Chandra Mandal 	for (;;) {
42123e7578cSPurna Chandra Mandal 		/* check timeout */
42223e7578cSPurna Chandra Mandal 		if (get_ticks() > deadline)
42323e7578cSPurna Chandra Mandal 			return -ETIMEDOUT;
42423e7578cSPurna Chandra Mandal 
42523e7578cSPurna Chandra Mandal 		if (ctrlc())
42623e7578cSPurna Chandra Mandal 			return -EINTR;
42723e7578cSPurna Chandra Mandal 
42823e7578cSPurna Chandra Mandal 		/* tx completed ? */
42923e7578cSPurna Chandra Mandal 		if (readl(&ectl_p->con1.raw) & ETHCON_TXRTS) {
43023e7578cSPurna Chandra Mandal 			udelay(1);
43123e7578cSPurna Chandra Mandal 			continue;
43223e7578cSPurna Chandra Mandal 		}
43323e7578cSPurna Chandra Mandal 
43423e7578cSPurna Chandra Mandal 		/* h/w not released ownership yet? */
43523e7578cSPurna Chandra Mandal 		invalidate_dcache_range((ulong)txd, (ulong)txd + sizeof(*txd));
43623e7578cSPurna Chandra Mandal 		if (!(txd->hdr & EDH_EOWN))
43723e7578cSPurna Chandra Mandal 			break;
43823e7578cSPurna Chandra Mandal 	}
43923e7578cSPurna Chandra Mandal 
44023e7578cSPurna Chandra Mandal 	return 0;
44123e7578cSPurna Chandra Mandal }
44223e7578cSPurna Chandra Mandal 
pic32_eth_recv(struct udevice * dev,int flags,uchar ** packetp)44323e7578cSPurna Chandra Mandal static int pic32_eth_recv(struct udevice *dev, int flags, uchar **packetp)
44423e7578cSPurna Chandra Mandal {
44523e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
44623e7578cSPurna Chandra Mandal 	struct eth_dma_desc *rxd;
44723e7578cSPurna Chandra Mandal 	u32 idx = priv->rxd_idx;
44823e7578cSPurna Chandra Mandal 	u32 rx_count;
44923e7578cSPurna Chandra Mandal 
45023e7578cSPurna Chandra Mandal 	/* find the next ready to receive */
45123e7578cSPurna Chandra Mandal 	rxd = &priv->rxd_ring[idx];
45223e7578cSPurna Chandra Mandal 
45323e7578cSPurna Chandra Mandal 	invalidate_dcache_range((ulong)rxd, (ulong)rxd + sizeof(*rxd));
45423e7578cSPurna Chandra Mandal 	/* check if owned by MAC */
45523e7578cSPurna Chandra Mandal 	if (rxd->hdr & EDH_EOWN)
45623e7578cSPurna Chandra Mandal 		return -EAGAIN;
45723e7578cSPurna Chandra Mandal 
45823e7578cSPurna Chandra Mandal 	/* Sanity check on header: SOP and EOP  */
45923e7578cSPurna Chandra Mandal 	if ((rxd->hdr & (EDH_SOP | EDH_EOP)) != (EDH_SOP | EDH_EOP)) {
46023e7578cSPurna Chandra Mandal 		printf("%s: %s, rx pkt across multiple descr\n",
46123e7578cSPurna Chandra Mandal 		       __FILE__, __func__);
46223e7578cSPurna Chandra Mandal 		return 0;
46323e7578cSPurna Chandra Mandal 	}
46423e7578cSPurna Chandra Mandal 
46523e7578cSPurna Chandra Mandal 	debug("%s: %d /idx %i, hdr=%x, data_buff %x, stat %x, nexted %x\n",
46623e7578cSPurna Chandra Mandal 	      __func__, __LINE__, idx, rxd->hdr,
46723e7578cSPurna Chandra Mandal 	      rxd->data_buff, rxd->stat2, rxd->next_ed);
46823e7578cSPurna Chandra Mandal 
46923e7578cSPurna Chandra Mandal 	/* Sanity check on rx_stat: OK, CRC */
47023e7578cSPurna Chandra Mandal 	if (!RSV_RX_OK(rxd->stat2) || RSV_CRC_ERR(rxd->stat2)) {
47123e7578cSPurna Chandra Mandal 		debug("%s: %s: Error, rx problem detected\n",
47223e7578cSPurna Chandra Mandal 		      __FILE__, __func__);
47323e7578cSPurna Chandra Mandal 		return 0;
47423e7578cSPurna Chandra Mandal 	}
47523e7578cSPurna Chandra Mandal 
47623e7578cSPurna Chandra Mandal 	/* invalidate dcache */
47723e7578cSPurna Chandra Mandal 	rx_count = RSV_RX_COUNT(rxd->stat2);
47823e7578cSPurna Chandra Mandal 	invalidate_dcache_range((ulong)net_rx_packets[idx],
47923e7578cSPurna Chandra Mandal 				(ulong)net_rx_packets[idx] + rx_count);
48023e7578cSPurna Chandra Mandal 
48123e7578cSPurna Chandra Mandal 	/* Pass the packet to protocol layer */
48223e7578cSPurna Chandra Mandal 	*packetp = net_rx_packets[idx];
48323e7578cSPurna Chandra Mandal 
48423e7578cSPurna Chandra Mandal 	/* increment number of bytes rcvd (ignore CRC) */
48523e7578cSPurna Chandra Mandal 	return rx_count - 4;
48623e7578cSPurna Chandra Mandal }
48723e7578cSPurna Chandra Mandal 
pic32_eth_free_pkt(struct udevice * dev,uchar * packet,int length)48823e7578cSPurna Chandra Mandal static int pic32_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
48923e7578cSPurna Chandra Mandal {
49023e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
49123e7578cSPurna Chandra Mandal 	struct pic32_ectl_regs *ectl_p = priv->ectl_regs;
49223e7578cSPurna Chandra Mandal 	struct eth_dma_desc *rxd;
49323e7578cSPurna Chandra Mandal 	int idx = priv->rxd_idx;
49423e7578cSPurna Chandra Mandal 
49523e7578cSPurna Chandra Mandal 	/* sanity check */
49623e7578cSPurna Chandra Mandal 	if (packet != net_rx_packets[idx]) {
49723e7578cSPurna Chandra Mandal 		printf("rxd_id %d: packet is not matched,\n", idx);
49823e7578cSPurna Chandra Mandal 		return -EAGAIN;
49923e7578cSPurna Chandra Mandal 	}
50023e7578cSPurna Chandra Mandal 
50123e7578cSPurna Chandra Mandal 	/* prepare for receive */
50223e7578cSPurna Chandra Mandal 	rxd = &priv->rxd_ring[idx];
50323e7578cSPurna Chandra Mandal 	rxd->hdr = EDH_STICKY | EDH_NPV | EDH_EOWN;
50423e7578cSPurna Chandra Mandal 
50523e7578cSPurna Chandra Mandal 	flush_dcache_range((ulong)rxd, (ulong)rxd + sizeof(*rxd));
50623e7578cSPurna Chandra Mandal 
50723e7578cSPurna Chandra Mandal 	/* decrement rx pkt count */
50823e7578cSPurna Chandra Mandal 	writel(ETHCON_BUFCDEC, &ectl_p->con1.set);
50923e7578cSPurna Chandra Mandal 
51023e7578cSPurna Chandra Mandal 	debug("%s: %d / idx %i, hdr %x, data_buff %x, stat %x, nexted %x\n",
51123e7578cSPurna Chandra Mandal 	      __func__, __LINE__, idx, rxd->hdr, rxd->data_buff,
51223e7578cSPurna Chandra Mandal 	      rxd->stat2, rxd->next_ed);
51323e7578cSPurna Chandra Mandal 
51423e7578cSPurna Chandra Mandal 	priv->rxd_idx = (priv->rxd_idx + 1) % MAX_RX_DESCR;
51523e7578cSPurna Chandra Mandal 
51623e7578cSPurna Chandra Mandal 	return 0;
51723e7578cSPurna Chandra Mandal }
51823e7578cSPurna Chandra Mandal 
51923e7578cSPurna Chandra Mandal static const struct eth_ops pic32_eth_ops = {
52023e7578cSPurna Chandra Mandal 	.start		= pic32_eth_start,
52123e7578cSPurna Chandra Mandal 	.send		= pic32_eth_send,
52223e7578cSPurna Chandra Mandal 	.recv		= pic32_eth_recv,
52323e7578cSPurna Chandra Mandal 	.free_pkt	= pic32_eth_free_pkt,
52423e7578cSPurna Chandra Mandal 	.stop		= pic32_eth_stop,
52523e7578cSPurna Chandra Mandal };
52623e7578cSPurna Chandra Mandal 
pic32_eth_probe(struct udevice * dev)52723e7578cSPurna Chandra Mandal static int pic32_eth_probe(struct udevice *dev)
52823e7578cSPurna Chandra Mandal {
52923e7578cSPurna Chandra Mandal 	struct eth_pdata *pdata = dev_get_platdata(dev);
53023e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
53123e7578cSPurna Chandra Mandal 	const char *phy_mode;
53223e7578cSPurna Chandra Mandal 	void __iomem *iobase;
53323e7578cSPurna Chandra Mandal 	fdt_addr_t addr;
53423e7578cSPurna Chandra Mandal 	fdt_size_t size;
53523e7578cSPurna Chandra Mandal 	int offset = 0;
53623e7578cSPurna Chandra Mandal 	int phy_addr = -1;
53723e7578cSPurna Chandra Mandal 
538e160f7d4SSimon Glass 	addr = fdtdec_get_addr_size(gd->fdt_blob, dev_of_offset(dev), "reg",
539e160f7d4SSimon Glass 				    &size);
54023e7578cSPurna Chandra Mandal 	if (addr == FDT_ADDR_T_NONE)
54123e7578cSPurna Chandra Mandal 		return -EINVAL;
54223e7578cSPurna Chandra Mandal 
54323e7578cSPurna Chandra Mandal 	iobase = ioremap(addr, size);
54423e7578cSPurna Chandra Mandal 	pdata->iobase = (phys_addr_t)addr;
54523e7578cSPurna Chandra Mandal 
54623e7578cSPurna Chandra Mandal 	/* get phy mode */
54723e7578cSPurna Chandra Mandal 	pdata->phy_interface = -1;
548e160f7d4SSimon Glass 	phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
549e160f7d4SSimon Glass 			       NULL);
55023e7578cSPurna Chandra Mandal 	if (phy_mode)
55123e7578cSPurna Chandra Mandal 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
55223e7578cSPurna Chandra Mandal 	if (pdata->phy_interface == -1) {
55323e7578cSPurna Chandra Mandal 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
55423e7578cSPurna Chandra Mandal 		return -EINVAL;
55523e7578cSPurna Chandra Mandal 	}
55623e7578cSPurna Chandra Mandal 
55723e7578cSPurna Chandra Mandal 	/* get phy addr */
558e160f7d4SSimon Glass 	offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev),
55923e7578cSPurna Chandra Mandal 				       "phy-handle");
56023e7578cSPurna Chandra Mandal 	if (offset > 0)
56123e7578cSPurna Chandra Mandal 		phy_addr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
56223e7578cSPurna Chandra Mandal 
56323e7578cSPurna Chandra Mandal 	/* phy reset gpio */
564150c5afeSSimon Glass 	gpio_request_by_name_nodev(dev_ofnode(dev), "reset-gpios", 0,
56523e7578cSPurna Chandra Mandal 				   &priv->rst_gpio, GPIOD_IS_OUT);
56623e7578cSPurna Chandra Mandal 
56723e7578cSPurna Chandra Mandal 	priv->phyif	= pdata->phy_interface;
56823e7578cSPurna Chandra Mandal 	priv->phy_addr	= phy_addr;
56923e7578cSPurna Chandra Mandal 	priv->ectl_regs	= iobase;
57023e7578cSPurna Chandra Mandal 	priv->emac_regs	= iobase + PIC32_EMAC1CFG1;
57123e7578cSPurna Chandra Mandal 
57223e7578cSPurna Chandra Mandal 	pic32_mii_init(priv);
57323e7578cSPurna Chandra Mandal 
57423e7578cSPurna Chandra Mandal 	return pic32_phy_init(priv, dev);
57523e7578cSPurna Chandra Mandal }
57623e7578cSPurna Chandra Mandal 
pic32_eth_remove(struct udevice * dev)57723e7578cSPurna Chandra Mandal static int pic32_eth_remove(struct udevice *dev)
57823e7578cSPurna Chandra Mandal {
57923e7578cSPurna Chandra Mandal 	struct pic32eth_dev *priv = dev_get_priv(dev);
58023e7578cSPurna Chandra Mandal 	struct mii_dev *bus;
58123e7578cSPurna Chandra Mandal 
58223e7578cSPurna Chandra Mandal 	dm_gpio_free(dev, &priv->rst_gpio);
58323e7578cSPurna Chandra Mandal 	phy_shutdown(priv->phydev);
58423e7578cSPurna Chandra Mandal 	free(priv->phydev);
58523e7578cSPurna Chandra Mandal 	bus = miiphy_get_dev_by_name(PIC32_MDIO_NAME);
58623e7578cSPurna Chandra Mandal 	mdio_unregister(bus);
58723e7578cSPurna Chandra Mandal 	mdio_free(bus);
58823e7578cSPurna Chandra Mandal 	iounmap(priv->ectl_regs);
58923e7578cSPurna Chandra Mandal 	return 0;
59023e7578cSPurna Chandra Mandal }
59123e7578cSPurna Chandra Mandal 
59223e7578cSPurna Chandra Mandal static const struct udevice_id pic32_eth_ids[] = {
59323e7578cSPurna Chandra Mandal 	{ .compatible = "microchip,pic32mzda-eth" },
59423e7578cSPurna Chandra Mandal 	{ }
59523e7578cSPurna Chandra Mandal };
59623e7578cSPurna Chandra Mandal 
59723e7578cSPurna Chandra Mandal U_BOOT_DRIVER(pic32_ethernet) = {
59823e7578cSPurna Chandra Mandal 	.name			= "pic32_ethernet",
59923e7578cSPurna Chandra Mandal 	.id			= UCLASS_ETH,
60023e7578cSPurna Chandra Mandal 	.of_match		= pic32_eth_ids,
60123e7578cSPurna Chandra Mandal 	.probe			= pic32_eth_probe,
60223e7578cSPurna Chandra Mandal 	.remove			= pic32_eth_remove,
60323e7578cSPurna Chandra Mandal 	.ops			= &pic32_eth_ops,
60423e7578cSPurna Chandra Mandal 	.priv_auto_alloc_size	= sizeof(struct pic32eth_dev),
60523e7578cSPurna Chandra Mandal 	.platdata_auto_alloc_size	= sizeof(struct eth_pdata),
60623e7578cSPurna Chandra Mandal };
607