xref: /rk3399_rockchip-uboot/drivers/net/phy/ti.c (revision da409ccc4ae62a0bf7111e2f4419fdbfd1ba3d89)
1721aed79SEdgar E. Iglesias /*
2721aed79SEdgar E. Iglesias  * TI PHY drivers
3721aed79SEdgar E. Iglesias  *
4721aed79SEdgar E. Iglesias  * SPDX-License-Identifier:	GPL-2.0
5721aed79SEdgar E. Iglesias  *
6721aed79SEdgar E. Iglesias  */
7721aed79SEdgar E. Iglesias #include <common.h>
8721aed79SEdgar E. Iglesias #include <phy.h>
9085445caSDan Murphy #include <linux/compat.h>
10085445caSDan Murphy #include <malloc.h>
11085445caSDan Murphy 
12085445caSDan Murphy #include <fdtdec.h>
13085445caSDan Murphy #include <dm.h>
14085445caSDan Murphy #include <dt-bindings/net/ti-dp83867.h>
15085445caSDan Murphy 
16085445caSDan Murphy DECLARE_GLOBAL_DATA_PTR;
17721aed79SEdgar E. Iglesias 
18721aed79SEdgar E. Iglesias /* TI DP83867 */
19721aed79SEdgar E. Iglesias #define DP83867_DEVADDR		0x1f
20721aed79SEdgar E. Iglesias 
21721aed79SEdgar E. Iglesias #define MII_DP83867_PHYCTRL	0x10
22721aed79SEdgar E. Iglesias #define MII_DP83867_MICR	0x12
2385b949f4SSiva Durga Prasad Paladugu #define MII_DP83867_CFG2	0x14
2485b949f4SSiva Durga Prasad Paladugu #define MII_DP83867_BISCR	0x16
25721aed79SEdgar E. Iglesias #define DP83867_CTRL		0x1f
26721aed79SEdgar E. Iglesias 
27721aed79SEdgar E. Iglesias /* Extended Registers */
28721aed79SEdgar E. Iglesias #define DP83867_RGMIICTL	0x0032
29721aed79SEdgar E. Iglesias #define DP83867_RGMIIDCTL	0x0086
3064631700SMugunthan V N #define DP83867_IO_MUX_CFG	0x0170
31721aed79SEdgar E. Iglesias 
32721aed79SEdgar E. Iglesias #define DP83867_SW_RESET	BIT(15)
33721aed79SEdgar E. Iglesias #define DP83867_SW_RESTART	BIT(14)
34721aed79SEdgar E. Iglesias 
35721aed79SEdgar E. Iglesias /* MICR Interrupt bits */
36721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_AN_ERR_INT_EN		BIT(15)
37721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_SPEED_CHNG_INT_EN	BIT(14)
38721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN	BIT(13)
39721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_PAGE_RXD_INT_EN	BIT(12)
40721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_AUTONEG_COMP_INT_EN	BIT(11)
41721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN	BIT(10)
42721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_FALSE_CARRIER_INT_EN	BIT(8)
43721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN	BIT(4)
44721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_WOL_INT_EN		BIT(3)
45721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_XGMII_ERR_INT_EN	BIT(2)
46721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_POL_CHNG_INT_EN	BIT(1)
47721aed79SEdgar E. Iglesias #define MII_DP83867_MICR_JABBER_INT_EN		BIT(0)
48721aed79SEdgar E. Iglesias 
49721aed79SEdgar E. Iglesias /* RGMIICTL bits */
50721aed79SEdgar E. Iglesias #define DP83867_RGMII_TX_CLK_DELAY_EN		BIT(1)
51721aed79SEdgar E. Iglesias #define DP83867_RGMII_RX_CLK_DELAY_EN		BIT(0)
52721aed79SEdgar E. Iglesias 
53721aed79SEdgar E. Iglesias /* PHY CTRL bits */
54721aed79SEdgar E. Iglesias #define DP83867_PHYCR_FIFO_DEPTH_SHIFT		14
5501790632SMichal Simek #define DP83867_MDI_CROSSOVER		5
5601790632SMichal Simek #define DP83867_MDI_CROSSOVER_AUTO	2
5785b949f4SSiva Durga Prasad Paladugu #define DP83867_MDI_CROSSOVER_MDIX	2
5885b949f4SSiva Durga Prasad Paladugu #define DP83867_PHYCTRL_SGMIIEN			0x0800
5985b949f4SSiva Durga Prasad Paladugu #define DP83867_PHYCTRL_RXFIFO_SHIFT	12
6085b949f4SSiva Durga Prasad Paladugu #define DP83867_PHYCTRL_TXFIFO_SHIFT	14
61721aed79SEdgar E. Iglesias 
62721aed79SEdgar E. Iglesias /* RGMIIDCTL bits */
63721aed79SEdgar E. Iglesias #define DP83867_RGMII_TX_CLK_DELAY_SHIFT	4
64721aed79SEdgar E. Iglesias 
6585b949f4SSiva Durga Prasad Paladugu /* CFG2 bits */
6685b949f4SSiva Durga Prasad Paladugu #define MII_DP83867_CFG2_SPEEDOPT_10EN		0x0040
6785b949f4SSiva Durga Prasad Paladugu #define MII_DP83867_CFG2_SGMII_AUTONEGEN	0x0080
6885b949f4SSiva Durga Prasad Paladugu #define MII_DP83867_CFG2_SPEEDOPT_ENH		0x0100
6985b949f4SSiva Durga Prasad Paladugu #define MII_DP83867_CFG2_SPEEDOPT_CNT		0x0800
7085b949f4SSiva Durga Prasad Paladugu #define MII_DP83867_CFG2_SPEEDOPT_INTLOW	0x2000
7185b949f4SSiva Durga Prasad Paladugu #define MII_DP83867_CFG2_MASK			0x003F
7285b949f4SSiva Durga Prasad Paladugu 
73721aed79SEdgar E. Iglesias #define MII_MMD_CTRL	0x0d /* MMD Access Control Register */
74721aed79SEdgar E. Iglesias #define MII_MMD_DATA	0x0e /* MMD Access Data Register */
75721aed79SEdgar E. Iglesias 
76721aed79SEdgar E. Iglesias /* MMD Access Control register fields */
77721aed79SEdgar E. Iglesias #define MII_MMD_CTRL_DEVAD_MASK	0x1f /* Mask MMD DEVAD*/
78721aed79SEdgar E. Iglesias #define MII_MMD_CTRL_ADDR	0x0000 /* Address */
79721aed79SEdgar E. Iglesias #define MII_MMD_CTRL_NOINCR	0x4000 /* no post increment */
80721aed79SEdgar E. Iglesias #define MII_MMD_CTRL_INCR_RDWT	0x8000 /* post increment on reads & writes */
81721aed79SEdgar E. Iglesias #define MII_MMD_CTRL_INCR_ON_WT	0xC000 /* post increment on writes only */
82721aed79SEdgar E. Iglesias 
83085445caSDan Murphy /* User setting - can be taken from DTS */
84085445caSDan Murphy #define DEFAULT_RX_ID_DELAY	DP83867_RGMIIDCTL_2_25_NS
85085445caSDan Murphy #define DEFAULT_TX_ID_DELAY	DP83867_RGMIIDCTL_2_75_NS
86085445caSDan Murphy #define DEFAULT_FIFO_DEPTH	DP83867_PHYCR_FIFO_DEPTH_4_B_NIB
87085445caSDan Murphy 
8864631700SMugunthan V N /* IO_MUX_CFG bits */
8964631700SMugunthan V N #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL	0x1f
9064631700SMugunthan V N 
9164631700SMugunthan V N #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX	0x0
9264631700SMugunthan V N #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN	0x1f
9364631700SMugunthan V N 
94085445caSDan Murphy struct dp83867_private {
95085445caSDan Murphy 	int rx_id_delay;
96085445caSDan Murphy 	int tx_id_delay;
97085445caSDan Murphy 	int fifo_depth;
9864631700SMugunthan V N 	int io_impedance;
99085445caSDan Murphy };
100085445caSDan Murphy 
101721aed79SEdgar E. Iglesias /**
102721aed79SEdgar E. Iglesias  * phy_read_mmd_indirect - reads data from the MMD registers
103721aed79SEdgar E. Iglesias  * @phydev: The PHY device bus
104721aed79SEdgar E. Iglesias  * @prtad: MMD Address
105721aed79SEdgar E. Iglesias  * @devad: MMD DEVAD
106721aed79SEdgar E. Iglesias  * @addr: PHY address on the MII bus
107721aed79SEdgar E. Iglesias  *
108721aed79SEdgar E. Iglesias  * Description: it reads data from the MMD registers (clause 22 to access to
109721aed79SEdgar E. Iglesias  * clause 45) of the specified phy address.
110721aed79SEdgar E. Iglesias  * To read these registers we have:
111721aed79SEdgar E. Iglesias  * 1) Write reg 13 // DEVAD
112721aed79SEdgar E. Iglesias  * 2) Write reg 14 // MMD Address
113721aed79SEdgar E. Iglesias  * 3) Write reg 13 // MMD Data Command for MMD DEVAD
114721aed79SEdgar E. Iglesias  * 3) Read  reg 14 // Read MMD data
115721aed79SEdgar E. Iglesias  */
phy_read_mmd_indirect(struct phy_device * phydev,int prtad,int devad,int addr)116721aed79SEdgar E. Iglesias int phy_read_mmd_indirect(struct phy_device *phydev, int prtad,
117721aed79SEdgar E. Iglesias 			  int devad, int addr)
118721aed79SEdgar E. Iglesias {
119721aed79SEdgar E. Iglesias 	int value = -1;
120721aed79SEdgar E. Iglesias 
121721aed79SEdgar E. Iglesias 	/* Write the desired MMD Devad */
122721aed79SEdgar E. Iglesias 	phy_write(phydev, addr, MII_MMD_CTRL, devad);
123721aed79SEdgar E. Iglesias 
124721aed79SEdgar E. Iglesias 	/* Write the desired MMD register address */
125721aed79SEdgar E. Iglesias 	phy_write(phydev, addr, MII_MMD_DATA, prtad);
126721aed79SEdgar E. Iglesias 
127721aed79SEdgar E. Iglesias 	/* Select the Function : DATA with no post increment */
128721aed79SEdgar E. Iglesias 	phy_write(phydev, addr, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
129721aed79SEdgar E. Iglesias 
130721aed79SEdgar E. Iglesias 	/* Read the content of the MMD's selected register */
131721aed79SEdgar E. Iglesias 	value = phy_read(phydev, addr, MII_MMD_DATA);
132721aed79SEdgar E. Iglesias 	return value;
133721aed79SEdgar E. Iglesias }
134721aed79SEdgar E. Iglesias 
135721aed79SEdgar E. Iglesias /**
136721aed79SEdgar E. Iglesias  * phy_write_mmd_indirect - writes data to the MMD registers
137721aed79SEdgar E. Iglesias  * @phydev: The PHY device
138721aed79SEdgar E. Iglesias  * @prtad: MMD Address
139721aed79SEdgar E. Iglesias  * @devad: MMD DEVAD
140721aed79SEdgar E. Iglesias  * @addr: PHY address on the MII bus
141721aed79SEdgar E. Iglesias  * @data: data to write in the MMD register
142721aed79SEdgar E. Iglesias  *
143721aed79SEdgar E. Iglesias  * Description: Write data from the MMD registers of the specified
144721aed79SEdgar E. Iglesias  * phy address.
145721aed79SEdgar E. Iglesias  * To write these registers we have:
146721aed79SEdgar E. Iglesias  * 1) Write reg 13 // DEVAD
147721aed79SEdgar E. Iglesias  * 2) Write reg 14 // MMD Address
148721aed79SEdgar E. Iglesias  * 3) Write reg 13 // MMD Data Command for MMD DEVAD
149721aed79SEdgar E. Iglesias  * 3) Write reg 14 // Write MMD data
150721aed79SEdgar E. Iglesias  */
phy_write_mmd_indirect(struct phy_device * phydev,int prtad,int devad,int addr,u32 data)151721aed79SEdgar E. Iglesias void phy_write_mmd_indirect(struct phy_device *phydev, int prtad,
152721aed79SEdgar E. Iglesias 			    int devad, int addr, u32 data)
153721aed79SEdgar E. Iglesias {
154721aed79SEdgar E. Iglesias 	/* Write the desired MMD Devad */
155721aed79SEdgar E. Iglesias 	phy_write(phydev, addr, MII_MMD_CTRL, devad);
156721aed79SEdgar E. Iglesias 
157721aed79SEdgar E. Iglesias 	/* Write the desired MMD register address */
158721aed79SEdgar E. Iglesias 	phy_write(phydev, addr, MII_MMD_DATA, prtad);
159721aed79SEdgar E. Iglesias 
160721aed79SEdgar E. Iglesias 	/* Select the Function : DATA with no post increment */
161721aed79SEdgar E. Iglesias 	phy_write(phydev, addr, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
162721aed79SEdgar E. Iglesias 
163721aed79SEdgar E. Iglesias 	/* Write the data into MMD's selected register */
164721aed79SEdgar E. Iglesias 	phy_write(phydev, addr, MII_MMD_DATA, data);
165721aed79SEdgar E. Iglesias }
166721aed79SEdgar E. Iglesias 
167085445caSDan Murphy #if defined(CONFIG_DM_ETH)
168085445caSDan Murphy /**
169085445caSDan Murphy  * dp83867_data_init - Convenience function for setting PHY specific data
170085445caSDan Murphy  *
171085445caSDan Murphy  * @phydev: the phy_device struct
172085445caSDan Murphy  */
dp83867_of_init(struct phy_device * phydev)173085445caSDan Murphy static int dp83867_of_init(struct phy_device *phydev)
174085445caSDan Murphy {
175085445caSDan Murphy 	struct dp83867_private *dp83867 = phydev->priv;
176085445caSDan Murphy 	struct udevice *dev = phydev->dev;
177*da409cccSSimon Glass 	int node = dev_of_offset(dev);
17864631700SMugunthan V N 	const void *fdt = gd->fdt_blob;
17964631700SMugunthan V N 
18064631700SMugunthan V N 	if (fdtdec_get_bool(fdt, node, "ti,max-output-impedance"))
18164631700SMugunthan V N 		dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
18264631700SMugunthan V N 	else if (fdtdec_get_bool(fdt, node, "ti,min-output-impedance"))
18364631700SMugunthan V N 		dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
18464631700SMugunthan V N 	else
18564631700SMugunthan V N 		dp83867->io_impedance = -EINVAL;
186085445caSDan Murphy 
187e160f7d4SSimon Glass 	dp83867->rx_id_delay = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
188085445caSDan Murphy 				 "ti,rx-internal-delay", -1);
189085445caSDan Murphy 
190e160f7d4SSimon Glass 	dp83867->tx_id_delay = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
191085445caSDan Murphy 				 "ti,tx-internal-delay", -1);
192085445caSDan Murphy 
193e160f7d4SSimon Glass 	dp83867->fifo_depth = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
194085445caSDan Murphy 				 "ti,fifo-depth", -1);
195085445caSDan Murphy 
196085445caSDan Murphy 	return 0;
197085445caSDan Murphy }
198085445caSDan Murphy #else
dp83867_of_init(struct phy_device * phydev)199085445caSDan Murphy static int dp83867_of_init(struct phy_device *phydev)
200085445caSDan Murphy {
201085445caSDan Murphy 	struct dp83867_private *dp83867 = phydev->priv;
202085445caSDan Murphy 
203085445caSDan Murphy 	dp83867->rx_id_delay = DEFAULT_RX_ID_DELAY;
204085445caSDan Murphy 	dp83867->tx_id_delay = DEFAULT_TX_ID_DELAY;
205085445caSDan Murphy 	dp83867->fifo_depth = DEFAULT_FIFO_DEPTH;
20664631700SMugunthan V N 	dp83867->io_impedance = -EINVAL;
207085445caSDan Murphy 
208085445caSDan Murphy 	return 0;
209085445caSDan Murphy }
210085445caSDan Murphy #endif
211721aed79SEdgar E. Iglesias 
dp83867_config(struct phy_device * phydev)212721aed79SEdgar E. Iglesias static int dp83867_config(struct phy_device *phydev)
213721aed79SEdgar E. Iglesias {
214085445caSDan Murphy 	struct dp83867_private *dp83867;
21585b949f4SSiva Durga Prasad Paladugu 	unsigned int val, delay, cfg2;
216721aed79SEdgar E. Iglesias 	int ret;
217721aed79SEdgar E. Iglesias 
218085445caSDan Murphy 	if (!phydev->priv) {
219085445caSDan Murphy 		dp83867 = kzalloc(sizeof(*dp83867), GFP_KERNEL);
220085445caSDan Murphy 		if (!dp83867)
221085445caSDan Murphy 			return -ENOMEM;
222085445caSDan Murphy 
223085445caSDan Murphy 		phydev->priv = dp83867;
224085445caSDan Murphy 		ret = dp83867_of_init(phydev);
225085445caSDan Murphy 		if (ret)
226085445caSDan Murphy 			goto err_out;
227085445caSDan Murphy 	} else {
228085445caSDan Murphy 		dp83867 = (struct dp83867_private *)phydev->priv;
229085445caSDan Murphy 	}
230085445caSDan Murphy 
231721aed79SEdgar E. Iglesias 	/* Restart the PHY.  */
232721aed79SEdgar E. Iglesias 	val = phy_read(phydev, MDIO_DEVAD_NONE, DP83867_CTRL);
233721aed79SEdgar E. Iglesias 	phy_write(phydev, MDIO_DEVAD_NONE, DP83867_CTRL,
234721aed79SEdgar E. Iglesias 		  val | DP83867_SW_RESTART);
235721aed79SEdgar E. Iglesias 
236721aed79SEdgar E. Iglesias 	if (phy_interface_is_rgmii(phydev)) {
237721aed79SEdgar E. Iglesias 		ret = phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
23801790632SMichal Simek 			(DP83867_MDI_CROSSOVER_AUTO << DP83867_MDI_CROSSOVER) |
239085445caSDan Murphy 			(dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT));
240721aed79SEdgar E. Iglesias 		if (ret)
241085445caSDan Murphy 			goto err_out;
2420a71cd77SDan Murphy 	} else if (phy_interface_is_sgmii(phydev)) {
24385b949f4SSiva Durga Prasad Paladugu 		phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR,
24485b949f4SSiva Durga Prasad Paladugu 			  (BMCR_ANENABLE | BMCR_FULLDPLX | BMCR_SPEED1000));
24585b949f4SSiva Durga Prasad Paladugu 
24685b949f4SSiva Durga Prasad Paladugu 		cfg2 = phy_read(phydev, phydev->addr, MII_DP83867_CFG2);
24785b949f4SSiva Durga Prasad Paladugu 		cfg2 &= MII_DP83867_CFG2_MASK;
24885b949f4SSiva Durga Prasad Paladugu 		cfg2 |= (MII_DP83867_CFG2_SPEEDOPT_10EN |
24985b949f4SSiva Durga Prasad Paladugu 			 MII_DP83867_CFG2_SGMII_AUTONEGEN |
25085b949f4SSiva Durga Prasad Paladugu 			 MII_DP83867_CFG2_SPEEDOPT_ENH |
25185b949f4SSiva Durga Prasad Paladugu 			 MII_DP83867_CFG2_SPEEDOPT_CNT |
25285b949f4SSiva Durga Prasad Paladugu 			 MII_DP83867_CFG2_SPEEDOPT_INTLOW);
25385b949f4SSiva Durga Prasad Paladugu 		phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_CFG2, cfg2);
25485b949f4SSiva Durga Prasad Paladugu 
25585b949f4SSiva Durga Prasad Paladugu 		phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
25685b949f4SSiva Durga Prasad Paladugu 				       DP83867_DEVADDR, phydev->addr, 0x0);
25785b949f4SSiva Durga Prasad Paladugu 
25885b949f4SSiva Durga Prasad Paladugu 		phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
25985b949f4SSiva Durga Prasad Paladugu 			  DP83867_PHYCTRL_SGMIIEN |
26085b949f4SSiva Durga Prasad Paladugu 			  (DP83867_MDI_CROSSOVER_MDIX <<
26185b949f4SSiva Durga Prasad Paladugu 			  DP83867_MDI_CROSSOVER) |
262085445caSDan Murphy 			  (dp83867->fifo_depth << DP83867_PHYCTRL_RXFIFO_SHIFT) |
263085445caSDan Murphy 			  (dp83867->fifo_depth << DP83867_PHYCTRL_TXFIFO_SHIFT));
26485b949f4SSiva Durga Prasad Paladugu 		phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_BISCR, 0x0);
265721aed79SEdgar E. Iglesias 	}
266721aed79SEdgar E. Iglesias 
2678abdeadcSPhil Edworthy 	if (phy_interface_is_rgmii(phydev)) {
268721aed79SEdgar E. Iglesias 		val = phy_read_mmd_indirect(phydev, DP83867_RGMIICTL,
269721aed79SEdgar E. Iglesias 					    DP83867_DEVADDR, phydev->addr);
270721aed79SEdgar E. Iglesias 
271721aed79SEdgar E. Iglesias 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
272721aed79SEdgar E. Iglesias 			val |= (DP83867_RGMII_TX_CLK_DELAY_EN |
273721aed79SEdgar E. Iglesias 				DP83867_RGMII_RX_CLK_DELAY_EN);
274721aed79SEdgar E. Iglesias 
275721aed79SEdgar E. Iglesias 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
276721aed79SEdgar E. Iglesias 			val |= DP83867_RGMII_TX_CLK_DELAY_EN;
277721aed79SEdgar E. Iglesias 
278721aed79SEdgar E. Iglesias 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
279721aed79SEdgar E. Iglesias 			val |= DP83867_RGMII_RX_CLK_DELAY_EN;
280721aed79SEdgar E. Iglesias 
281721aed79SEdgar E. Iglesias 		phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
282721aed79SEdgar E. Iglesias 				       DP83867_DEVADDR, phydev->addr, val);
283721aed79SEdgar E. Iglesias 
284085445caSDan Murphy 		delay = (dp83867->rx_id_delay |
285085445caSDan Murphy 			 (dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT));
286721aed79SEdgar E. Iglesias 
287721aed79SEdgar E. Iglesias 		phy_write_mmd_indirect(phydev, DP83867_RGMIIDCTL,
288721aed79SEdgar E. Iglesias 				       DP83867_DEVADDR, phydev->addr, delay);
28964631700SMugunthan V N 
29064631700SMugunthan V N 		if (dp83867->io_impedance >= 0) {
29164631700SMugunthan V N 			val = phy_read_mmd_indirect(phydev,
29264631700SMugunthan V N 						    DP83867_IO_MUX_CFG,
29364631700SMugunthan V N 						    DP83867_DEVADDR,
29464631700SMugunthan V N 						    phydev->addr);
29564631700SMugunthan V N 			val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
29664631700SMugunthan V N 			val |= dp83867->io_impedance &
29764631700SMugunthan V N 			       DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
29864631700SMugunthan V N 			phy_write_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
29964631700SMugunthan V N 					       DP83867_DEVADDR, phydev->addr,
30064631700SMugunthan V N 					       val);
30164631700SMugunthan V N 		}
302721aed79SEdgar E. Iglesias 	}
303721aed79SEdgar E. Iglesias 
304721aed79SEdgar E. Iglesias 	genphy_config_aneg(phydev);
305721aed79SEdgar E. Iglesias 	return 0;
306085445caSDan Murphy 
307085445caSDan Murphy err_out:
308085445caSDan Murphy 	kfree(dp83867);
309085445caSDan Murphy 	return ret;
310721aed79SEdgar E. Iglesias }
311721aed79SEdgar E. Iglesias 
312721aed79SEdgar E. Iglesias static struct phy_driver DP83867_driver = {
313721aed79SEdgar E. Iglesias 	.name = "TI DP83867",
314721aed79SEdgar E. Iglesias 	.uid = 0x2000a231,
315721aed79SEdgar E. Iglesias 	.mask = 0xfffffff0,
316721aed79SEdgar E. Iglesias 	.features = PHY_GBIT_FEATURES,
317721aed79SEdgar E. Iglesias 	.config = &dp83867_config,
318721aed79SEdgar E. Iglesias 	.startup = &genphy_startup,
319721aed79SEdgar E. Iglesias 	.shutdown = &genphy_shutdown,
320721aed79SEdgar E. Iglesias };
321721aed79SEdgar E. Iglesias 
phy_ti_init(void)322721aed79SEdgar E. Iglesias int phy_ti_init(void)
323721aed79SEdgar E. Iglesias {
324721aed79SEdgar E. Iglesias 	phy_register(&DP83867_driver);
325721aed79SEdgar E. Iglesias 	return 0;
326721aed79SEdgar E. Iglesias }
327