19082eeacSAndy Fleming /* 29082eeacSAndy Fleming * Broadcom PHY drivers 39082eeacSAndy Fleming * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 59082eeacSAndy Fleming * 69082eeacSAndy Fleming * Copyright 2010-2011 Freescale Semiconductor, Inc. 79082eeacSAndy Fleming * author Andy Fleming 89082eeacSAndy Fleming */ 99082eeacSAndy Fleming #include <config.h> 109082eeacSAndy Fleming #include <common.h> 119082eeacSAndy Fleming #include <phy.h> 129082eeacSAndy Fleming 139082eeacSAndy Fleming /* Broadcom BCM54xx -- taken from linux sungem_phy */ 149082eeacSAndy Fleming #define MIIM_BCM54xx_AUXCNTL 0x18 159082eeacSAndy Fleming #define MIIM_BCM54xx_AUXCNTL_ENCODE(val) (((val & 0x7) << 12)|(val & 0x7)) 169082eeacSAndy Fleming #define MIIM_BCM54xx_AUXSTATUS 0x19 179082eeacSAndy Fleming #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700 189082eeacSAndy Fleming #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8 199082eeacSAndy Fleming 209082eeacSAndy Fleming #define MIIM_BCM54XX_SHD 0x1c 219082eeacSAndy Fleming #define MIIM_BCM54XX_SHD_WRITE 0x8000 229082eeacSAndy Fleming #define MIIM_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10) 239082eeacSAndy Fleming #define MIIM_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0) 249082eeacSAndy Fleming #define MIIM_BCM54XX_SHD_WR_ENCODE(val, data) \ 259082eeacSAndy Fleming (MIIM_BCM54XX_SHD_WRITE | MIIM_BCM54XX_SHD_VAL(val) | \ 269082eeacSAndy Fleming MIIM_BCM54XX_SHD_DATA(data)) 279082eeacSAndy Fleming 289082eeacSAndy Fleming #define MIIM_BCM54XX_EXP_DATA 0x15 /* Expansion register data */ 299082eeacSAndy Fleming #define MIIM_BCM54XX_EXP_SEL 0x17 /* Expansion register select */ 309082eeacSAndy Fleming #define MIIM_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */ 319082eeacSAndy Fleming #define MIIM_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */ 329082eeacSAndy Fleming 33*d7e8ac6fSArun Parameswaran #define MIIM_BCM_AUXCNTL_SHDWSEL_MISC 0x0007 34*d7e8ac6fSArun Parameswaran #define MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN 0x0800 35*d7e8ac6fSArun Parameswaran 36*d7e8ac6fSArun Parameswaran #define MIIM_BCM_CHANNEL_WIDTH 0x2000 37*d7e8ac6fSArun Parameswaran 38*d7e8ac6fSArun Parameswaran static void bcm_phy_write_misc(struct phy_device *phydev, 39*d7e8ac6fSArun Parameswaran u16 reg, u16 chl, u16 value) 40*d7e8ac6fSArun Parameswaran { 41*d7e8ac6fSArun Parameswaran int reg_val; 42*d7e8ac6fSArun Parameswaran 43*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, 44*d7e8ac6fSArun Parameswaran MIIM_BCM_AUXCNTL_SHDWSEL_MISC); 45*d7e8ac6fSArun Parameswaran 46*d7e8ac6fSArun Parameswaran reg_val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL); 47*d7e8ac6fSArun Parameswaran reg_val |= MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN; 48*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg_val); 49*d7e8ac6fSArun Parameswaran 50*d7e8ac6fSArun Parameswaran reg_val = (chl * MIIM_BCM_CHANNEL_WIDTH) | reg; 51*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, reg_val); 52*d7e8ac6fSArun Parameswaran 53*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA, value); 54*d7e8ac6fSArun Parameswaran } 55*d7e8ac6fSArun Parameswaran 569082eeacSAndy Fleming /* Broadcom BCM5461S */ 579082eeacSAndy Fleming static int bcm5461_config(struct phy_device *phydev) 589082eeacSAndy Fleming { 599082eeacSAndy Fleming genphy_config_aneg(phydev); 609082eeacSAndy Fleming 619082eeacSAndy Fleming phy_reset(phydev); 629082eeacSAndy Fleming 639082eeacSAndy Fleming return 0; 649082eeacSAndy Fleming } 659082eeacSAndy Fleming 669082eeacSAndy Fleming static int bcm54xx_parse_status(struct phy_device *phydev) 679082eeacSAndy Fleming { 689082eeacSAndy Fleming unsigned int mii_reg; 699082eeacSAndy Fleming 709082eeacSAndy Fleming mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXSTATUS); 719082eeacSAndy Fleming 729082eeacSAndy Fleming switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> 739082eeacSAndy Fleming MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) { 749082eeacSAndy Fleming case 1: 759082eeacSAndy Fleming phydev->duplex = DUPLEX_HALF; 769082eeacSAndy Fleming phydev->speed = SPEED_10; 779082eeacSAndy Fleming break; 789082eeacSAndy Fleming case 2: 799082eeacSAndy Fleming phydev->duplex = DUPLEX_FULL; 809082eeacSAndy Fleming phydev->speed = SPEED_10; 819082eeacSAndy Fleming break; 829082eeacSAndy Fleming case 3: 839082eeacSAndy Fleming phydev->duplex = DUPLEX_HALF; 849082eeacSAndy Fleming phydev->speed = SPEED_100; 859082eeacSAndy Fleming break; 869082eeacSAndy Fleming case 5: 879082eeacSAndy Fleming phydev->duplex = DUPLEX_FULL; 889082eeacSAndy Fleming phydev->speed = SPEED_100; 899082eeacSAndy Fleming break; 909082eeacSAndy Fleming case 6: 919082eeacSAndy Fleming phydev->duplex = DUPLEX_HALF; 929082eeacSAndy Fleming phydev->speed = SPEED_1000; 939082eeacSAndy Fleming break; 949082eeacSAndy Fleming case 7: 959082eeacSAndy Fleming phydev->duplex = DUPLEX_FULL; 969082eeacSAndy Fleming phydev->speed = SPEED_1000; 979082eeacSAndy Fleming break; 989082eeacSAndy Fleming default: 999082eeacSAndy Fleming printf("Auto-neg error, defaulting to 10BT/HD\n"); 1009082eeacSAndy Fleming phydev->duplex = DUPLEX_HALF; 1019082eeacSAndy Fleming phydev->speed = SPEED_10; 1029082eeacSAndy Fleming break; 1039082eeacSAndy Fleming } 1049082eeacSAndy Fleming 1059082eeacSAndy Fleming return 0; 1069082eeacSAndy Fleming } 1079082eeacSAndy Fleming 1089082eeacSAndy Fleming static int bcm54xx_startup(struct phy_device *phydev) 1099082eeacSAndy Fleming { 110b733c278SMichal Simek int ret; 1119082eeacSAndy Fleming 112b733c278SMichal Simek /* Read the Status (2x to make sure link is right) */ 113b733c278SMichal Simek ret = genphy_update_link(phydev); 114b733c278SMichal Simek if (ret) 115b733c278SMichal Simek return ret; 116b733c278SMichal Simek 117b733c278SMichal Simek return bcm54xx_parse_status(phydev); 1189082eeacSAndy Fleming } 1199082eeacSAndy Fleming 1209082eeacSAndy Fleming /* Broadcom BCM5482S */ 1219082eeacSAndy Fleming /* 1229082eeacSAndy Fleming * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain 1239082eeacSAndy Fleming * circumstances. eg a gigabit TSEC connected to a gigabit switch with 1249082eeacSAndy Fleming * a 4-wire ethernet cable. Both ends advertise gigabit, but can't 1259082eeacSAndy Fleming * link. "Ethernet@Wirespeed" reduces advertised speed until link 1269082eeacSAndy Fleming * can be achieved. 1279082eeacSAndy Fleming */ 1289082eeacSAndy Fleming static u32 bcm5482_read_wirespeed(struct phy_device *phydev, u32 reg) 1299082eeacSAndy Fleming { 1309082eeacSAndy Fleming return (phy_read(phydev, MDIO_DEVAD_NONE, reg) & 0x8FFF) | 0x8010; 1319082eeacSAndy Fleming } 1329082eeacSAndy Fleming 1339082eeacSAndy Fleming static int bcm5482_config(struct phy_device *phydev) 1349082eeacSAndy Fleming { 1359082eeacSAndy Fleming unsigned int reg; 1369082eeacSAndy Fleming 1379082eeacSAndy Fleming /* reset the PHY */ 1389082eeacSAndy Fleming reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR); 1399082eeacSAndy Fleming reg |= BMCR_RESET; 1409082eeacSAndy Fleming phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg); 1419082eeacSAndy Fleming 1429082eeacSAndy Fleming /* Setup read from auxilary control shadow register 7 */ 1439082eeacSAndy Fleming phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, 1449082eeacSAndy Fleming MIIM_BCM54xx_AUXCNTL_ENCODE(7)); 1459082eeacSAndy Fleming /* Read Misc Control register and or in Ethernet@Wirespeed */ 1469082eeacSAndy Fleming reg = bcm5482_read_wirespeed(phydev, MIIM_BCM54xx_AUXCNTL); 1479082eeacSAndy Fleming phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg); 1489082eeacSAndy Fleming 1499082eeacSAndy Fleming /* Initial config/enable of secondary SerDes interface */ 1509082eeacSAndy Fleming phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD, 1519082eeacSAndy Fleming MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf)); 1529082eeacSAndy Fleming /* Write intial value to secondary SerDes Contol */ 1539082eeacSAndy Fleming phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, 1549082eeacSAndy Fleming MIIM_BCM54XX_EXP_SEL_SSD | 0); 1559082eeacSAndy Fleming phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA, 1569082eeacSAndy Fleming BMCR_ANRESTART); 1579082eeacSAndy Fleming /* Enable copper/fiber auto-detect */ 1589082eeacSAndy Fleming phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD, 1599082eeacSAndy Fleming MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201)); 1609082eeacSAndy Fleming 1619082eeacSAndy Fleming genphy_config_aneg(phydev); 1629082eeacSAndy Fleming 1639082eeacSAndy Fleming return 0; 1649082eeacSAndy Fleming } 1659082eeacSAndy Fleming 1661b564cecSJiandong Zheng static int bcm_cygnus_startup(struct phy_device *phydev) 1671b564cecSJiandong Zheng { 168b733c278SMichal Simek int ret; 1691b564cecSJiandong Zheng 170b733c278SMichal Simek /* Read the Status (2x to make sure link is right) */ 171b733c278SMichal Simek ret = genphy_update_link(phydev); 172b733c278SMichal Simek if (ret) 173b733c278SMichal Simek return ret; 174b733c278SMichal Simek 175b733c278SMichal Simek return genphy_parse_link(phydev); 1761b564cecSJiandong Zheng } 1771b564cecSJiandong Zheng 178*d7e8ac6fSArun Parameswaran static void bcm_cygnus_afe(struct phy_device *phydev) 179*d7e8ac6fSArun Parameswaran { 180*d7e8ac6fSArun Parameswaran /* ensures smdspclk is enabled */ 181*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, 0x0c30); 182*d7e8ac6fSArun Parameswaran 183*d7e8ac6fSArun Parameswaran /* AFE_VDAC_ICTRL_0 bit 7:4 Iq=1100 for 1g 10bt, normal modes */ 184*d7e8ac6fSArun Parameswaran bcm_phy_write_misc(phydev, 0x39, 0x01, 0xA7C8); 185*d7e8ac6fSArun Parameswaran 186*d7e8ac6fSArun Parameswaran /* AFE_HPF_TRIM_OTHERS bit11=1, short cascode for all modes*/ 187*d7e8ac6fSArun Parameswaran bcm_phy_write_misc(phydev, 0x3A, 0x00, 0x0803); 188*d7e8ac6fSArun Parameswaran 189*d7e8ac6fSArun Parameswaran /* AFE_TX_CONFIG_1 bit 7:4 Iq=1100 for test modes */ 190*d7e8ac6fSArun Parameswaran bcm_phy_write_misc(phydev, 0x3A, 0x01, 0xA740); 191*d7e8ac6fSArun Parameswaran 192*d7e8ac6fSArun Parameswaran /* AFE TEMPSEN_OTHERS rcal_HT, rcal_LT 10000 */ 193*d7e8ac6fSArun Parameswaran bcm_phy_write_misc(phydev, 0x3A, 0x03, 0x8400); 194*d7e8ac6fSArun Parameswaran 195*d7e8ac6fSArun Parameswaran /* AFE_FUTURE_RSV bit 2:0 rccal <2:0>=100 */ 196*d7e8ac6fSArun Parameswaran bcm_phy_write_misc(phydev, 0x3B, 0x00, 0x0004); 197*d7e8ac6fSArun Parameswaran 198*d7e8ac6fSArun Parameswaran /* Adjust bias current trim to overcome digital offSet */ 199*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, 0x1E, 0x02); 200*d7e8ac6fSArun Parameswaran 201*d7e8ac6fSArun Parameswaran /* make rcal=100, since rdb default is 000 */ 202*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B1); 203*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010); 204*d7e8ac6fSArun Parameswaran 205*d7e8ac6fSArun Parameswaran /* CORE_EXPB0, Reset R_CAL/RC_CAL Engine */ 206*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0); 207*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010); 208*d7e8ac6fSArun Parameswaran 209*d7e8ac6fSArun Parameswaran /* CORE_EXPB0, Disable Reset R_CAL/RC_CAL Engine */ 210*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0); 211*d7e8ac6fSArun Parameswaran phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0000); 212*d7e8ac6fSArun Parameswaran } 213*d7e8ac6fSArun Parameswaran 2141b564cecSJiandong Zheng static int bcm_cygnus_config(struct phy_device *phydev) 2151b564cecSJiandong Zheng { 2161b564cecSJiandong Zheng genphy_config_aneg(phydev); 2171b564cecSJiandong Zheng phy_reset(phydev); 218*d7e8ac6fSArun Parameswaran /* AFE settings for PHY stability */ 219*d7e8ac6fSArun Parameswaran bcm_cygnus_afe(phydev); 220*d7e8ac6fSArun Parameswaran /* Forcing aneg after applying the AFE settings */ 221*d7e8ac6fSArun Parameswaran genphy_restart_aneg(phydev); 2221b564cecSJiandong Zheng 2231b564cecSJiandong Zheng return 0; 2241b564cecSJiandong Zheng } 2251b564cecSJiandong Zheng 2269082eeacSAndy Fleming /* 2279082eeacSAndy Fleming * Find out if PHY is in copper or serdes mode by looking at Expansion Reg 2289082eeacSAndy Fleming * 0x42 - "Operating Mode Status Register" 2299082eeacSAndy Fleming */ 2309082eeacSAndy Fleming static int bcm5482_is_serdes(struct phy_device *phydev) 2319082eeacSAndy Fleming { 2329082eeacSAndy Fleming u16 val; 2339082eeacSAndy Fleming int serdes = 0; 2349082eeacSAndy Fleming 2359082eeacSAndy Fleming phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, 2369082eeacSAndy Fleming MIIM_BCM54XX_EXP_SEL_ER | 0x42); 2379082eeacSAndy Fleming val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA); 2389082eeacSAndy Fleming 2399082eeacSAndy Fleming switch (val & 0x1f) { 2409082eeacSAndy Fleming case 0x0d: /* RGMII-to-100Base-FX */ 2419082eeacSAndy Fleming case 0x0e: /* RGMII-to-SGMII */ 2429082eeacSAndy Fleming case 0x0f: /* RGMII-to-SerDes */ 2439082eeacSAndy Fleming case 0x12: /* SGMII-to-SerDes */ 2449082eeacSAndy Fleming case 0x13: /* SGMII-to-100Base-FX */ 2459082eeacSAndy Fleming case 0x16: /* SerDes-to-Serdes */ 2469082eeacSAndy Fleming serdes = 1; 2479082eeacSAndy Fleming break; 2489082eeacSAndy Fleming case 0x6: /* RGMII-to-Copper */ 2499082eeacSAndy Fleming case 0x14: /* SGMII-to-Copper */ 2509082eeacSAndy Fleming case 0x17: /* SerDes-to-Copper */ 2519082eeacSAndy Fleming break; 2529082eeacSAndy Fleming default: 2539082eeacSAndy Fleming printf("ERROR, invalid PHY mode (0x%x\n)", val); 2549082eeacSAndy Fleming break; 2559082eeacSAndy Fleming } 2569082eeacSAndy Fleming 2579082eeacSAndy Fleming return serdes; 2589082eeacSAndy Fleming } 2599082eeacSAndy Fleming 2609082eeacSAndy Fleming /* 2619082eeacSAndy Fleming * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating 2629082eeacSAndy Fleming * Mode Status Register" 2639082eeacSAndy Fleming */ 2649082eeacSAndy Fleming static u32 bcm5482_parse_serdes_sr(struct phy_device *phydev) 2659082eeacSAndy Fleming { 2669082eeacSAndy Fleming u16 val; 2679082eeacSAndy Fleming int i = 0; 2689082eeacSAndy Fleming 2699082eeacSAndy Fleming /* Wait 1s for link - Clause 37 autonegotiation happens very fast */ 2709082eeacSAndy Fleming while (1) { 2719082eeacSAndy Fleming phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, 2729082eeacSAndy Fleming MIIM_BCM54XX_EXP_SEL_ER | 0x42); 2739082eeacSAndy Fleming val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA); 2749082eeacSAndy Fleming 2759082eeacSAndy Fleming if (val & 0x8000) 2769082eeacSAndy Fleming break; 2779082eeacSAndy Fleming 2789082eeacSAndy Fleming if (i++ > 1000) { 2799082eeacSAndy Fleming phydev->link = 0; 2809082eeacSAndy Fleming return 1; 2819082eeacSAndy Fleming } 2829082eeacSAndy Fleming 2839082eeacSAndy Fleming udelay(1000); /* 1 ms */ 2849082eeacSAndy Fleming } 2859082eeacSAndy Fleming 2869082eeacSAndy Fleming phydev->link = 1; 2879082eeacSAndy Fleming switch ((val >> 13) & 0x3) { 2889082eeacSAndy Fleming case (0x00): 2899082eeacSAndy Fleming phydev->speed = 10; 2909082eeacSAndy Fleming break; 2919082eeacSAndy Fleming case (0x01): 2929082eeacSAndy Fleming phydev->speed = 100; 2939082eeacSAndy Fleming break; 2949082eeacSAndy Fleming case (0x02): 2959082eeacSAndy Fleming phydev->speed = 1000; 2969082eeacSAndy Fleming break; 2979082eeacSAndy Fleming } 2989082eeacSAndy Fleming 2999082eeacSAndy Fleming phydev->duplex = (val & 0x1000) == 0x1000; 3009082eeacSAndy Fleming 3019082eeacSAndy Fleming return 0; 3029082eeacSAndy Fleming } 3039082eeacSAndy Fleming 3049082eeacSAndy Fleming /* 3059082eeacSAndy Fleming * Figure out if BCM5482 is in serdes or copper mode and determine link 3069082eeacSAndy Fleming * configuration accordingly 3079082eeacSAndy Fleming */ 3089082eeacSAndy Fleming static int bcm5482_startup(struct phy_device *phydev) 3099082eeacSAndy Fleming { 310b733c278SMichal Simek int ret; 311b733c278SMichal Simek 3129082eeacSAndy Fleming if (bcm5482_is_serdes(phydev)) { 3139082eeacSAndy Fleming bcm5482_parse_serdes_sr(phydev); 3149082eeacSAndy Fleming phydev->port = PORT_FIBRE; 315b733c278SMichal Simek return 0; 3169082eeacSAndy Fleming } 3179082eeacSAndy Fleming 318b733c278SMichal Simek /* Wait for auto-negotiation to complete or fail */ 319b733c278SMichal Simek ret = genphy_update_link(phydev); 320b733c278SMichal Simek if (ret) 321b733c278SMichal Simek return ret; 322b733c278SMichal Simek 323b733c278SMichal Simek /* Parse BCM54xx copper aux status register */ 324b733c278SMichal Simek return bcm54xx_parse_status(phydev); 3259082eeacSAndy Fleming } 3269082eeacSAndy Fleming 3279082eeacSAndy Fleming static struct phy_driver BCM5461S_driver = { 3289082eeacSAndy Fleming .name = "Broadcom BCM5461S", 3299082eeacSAndy Fleming .uid = 0x2060c0, 3309082eeacSAndy Fleming .mask = 0xfffff0, 3319082eeacSAndy Fleming .features = PHY_GBIT_FEATURES, 3329082eeacSAndy Fleming .config = &bcm5461_config, 3339082eeacSAndy Fleming .startup = &bcm54xx_startup, 3349082eeacSAndy Fleming .shutdown = &genphy_shutdown, 3359082eeacSAndy Fleming }; 3369082eeacSAndy Fleming 3379082eeacSAndy Fleming static struct phy_driver BCM5464S_driver = { 3389082eeacSAndy Fleming .name = "Broadcom BCM5464S", 3399082eeacSAndy Fleming .uid = 0x2060b0, 3409082eeacSAndy Fleming .mask = 0xfffff0, 3419082eeacSAndy Fleming .features = PHY_GBIT_FEATURES, 3429082eeacSAndy Fleming .config = &bcm5461_config, 3439082eeacSAndy Fleming .startup = &bcm54xx_startup, 3449082eeacSAndy Fleming .shutdown = &genphy_shutdown, 3459082eeacSAndy Fleming }; 3469082eeacSAndy Fleming 3479082eeacSAndy Fleming static struct phy_driver BCM5482S_driver = { 3489082eeacSAndy Fleming .name = "Broadcom BCM5482S", 3499082eeacSAndy Fleming .uid = 0x143bcb0, 3509082eeacSAndy Fleming .mask = 0xffffff0, 3519082eeacSAndy Fleming .features = PHY_GBIT_FEATURES, 3529082eeacSAndy Fleming .config = &bcm5482_config, 3539082eeacSAndy Fleming .startup = &bcm5482_startup, 3549082eeacSAndy Fleming .shutdown = &genphy_shutdown, 3559082eeacSAndy Fleming }; 3569082eeacSAndy Fleming 3571b564cecSJiandong Zheng static struct phy_driver BCM_CYGNUS_driver = { 3581b564cecSJiandong Zheng .name = "Broadcom CYGNUS GPHY", 3591b564cecSJiandong Zheng .uid = 0xae025200, 3601b564cecSJiandong Zheng .mask = 0xfffff0, 3611b564cecSJiandong Zheng .features = PHY_GBIT_FEATURES, 3621b564cecSJiandong Zheng .config = &bcm_cygnus_config, 3631b564cecSJiandong Zheng .startup = &bcm_cygnus_startup, 3641b564cecSJiandong Zheng .shutdown = &genphy_shutdown, 3651b564cecSJiandong Zheng }; 3661b564cecSJiandong Zheng 3679082eeacSAndy Fleming int phy_broadcom_init(void) 3689082eeacSAndy Fleming { 3699082eeacSAndy Fleming phy_register(&BCM5482S_driver); 3709082eeacSAndy Fleming phy_register(&BCM5464S_driver); 3719082eeacSAndy Fleming phy_register(&BCM5461S_driver); 3721b564cecSJiandong Zheng phy_register(&BCM_CYGNUS_driver); 3739082eeacSAndy Fleming 3749082eeacSAndy Fleming return 0; 3759082eeacSAndy Fleming } 376