12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de. 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * This driver for AMD PCnet network controllers is derived from the 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer. 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 82439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 92439e4bfSJean-Christophe PLAGNIOL-VILLARD 102439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 112439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 122439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 13e3090534SBen Warren #include <netdev.h> 142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 162439e4bfSJean-Christophe PLAGNIOL-VILLARD 172439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */ 182439e4bfSJean-Christophe PLAGNIOL-VILLARD 19138b6089SWolfgang Denk #define PCNET_DEBUG1(fmt,args...) \ 20138b6089SWolfgang Denk debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args) 21138b6089SWolfgang Denk #define PCNET_DEBUG2(fmt,args...) \ 22138b6089SWolfgang Denk debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args) 232439e4bfSJean-Christophe PLAGNIOL-VILLARD 242439e4bfSJean-Christophe PLAGNIOL-VILLARD #if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975) 252439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "Macro for PCnet chip version is not defined!" 262439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 272439e4bfSJean-Christophe PLAGNIOL-VILLARD 282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 292439e4bfSJean-Christophe PLAGNIOL-VILLARD * Set the number of Tx and Rx buffers, using Log_2(# buffers). 302439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reasonable default values are 4 Tx buffers, and 16 Rx buffers. 312439e4bfSJean-Christophe PLAGNIOL-VILLARD * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4). 322439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 332439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_LOG_TX_BUFFERS 0 342439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_LOG_RX_BUFFERS 2 352439e4bfSJean-Christophe PLAGNIOL-VILLARD 362439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS)) 372439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12) 382439e4bfSJean-Christophe PLAGNIOL-VILLARD 392439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS)) 402439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4) 412439e4bfSJean-Christophe PLAGNIOL-VILLARD 422439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PKT_BUF_SZ 1544 432439e4bfSJean-Christophe PLAGNIOL-VILLARD 442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The PCNET Rx and Tx ring descriptors. */ 452439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head { 462439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 base; 472439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 buf_length; 482439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 status; 492439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 msg_length; 502439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved; 512439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 522439e4bfSJean-Christophe PLAGNIOL-VILLARD 532439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head { 542439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 base; 552439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 length; 562439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 status; 572439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 misc; 582439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved; 592439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 602439e4bfSJean-Christophe PLAGNIOL-VILLARD 612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The PCNET 32-Bit initialization block, described in databook. */ 622439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_init_block { 632439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 mode; 642439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 tlen_rlen; 652439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 phys_addr[6]; 662439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 reserved; 672439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 filter[2]; 682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Receive and transmit ring base, along with extra bits. */ 692439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 rx_ring; 702439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tx_ring; 712439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved2; 722439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 732439e4bfSJean-Christophe PLAGNIOL-VILLARD 74*f1ae382dSPaul Burton struct pcnet_uncached_priv { 752439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head rx_ring[RX_RING_SIZE]; 762439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head tx_ring[TX_RING_SIZE]; 772439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_init_block init_block; 78*f1ae382dSPaul Burton }; 79*f1ae382dSPaul Burton 80*f1ae382dSPaul Burton typedef struct pcnet_priv { 81*f1ae382dSPaul Burton struct pcnet_uncached_priv *uc; 822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Receive Buffer space */ 832439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4]; 842439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_rx; 852439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_tx; 862439e4bfSJean-Christophe PLAGNIOL-VILLARD } pcnet_priv_t; 872439e4bfSJean-Christophe PLAGNIOL-VILLARD 882439e4bfSJean-Christophe PLAGNIOL-VILLARD static pcnet_priv_t *lp; 892439e4bfSJean-Christophe PLAGNIOL-VILLARD 902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Offsets from base I/O address for WIO mode */ 912439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RDP 0x10 922439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RAP 0x12 932439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RESET 0x14 942439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_BDP 0x16 952439e4bfSJean-Christophe PLAGNIOL-VILLARD 962439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 pcnet_read_csr(struct eth_device *dev, int index) 972439e4bfSJean-Christophe PLAGNIOL-VILLARD { 982439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(index, dev->iobase + PCNET_RAP); 992439e4bfSJean-Christophe PLAGNIOL-VILLARD return inw(dev->iobase + PCNET_RDP); 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_write_csr(struct eth_device *dev, int index, u16 val) 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(index, dev->iobase + PCNET_RAP); 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(val, dev->iobase + PCNET_RDP); 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 pcnet_read_bcr(struct eth_device *dev, int index) 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(index, dev->iobase + PCNET_RAP); 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD return inw(dev->iobase + PCNET_BDP); 1122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val) 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(index, dev->iobase + PCNET_RAP); 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(val, dev->iobase + PCNET_BDP); 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_reset(struct eth_device *dev) 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD inw(dev->iobase + PCNET_RESET); 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_check(struct eth_device *dev) 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(88, dev->iobase + PCNET_RAP); 1286011dabdSPaul Burton return inw(dev->iobase + PCNET_RAP) == 88; 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_init (struct eth_device *dev, bd_t * bis); 132f92a151cSJoe Hershberger static int pcnet_send(struct eth_device *dev, void *packet, int length); 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_recv (struct eth_device *dev); 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_halt (struct eth_device *dev); 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num); 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD 13754fbcb0cSGabor Juhos #define PCI_TO_MEM(d, a) pci_virt_to_mem((pci_dev_t)d->priv, (a)) 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCI_TO_MEM_LE(d,a) (u32)(cpu_to_le32(PCI_TO_MEM(d,a))) 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE}, 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD {} 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD int pcnet_initialize(bd_t *bis) 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devbusfn; 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 command, status; 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD int dev_nr = 0; 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("\npcnet_initialize...\n"); 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD for (dev_nr = 0;; dev_nr++) { 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD * Find the PCnet PCI device(s). 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1606011dabdSPaul Burton devbusfn = pci_find_devices(supported, dev_nr); 1616011dabdSPaul Burton if (devbusfn < 0) 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD * Allocate and pre-fill the device structure. 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1676011dabdSPaul Burton dev = (struct eth_device *)malloc(sizeof(*dev)); 1685ed0eecaSNobuhiro Iwamatsu if (!dev) { 1695ed0eecaSNobuhiro Iwamatsu printf("pcnet: Can not allocate memory\n"); 1705ed0eecaSNobuhiro Iwamatsu break; 1715ed0eecaSNobuhiro Iwamatsu } 1725ed0eecaSNobuhiro Iwamatsu memset(dev, 0, sizeof(*dev)); 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *)devbusfn; 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, "pcnet#%d", dev_nr); 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup the PCI device. 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 17911ea26fdSWolfgang Denk pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0, 18011ea26fdSWolfgang Denk (unsigned int *)&dev->iobase); 18138656319SVlad Lungu dev->iobase = pci_io_to_phys(devbusfn, dev->iobase); 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase &= ~0xf; 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%x: ", 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, devbusfn, dev->iobase); 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD command = PCI_COMMAND_IO | PCI_COMMAND_MASTER; 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(devbusfn, PCI_COMMAND, command); 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(devbusfn, PCI_COMMAND, &status); 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & command) != command) { 1916011dabdSPaul Burton printf("%s: Couldn't enable IO access or Bus Mastering\n", 1926011dabdSPaul Burton dev->name); 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD free(dev); 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40); 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD * Probe the PCnet chip. 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_probe(dev, bis, dev_nr) < 0) { 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD free(dev); 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup device structure and register the driver. 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = pcnet_init; 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = pcnet_halt; 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = pcnet_send; 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = pcnet_recv; 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10 * 1000); 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD return dev_nr; 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr) 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD int chip_version; 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD char *chipname; 22711ea26fdSWolfgang Denk 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef PCNET_HAS_PROM 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PCnet controller */ 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset(dev); 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if register access is working */ 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) { 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: CSR register access check failed\n", dev->name); 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Identify the chip */ 24211ea26fdSWolfgang Denk chip_version = 24311ea26fdSWolfgang Denk pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16); 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((chip_version & 0xfff) != 0x003) 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD chip_version = (chip_version >> 12) & 0xffff; 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (chip_version) { 248899ef7b8SVlad Lungu case 0x2621: 249899ef7b8SVlad Lungu chipname = "PCnet/PCI II 79C970A"; /* PCI */ 250899ef7b8SVlad Lungu break; 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PCNET_79C973 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0x2625: 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD chipname = "PCnet/FAST III 79C973"; /* PCI */ 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PCNET_79C975 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0x2627: 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD chipname = "PCnet/FAST III 79C975"; /* PCI */ 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: PCnet version %#x not supported\n", 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, chip_version); 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("AMD %s\n", chipname); 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef PCNET_HAS_PROM 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD * In most chips, after a chip reset, the ethernet address is read from 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD * the station address PROM at the base address and programmed into the 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD * "Physical Address Registers" CSR12-14. 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 3; i++) { 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int val; 27711ea26fdSWolfgang Denk 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_csr(dev, i + 12) & 0x0ffff; 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* There may be endianness issues here. */ 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[2 * i] = val & 0x0ff; 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff; 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* PCNET_HAS_PROM */ 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD 2882439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_init(struct eth_device *dev, bd_t *bis) 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD { 290*f1ae382dSPaul Burton struct pcnet_uncached_priv *uc; 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, val; 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 addr; 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("%s: pcnet_init...\n", dev->name); 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Switch pcnet to 32bit mode */ 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr(dev, 20, 2); 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set/reset autoselect bit */ 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr(dev, 2) & ~2; 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD val |= 2; 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr(dev, 2, val); 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable auto negotiate, setup, disable fd */ 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr(dev, 32) & ~0x98; 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD val |= 0x20; 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr(dev, 32, val); 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 31062715a2cSPaul Burton * Enable NOUFLO on supported controllers, with the transmit 31162715a2cSPaul Burton * start point set to the full packet. This will cause entire 31262715a2cSPaul Burton * packets to be buffered by the ethernet controller before 31362715a2cSPaul Burton * transmission, eliminating underflows which are common on 31462715a2cSPaul Burton * slower devices. Controllers which do not support NOUFLO will 31562715a2cSPaul Burton * simply be left with a larger transmit FIFO threshold. 31662715a2cSPaul Burton */ 31762715a2cSPaul Burton val = pcnet_read_bcr(dev, 18); 31862715a2cSPaul Burton val |= 1 << 11; 31962715a2cSPaul Burton pcnet_write_bcr(dev, 18, val); 32062715a2cSPaul Burton val = pcnet_read_csr(dev, 80); 32162715a2cSPaul Burton val |= 0x3 << 10; 32262715a2cSPaul Burton pcnet_write_csr(dev, 80, val); 32362715a2cSPaul Burton 32462715a2cSPaul Burton /* 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD * We only maintain one structure because the drivers will never 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD * be used concurrently. In 32bit mode the RX and TX ring entries 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD * must be aligned on 16-byte boundaries. 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lp == NULL) { 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = (u32)malloc(sizeof(pcnet_priv_t) + 0x10); 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = (addr + 0xf) & ~0xf; 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD lp = (pcnet_priv_t *)addr; 333*f1ae382dSPaul Burton 334*f1ae382dSPaul Burton addr = (u32)memalign(ARCH_DMA_MINALIGN, sizeof(*lp->uc)); 335*f1ae382dSPaul Burton flush_dcache_range(addr, addr + sizeof(*lp->uc)); 336*f1ae382dSPaul Burton addr = UNCACHED_SDRAM(addr); 337*f1ae382dSPaul Burton lp->uc = (struct pcnet_uncached_priv *)addr; 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD 340*f1ae382dSPaul Burton uc = lp->uc; 341*f1ae382dSPaul Burton 342*f1ae382dSPaul Burton uc->init_block.mode = cpu_to_le16(0x0000); 343*f1ae382dSPaul Burton uc->init_block.filter[0] = 0x00000000; 344*f1ae382dSPaul Burton uc->init_block.filter[1] = 0x00000000; 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize the Rx ring. 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_rx = 0; 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < RX_RING_SIZE; i++) { 351*f1ae382dSPaul Burton uc->rx_ring[i].base = PCI_TO_MEM_LE(dev, lp->rx_buf[i]); 352*f1ae382dSPaul Burton uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ); 353*f1ae382dSPaul Burton uc->rx_ring[i].status = cpu_to_le16(0x8000); 35411ea26fdSWolfgang Denk PCNET_DEBUG1 35511ea26fdSWolfgang Denk ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i, 356*f1ae382dSPaul Burton uc->rx_ring[i].base, uc->rx_ring[i].buf_length, 357*f1ae382dSPaul Burton uc->rx_ring[i].status); 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize the Tx ring. The Tx buffer address is filled in as 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD * needed, but we do need to clear the upper ownership bit. 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_tx = 0; 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < TX_RING_SIZE; i++) { 366*f1ae382dSPaul Burton uc->tx_ring[i].base = 0; 367*f1ae382dSPaul Burton uc->tx_ring[i].status = 0; 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup Init Block. 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 373*f1ae382dSPaul Burton PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block); 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) { 376*f1ae382dSPaul Burton lp->uc->init_block.phys_addr[i] = dev->enetaddr[i]; 377*f1ae382dSPaul Burton PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]); 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD 380*f1ae382dSPaul Burton uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS | 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD RX_RING_LEN_BITS); 382*f1ae382dSPaul Burton uc->init_block.rx_ring = PCI_TO_MEM_LE(dev, uc->rx_ring); 383*f1ae382dSPaul Burton uc->init_block.tx_ring = PCI_TO_MEM_LE(dev, uc->tx_ring); 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n", 386*f1ae382dSPaul Burton uc->init_block.tlen_rlen, 387*f1ae382dSPaul Burton uc->init_block.rx_ring, uc->init_block.tx_ring); 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD * Tell the controller where the Init Block is located. 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 392*f1ae382dSPaul Burton barrier(); 393*f1ae382dSPaul Burton addr = PCI_TO_MEM(dev, &lp->uc->init_block); 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 1, addr & 0xffff); 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff); 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 4, 0x0915); 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 0, 0x0001); /* start */ 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for Init Done bit */ 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 10000; i > 0; i--) { 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr(dev, 0) & 0x0100) 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) { 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TIMEOUT: controller init failed\n", dev->name); 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset(dev); 409422b1a01SBen Warren return -1; 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD * Finally start network controller operation. 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 0, 0x0002); 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD 417422b1a01SBen Warren return 0; 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 420f92a151cSJoe Hershberger static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len) 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, status; 423*f1ae382dSPaul Burton struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx]; 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 42511ea26fdSWolfgang Denk PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len, 42611ea26fdSWolfgang Denk packet); 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD 428f3ac866cSPaul Burton flush_dcache_range((unsigned long)packet, 429f3ac866cSPaul Burton (unsigned long)packet + pkt_len); 430f3ac866cSPaul Burton 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for completion by testing the OWN bit */ 4322439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD status = le16_to_cpu(entry->status); 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & 0x8000) == 0) 4352439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2("."); 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) { 4402439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n", 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, lp->cur_tx, status); 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD pkt_len = 0; 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD goto failure; 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup Tx ring. Caution: the write order is important here, 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD * set the status with the "ownership" bits last. 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD status = 0x8300; 451a9540041SPaul Burton entry->length = cpu_to_le16(-pkt_len); 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->misc = 0x00000000; 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->base = PCI_TO_MEM_LE(dev, packet); 454a9540041SPaul Burton entry->status = cpu_to_le16(status); 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Trigger an immediate send poll. */ 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 0, 0x0008); 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD failure: 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++lp->cur_tx >= TX_RING_SIZE) 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_tx = 0; 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2("done\n"); 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD return pkt_len; 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_recv (struct eth_device *dev) 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head *entry; 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD int pkt_len = 0; 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 status; 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD while (1) { 474*f1ae382dSPaul Burton entry = &lp->uc->rx_ring[lp->cur_rx]; 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD * If we own the next entry, it's a new packet. Send it up. 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4786011dabdSPaul Burton status = le16_to_cpu(entry->status); 4796011dabdSPaul Burton if ((status & 0x8000) != 0) 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD status >>= 8; 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status != 0x03) { /* There was an error. */ 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Rx%d", dev->name, lp->cur_rx); 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1(" (status=0x%x)", status); 48611ea26fdSWolfgang Denk if (status & 0x20) 48711ea26fdSWolfgang Denk printf(" Frame"); 48811ea26fdSWolfgang Denk if (status & 0x10) 48911ea26fdSWolfgang Denk printf(" Overflow"); 49011ea26fdSWolfgang Denk if (status & 0x08) 49111ea26fdSWolfgang Denk printf(" CRC"); 49211ea26fdSWolfgang Denk if (status & 0x04) 49311ea26fdSWolfgang Denk printf(" Fifo"); 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" Error\n"); 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->status &= le16_to_cpu(0x03ff); 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4986011dabdSPaul Burton pkt_len = (le32_to_cpu(entry->msg_length) & 0xfff) - 4; 4992439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pkt_len < 60) { 5006011dabdSPaul Burton printf("%s: Rx%d: invalid packet length %d\n", 5016011dabdSPaul Burton dev->name, lp->cur_rx, pkt_len); 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 503f3ac866cSPaul Burton invalidate_dcache_range( 504f3ac866cSPaul Burton (unsigned long)lp->rx_buf[lp->cur_rx], 505f3ac866cSPaul Burton (unsigned long)lp->rx_buf[lp->cur_rx] + 506f3ac866cSPaul Burton pkt_len); 5072439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(lp->rx_buf[lp->cur_rx], pkt_len); 5082439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n", 50911ea26fdSWolfgang Denk lp->cur_rx, pkt_len, 51011ea26fdSWolfgang Denk lp->rx_buf[lp->cur_rx]); 5112439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->status |= cpu_to_le16(0x8000); 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++lp->cur_rx >= RX_RING_SIZE) 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_rx = 0; 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD return pkt_len; 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_halt(struct eth_device *dev) 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name); 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PCnet controller */ 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset(dev); 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for Stop bit */ 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr(dev, 0) & 0x4) 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5366011dabdSPaul Burton if (i <= 0) 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TIMEOUT: controller reset failed\n", dev->name); 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 539