12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de. 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * This driver for AMD PCnet network controllers is derived from the 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer. 62439e4bfSJean-Christophe PLAGNIOL-VILLARD * 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * See file CREDITS for list of people who contributed to this 82439e4bfSJean-Christophe PLAGNIOL-VILLARD * project. 92439e4bfSJean-Christophe PLAGNIOL-VILLARD * 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * modify it under the terms of the GNU General Public License as 122439e4bfSJean-Christophe PLAGNIOL-VILLARD * published by the Free Software Foundation; either version 2 of 132439e4bfSJean-Christophe PLAGNIOL-VILLARD * the License, or (at your option) any later version. 142439e4bfSJean-Christophe PLAGNIOL-VILLARD * 152439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 162439e4bfSJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 172439e4bfSJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 182439e4bfSJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 192439e4bfSJean-Christophe PLAGNIOL-VILLARD * 202439e4bfSJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 212439e4bfSJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 222439e4bfSJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 232439e4bfSJean-Christophe PLAGNIOL-VILLARD * MA 02111-1307 USA 242439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 252439e4bfSJean-Christophe PLAGNIOL-VILLARD 262439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 272439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 282439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 29*e3090534SBen Warren #include <netdev.h> 302439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 312439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 322439e4bfSJean-Christophe PLAGNIOL-VILLARD 332439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 342439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */ 352439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 362439e4bfSJean-Christophe PLAGNIOL-VILLARD 372439e4bfSJean-Christophe PLAGNIOL-VILLARD #if PCNET_DEBUG_LEVEL > 0 382439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG1(fmt,args...) printf (fmt ,##args) 392439e4bfSJean-Christophe PLAGNIOL-VILLARD #if PCNET_DEBUG_LEVEL > 1 402439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG2(fmt,args...) printf (fmt ,##args) 412439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 422439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG2(fmt,args...) 432439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 442439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 452439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG1(fmt,args...) 462439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG2(fmt,args...) 472439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 482439e4bfSJean-Christophe PLAGNIOL-VILLARD 492439e4bfSJean-Christophe PLAGNIOL-VILLARD #if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975) 502439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "Macro for PCnet chip version is not defined!" 512439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 522439e4bfSJean-Christophe PLAGNIOL-VILLARD 532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 542439e4bfSJean-Christophe PLAGNIOL-VILLARD * Set the number of Tx and Rx buffers, using Log_2(# buffers). 552439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reasonable default values are 4 Tx buffers, and 16 Rx buffers. 562439e4bfSJean-Christophe PLAGNIOL-VILLARD * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4). 572439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 582439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_LOG_TX_BUFFERS 0 592439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_LOG_RX_BUFFERS 2 602439e4bfSJean-Christophe PLAGNIOL-VILLARD 612439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS)) 622439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12) 632439e4bfSJean-Christophe PLAGNIOL-VILLARD 642439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS)) 652439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4) 662439e4bfSJean-Christophe PLAGNIOL-VILLARD 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PKT_BUF_SZ 1544 682439e4bfSJean-Christophe PLAGNIOL-VILLARD 692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The PCNET Rx and Tx ring descriptors. */ 702439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head { 712439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 base; 722439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 buf_length; 732439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 status; 742439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 msg_length; 752439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved; 762439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 772439e4bfSJean-Christophe PLAGNIOL-VILLARD 782439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head { 792439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 base; 802439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 length; 812439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 status; 822439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 misc; 832439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved; 842439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 852439e4bfSJean-Christophe PLAGNIOL-VILLARD 862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The PCNET 32-Bit initialization block, described in databook. */ 872439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_init_block { 882439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 mode; 892439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 tlen_rlen; 902439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 phys_addr[6]; 912439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 reserved; 922439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 filter[2]; 932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Receive and transmit ring base, along with extra bits. */ 942439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 rx_ring; 952439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tx_ring; 962439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved2; 972439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 982439e4bfSJean-Christophe PLAGNIOL-VILLARD 992439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef struct pcnet_priv { 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head rx_ring[RX_RING_SIZE]; 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head tx_ring[TX_RING_SIZE]; 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_init_block init_block; 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Receive Buffer space */ 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4]; 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_rx; 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_tx; 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD } pcnet_priv_t; 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD static pcnet_priv_t *lp; 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Offsets from base I/O address for WIO mode */ 1122439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RDP 0x10 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RAP 0x12 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RESET 0x14 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_BDP 0x16 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 pcnet_read_csr (struct eth_device *dev, int index) 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (index, dev->iobase + PCNET_RAP); 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD return inw (dev->iobase + PCNET_RDP); 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_write_csr (struct eth_device *dev, int index, u16 val) 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (index, dev->iobase + PCNET_RAP); 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (val, dev->iobase + PCNET_RDP); 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 pcnet_read_bcr (struct eth_device *dev, int index) 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (index, dev->iobase + PCNET_RAP); 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD return inw (dev->iobase + PCNET_BDP); 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_write_bcr (struct eth_device *dev, int index, u16 val) 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (index, dev->iobase + PCNET_RAP); 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (val, dev->iobase + PCNET_BDP); 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_reset (struct eth_device *dev) 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD inw (dev->iobase + PCNET_RESET); 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_check (struct eth_device *dev) 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (88, dev->iobase + PCNET_RAP); 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD return (inw (dev->iobase + PCNET_RAP) == 88); 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_init (struct eth_device *dev, bd_t * bis); 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_send (struct eth_device *dev, volatile void *packet, 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD int length); 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_recv (struct eth_device *dev); 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_halt (struct eth_device *dev); 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num); 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCI_TO_MEM(d,a) pci_phys_to_mem((pci_dev_t)d->priv, (u_long)(a)) 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCI_TO_MEM_LE(d,a) (u32)(cpu_to_le32(PCI_TO_MEM(d,a))) 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE}, 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD {} 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD int pcnet_initialize (bd_t * bis) 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devbusfn; 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 command, status; 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD int dev_nr = 0; 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1 ("\npcnet_initialize...\n"); 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD for (dev_nr = 0;; dev_nr++) { 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD * Find the PCnet PCI device(s). 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((devbusfn = pci_find_devices (supported, dev_nr)) < 0) { 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD * Allocate and pre-fill the device structure. 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *) malloc (sizeof *dev); 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *) devbusfn; 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf (dev->name, "pcnet#%d", dev_nr); 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup the PCI device. 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 19611ea26fdSWolfgang Denk pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0, 19711ea26fdSWolfgang Denk (unsigned int *) &dev->iobase); 19838656319SVlad Lungu dev->iobase=pci_io_to_phys (devbusfn, dev->iobase); 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase &= ~0xf; 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1 ("%s: devbusfn=0x%x iobase=0x%x: ", 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, devbusfn, dev->iobase); 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD command = PCI_COMMAND_IO | PCI_COMMAND_MASTER; 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word (devbusfn, PCI_COMMAND, command); 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word (devbusfn, PCI_COMMAND, &status); 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & command) != command) { 20811ea26fdSWolfgang Denk printf ("%s: Couldn't enable IO access or Bus Mastering\n", dev->name); 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD free (dev); 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte (devbusfn, PCI_LATENCY_TIMER, 0x40); 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD * Probe the PCnet chip. 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_probe (dev, bis, dev_nr) < 0) { 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD free (dev); 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup device structure and register the driver. 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = pcnet_init; 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = pcnet_halt; 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = pcnet_send; 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = pcnet_recv; 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register (dev); 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10 * 1000); 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD return dev_nr; 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_nr) 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD int chip_version; 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD char *chipname; 24311ea26fdSWolfgang Denk 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef PCNET_HAS_PROM 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PCnet controller */ 2492439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset (dev); 2502439e4bfSJean-Christophe PLAGNIOL-VILLARD 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if register access is working */ 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr (dev, 0) != 4 || !pcnet_check (dev)) { 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: CSR register access check failed\n", dev->name); 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Identify the chip */ 25811ea26fdSWolfgang Denk chip_version = 25911ea26fdSWolfgang Denk pcnet_read_csr (dev, 88) | (pcnet_read_csr (dev, 89) << 16); 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((chip_version & 0xfff) != 0x003) 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD chip_version = (chip_version >> 12) & 0xffff; 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (chip_version) { 264899ef7b8SVlad Lungu case 0x2621: 265899ef7b8SVlad Lungu chipname = "PCnet/PCI II 79C970A"; /* PCI */ 266899ef7b8SVlad Lungu break; 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PCNET_79C973 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0x2625: 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD chipname = "PCnet/FAST III 79C973"; /* PCI */ 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PCNET_79C975 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0x2627: 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD chipname = "PCnet/FAST III 79C975"; /* PCI */ 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: PCnet version %#x not supported\n", 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, chip_version); 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1 ("AMD %s\n", chipname); 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef PCNET_HAS_PROM 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD * In most chips, after a chip reset, the ethernet address is read from 2882439e4bfSJean-Christophe PLAGNIOL-VILLARD * the station address PROM at the base address and programmed into the 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD * "Physical Address Registers" CSR12-14. 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 3; i++) { 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int val; 29311ea26fdSWolfgang Denk 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_csr (dev, i + 12) & 0x0ffff; 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD /* There may be endianness issues here. */ 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[2 * i] = val & 0x0ff; 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff; 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* PCNET_HAS_PROM */ 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_init (struct eth_device *dev, bd_t * bis) 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, val; 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 addr; 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1 ("%s: pcnet_init...\n", dev->name); 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Switch pcnet to 32bit mode */ 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 20, 2); 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PN62 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setup LED registers */ 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr (dev, 2) | 0x1000; 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 2, val); /* enable LEDPE */ 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 4, 0x5080); /* 100MBit */ 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 5, 0x40c0); /* LNKSE */ 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 6, 0x4090); /* TX Activity */ 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 7, 0x4084); /* RX Activity */ 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set/reset autoselect bit */ 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr (dev, 2) & ~2; 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD val |= 2; 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 2, val); 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable auto negotiate, setup, disable fd */ 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr (dev, 32) & ~0x98; 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD val |= 0x20; 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 32, val); 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD * We only maintain one structure because the drivers will never 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD * be used concurrently. In 32bit mode the RX and TX ring entries 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD * must be aligned on 16-byte boundaries. 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lp == NULL) { 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = (u32) malloc (sizeof (pcnet_priv_t) + 0x10); 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = (addr + 0xf) & ~0xf; 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD lp = (pcnet_priv_t *) addr; 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.mode = cpu_to_le16 (0x0000); 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.filter[0] = 0x00000000; 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.filter[1] = 0x00000000; 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize the Rx ring. 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_rx = 0; 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < RX_RING_SIZE; i++) { 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->rx_ring[i].base = PCI_TO_MEM_LE (dev, lp->rx_buf[i]); 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->rx_ring[i].buf_length = cpu_to_le16 (-PKT_BUF_SZ); 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->rx_ring[i].status = cpu_to_le16 (0x8000); 35711ea26fdSWolfgang Denk PCNET_DEBUG1 35811ea26fdSWolfgang Denk ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i, 35911ea26fdSWolfgang Denk lp->rx_ring[i].base, lp->rx_ring[i].buf_length, 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->rx_ring[i].status); 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize the Tx ring. The Tx buffer address is filled in as 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD * needed, but we do need to clear the upper ownership bit. 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_tx = 0; 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < TX_RING_SIZE; i++) { 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->tx_ring[i].base = 0; 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->tx_ring[i].status = 0; 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup Init Block. 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1 ("Init block at 0x%p: MAC", &lp->init_block); 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) { 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.phys_addr[i] = dev->enetaddr[i]; 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1 (" %02x", lp->init_block.phys_addr[i]); 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.tlen_rlen = cpu_to_le16 (TX_RING_LEN_BITS | 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD RX_RING_LEN_BITS); 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.rx_ring = PCI_TO_MEM_LE (dev, lp->rx_ring); 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.tx_ring = PCI_TO_MEM_LE (dev, lp->tx_ring); 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1 ("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n", 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.tlen_rlen, 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.rx_ring, lp->init_block.tx_ring); 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD * Tell the controller where the Init Block is located. 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = PCI_TO_MEM (dev, &lp->init_block); 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 1, addr & 0xffff); 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 2, (addr >> 16) & 0xffff); 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 4, 0x0915); 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 0, 0x0001); /* start */ 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for Init Done bit */ 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 10000; i > 0; i--) { 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr (dev, 0) & 0x0100) 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10); 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) { 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: TIMEOUT: controller init failed\n", dev->name); 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset (dev); 411422b1a01SBen Warren return -1; 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD * Finally start network controller operation. 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 0, 0x0002); 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD 419422b1a01SBen Warren return 0; 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 42211ea26fdSWolfgang Denk static int pcnet_send (struct eth_device *dev, volatile void *packet, 42311ea26fdSWolfgang Denk int pkt_len) 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, status; 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head *entry = &lp->tx_ring[lp->cur_tx]; 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD 42811ea26fdSWolfgang Denk PCNET_DEBUG2 ("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len, 42911ea26fdSWolfgang Denk packet); 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for completion by testing the OWN bit */ 4322439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD status = le16_to_cpu (entry->status); 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & 0x8000) == 0) 4352439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (100); 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2 ("."); 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) { 4402439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n", 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, lp->cur_tx, status); 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD pkt_len = 0; 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD goto failure; 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup Tx ring. Caution: the write order is important here, 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD * set the status with the "ownership" bits last. 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD status = 0x8300; 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->length = le16_to_cpu (-pkt_len); 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->misc = 0x00000000; 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->base = PCI_TO_MEM_LE (dev, packet); 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->status = le16_to_cpu (status); 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Trigger an immediate send poll. */ 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 0, 0x0008); 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD failure: 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++lp->cur_tx >= TX_RING_SIZE) 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_tx = 0; 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2 ("done\n"); 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD return pkt_len; 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_recv (struct eth_device *dev) 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head *entry; 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD int pkt_len = 0; 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 status; 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD while (1) { 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD entry = &lp->rx_ring[lp->cur_rx]; 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD * If we own the next entry, it's a new packet. Send it up. 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD if (((status = le16_to_cpu (entry->status)) & 0x8000) != 0) { 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD status >>= 8; 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status != 0x03) { /* There was an error. */ 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: Rx%d", dev->name, lp->cur_rx); 4862439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1 (" (status=0x%x)", status); 48711ea26fdSWolfgang Denk if (status & 0x20) 48811ea26fdSWolfgang Denk printf (" Frame"); 48911ea26fdSWolfgang Denk if (status & 0x10) 49011ea26fdSWolfgang Denk printf (" Overflow"); 49111ea26fdSWolfgang Denk if (status & 0x08) 49211ea26fdSWolfgang Denk printf (" CRC"); 49311ea26fdSWolfgang Denk if (status & 0x04) 49411ea26fdSWolfgang Denk printf (" Fifo"); 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD printf (" Error\n"); 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->status &= le16_to_cpu (0x03ff); 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD 4982439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4992439e4bfSJean-Christophe PLAGNIOL-VILLARD 50011ea26fdSWolfgang Denk pkt_len = 50111ea26fdSWolfgang Denk (le32_to_cpu (entry->msg_length) & 0xfff) - 4; 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pkt_len < 60) { 50311ea26fdSWolfgang Denk printf ("%s: Rx%d: invalid packet length %d\n", dev->name, lp->cur_rx, pkt_len); 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5052439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive (lp->rx_buf[lp->cur_rx], pkt_len); 5062439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2 ("Rx%d: %d bytes from 0x%p\n", 50711ea26fdSWolfgang Denk lp->cur_rx, pkt_len, 50811ea26fdSWolfgang Denk lp->rx_buf[lp->cur_rx]); 5092439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5112439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->status |= cpu_to_le16 (0x8000); 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++lp->cur_rx >= RX_RING_SIZE) 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_rx = 0; 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD return pkt_len; 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_halt (struct eth_device *dev) 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1 ("%s: pcnet_halt...\n", dev->name); 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PCnet controller */ 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset (dev); 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for Stop bit */ 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr (dev, 0) & 0x4) 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay (10); 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) { 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD printf ("%s: TIMEOUT: controller reset failed\n", dev->name); 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 538