1*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de. 3*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This driver for AMD PCnet network controllers is derived from the 5*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer. 6*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 7*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * See file CREDITS for list of people who contributed to this 8*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * project. 9*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 10*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or 11*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * modify it under the terms of the GNU General Public License as 12*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * published by the Free Software Foundation; either version 2 of 13*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * the License, or (at your option) any later version. 14*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 15*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 16*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 19*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 20*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 21*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 22*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * MA 02111-1307 USA 24*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 25*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 26*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 27*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 28*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 29*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 30*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 31*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 32*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 33*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */ 34*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 35*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 36*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if PCNET_DEBUG_LEVEL > 0 37*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG1(fmt,args...) printf (fmt ,##args) 38*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if PCNET_DEBUG_LEVEL > 1 39*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG2(fmt,args...) printf (fmt ,##args) 40*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 41*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG2(fmt,args...) 42*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 43*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 44*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG1(fmt,args...) 45*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG2(fmt,args...) 46*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 47*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 48*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_NET) \ 49*2439e4bfSJean-Christophe PLAGNIOL-VILLARD && defined(CONFIG_NET_MULTI) && defined(CONFIG_PCNET) 50*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 51*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975) 52*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "Macro for PCnet chip version is not defined!" 53*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 54*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 55*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 56*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Set the number of Tx and Rx buffers, using Log_2(# buffers). 57*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reasonable default values are 4 Tx buffers, and 16 Rx buffers. 58*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4). 59*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 60*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_LOG_TX_BUFFERS 0 61*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_LOG_RX_BUFFERS 2 62*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 63*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS)) 64*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12) 65*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 66*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS)) 67*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4) 68*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 69*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PKT_BUF_SZ 1544 70*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 71*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The PCNET Rx and Tx ring descriptors. */ 72*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head { 73*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 base; 74*2439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 buf_length; 75*2439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 status; 76*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 msg_length; 77*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved; 78*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 79*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 80*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head { 81*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 base; 82*2439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 length; 83*2439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 status; 84*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 misc; 85*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved; 86*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 87*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 88*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The PCNET 32-Bit initialization block, described in databook. */ 89*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_init_block { 90*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 mode; 91*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 tlen_rlen; 92*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 phys_addr[6]; 93*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 reserved; 94*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 filter[2]; 95*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Receive and transmit ring base, along with extra bits. */ 96*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 rx_ring; 97*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tx_ring; 98*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved2; 99*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 100*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 101*2439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef struct pcnet_priv { 102*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head rx_ring[RX_RING_SIZE]; 103*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head tx_ring[TX_RING_SIZE]; 104*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_init_block init_block; 105*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Receive Buffer space */ 106*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4]; 107*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_rx; 108*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_tx; 109*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } pcnet_priv_t; 110*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 111*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static pcnet_priv_t *lp; 112*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 113*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Offsets from base I/O address for WIO mode */ 114*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RDP 0x10 115*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RAP 0x12 116*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RESET 0x14 117*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_BDP 0x16 118*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 119*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 pcnet_read_csr (struct eth_device *dev, int index) 120*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 121*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (index, dev->iobase+PCNET_RAP); 122*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return inw (dev->iobase+PCNET_RDP); 123*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 124*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 125*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_write_csr (struct eth_device *dev, int index, u16 val) 126*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 127*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (index, dev->iobase+PCNET_RAP); 128*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (val, dev->iobase+PCNET_RDP); 129*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 130*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 131*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 pcnet_read_bcr (struct eth_device *dev, int index) 132*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 133*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (index, dev->iobase+PCNET_RAP); 134*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return inw (dev->iobase+PCNET_BDP); 135*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 136*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 137*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_write_bcr (struct eth_device *dev, int index, u16 val) 138*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 139*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (index, dev->iobase+PCNET_RAP); 140*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (val, dev->iobase+PCNET_BDP); 141*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 142*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 143*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_reset (struct eth_device *dev) 144*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 145*2439e4bfSJean-Christophe PLAGNIOL-VILLARD inw (dev->iobase+PCNET_RESET); 146*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 147*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 148*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_check (struct eth_device *dev) 149*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 150*2439e4bfSJean-Christophe PLAGNIOL-VILLARD outw (88, dev->iobase+PCNET_RAP); 151*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return (inw (dev->iobase+PCNET_RAP) == 88); 152*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 153*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 154*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_init( struct eth_device* dev, bd_t *bis); 155*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_send (struct eth_device* dev, volatile void *packet, 156*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int length); 157*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_recv (struct eth_device* dev); 158*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_halt (struct eth_device* dev); 159*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_probe(struct eth_device* dev, bd_t *bis, int dev_num); 160*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 161*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCI_TO_MEM(d,a) pci_phys_to_mem((pci_dev_t)d->priv, (u_long)(a)) 162*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCI_TO_MEM_LE(d,a) (u32)(cpu_to_le32(PCI_TO_MEM(d,a))) 163*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 164*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 165*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE }, 166*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { } 167*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 168*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 169*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 170*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int pcnet_initialize(bd_t *bis) 171*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 172*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devbusfn; 173*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device* dev; 174*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 command, status; 175*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int dev_nr = 0; 176*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 177*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("\npcnet_initialize...\n"); 178*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 179*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (dev_nr = 0; ; dev_nr++) { 180*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 181*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 182*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Find the PCnet PCI device(s). 183*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 184*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((devbusfn = pci_find_devices(supported, dev_nr)) < 0) { 185*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 186*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 187*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 188*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 189*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Allocate and pre-fill the device structure. 190*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 191*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device*) malloc(sizeof *dev); 192*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *)devbusfn; 193*2439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, "pcnet#%d", dev_nr); 194*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 195*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 196*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup the PCI device. 197*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 198*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0, (unsigned int *)&dev->iobase); 199*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase &= ~0xf; 200*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 201*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%x: ", 202*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, devbusfn, dev->iobase); 203*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 204*2439e4bfSJean-Christophe PLAGNIOL-VILLARD command = PCI_COMMAND_IO | PCI_COMMAND_MASTER; 205*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(devbusfn, PCI_COMMAND, command); 206*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(devbusfn, PCI_COMMAND, &status); 207*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & command) != command) { 208*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Couldn't enable IO access or Bus Mastering\n", 209*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name); 210*2439e4bfSJean-Christophe PLAGNIOL-VILLARD free(dev); 211*2439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 212*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 213*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 214*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40); 215*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 216*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 217*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Probe the PCnet chip. 218*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 219*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_probe(dev, bis, dev_nr) < 0) { 220*2439e4bfSJean-Christophe PLAGNIOL-VILLARD free(dev); 221*2439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 222*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 223*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 224*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 225*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup device structure and register the driver. 226*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 227*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = pcnet_init; 228*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = pcnet_halt; 229*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = pcnet_send; 230*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = pcnet_recv; 231*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 232*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 233*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 234*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 235*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10 * 1000); 236*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 237*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return dev_nr; 238*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 239*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 240*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_probe(struct eth_device* dev, bd_t *bis, int dev_nr) 241*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 242*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int chip_version; 243*2439e4bfSJean-Christophe PLAGNIOL-VILLARD char *chipname; 244*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef PCNET_HAS_PROM 245*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 246*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 247*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 248*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PCnet controller */ 249*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset(dev); 250*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 251*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if register access is working */ 252*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) { 253*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: CSR register access check failed\n", dev->name); 254*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 255*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 256*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 257*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Identify the chip */ 258*2439e4bfSJean-Christophe PLAGNIOL-VILLARD chip_version = pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev,89) << 16); 259*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((chip_version & 0xfff) != 0x003) 260*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 261*2439e4bfSJean-Christophe PLAGNIOL-VILLARD chip_version = (chip_version >> 12) & 0xffff; 262*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (chip_version) { 263*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PCNET_79C973 264*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0x2625: 265*2439e4bfSJean-Christophe PLAGNIOL-VILLARD chipname = "PCnet/FAST III 79C973"; /* PCI */ 266*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 267*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 268*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PCNET_79C975 269*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0x2627: 270*2439e4bfSJean-Christophe PLAGNIOL-VILLARD chipname = "PCnet/FAST III 79C975"; /* PCI */ 271*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 272*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 273*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 274*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: PCnet version %#x not supported\n", 275*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, chip_version); 276*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 277*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 278*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 279*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("AMD %s\n", chipname); 280*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 281*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef PCNET_HAS_PROM 282*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 283*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * In most chips, after a chip reset, the ethernet address is read from 284*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * the station address PROM at the base address and programmed into the 285*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * "Physical Address Registers" CSR12-14. 286*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 287*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 3; i++) { 288*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int val; 289*2439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_csr(dev, i+12) & 0x0ffff; 290*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* There may be endianness issues here. */ 291*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[2*i ] = val & 0x0ff; 292*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[2*i+1] = (val >> 8) & 0x0ff; 293*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 294*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* PCNET_HAS_PROM */ 295*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 296*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 297*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 298*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 299*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_init(struct eth_device* dev, bd_t *bis) 300*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 301*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, val; 302*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 addr; 303*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 304*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("%s: pcnet_init...\n", dev->name); 305*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 306*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Switch pcnet to 32bit mode */ 307*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 20, 2); 308*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 309*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PN62 310*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setup LED registers */ 311*2439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr (dev, 2) | 0x1000; 312*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 2, val); /* enable LEDPE */ 313*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 4, 0x5080); /* 100MBit */ 314*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 5, 0x40c0); /* LNKSE */ 315*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 6, 0x4090); /* TX Activity */ 316*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 7, 0x4084); /* RX Activity */ 317*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 318*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 319*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set/reset autoselect bit */ 320*2439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr (dev, 2) & ~2; 321*2439e4bfSJean-Christophe PLAGNIOL-VILLARD val |= 2; 322*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr (dev, 2, val); 323*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 324*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable auto negotiate, setup, disable fd */ 325*2439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr(dev, 32) & ~0x98; 326*2439e4bfSJean-Christophe PLAGNIOL-VILLARD val |= 0x20; 327*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr(dev, 32, val); 328*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 329*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 330*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * We only maintain one structure because the drivers will never 331*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * be used concurrently. In 32bit mode the RX and TX ring entries 332*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * must be aligned on 16-byte boundaries. 333*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 334*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lp == NULL) { 335*2439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = (u32)malloc(sizeof(pcnet_priv_t) + 0x10); 336*2439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = (addr + 0xf) & ~0xf; 337*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp = (pcnet_priv_t *)addr; 338*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 339*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 340*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.mode = cpu_to_le16(0x0000); 341*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.filter[0] = 0x00000000; 342*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.filter[1] = 0x00000000; 343*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 344*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 345*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize the Rx ring. 346*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 347*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_rx = 0; 348*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < RX_RING_SIZE; i++) { 349*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->rx_ring[i].base = PCI_TO_MEM_LE(dev, lp->rx_buf[i]); 350*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ); 351*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->rx_ring[i].status = cpu_to_le16(0x8000); 352*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", 353*2439e4bfSJean-Christophe PLAGNIOL-VILLARD i, lp->rx_ring[i].base, lp->rx_ring[i].buf_length, 354*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->rx_ring[i].status); 355*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 356*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 357*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 358*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize the Tx ring. The Tx buffer address is filled in as 359*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * needed, but we do need to clear the upper ownership bit. 360*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 361*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_tx = 0; 362*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < TX_RING_SIZE; i++) { 363*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->tx_ring[i].base = 0; 364*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->tx_ring[i].status = 0; 365*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 366*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 367*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 368*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup Init Block. 369*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 370*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->init_block); 371*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 372*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) { 373*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.phys_addr[i] = dev->enetaddr[i]; 374*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1(" %02x", lp->init_block.phys_addr[i]); 375*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 376*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 377*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS | 378*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RX_RING_LEN_BITS); 379*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.rx_ring = PCI_TO_MEM_LE(dev, lp->rx_ring); 380*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.tx_ring = PCI_TO_MEM_LE(dev, lp->tx_ring); 381*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 382*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n", 383*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.tlen_rlen, 384*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->init_block.rx_ring, lp->init_block.tx_ring); 385*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 386*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 387*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Tell the controller where the Init Block is located. 388*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 389*2439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = PCI_TO_MEM(dev, &lp->init_block); 390*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 1, addr & 0xffff); 391*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff); 392*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 393*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 4, 0x0915); 394*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 0, 0x0001); /* start */ 395*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 396*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for Init Done bit */ 397*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 10000; i > 0; i--) { 398*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr (dev, 0) & 0x0100) 399*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 400*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 401*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 402*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) { 403*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TIMEOUT: controller init failed\n", dev->name); 404*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset (dev); 405*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 406*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 407*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 408*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 409*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Finally start network controller operation. 410*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 411*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 0, 0x0002); 412*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 413*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 414*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 415*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 416*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_send(struct eth_device* dev, volatile void *packet, int pkt_len) 417*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 418*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, status; 419*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head *entry = &lp->tx_ring[lp->cur_tx]; 420*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 421*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len, packet); 422*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 423*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for completion by testing the OWN bit */ 424*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 425*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status = le16_to_cpu(entry->status); 426*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & 0x8000) == 0) 427*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 428*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 429*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2("."); 430*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 431*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) { 432*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n", 433*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, lp->cur_tx, status); 434*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pkt_len = 0; 435*2439e4bfSJean-Christophe PLAGNIOL-VILLARD goto failure; 436*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 437*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 438*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 439*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup Tx ring. Caution: the write order is important here, 440*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * set the status with the "ownership" bits last. 441*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 442*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status = 0x8300; 443*2439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->length = le16_to_cpu(-pkt_len); 444*2439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->misc = 0x00000000; 445*2439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->base = PCI_TO_MEM_LE(dev, packet); 446*2439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->status = le16_to_cpu(status); 447*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 448*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Trigger an immediate send poll. */ 449*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr (dev, 0, 0x0008); 450*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 451*2439e4bfSJean-Christophe PLAGNIOL-VILLARD failure: 452*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++lp->cur_tx >= TX_RING_SIZE) 453*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_tx = 0; 454*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 455*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2("done\n"); 456*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return pkt_len; 457*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 458*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 459*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_recv(struct eth_device* dev) 460*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 461*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head *entry; 462*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int pkt_len = 0; 463*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 status; 464*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 465*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (1) { 466*2439e4bfSJean-Christophe PLAGNIOL-VILLARD entry = &lp->rx_ring[lp->cur_rx]; 467*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 468*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * If we own the next entry, it's a new packet. Send it up. 469*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 470*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (((status = le16_to_cpu(entry->status)) & 0x8000) != 0) { 471*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 472*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 473*2439e4bfSJean-Christophe PLAGNIOL-VILLARD status >>= 8; 474*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 475*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status != 0x03) { /* There was an error. */ 476*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 477*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Rx%d", dev->name, lp->cur_rx); 478*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1(" (status=0x%x)", status); 479*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & 0x20) printf(" Frame"); 480*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & 0x10) printf(" Overflow"); 481*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & 0x08) printf(" CRC"); 482*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & 0x04) printf(" Fifo"); 483*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" Error\n"); 484*2439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->status &= le16_to_cpu(0x03ff); 485*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 486*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 487*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 488*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pkt_len = (le32_to_cpu(entry->msg_length) & 0xfff) - 4; 489*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pkt_len < 60) { 490*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Rx%d: invalid packet length %d\n", 491*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, lp->cur_rx, pkt_len); 492*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 493*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(lp->rx_buf[lp->cur_rx], pkt_len); 494*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n", 495*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_rx, pkt_len, lp->rx_buf[lp->cur_rx]); 496*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 497*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 498*2439e4bfSJean-Christophe PLAGNIOL-VILLARD entry->status |= cpu_to_le16(0x8000); 499*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 500*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++lp->cur_rx >= RX_RING_SIZE) 501*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_rx = 0; 502*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 503*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return pkt_len; 504*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 505*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 506*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_halt(struct eth_device* dev) 507*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 508*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 509*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 510*2439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name); 511*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 512*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PCnet controller */ 513*2439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset (dev); 514*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 515*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for Stop bit */ 516*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) { 517*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr (dev, 0) & 0x4) 518*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 519*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 520*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 521*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) { 522*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TIMEOUT: controller reset failed\n", dev->name); 523*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 524*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 525*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 526*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 527