12439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
22439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
32439e4bfSJean-Christophe PLAGNIOL-VILLARD *
42439e4bfSJean-Christophe PLAGNIOL-VILLARD * This driver for AMD PCnet network controllers is derived from the
52439e4bfSJean-Christophe PLAGNIOL-VILLARD * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
62439e4bfSJean-Christophe PLAGNIOL-VILLARD *
71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
82439e4bfSJean-Christophe PLAGNIOL-VILLARD */
92439e4bfSJean-Christophe PLAGNIOL-VILLARD
102439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
112439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
122439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
13e3090534SBen Warren #include <netdev.h>
142439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
152439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h>
162439e4bfSJean-Christophe PLAGNIOL-VILLARD
172439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
182439e4bfSJean-Christophe PLAGNIOL-VILLARD
19138b6089SWolfgang Denk #define PCNET_DEBUG1(fmt,args...) \
20138b6089SWolfgang Denk debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
21138b6089SWolfgang Denk #define PCNET_DEBUG2(fmt,args...) \
22138b6089SWolfgang Denk debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
232439e4bfSJean-Christophe PLAGNIOL-VILLARD
242439e4bfSJean-Christophe PLAGNIOL-VILLARD #if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975)
252439e4bfSJean-Christophe PLAGNIOL-VILLARD #error "Macro for PCnet chip version is not defined!"
262439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
272439e4bfSJean-Christophe PLAGNIOL-VILLARD
282439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
292439e4bfSJean-Christophe PLAGNIOL-VILLARD * Set the number of Tx and Rx buffers, using Log_2(# buffers).
302439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
312439e4bfSJean-Christophe PLAGNIOL-VILLARD * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
322439e4bfSJean-Christophe PLAGNIOL-VILLARD */
332439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_LOG_TX_BUFFERS 0
342439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_LOG_RX_BUFFERS 2
352439e4bfSJean-Christophe PLAGNIOL-VILLARD
362439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
372439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
382439e4bfSJean-Christophe PLAGNIOL-VILLARD
392439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
402439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
412439e4bfSJean-Christophe PLAGNIOL-VILLARD
422439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PKT_BUF_SZ 1544
432439e4bfSJean-Christophe PLAGNIOL-VILLARD
442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The PCNET Rx and Tx ring descriptors. */
452439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head {
462439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 base;
472439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 buf_length;
482439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 status;
492439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 msg_length;
502439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved;
512439e4bfSJean-Christophe PLAGNIOL-VILLARD };
522439e4bfSJean-Christophe PLAGNIOL-VILLARD
532439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head {
542439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 base;
552439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 length;
562439e4bfSJean-Christophe PLAGNIOL-VILLARD s16 status;
572439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 misc;
582439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved;
592439e4bfSJean-Christophe PLAGNIOL-VILLARD };
602439e4bfSJean-Christophe PLAGNIOL-VILLARD
612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The PCNET 32-Bit initialization block, described in databook. */
622439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_init_block {
632439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 mode;
642439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 tlen_rlen;
652439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 phys_addr[6];
662439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 reserved;
672439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 filter[2];
682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Receive and transmit ring base, along with extra bits. */
692439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 rx_ring;
702439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tx_ring;
712439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reserved2;
722439e4bfSJean-Christophe PLAGNIOL-VILLARD };
732439e4bfSJean-Christophe PLAGNIOL-VILLARD
74f1ae382dSPaul Burton struct pcnet_uncached_priv {
752439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head rx_ring[RX_RING_SIZE];
762439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_tx_head tx_ring[TX_RING_SIZE];
772439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_init_block init_block;
78f1ae382dSPaul Burton };
79f1ae382dSPaul Burton
80f1ae382dSPaul Burton typedef struct pcnet_priv {
81f1ae382dSPaul Burton struct pcnet_uncached_priv *uc;
822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Receive Buffer space */
83a354ddc3SPaul Burton unsigned char (*rx_buf)[RX_RING_SIZE][PKT_BUF_SZ + 4];
842439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_rx;
852439e4bfSJean-Christophe PLAGNIOL-VILLARD int cur_tx;
862439e4bfSJean-Christophe PLAGNIOL-VILLARD } pcnet_priv_t;
872439e4bfSJean-Christophe PLAGNIOL-VILLARD
882439e4bfSJean-Christophe PLAGNIOL-VILLARD static pcnet_priv_t *lp;
892439e4bfSJean-Christophe PLAGNIOL-VILLARD
902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Offsets from base I/O address for WIO mode */
912439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RDP 0x10
922439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RAP 0x12
932439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_RESET 0x14
942439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCNET_BDP 0x16
952439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_read_csr(struct eth_device * dev,int index)962439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 pcnet_read_csr(struct eth_device *dev, int index)
972439e4bfSJean-Christophe PLAGNIOL-VILLARD {
982439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(index, dev->iobase + PCNET_RAP);
992439e4bfSJean-Christophe PLAGNIOL-VILLARD return inw(dev->iobase + PCNET_RDP);
1002439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1012439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_write_csr(struct eth_device * dev,int index,u16 val)1022439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
1032439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1042439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(index, dev->iobase + PCNET_RAP);
1052439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(val, dev->iobase + PCNET_RDP);
1062439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1072439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_read_bcr(struct eth_device * dev,int index)1082439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 pcnet_read_bcr(struct eth_device *dev, int index)
1092439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1102439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(index, dev->iobase + PCNET_RAP);
1112439e4bfSJean-Christophe PLAGNIOL-VILLARD return inw(dev->iobase + PCNET_BDP);
1122439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1132439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_write_bcr(struct eth_device * dev,int index,u16 val)1142439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1162439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(index, dev->iobase + PCNET_RAP);
1172439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(val, dev->iobase + PCNET_BDP);
1182439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1192439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_reset(struct eth_device * dev)1202439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_reset(struct eth_device *dev)
1212439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD inw(dev->iobase + PCNET_RESET);
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_check(struct eth_device * dev)1252439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_check(struct eth_device *dev)
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD outw(88, dev->iobase + PCNET_RAP);
1286011dabdSPaul Burton return inw(dev->iobase + PCNET_RAP) == 88;
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_init (struct eth_device *dev, bd_t * bis);
132f92a151cSJoe Hershberger static int pcnet_send(struct eth_device *dev, void *packet, int length);
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_recv (struct eth_device *dev);
1342439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_halt (struct eth_device *dev);
1352439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
1362439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_virt_to_mem(const struct eth_device * dev,void * addr)137df50b3b4SDaniel Schwierzeck static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
1384677d665SPaul Burton void *addr)
139df50b3b4SDaniel Schwierzeck {
140442d2e01SPaul Burton pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv;
141df50b3b4SDaniel Schwierzeck void *virt_addr = addr;
142df50b3b4SDaniel Schwierzeck
143df50b3b4SDaniel Schwierzeck return pci_virt_to_mem(devbusfn, virt_addr);
144df50b3b4SDaniel Schwierzeck }
1452439e4bfSJean-Christophe PLAGNIOL-VILLARD
1462439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = {
1472439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD {}
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD };
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_initialize(bd_t * bis)1522439e4bfSJean-Christophe PLAGNIOL-VILLARD int pcnet_initialize(bd_t *bis)
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devbusfn;
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev;
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 command, status;
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD int dev_nr = 0;
158*bed1ca32SPaul Burton u32 bar;
1592439e4bfSJean-Christophe PLAGNIOL-VILLARD
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("\npcnet_initialize...\n");
1612439e4bfSJean-Christophe PLAGNIOL-VILLARD
1622439e4bfSJean-Christophe PLAGNIOL-VILLARD for (dev_nr = 0;; dev_nr++) {
1632439e4bfSJean-Christophe PLAGNIOL-VILLARD
1642439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
1652439e4bfSJean-Christophe PLAGNIOL-VILLARD * Find the PCnet PCI device(s).
1662439e4bfSJean-Christophe PLAGNIOL-VILLARD */
1676011dabdSPaul Burton devbusfn = pci_find_devices(supported, dev_nr);
1686011dabdSPaul Burton if (devbusfn < 0)
1692439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
1702439e4bfSJean-Christophe PLAGNIOL-VILLARD
1712439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
1722439e4bfSJean-Christophe PLAGNIOL-VILLARD * Allocate and pre-fill the device structure.
1732439e4bfSJean-Christophe PLAGNIOL-VILLARD */
1746011dabdSPaul Burton dev = (struct eth_device *)malloc(sizeof(*dev));
1755ed0eecaSNobuhiro Iwamatsu if (!dev) {
1765ed0eecaSNobuhiro Iwamatsu printf("pcnet: Can not allocate memory\n");
1775ed0eecaSNobuhiro Iwamatsu break;
1785ed0eecaSNobuhiro Iwamatsu }
1795ed0eecaSNobuhiro Iwamatsu memset(dev, 0, sizeof(*dev));
180442d2e01SPaul Burton dev->priv = (void *)(unsigned long)devbusfn;
1812439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, "pcnet#%d", dev_nr);
1822439e4bfSJean-Christophe PLAGNIOL-VILLARD
1832439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
1842439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup the PCI device.
1852439e4bfSJean-Christophe PLAGNIOL-VILLARD */
186*bed1ca32SPaul Burton pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0, &bar);
187*bed1ca32SPaul Burton dev->iobase = pci_io_to_phys(devbusfn, bar);
1882439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase &= ~0xf;
1892439e4bfSJean-Christophe PLAGNIOL-VILLARD
190442d2e01SPaul Burton PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
191442d2e01SPaul Burton dev->name, devbusfn, (unsigned long)dev->iobase);
1922439e4bfSJean-Christophe PLAGNIOL-VILLARD
1932439e4bfSJean-Christophe PLAGNIOL-VILLARD command = PCI_COMMAND_IO | PCI_COMMAND_MASTER;
1942439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(devbusfn, PCI_COMMAND, command);
1952439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(devbusfn, PCI_COMMAND, &status);
1962439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & command) != command) {
1976011dabdSPaul Burton printf("%s: Couldn't enable IO access or Bus Mastering\n",
1986011dabdSPaul Burton dev->name);
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD free(dev);
2002439e4bfSJean-Christophe PLAGNIOL-VILLARD continue;
2012439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2022439e4bfSJean-Christophe PLAGNIOL-VILLARD
2032439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
2042439e4bfSJean-Christophe PLAGNIOL-VILLARD
2052439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD * Probe the PCnet chip.
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD */
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_probe(dev, bis, dev_nr) < 0) {
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD free(dev);
2102439e4bfSJean-Christophe PLAGNIOL-VILLARD continue;
2112439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
2142439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup device structure and register the driver.
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD */
2162439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = pcnet_init;
2172439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = pcnet_halt;
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = pcnet_send;
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = pcnet_recv;
2202439e4bfSJean-Christophe PLAGNIOL-VILLARD
2212439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev);
2222439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2232439e4bfSJean-Christophe PLAGNIOL-VILLARD
2242439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10 * 1000);
2252439e4bfSJean-Christophe PLAGNIOL-VILLARD
2262439e4bfSJean-Christophe PLAGNIOL-VILLARD return dev_nr;
2272439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2282439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_probe(struct eth_device * dev,bd_t * bis,int dev_nr)2292439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
2302439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2312439e4bfSJean-Christophe PLAGNIOL-VILLARD int chip_version;
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD char *chipname;
23311ea26fdSWolfgang Denk
2342439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef PCNET_HAS_PROM
2352439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
2362439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2372439e4bfSJean-Christophe PLAGNIOL-VILLARD
2382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PCnet controller */
2392439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset(dev);
2402439e4bfSJean-Christophe PLAGNIOL-VILLARD
2412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if register access is working */
2422439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
2432439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: CSR register access check failed\n", dev->name);
2442439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1;
2452439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2462439e4bfSJean-Christophe PLAGNIOL-VILLARD
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Identify the chip */
24811ea26fdSWolfgang Denk chip_version =
24911ea26fdSWolfgang Denk pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
2502439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((chip_version & 0xfff) != 0x003)
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1;
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD chip_version = (chip_version >> 12) & 0xffff;
2532439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (chip_version) {
254899ef7b8SVlad Lungu case 0x2621:
255899ef7b8SVlad Lungu chipname = "PCnet/PCI II 79C970A"; /* PCI */
256899ef7b8SVlad Lungu break;
2572439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PCNET_79C973
2582439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0x2625:
2592439e4bfSJean-Christophe PLAGNIOL-VILLARD chipname = "PCnet/FAST III 79C973"; /* PCI */
2602439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
2612439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2622439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PCNET_79C975
2632439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0x2627:
2642439e4bfSJean-Christophe PLAGNIOL-VILLARD chipname = "PCnet/FAST III 79C975"; /* PCI */
2652439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
2662439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
2672439e4bfSJean-Christophe PLAGNIOL-VILLARD default:
2682439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: PCnet version %#x not supported\n",
2692439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, chip_version);
2702439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1;
2712439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2722439e4bfSJean-Christophe PLAGNIOL-VILLARD
2732439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("AMD %s\n", chipname);
2742439e4bfSJean-Christophe PLAGNIOL-VILLARD
2752439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef PCNET_HAS_PROM
2762439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
2772439e4bfSJean-Christophe PLAGNIOL-VILLARD * In most chips, after a chip reset, the ethernet address is read from
2782439e4bfSJean-Christophe PLAGNIOL-VILLARD * the station address PROM at the base address and programmed into the
2792439e4bfSJean-Christophe PLAGNIOL-VILLARD * "Physical Address Registers" CSR12-14.
2802439e4bfSJean-Christophe PLAGNIOL-VILLARD */
2812439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 3; i++) {
2822439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int val;
28311ea26fdSWolfgang Denk
2842439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
2852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* There may be endianness issues here. */
2862439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[2 * i] = val & 0x0ff;
2872439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
2882439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2892439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* PCNET_HAS_PROM */
2902439e4bfSJean-Christophe PLAGNIOL-VILLARD
2912439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0;
2922439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2932439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_init(struct eth_device * dev,bd_t * bis)2942439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_init(struct eth_device *dev, bd_t *bis)
2952439e4bfSJean-Christophe PLAGNIOL-VILLARD {
296f1ae382dSPaul Burton struct pcnet_uncached_priv *uc;
2972439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, val;
298442d2e01SPaul Burton unsigned long addr;
2992439e4bfSJean-Christophe PLAGNIOL-VILLARD
3002439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
3012439e4bfSJean-Christophe PLAGNIOL-VILLARD
3022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Switch pcnet to 32bit mode */
3032439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr(dev, 20, 2);
3042439e4bfSJean-Christophe PLAGNIOL-VILLARD
3052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set/reset autoselect bit */
3062439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr(dev, 2) & ~2;
3072439e4bfSJean-Christophe PLAGNIOL-VILLARD val |= 2;
3082439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr(dev, 2, val);
3092439e4bfSJean-Christophe PLAGNIOL-VILLARD
3102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable auto negotiate, setup, disable fd */
3112439e4bfSJean-Christophe PLAGNIOL-VILLARD val = pcnet_read_bcr(dev, 32) & ~0x98;
3122439e4bfSJean-Christophe PLAGNIOL-VILLARD val |= 0x20;
3132439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_bcr(dev, 32, val);
3142439e4bfSJean-Christophe PLAGNIOL-VILLARD
3152439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
31662715a2cSPaul Burton * Enable NOUFLO on supported controllers, with the transmit
31762715a2cSPaul Burton * start point set to the full packet. This will cause entire
31862715a2cSPaul Burton * packets to be buffered by the ethernet controller before
31962715a2cSPaul Burton * transmission, eliminating underflows which are common on
32062715a2cSPaul Burton * slower devices. Controllers which do not support NOUFLO will
32162715a2cSPaul Burton * simply be left with a larger transmit FIFO threshold.
32262715a2cSPaul Burton */
32362715a2cSPaul Burton val = pcnet_read_bcr(dev, 18);
32462715a2cSPaul Burton val |= 1 << 11;
32562715a2cSPaul Burton pcnet_write_bcr(dev, 18, val);
32662715a2cSPaul Burton val = pcnet_read_csr(dev, 80);
32762715a2cSPaul Burton val |= 0x3 << 10;
32862715a2cSPaul Burton pcnet_write_csr(dev, 80, val);
32962715a2cSPaul Burton
33062715a2cSPaul Burton /*
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD * We only maintain one structure because the drivers will never
3322439e4bfSJean-Christophe PLAGNIOL-VILLARD * be used concurrently. In 32bit mode the RX and TX ring entries
3332439e4bfSJean-Christophe PLAGNIOL-VILLARD * must be aligned on 16-byte boundaries.
3342439e4bfSJean-Christophe PLAGNIOL-VILLARD */
3352439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lp == NULL) {
336442d2e01SPaul Burton addr = (unsigned long)malloc(sizeof(pcnet_priv_t) + 0x10);
3372439e4bfSJean-Christophe PLAGNIOL-VILLARD addr = (addr + 0xf) & ~0xf;
3382439e4bfSJean-Christophe PLAGNIOL-VILLARD lp = (pcnet_priv_t *)addr;
339f1ae382dSPaul Burton
340442d2e01SPaul Burton addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
341442d2e01SPaul Burton sizeof(*lp->uc));
342f1ae382dSPaul Burton flush_dcache_range(addr, addr + sizeof(*lp->uc));
343f1ae382dSPaul Burton addr = UNCACHED_SDRAM(addr);
344f1ae382dSPaul Burton lp->uc = (struct pcnet_uncached_priv *)addr;
345a354ddc3SPaul Burton
346442d2e01SPaul Burton addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
347442d2e01SPaul Burton sizeof(*lp->rx_buf));
348a354ddc3SPaul Burton flush_dcache_range(addr, addr + sizeof(*lp->rx_buf));
349a354ddc3SPaul Burton lp->rx_buf = (void *)addr;
3502439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3512439e4bfSJean-Christophe PLAGNIOL-VILLARD
352f1ae382dSPaul Burton uc = lp->uc;
353f1ae382dSPaul Burton
354f1ae382dSPaul Burton uc->init_block.mode = cpu_to_le16(0x0000);
355f1ae382dSPaul Burton uc->init_block.filter[0] = 0x00000000;
356f1ae382dSPaul Burton uc->init_block.filter[1] = 0x00000000;
3572439e4bfSJean-Christophe PLAGNIOL-VILLARD
3582439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3592439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize the Rx ring.
3602439e4bfSJean-Christophe PLAGNIOL-VILLARD */
3612439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_rx = 0;
3622439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < RX_RING_SIZE; i++) {
3634677d665SPaul Burton addr = pcnet_virt_to_mem(dev, (*lp->rx_buf)[i]);
364df50b3b4SDaniel Schwierzeck uc->rx_ring[i].base = cpu_to_le32(addr);
365f1ae382dSPaul Burton uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
366f1ae382dSPaul Burton uc->rx_ring[i].status = cpu_to_le16(0x8000);
36711ea26fdSWolfgang Denk PCNET_DEBUG1
36811ea26fdSWolfgang Denk ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
369f1ae382dSPaul Burton uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
370f1ae382dSPaul Burton uc->rx_ring[i].status);
3712439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3722439e4bfSJean-Christophe PLAGNIOL-VILLARD
3732439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3742439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initialize the Tx ring. The Tx buffer address is filled in as
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD * needed, but we do need to clear the upper ownership bit.
3762439e4bfSJean-Christophe PLAGNIOL-VILLARD */
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_tx = 0;
3782439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < TX_RING_SIZE; i++) {
379f1ae382dSPaul Burton uc->tx_ring[i].base = 0;
380f1ae382dSPaul Burton uc->tx_ring[i].status = 0;
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3822439e4bfSJean-Christophe PLAGNIOL-VILLARD
3832439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
3842439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup Init Block.
3852439e4bfSJean-Christophe PLAGNIOL-VILLARD */
386f1ae382dSPaul Burton PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
3872439e4bfSJean-Christophe PLAGNIOL-VILLARD
3882439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) {
389f1ae382dSPaul Burton lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
390f1ae382dSPaul Burton PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
3912439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3922439e4bfSJean-Christophe PLAGNIOL-VILLARD
393f1ae382dSPaul Burton uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD RX_RING_LEN_BITS);
3954677d665SPaul Burton addr = pcnet_virt_to_mem(dev, uc->rx_ring);
396df50b3b4SDaniel Schwierzeck uc->init_block.rx_ring = cpu_to_le32(addr);
3974677d665SPaul Burton addr = pcnet_virt_to_mem(dev, uc->tx_ring);
398df50b3b4SDaniel Schwierzeck uc->init_block.tx_ring = cpu_to_le32(addr);
3992439e4bfSJean-Christophe PLAGNIOL-VILLARD
4002439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
401f1ae382dSPaul Burton uc->init_block.tlen_rlen,
402f1ae382dSPaul Burton uc->init_block.rx_ring, uc->init_block.tx_ring);
4032439e4bfSJean-Christophe PLAGNIOL-VILLARD
4042439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
4052439e4bfSJean-Christophe PLAGNIOL-VILLARD * Tell the controller where the Init Block is located.
4062439e4bfSJean-Christophe PLAGNIOL-VILLARD */
407f1ae382dSPaul Burton barrier();
4084677d665SPaul Burton addr = pcnet_virt_to_mem(dev, &lp->uc->init_block);
4092439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 1, addr & 0xffff);
4102439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
4112439e4bfSJean-Christophe PLAGNIOL-VILLARD
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 4, 0x0915);
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 0, 0x0001); /* start */
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD
4152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for Init Done bit */
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 10000; i > 0; i--) {
4172439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr(dev, 0) & 0x0100)
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
4202439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4212439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) {
4222439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TIMEOUT: controller init failed\n", dev->name);
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset(dev);
424422b1a01SBen Warren return -1;
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
4282439e4bfSJean-Christophe PLAGNIOL-VILLARD * Finally start network controller operation.
4292439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4302439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 0, 0x0002);
4312439e4bfSJean-Christophe PLAGNIOL-VILLARD
432422b1a01SBen Warren return 0;
4332439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4342439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_send(struct eth_device * dev,void * packet,int pkt_len)435f92a151cSJoe Hershberger static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
4362439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4372439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, status;
438df50b3b4SDaniel Schwierzeck u32 addr;
439f1ae382dSPaul Burton struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
4402439e4bfSJean-Christophe PLAGNIOL-VILLARD
44111ea26fdSWolfgang Denk PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
44211ea26fdSWolfgang Denk packet);
4432439e4bfSJean-Christophe PLAGNIOL-VILLARD
444f3ac866cSPaul Burton flush_dcache_range((unsigned long)packet,
445f3ac866cSPaul Burton (unsigned long)packet + pkt_len);
446f3ac866cSPaul Burton
4472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for completion by testing the OWN bit */
4482439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) {
4496fb49e4aSPaul Burton status = readw(&entry->status);
4502439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & 0x8000) == 0)
4512439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
4522439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100);
4532439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2(".");
4542439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4552439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i <= 0) {
4562439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
4572439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, lp->cur_tx, status);
4582439e4bfSJean-Christophe PLAGNIOL-VILLARD pkt_len = 0;
4592439e4bfSJean-Christophe PLAGNIOL-VILLARD goto failure;
4602439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4612439e4bfSJean-Christophe PLAGNIOL-VILLARD
4622439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
4632439e4bfSJean-Christophe PLAGNIOL-VILLARD * Setup Tx ring. Caution: the write order is important here,
4642439e4bfSJean-Christophe PLAGNIOL-VILLARD * set the status with the "ownership" bits last.
4652439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4664677d665SPaul Burton addr = pcnet_virt_to_mem(dev, packet);
4676fb49e4aSPaul Burton writew(-pkt_len, &entry->length);
4686fb49e4aSPaul Burton writel(0, &entry->misc);
469df50b3b4SDaniel Schwierzeck writel(addr, &entry->base);
4706fb49e4aSPaul Burton writew(0x8300, &entry->status);
4712439e4bfSJean-Christophe PLAGNIOL-VILLARD
4722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Trigger an immediate send poll. */
4732439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_write_csr(dev, 0, 0x0008);
4742439e4bfSJean-Christophe PLAGNIOL-VILLARD
4752439e4bfSJean-Christophe PLAGNIOL-VILLARD failure:
4762439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++lp->cur_tx >= TX_RING_SIZE)
4772439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_tx = 0;
4782439e4bfSJean-Christophe PLAGNIOL-VILLARD
4792439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2("done\n");
4802439e4bfSJean-Christophe PLAGNIOL-VILLARD return pkt_len;
4812439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4822439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_recv(struct eth_device * dev)4832439e4bfSJean-Christophe PLAGNIOL-VILLARD static int pcnet_recv (struct eth_device *dev)
4842439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4852439e4bfSJean-Christophe PLAGNIOL-VILLARD struct pcnet_rx_head *entry;
486a354ddc3SPaul Burton unsigned char *buf;
4872439e4bfSJean-Christophe PLAGNIOL-VILLARD int pkt_len = 0;
4886fb49e4aSPaul Burton u16 status, err_status;
4892439e4bfSJean-Christophe PLAGNIOL-VILLARD
4902439e4bfSJean-Christophe PLAGNIOL-VILLARD while (1) {
491f1ae382dSPaul Burton entry = &lp->uc->rx_ring[lp->cur_rx];
4922439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
4932439e4bfSJean-Christophe PLAGNIOL-VILLARD * If we own the next entry, it's a new packet. Send it up.
4942439e4bfSJean-Christophe PLAGNIOL-VILLARD */
4956fb49e4aSPaul Burton status = readw(&entry->status);
4966011dabdSPaul Burton if ((status & 0x8000) != 0)
4972439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
4986fb49e4aSPaul Burton err_status = status >> 8;
4992439e4bfSJean-Christophe PLAGNIOL-VILLARD
5006fb49e4aSPaul Burton if (err_status != 0x03) { /* There was an error. */
5012439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Rx%d", dev->name, lp->cur_rx);
5026fb49e4aSPaul Burton PCNET_DEBUG1(" (status=0x%x)", err_status);
5036fb49e4aSPaul Burton if (err_status & 0x20)
50411ea26fdSWolfgang Denk printf(" Frame");
5056fb49e4aSPaul Burton if (err_status & 0x10)
50611ea26fdSWolfgang Denk printf(" Overflow");
5076fb49e4aSPaul Burton if (err_status & 0x08)
50811ea26fdSWolfgang Denk printf(" CRC");
5096fb49e4aSPaul Burton if (err_status & 0x04)
51011ea26fdSWolfgang Denk printf(" Fifo");
5112439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" Error\n");
5126fb49e4aSPaul Burton status &= 0x03ff;
5132439e4bfSJean-Christophe PLAGNIOL-VILLARD
5142439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
5156fb49e4aSPaul Burton pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
5162439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pkt_len < 60) {
5176011dabdSPaul Burton printf("%s: Rx%d: invalid packet length %d\n",
5186011dabdSPaul Burton dev->name, lp->cur_rx, pkt_len);
5192439e4bfSJean-Christophe PLAGNIOL-VILLARD } else {
520a354ddc3SPaul Burton buf = (*lp->rx_buf)[lp->cur_rx];
521a354ddc3SPaul Burton invalidate_dcache_range((unsigned long)buf,
522a354ddc3SPaul Burton (unsigned long)buf + pkt_len);
5231fd92db8SJoe Hershberger net_process_received_packet(buf, pkt_len);
5242439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
525a354ddc3SPaul Burton lp->cur_rx, pkt_len, buf);
5262439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5272439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5286fb49e4aSPaul Burton
5296fb49e4aSPaul Burton status |= 0x8000;
5306fb49e4aSPaul Burton writew(status, &entry->status);
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD
5322439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++lp->cur_rx >= RX_RING_SIZE)
5332439e4bfSJean-Christophe PLAGNIOL-VILLARD lp->cur_rx = 0;
5342439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5352439e4bfSJean-Christophe PLAGNIOL-VILLARD return pkt_len;
5362439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5372439e4bfSJean-Christophe PLAGNIOL-VILLARD
pcnet_halt(struct eth_device * dev)5382439e4bfSJean-Christophe PLAGNIOL-VILLARD static void pcnet_halt(struct eth_device *dev)
5392439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5402439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;
5412439e4bfSJean-Christophe PLAGNIOL-VILLARD
5422439e4bfSJean-Christophe PLAGNIOL-VILLARD PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
5432439e4bfSJean-Christophe PLAGNIOL-VILLARD
5442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the PCnet controller */
5452439e4bfSJean-Christophe PLAGNIOL-VILLARD pcnet_reset(dev);
5462439e4bfSJean-Christophe PLAGNIOL-VILLARD
5472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for Stop bit */
5482439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1000; i > 0; i--) {
5492439e4bfSJean-Christophe PLAGNIOL-VILLARD if (pcnet_read_csr(dev, 0) & 0x4)
5502439e4bfSJean-Christophe PLAGNIOL-VILLARD break;
5512439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10);
5522439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5536011dabdSPaul Burton if (i <= 0)
5542439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TIMEOUT: controller reset failed\n", dev->name);
5552439e4bfSJean-Christophe PLAGNIOL-VILLARD }
556