xref: /rk3399_rockchip-uboot/drivers/net/pch_gbe.h (revision 8ee443b8ebb6f533e5f42d8da05600a1996a4dfd)
1*8ee443b8SBin Meng /*
2*8ee443b8SBin Meng  * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3*8ee443b8SBin Meng  *
4*8ee443b8SBin Meng  * Intel Platform Controller Hub EG20T (codename Topcliff) GMAC Driver
5*8ee443b8SBin Meng  * Adapted from linux drivers/net/ethernet/oki-semi/pch_gbe/pch_gbe.h
6*8ee443b8SBin Meng  *
7*8ee443b8SBin Meng  * SPDX-License-Identifier:	GPL-2.0+
8*8ee443b8SBin Meng  */
9*8ee443b8SBin Meng 
10*8ee443b8SBin Meng #ifndef _PCH_GBE_H_
11*8ee443b8SBin Meng #define _PCH_GBE_H_
12*8ee443b8SBin Meng 
13*8ee443b8SBin Meng #define PCH_GBE_TIMEOUT		(3 * CONFIG_SYS_HZ)
14*8ee443b8SBin Meng 
15*8ee443b8SBin Meng #define PCH_GBE_DESC_NUM	4
16*8ee443b8SBin Meng #define PCH_GBE_ALIGN_SIZE	64
17*8ee443b8SBin Meng 
18*8ee443b8SBin Meng /*
19*8ee443b8SBin Meng  * Topcliff GBE MAC supports receiving ethernet frames with normal frame size
20*8ee443b8SBin Meng  * (64-1518 bytes) as well as up to 10318 bytes, however it does not have a
21*8ee443b8SBin Meng  * register bit to turn off receiving 'jumbo frame', so we have to allocate
22*8ee443b8SBin Meng  * our own buffer to store the received frames instead of using U-Boot's own.
23*8ee443b8SBin Meng  */
24*8ee443b8SBin Meng #define PCH_GBE_RX_FRAME_LEN	ROUND(10318, PCH_GBE_ALIGN_SIZE)
25*8ee443b8SBin Meng 
26*8ee443b8SBin Meng /* Interrupt Status */
27*8ee443b8SBin Meng /* Interrupt Status Hold */
28*8ee443b8SBin Meng /* Interrupt Enable */
29*8ee443b8SBin Meng #define PCH_GBE_INT_RX_DMA_CMPLT	0x00000001
30*8ee443b8SBin Meng #define PCH_GBE_INT_RX_VALID		0x00000002
31*8ee443b8SBin Meng #define PCH_GBE_INT_RX_FRAME_ERR	0x00000004
32*8ee443b8SBin Meng #define PCH_GBE_INT_RX_FIFO_ERR		0x00000008
33*8ee443b8SBin Meng #define PCH_GBE_INT_RX_DMA_ERR		0x00000010
34*8ee443b8SBin Meng #define PCH_GBE_INT_RX_DSC_EMP		0x00000020
35*8ee443b8SBin Meng #define PCH_GBE_INT_TX_CMPLT		0x00000100
36*8ee443b8SBin Meng #define PCH_GBE_INT_TX_DMA_CMPLT	0x00000200
37*8ee443b8SBin Meng #define PCH_GBE_INT_TX_FIFO_ERR		0x00000400
38*8ee443b8SBin Meng #define PCH_GBE_INT_TX_DMA_ERR		0x00000800
39*8ee443b8SBin Meng #define PCH_GBE_INT_PAUSE_CMPLT		0x00001000
40*8ee443b8SBin Meng #define PCH_GBE_INT_MIIM_CMPLT		0x00010000
41*8ee443b8SBin Meng #define PCH_GBE_INT_PHY_INT		0x00100000
42*8ee443b8SBin Meng #define PCH_GBE_INT_WOL_DET		0x01000000
43*8ee443b8SBin Meng #define PCH_GBE_INT_TCPIP_ERR		0x10000000
44*8ee443b8SBin Meng 
45*8ee443b8SBin Meng /* Mode */
46*8ee443b8SBin Meng #define PCH_GBE_MODE_MII_ETHER		0x00000000
47*8ee443b8SBin Meng #define PCH_GBE_MODE_GMII_ETHER		0x80000000
48*8ee443b8SBin Meng #define PCH_GBE_MODE_HALF_DUPLEX	0x00000000
49*8ee443b8SBin Meng #define PCH_GBE_MODE_FULL_DUPLEX	0x40000000
50*8ee443b8SBin Meng #define PCH_GBE_MODE_FR_BST		0x04000000
51*8ee443b8SBin Meng 
52*8ee443b8SBin Meng /* Reset */
53*8ee443b8SBin Meng #define PCH_GBE_ALL_RST			0x80000000
54*8ee443b8SBin Meng #define PCH_GBE_TX_RST			0x00008000
55*8ee443b8SBin Meng #define PCH_GBE_RX_RST			0x00004000
56*8ee443b8SBin Meng 
57*8ee443b8SBin Meng /* TCP/IP Accelerator Control */
58*8ee443b8SBin Meng #define PCH_GBE_EX_LIST_EN		0x00000008
59*8ee443b8SBin Meng #define PCH_GBE_RX_TCPIPACC_OFF		0x00000004
60*8ee443b8SBin Meng #define PCH_GBE_TX_TCPIPACC_EN		0x00000002
61*8ee443b8SBin Meng #define PCH_GBE_RX_TCPIPACC_EN		0x00000001
62*8ee443b8SBin Meng 
63*8ee443b8SBin Meng /* MAC RX Enable */
64*8ee443b8SBin Meng #define PCH_GBE_MRE_MAC_RX_EN		0x00000001
65*8ee443b8SBin Meng 
66*8ee443b8SBin Meng /* RX Flow Control */
67*8ee443b8SBin Meng #define PCH_GBE_FL_CTRL_EN		0x80000000
68*8ee443b8SBin Meng 
69*8ee443b8SBin Meng /* RX Mode */
70*8ee443b8SBin Meng #define PCH_GBE_ADD_FIL_EN		0x80000000
71*8ee443b8SBin Meng #define PCH_GBE_MLT_FIL_EN		0x40000000
72*8ee443b8SBin Meng #define PCH_GBE_RH_ALM_EMP_4		0x00000000
73*8ee443b8SBin Meng #define PCH_GBE_RH_ALM_EMP_8		0x00004000
74*8ee443b8SBin Meng #define PCH_GBE_RH_ALM_EMP_16		0x00008000
75*8ee443b8SBin Meng #define PCH_GBE_RH_ALM_EMP_32		0x0000c000
76*8ee443b8SBin Meng #define PCH_GBE_RH_ALM_FULL_4		0x00000000
77*8ee443b8SBin Meng #define PCH_GBE_RH_ALM_FULL_8		0x00001000
78*8ee443b8SBin Meng #define PCH_GBE_RH_ALM_FULL_16		0x00002000
79*8ee443b8SBin Meng #define PCH_GBE_RH_ALM_FULL_32		0x00003000
80*8ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_4		0x00000000
81*8ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_8		0x00000200
82*8ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_16		0x00000400
83*8ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_32		0x00000600
84*8ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_64		0x00000800
85*8ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_128		0x00000a00
86*8ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_256		0x00000c00
87*8ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_512		0x00000e00
88*8ee443b8SBin Meng 
89*8ee443b8SBin Meng /* TX Mode */
90*8ee443b8SBin Meng #define PCH_GBE_TM_NO_RTRY		0x80000000
91*8ee443b8SBin Meng #define PCH_GBE_TM_LONG_PKT		0x40000000
92*8ee443b8SBin Meng #define PCH_GBE_TM_ST_AND_FD		0x20000000
93*8ee443b8SBin Meng #define PCH_GBE_TM_SHORT_PKT		0x10000000
94*8ee443b8SBin Meng #define PCH_GBE_TM_LTCOL_RETX		0x08000000
95*8ee443b8SBin Meng #define PCH_GBE_TM_TH_TX_STRT_4		0x00000000
96*8ee443b8SBin Meng #define PCH_GBE_TM_TH_TX_STRT_8		0x00004000
97*8ee443b8SBin Meng #define PCH_GBE_TM_TH_TX_STRT_16	0x00008000
98*8ee443b8SBin Meng #define PCH_GBE_TM_TH_TX_STRT_32	0x0000c000
99*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_4		0x00000000
100*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_8		0x00000800
101*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_16	0x00001000
102*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_32	0x00001800
103*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_64	0x00002000
104*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_128	0x00002800
105*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_256	0x00003000
106*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_512	0x00003800
107*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_FULL_4	0x00000000
108*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_FULL_8	0x00000200
109*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_FULL_16	0x00000400
110*8ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_FULL_32	0x00000600
111*8ee443b8SBin Meng 
112*8ee443b8SBin Meng /* MAC Address Mask */
113*8ee443b8SBin Meng #define PCH_GBE_BUSY			0x80000000
114*8ee443b8SBin Meng 
115*8ee443b8SBin Meng /* MIIM  */
116*8ee443b8SBin Meng #define PCH_GBE_MIIM_OPER_WRITE		0x04000000
117*8ee443b8SBin Meng #define PCH_GBE_MIIM_OPER_READ		0x00000000
118*8ee443b8SBin Meng #define PCH_GBE_MIIM_OPER_READY		0x04000000
119*8ee443b8SBin Meng #define PCH_GBE_MIIM_PHY_ADDR_SHIFT	21
120*8ee443b8SBin Meng #define PCH_GBE_MIIM_REG_ADDR_SHIFT	16
121*8ee443b8SBin Meng 
122*8ee443b8SBin Meng /* RGMII Control */
123*8ee443b8SBin Meng #define PCH_GBE_CRS_SEL			0x00000010
124*8ee443b8SBin Meng #define PCH_GBE_RGMII_RATE_125M		0x00000000
125*8ee443b8SBin Meng #define PCH_GBE_RGMII_RATE_25M		0x00000008
126*8ee443b8SBin Meng #define PCH_GBE_RGMII_RATE_2_5M		0x0000000c
127*8ee443b8SBin Meng #define PCH_GBE_RGMII_MODE_GMII		0x00000000
128*8ee443b8SBin Meng #define PCH_GBE_RGMII_MODE_RGMII	0x00000002
129*8ee443b8SBin Meng #define PCH_GBE_CHIP_TYPE_EXTERNAL	0x00000000
130*8ee443b8SBin Meng #define PCH_GBE_CHIP_TYPE_INTERNAL	0x00000001
131*8ee443b8SBin Meng 
132*8ee443b8SBin Meng /* DMA Control */
133*8ee443b8SBin Meng #define PCH_GBE_RX_DMA_EN		0x00000002
134*8ee443b8SBin Meng #define PCH_GBE_TX_DMA_EN		0x00000001
135*8ee443b8SBin Meng 
136*8ee443b8SBin Meng /* Receive Descriptor bit definitions */
137*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_BCAST	0x00000400
138*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_MCAST	0x00000200
139*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_UCAST	0x00000100
140*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_TCPIPOK	0x000000c0
141*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_IPOK	0x00000080
142*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_TCPOK	0x00000040
143*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_IP6ERR	0x00000020
144*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_OFLIST	0x00000010
145*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_TYPEIP	0x00000008
146*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_MACL	0x00000004
147*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_PPPOE	0x00000002
148*8ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_VTAGT	0x00000001
149*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_PAUSE	0x0200
150*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_MARBR	0x0100
151*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_MARMLT	0x0080
152*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_MARIND	0x0040
153*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_MARNOTMT	0x0020
154*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_TLONG	0x0010
155*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_TSHRT	0x0008
156*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_NOTOCTAL	0x0004
157*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_NBLERR	0x0002
158*8ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_CRCERR	0x0001
159*8ee443b8SBin Meng 
160*8ee443b8SBin Meng /* Transmit Descriptor bit definitions */
161*8ee443b8SBin Meng #define PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF	0x0008
162*8ee443b8SBin Meng #define PCH_GBE_TXD_CTRL_ITAG		0x0004
163*8ee443b8SBin Meng #define PCH_GBE_TXD_CTRL_ICRC		0x0002
164*8ee443b8SBin Meng #define PCH_GBE_TXD_CTRL_APAD		0x0001
165*8ee443b8SBin Meng #define PCH_GBE_TXD_WORDS_SHIFT		2
166*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_CMPLT	0x2000
167*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_ABT	0x1000
168*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_EXCOL	0x0800
169*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_SNGCOL	0x0400
170*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_MLTCOL	0x0200
171*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_CRSER	0x0100
172*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_TLNG	0x0080
173*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_TSHRT	0x0040
174*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_LTCOL	0x0020
175*8ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_TFUNDFLW	0x0010
176*8ee443b8SBin Meng 
177*8ee443b8SBin Meng /**
178*8ee443b8SBin Meng  * struct pch_gbe_rx_desc - Receive Descriptor
179*8ee443b8SBin Meng  * @buffer_addr:	RX Frame Buffer Address
180*8ee443b8SBin Meng  * @tcp_ip_status:	TCP/IP Accelerator Status
181*8ee443b8SBin Meng  * @rx_words_eob:	RX word count and Byte position
182*8ee443b8SBin Meng  * @gbec_status:	GMAC Status
183*8ee443b8SBin Meng  * @dma_status:		DMA Status
184*8ee443b8SBin Meng  * @reserved1:		Reserved
185*8ee443b8SBin Meng  * @reserved2:		Reserved
186*8ee443b8SBin Meng  */
187*8ee443b8SBin Meng struct pch_gbe_rx_desc {
188*8ee443b8SBin Meng 	u32 buffer_addr;
189*8ee443b8SBin Meng 	u32 tcp_ip_status;
190*8ee443b8SBin Meng 	u16 rx_words_eob;
191*8ee443b8SBin Meng 	u16 gbec_status;
192*8ee443b8SBin Meng 	u8 dma_status;
193*8ee443b8SBin Meng 	u8 reserved1;
194*8ee443b8SBin Meng 	u16 reserved2;
195*8ee443b8SBin Meng };
196*8ee443b8SBin Meng 
197*8ee443b8SBin Meng /**
198*8ee443b8SBin Meng  * struct pch_gbe_tx_desc - Transmit Descriptor
199*8ee443b8SBin Meng  * @buffer_addr:	TX Frame Buffer Address
200*8ee443b8SBin Meng  * @length:		Data buffer length
201*8ee443b8SBin Meng  * @reserved1:		Reserved
202*8ee443b8SBin Meng  * @tx_words_eob:	TX word count and Byte position
203*8ee443b8SBin Meng  * @tx_frame_ctrl:	TX Frame Control
204*8ee443b8SBin Meng  * @dma_status:		DMA Status
205*8ee443b8SBin Meng  * @reserved2:		Reserved
206*8ee443b8SBin Meng  * @gbec_status:	GMAC Status
207*8ee443b8SBin Meng  */
208*8ee443b8SBin Meng struct pch_gbe_tx_desc {
209*8ee443b8SBin Meng 	u32 buffer_addr;
210*8ee443b8SBin Meng 	u16 length;
211*8ee443b8SBin Meng 	u16 reserved1;
212*8ee443b8SBin Meng 	u16 tx_words_eob;
213*8ee443b8SBin Meng 	u16 tx_frame_ctrl;
214*8ee443b8SBin Meng 	u8 dma_status;
215*8ee443b8SBin Meng 	u8 reserved2;
216*8ee443b8SBin Meng 	u16 gbec_status;
217*8ee443b8SBin Meng };
218*8ee443b8SBin Meng 
219*8ee443b8SBin Meng /**
220*8ee443b8SBin Meng  * pch_gbe_regs_mac_adr - structure holding values of mac address registers
221*8ee443b8SBin Meng  *
222*8ee443b8SBin Meng  * @high	Denotes the 1st to 4th byte from the initial of MAC address
223*8ee443b8SBin Meng  * @low		Denotes the 5th to 6th byte from the initial of MAC address
224*8ee443b8SBin Meng  */
225*8ee443b8SBin Meng struct pch_gbe_regs_mac_adr {
226*8ee443b8SBin Meng 	u32 high;
227*8ee443b8SBin Meng 	u32 low;
228*8ee443b8SBin Meng };
229*8ee443b8SBin Meng 
230*8ee443b8SBin Meng /**
231*8ee443b8SBin Meng  * pch_gbe_regs - structure holding values of MAC registers
232*8ee443b8SBin Meng  */
233*8ee443b8SBin Meng struct pch_gbe_regs {
234*8ee443b8SBin Meng 	u32 int_st;
235*8ee443b8SBin Meng 	u32 int_en;
236*8ee443b8SBin Meng 	u32 mode;
237*8ee443b8SBin Meng 	u32 reset;
238*8ee443b8SBin Meng 	u32 tcpip_acc;
239*8ee443b8SBin Meng 	u32 ex_list;
240*8ee443b8SBin Meng 	u32 int_st_hold;
241*8ee443b8SBin Meng 	u32 phy_int_ctrl;
242*8ee443b8SBin Meng 	u32 mac_rx_en;
243*8ee443b8SBin Meng 	u32 rx_fctrl;
244*8ee443b8SBin Meng 	u32 pause_req;
245*8ee443b8SBin Meng 	u32 rx_mode;
246*8ee443b8SBin Meng 	u32 tx_mode;
247*8ee443b8SBin Meng 	u32 rx_fifo_st;
248*8ee443b8SBin Meng 	u32 tx_fifo_st;
249*8ee443b8SBin Meng 	u32 tx_fid;
250*8ee443b8SBin Meng 	u32 tx_result;
251*8ee443b8SBin Meng 	u32 pause_pkt1;
252*8ee443b8SBin Meng 	u32 pause_pkt2;
253*8ee443b8SBin Meng 	u32 pause_pkt3;
254*8ee443b8SBin Meng 	u32 pause_pkt4;
255*8ee443b8SBin Meng 	u32 pause_pkt5;
256*8ee443b8SBin Meng 	u32 reserve[2];
257*8ee443b8SBin Meng 	struct pch_gbe_regs_mac_adr mac_adr[16];
258*8ee443b8SBin Meng 	u32 addr_mask;
259*8ee443b8SBin Meng 	u32 miim;
260*8ee443b8SBin Meng 	u32 mac_addr_load;
261*8ee443b8SBin Meng 	u32 rgmii_st;
262*8ee443b8SBin Meng 	u32 rgmii_ctrl;
263*8ee443b8SBin Meng 	u32 reserve3[3];
264*8ee443b8SBin Meng 	u32 dma_ctrl;
265*8ee443b8SBin Meng 	u32 reserve4[3];
266*8ee443b8SBin Meng 	u32 rx_dsc_base;
267*8ee443b8SBin Meng 	u32 rx_dsc_size;
268*8ee443b8SBin Meng 	u32 rx_dsc_hw_p;
269*8ee443b8SBin Meng 	u32 rx_dsc_hw_p_hld;
270*8ee443b8SBin Meng 	u32 rx_dsc_sw_p;
271*8ee443b8SBin Meng 	u32 reserve5[3];
272*8ee443b8SBin Meng 	u32 tx_dsc_base;
273*8ee443b8SBin Meng 	u32 tx_dsc_size;
274*8ee443b8SBin Meng 	u32 tx_dsc_hw_p;
275*8ee443b8SBin Meng 	u32 tx_dsc_hw_p_hld;
276*8ee443b8SBin Meng 	u32 tx_dsc_sw_p;
277*8ee443b8SBin Meng 	u32 reserve6[3];
278*8ee443b8SBin Meng 	u32 rx_dma_st;
279*8ee443b8SBin Meng 	u32 tx_dma_st;
280*8ee443b8SBin Meng 	u32 reserve7[2];
281*8ee443b8SBin Meng 	u32 wol_st;
282*8ee443b8SBin Meng 	u32 wol_ctrl;
283*8ee443b8SBin Meng 	u32 wol_addr_mask;
284*8ee443b8SBin Meng };
285*8ee443b8SBin Meng 
286*8ee443b8SBin Meng struct pch_gbe_priv {
287*8ee443b8SBin Meng 	struct pch_gbe_rx_desc rx_desc[PCH_GBE_DESC_NUM];
288*8ee443b8SBin Meng 	struct pch_gbe_tx_desc tx_desc[PCH_GBE_DESC_NUM];
289*8ee443b8SBin Meng 	char rx_buff[PCH_GBE_DESC_NUM][PCH_GBE_RX_FRAME_LEN];
290*8ee443b8SBin Meng 	struct eth_device *dev;
291*8ee443b8SBin Meng 	struct phy_device *phydev;
292*8ee443b8SBin Meng 	struct mii_dev *bus;
293*8ee443b8SBin Meng 	struct pch_gbe_regs *mac_regs;
294*8ee443b8SBin Meng 	pci_dev_t bdf;
295*8ee443b8SBin Meng 	u32 interface;
296*8ee443b8SBin Meng 	int rx_idx;
297*8ee443b8SBin Meng 	int tx_idx;
298*8ee443b8SBin Meng };
299*8ee443b8SBin Meng 
300*8ee443b8SBin Meng #endif /* _PCH_GBE_H_ */
301