18ee443b8SBin Meng /* 28ee443b8SBin Meng * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com> 38ee443b8SBin Meng * 48ee443b8SBin Meng * Intel Platform Controller Hub EG20T (codename Topcliff) GMAC Driver 58ee443b8SBin Meng * Adapted from linux drivers/net/ethernet/oki-semi/pch_gbe/pch_gbe.h 68ee443b8SBin Meng * 78ee443b8SBin Meng * SPDX-License-Identifier: GPL-2.0+ 88ee443b8SBin Meng */ 98ee443b8SBin Meng 108ee443b8SBin Meng #ifndef _PCH_GBE_H_ 118ee443b8SBin Meng #define _PCH_GBE_H_ 128ee443b8SBin Meng 138ee443b8SBin Meng #define PCH_GBE_TIMEOUT (3 * CONFIG_SYS_HZ) 148ee443b8SBin Meng 158ee443b8SBin Meng #define PCH_GBE_DESC_NUM 4 168ee443b8SBin Meng #define PCH_GBE_ALIGN_SIZE 64 178ee443b8SBin Meng 188ee443b8SBin Meng /* 198ee443b8SBin Meng * Topcliff GBE MAC supports receiving ethernet frames with normal frame size 208ee443b8SBin Meng * (64-1518 bytes) as well as up to 10318 bytes, however it does not have a 218ee443b8SBin Meng * register bit to turn off receiving 'jumbo frame', so we have to allocate 228ee443b8SBin Meng * our own buffer to store the received frames instead of using U-Boot's own. 238ee443b8SBin Meng */ 248ee443b8SBin Meng #define PCH_GBE_RX_FRAME_LEN ROUND(10318, PCH_GBE_ALIGN_SIZE) 258ee443b8SBin Meng 268ee443b8SBin Meng /* Interrupt Status */ 278ee443b8SBin Meng /* Interrupt Status Hold */ 288ee443b8SBin Meng /* Interrupt Enable */ 298ee443b8SBin Meng #define PCH_GBE_INT_RX_DMA_CMPLT 0x00000001 308ee443b8SBin Meng #define PCH_GBE_INT_RX_VALID 0x00000002 318ee443b8SBin Meng #define PCH_GBE_INT_RX_FRAME_ERR 0x00000004 328ee443b8SBin Meng #define PCH_GBE_INT_RX_FIFO_ERR 0x00000008 338ee443b8SBin Meng #define PCH_GBE_INT_RX_DMA_ERR 0x00000010 348ee443b8SBin Meng #define PCH_GBE_INT_RX_DSC_EMP 0x00000020 358ee443b8SBin Meng #define PCH_GBE_INT_TX_CMPLT 0x00000100 368ee443b8SBin Meng #define PCH_GBE_INT_TX_DMA_CMPLT 0x00000200 378ee443b8SBin Meng #define PCH_GBE_INT_TX_FIFO_ERR 0x00000400 388ee443b8SBin Meng #define PCH_GBE_INT_TX_DMA_ERR 0x00000800 398ee443b8SBin Meng #define PCH_GBE_INT_PAUSE_CMPLT 0x00001000 408ee443b8SBin Meng #define PCH_GBE_INT_MIIM_CMPLT 0x00010000 418ee443b8SBin Meng #define PCH_GBE_INT_PHY_INT 0x00100000 428ee443b8SBin Meng #define PCH_GBE_INT_WOL_DET 0x01000000 438ee443b8SBin Meng #define PCH_GBE_INT_TCPIP_ERR 0x10000000 448ee443b8SBin Meng 458ee443b8SBin Meng /* Mode */ 468ee443b8SBin Meng #define PCH_GBE_MODE_MII_ETHER 0x00000000 478ee443b8SBin Meng #define PCH_GBE_MODE_GMII_ETHER 0x80000000 488ee443b8SBin Meng #define PCH_GBE_MODE_HALF_DUPLEX 0x00000000 498ee443b8SBin Meng #define PCH_GBE_MODE_FULL_DUPLEX 0x40000000 508ee443b8SBin Meng #define PCH_GBE_MODE_FR_BST 0x04000000 518ee443b8SBin Meng 528ee443b8SBin Meng /* Reset */ 538ee443b8SBin Meng #define PCH_GBE_ALL_RST 0x80000000 548ee443b8SBin Meng #define PCH_GBE_TX_RST 0x00008000 558ee443b8SBin Meng #define PCH_GBE_RX_RST 0x00004000 568ee443b8SBin Meng 578ee443b8SBin Meng /* TCP/IP Accelerator Control */ 588ee443b8SBin Meng #define PCH_GBE_EX_LIST_EN 0x00000008 598ee443b8SBin Meng #define PCH_GBE_RX_TCPIPACC_OFF 0x00000004 608ee443b8SBin Meng #define PCH_GBE_TX_TCPIPACC_EN 0x00000002 618ee443b8SBin Meng #define PCH_GBE_RX_TCPIPACC_EN 0x00000001 628ee443b8SBin Meng 638ee443b8SBin Meng /* MAC RX Enable */ 648ee443b8SBin Meng #define PCH_GBE_MRE_MAC_RX_EN 0x00000001 658ee443b8SBin Meng 668ee443b8SBin Meng /* RX Flow Control */ 678ee443b8SBin Meng #define PCH_GBE_FL_CTRL_EN 0x80000000 688ee443b8SBin Meng 698ee443b8SBin Meng /* RX Mode */ 708ee443b8SBin Meng #define PCH_GBE_ADD_FIL_EN 0x80000000 718ee443b8SBin Meng #define PCH_GBE_MLT_FIL_EN 0x40000000 728ee443b8SBin Meng #define PCH_GBE_RH_ALM_EMP_4 0x00000000 738ee443b8SBin Meng #define PCH_GBE_RH_ALM_EMP_8 0x00004000 748ee443b8SBin Meng #define PCH_GBE_RH_ALM_EMP_16 0x00008000 758ee443b8SBin Meng #define PCH_GBE_RH_ALM_EMP_32 0x0000c000 768ee443b8SBin Meng #define PCH_GBE_RH_ALM_FULL_4 0x00000000 778ee443b8SBin Meng #define PCH_GBE_RH_ALM_FULL_8 0x00001000 788ee443b8SBin Meng #define PCH_GBE_RH_ALM_FULL_16 0x00002000 798ee443b8SBin Meng #define PCH_GBE_RH_ALM_FULL_32 0x00003000 808ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_4 0x00000000 818ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_8 0x00000200 828ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_16 0x00000400 838ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_32 0x00000600 848ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_64 0x00000800 858ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_128 0x00000a00 868ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_256 0x00000c00 878ee443b8SBin Meng #define PCH_GBE_RH_RD_TRG_512 0x00000e00 888ee443b8SBin Meng 898ee443b8SBin Meng /* TX Mode */ 908ee443b8SBin Meng #define PCH_GBE_TM_NO_RTRY 0x80000000 918ee443b8SBin Meng #define PCH_GBE_TM_LONG_PKT 0x40000000 928ee443b8SBin Meng #define PCH_GBE_TM_ST_AND_FD 0x20000000 938ee443b8SBin Meng #define PCH_GBE_TM_SHORT_PKT 0x10000000 948ee443b8SBin Meng #define PCH_GBE_TM_LTCOL_RETX 0x08000000 958ee443b8SBin Meng #define PCH_GBE_TM_TH_TX_STRT_4 0x00000000 968ee443b8SBin Meng #define PCH_GBE_TM_TH_TX_STRT_8 0x00004000 978ee443b8SBin Meng #define PCH_GBE_TM_TH_TX_STRT_16 0x00008000 988ee443b8SBin Meng #define PCH_GBE_TM_TH_TX_STRT_32 0x0000c000 998ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_4 0x00000000 1008ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_8 0x00000800 1018ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_16 0x00001000 1028ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_32 0x00001800 1038ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_64 0x00002000 1048ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_128 0x00002800 1058ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_256 0x00003000 1068ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_EMP_512 0x00003800 1078ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_FULL_4 0x00000000 1088ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_FULL_8 0x00000200 1098ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_FULL_16 0x00000400 1108ee443b8SBin Meng #define PCH_GBE_TM_TH_ALM_FULL_32 0x00000600 1118ee443b8SBin Meng 1128ee443b8SBin Meng /* MAC Address Mask */ 1138ee443b8SBin Meng #define PCH_GBE_BUSY 0x80000000 1148ee443b8SBin Meng 1158ee443b8SBin Meng /* MIIM */ 1168ee443b8SBin Meng #define PCH_GBE_MIIM_OPER_WRITE 0x04000000 1178ee443b8SBin Meng #define PCH_GBE_MIIM_OPER_READ 0x00000000 1188ee443b8SBin Meng #define PCH_GBE_MIIM_OPER_READY 0x04000000 1198ee443b8SBin Meng #define PCH_GBE_MIIM_PHY_ADDR_SHIFT 21 1208ee443b8SBin Meng #define PCH_GBE_MIIM_REG_ADDR_SHIFT 16 1218ee443b8SBin Meng 1228ee443b8SBin Meng /* RGMII Control */ 1238ee443b8SBin Meng #define PCH_GBE_CRS_SEL 0x00000010 1248ee443b8SBin Meng #define PCH_GBE_RGMII_RATE_125M 0x00000000 1258ee443b8SBin Meng #define PCH_GBE_RGMII_RATE_25M 0x00000008 1268ee443b8SBin Meng #define PCH_GBE_RGMII_RATE_2_5M 0x0000000c 1278ee443b8SBin Meng #define PCH_GBE_RGMII_MODE_GMII 0x00000000 1288ee443b8SBin Meng #define PCH_GBE_RGMII_MODE_RGMII 0x00000002 1298ee443b8SBin Meng #define PCH_GBE_CHIP_TYPE_EXTERNAL 0x00000000 1308ee443b8SBin Meng #define PCH_GBE_CHIP_TYPE_INTERNAL 0x00000001 1318ee443b8SBin Meng 1328ee443b8SBin Meng /* DMA Control */ 1338ee443b8SBin Meng #define PCH_GBE_RX_DMA_EN 0x00000002 1348ee443b8SBin Meng #define PCH_GBE_TX_DMA_EN 0x00000001 1358ee443b8SBin Meng 1368ee443b8SBin Meng /* Receive Descriptor bit definitions */ 1378ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_BCAST 0x00000400 1388ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_MCAST 0x00000200 1398ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_UCAST 0x00000100 1408ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_TCPIPOK 0x000000c0 1418ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_IPOK 0x00000080 1428ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_TCPOK 0x00000040 1438ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_IP6ERR 0x00000020 1448ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_OFLIST 0x00000010 1458ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_TYPEIP 0x00000008 1468ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_MACL 0x00000004 1478ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_PPPOE 0x00000002 1488ee443b8SBin Meng #define PCH_GBE_RXD_ACC_STAT_VTAGT 0x00000001 1498ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_PAUSE 0x0200 1508ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_MARBR 0x0100 1518ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_MARMLT 0x0080 1528ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_MARIND 0x0040 1538ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_MARNOTMT 0x0020 1548ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_TLONG 0x0010 1558ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_TSHRT 0x0008 1568ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_NOTOCTAL 0x0004 1578ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_NBLERR 0x0002 1588ee443b8SBin Meng #define PCH_GBE_RXD_GMAC_STAT_CRCERR 0x0001 1598ee443b8SBin Meng 1608ee443b8SBin Meng /* Transmit Descriptor bit definitions */ 1618ee443b8SBin Meng #define PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF 0x0008 1628ee443b8SBin Meng #define PCH_GBE_TXD_CTRL_ITAG 0x0004 1638ee443b8SBin Meng #define PCH_GBE_TXD_CTRL_ICRC 0x0002 1648ee443b8SBin Meng #define PCH_GBE_TXD_CTRL_APAD 0x0001 1658ee443b8SBin Meng #define PCH_GBE_TXD_WORDS_SHIFT 2 1668ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_CMPLT 0x2000 1678ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_ABT 0x1000 1688ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_EXCOL 0x0800 1698ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_SNGCOL 0x0400 1708ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_MLTCOL 0x0200 1718ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_CRSER 0x0100 1728ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_TLNG 0x0080 1738ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_TSHRT 0x0040 1748ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_LTCOL 0x0020 1758ee443b8SBin Meng #define PCH_GBE_TXD_GMAC_STAT_TFUNDFLW 0x0010 1768ee443b8SBin Meng 1778ee443b8SBin Meng /** 1788ee443b8SBin Meng * struct pch_gbe_rx_desc - Receive Descriptor 1798ee443b8SBin Meng * @buffer_addr: RX Frame Buffer Address 1808ee443b8SBin Meng * @tcp_ip_status: TCP/IP Accelerator Status 1818ee443b8SBin Meng * @rx_words_eob: RX word count and Byte position 1828ee443b8SBin Meng * @gbec_status: GMAC Status 1838ee443b8SBin Meng * @dma_status: DMA Status 1848ee443b8SBin Meng * @reserved1: Reserved 1858ee443b8SBin Meng * @reserved2: Reserved 1868ee443b8SBin Meng */ 1878ee443b8SBin Meng struct pch_gbe_rx_desc { 1888ee443b8SBin Meng u32 buffer_addr; 1898ee443b8SBin Meng u32 tcp_ip_status; 1908ee443b8SBin Meng u16 rx_words_eob; 1918ee443b8SBin Meng u16 gbec_status; 1928ee443b8SBin Meng u8 dma_status; 1938ee443b8SBin Meng u8 reserved1; 1948ee443b8SBin Meng u16 reserved2; 1958ee443b8SBin Meng }; 1968ee443b8SBin Meng 1978ee443b8SBin Meng /** 1988ee443b8SBin Meng * struct pch_gbe_tx_desc - Transmit Descriptor 1998ee443b8SBin Meng * @buffer_addr: TX Frame Buffer Address 2008ee443b8SBin Meng * @length: Data buffer length 2018ee443b8SBin Meng * @reserved1: Reserved 2028ee443b8SBin Meng * @tx_words_eob: TX word count and Byte position 2038ee443b8SBin Meng * @tx_frame_ctrl: TX Frame Control 2048ee443b8SBin Meng * @dma_status: DMA Status 2058ee443b8SBin Meng * @reserved2: Reserved 2068ee443b8SBin Meng * @gbec_status: GMAC Status 2078ee443b8SBin Meng */ 2088ee443b8SBin Meng struct pch_gbe_tx_desc { 2098ee443b8SBin Meng u32 buffer_addr; 2108ee443b8SBin Meng u16 length; 2118ee443b8SBin Meng u16 reserved1; 2128ee443b8SBin Meng u16 tx_words_eob; 2138ee443b8SBin Meng u16 tx_frame_ctrl; 2148ee443b8SBin Meng u8 dma_status; 2158ee443b8SBin Meng u8 reserved2; 2168ee443b8SBin Meng u16 gbec_status; 2178ee443b8SBin Meng }; 2188ee443b8SBin Meng 2198ee443b8SBin Meng /** 2208ee443b8SBin Meng * pch_gbe_regs_mac_adr - structure holding values of mac address registers 2218ee443b8SBin Meng * 2228ee443b8SBin Meng * @high Denotes the 1st to 4th byte from the initial of MAC address 2238ee443b8SBin Meng * @low Denotes the 5th to 6th byte from the initial of MAC address 2248ee443b8SBin Meng */ 2258ee443b8SBin Meng struct pch_gbe_regs_mac_adr { 2268ee443b8SBin Meng u32 high; 2278ee443b8SBin Meng u32 low; 2288ee443b8SBin Meng }; 2298ee443b8SBin Meng 2308ee443b8SBin Meng /** 2318ee443b8SBin Meng * pch_gbe_regs - structure holding values of MAC registers 2328ee443b8SBin Meng */ 2338ee443b8SBin Meng struct pch_gbe_regs { 2348ee443b8SBin Meng u32 int_st; 2358ee443b8SBin Meng u32 int_en; 2368ee443b8SBin Meng u32 mode; 2378ee443b8SBin Meng u32 reset; 2388ee443b8SBin Meng u32 tcpip_acc; 2398ee443b8SBin Meng u32 ex_list; 2408ee443b8SBin Meng u32 int_st_hold; 2418ee443b8SBin Meng u32 phy_int_ctrl; 2428ee443b8SBin Meng u32 mac_rx_en; 2438ee443b8SBin Meng u32 rx_fctrl; 2448ee443b8SBin Meng u32 pause_req; 2458ee443b8SBin Meng u32 rx_mode; 2468ee443b8SBin Meng u32 tx_mode; 2478ee443b8SBin Meng u32 rx_fifo_st; 2488ee443b8SBin Meng u32 tx_fifo_st; 2498ee443b8SBin Meng u32 tx_fid; 2508ee443b8SBin Meng u32 tx_result; 2518ee443b8SBin Meng u32 pause_pkt1; 2528ee443b8SBin Meng u32 pause_pkt2; 2538ee443b8SBin Meng u32 pause_pkt3; 2548ee443b8SBin Meng u32 pause_pkt4; 2558ee443b8SBin Meng u32 pause_pkt5; 2568ee443b8SBin Meng u32 reserve[2]; 2578ee443b8SBin Meng struct pch_gbe_regs_mac_adr mac_adr[16]; 2588ee443b8SBin Meng u32 addr_mask; 2598ee443b8SBin Meng u32 miim; 2608ee443b8SBin Meng u32 mac_addr_load; 2618ee443b8SBin Meng u32 rgmii_st; 2628ee443b8SBin Meng u32 rgmii_ctrl; 2638ee443b8SBin Meng u32 reserve3[3]; 2648ee443b8SBin Meng u32 dma_ctrl; 2658ee443b8SBin Meng u32 reserve4[3]; 2668ee443b8SBin Meng u32 rx_dsc_base; 2678ee443b8SBin Meng u32 rx_dsc_size; 2688ee443b8SBin Meng u32 rx_dsc_hw_p; 2698ee443b8SBin Meng u32 rx_dsc_hw_p_hld; 2708ee443b8SBin Meng u32 rx_dsc_sw_p; 2718ee443b8SBin Meng u32 reserve5[3]; 2728ee443b8SBin Meng u32 tx_dsc_base; 2738ee443b8SBin Meng u32 tx_dsc_size; 2748ee443b8SBin Meng u32 tx_dsc_hw_p; 2758ee443b8SBin Meng u32 tx_dsc_hw_p_hld; 2768ee443b8SBin Meng u32 tx_dsc_sw_p; 2778ee443b8SBin Meng u32 reserve6[3]; 2788ee443b8SBin Meng u32 rx_dma_st; 2798ee443b8SBin Meng u32 tx_dma_st; 2808ee443b8SBin Meng u32 reserve7[2]; 2818ee443b8SBin Meng u32 wol_st; 2828ee443b8SBin Meng u32 wol_ctrl; 2838ee443b8SBin Meng u32 wol_addr_mask; 2848ee443b8SBin Meng }; 2858ee443b8SBin Meng 2868ee443b8SBin Meng struct pch_gbe_priv { 2878ee443b8SBin Meng struct pch_gbe_rx_desc rx_desc[PCH_GBE_DESC_NUM]; 2888ee443b8SBin Meng struct pch_gbe_tx_desc tx_desc[PCH_GBE_DESC_NUM]; 2898ee443b8SBin Meng char rx_buff[PCH_GBE_DESC_NUM][PCH_GBE_RX_FRAME_LEN]; 2908ee443b8SBin Meng struct phy_device *phydev; 2918ee443b8SBin Meng struct mii_dev *bus; 2928ee443b8SBin Meng struct pch_gbe_regs *mac_regs; 293*c52ac3f9SBin Meng struct udevice *dev; 2948ee443b8SBin Meng int rx_idx; 2958ee443b8SBin Meng int tx_idx; 2968ee443b8SBin Meng }; 2978ee443b8SBin Meng 2988ee443b8SBin Meng #endif /* _PCH_GBE_H_ */ 299