xref: /rk3399_rockchip-uboot/drivers/net/pch_gbe.c (revision ca19a79342cf953bc652ce41534c86ce4e79f26a)
18ee443b8SBin Meng /*
28ee443b8SBin Meng  * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
38ee443b8SBin Meng  *
48ee443b8SBin Meng  * Intel Platform Controller Hub EG20T (codename Topcliff) GMAC Driver
58ee443b8SBin Meng  *
68ee443b8SBin Meng  * SPDX-License-Identifier:	GPL-2.0+
78ee443b8SBin Meng  */
88ee443b8SBin Meng 
98ee443b8SBin Meng #include <common.h>
10*ca19a793SBin Meng #include <dm.h>
118ee443b8SBin Meng #include <errno.h>
128ee443b8SBin Meng #include <asm/io.h>
138ee443b8SBin Meng #include <pci.h>
148ee443b8SBin Meng #include <miiphy.h>
158ee443b8SBin Meng #include "pch_gbe.h"
168ee443b8SBin Meng 
178ee443b8SBin Meng #if !defined(CONFIG_PHYLIB)
188ee443b8SBin Meng # error "PCH Gigabit Ethernet driver requires PHYLIB - missing CONFIG_PHYLIB"
198ee443b8SBin Meng #endif
208ee443b8SBin Meng 
218ee443b8SBin Meng static struct pci_device_id supported[] = {
22*ca19a793SBin Meng 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TCF_GBE) },
238ee443b8SBin Meng 	{ }
248ee443b8SBin Meng };
258ee443b8SBin Meng 
268ee443b8SBin Meng static void pch_gbe_mac_read(struct pch_gbe_regs *mac_regs, u8 *addr)
278ee443b8SBin Meng {
288ee443b8SBin Meng 	u32 macid_hi, macid_lo;
298ee443b8SBin Meng 
308ee443b8SBin Meng 	macid_hi = readl(&mac_regs->mac_adr[0].high);
318ee443b8SBin Meng 	macid_lo = readl(&mac_regs->mac_adr[0].low) & 0xffff;
328ee443b8SBin Meng 	debug("pch_gbe: macid_hi %#x macid_lo %#x\n", macid_hi, macid_lo);
338ee443b8SBin Meng 
348ee443b8SBin Meng 	addr[0] = (u8)(macid_hi & 0xff);
358ee443b8SBin Meng 	addr[1] = (u8)((macid_hi >> 8) & 0xff);
368ee443b8SBin Meng 	addr[2] = (u8)((macid_hi >> 16) & 0xff);
378ee443b8SBin Meng 	addr[3] = (u8)((macid_hi >> 24) & 0xff);
388ee443b8SBin Meng 	addr[4] = (u8)(macid_lo & 0xff);
398ee443b8SBin Meng 	addr[5] = (u8)((macid_lo >> 8) & 0xff);
408ee443b8SBin Meng }
418ee443b8SBin Meng 
428ee443b8SBin Meng static int pch_gbe_mac_write(struct pch_gbe_regs *mac_regs, u8 *addr)
438ee443b8SBin Meng {
448ee443b8SBin Meng 	u32 macid_hi, macid_lo;
458ee443b8SBin Meng 	ulong start;
468ee443b8SBin Meng 
478ee443b8SBin Meng 	macid_hi = addr[0] + (addr[1] << 8) + (addr[2] << 16) + (addr[3] << 24);
488ee443b8SBin Meng 	macid_lo = addr[4] + (addr[5] << 8);
498ee443b8SBin Meng 
508ee443b8SBin Meng 	writel(macid_hi, &mac_regs->mac_adr[0].high);
518ee443b8SBin Meng 	writel(macid_lo, &mac_regs->mac_adr[0].low);
528ee443b8SBin Meng 	writel(0xfffe, &mac_regs->addr_mask);
538ee443b8SBin Meng 
548ee443b8SBin Meng 	start = get_timer(0);
558ee443b8SBin Meng 	while (get_timer(start) < PCH_GBE_TIMEOUT) {
568ee443b8SBin Meng 		if (!(readl(&mac_regs->addr_mask) & PCH_GBE_BUSY))
578ee443b8SBin Meng 			return 0;
588ee443b8SBin Meng 
598ee443b8SBin Meng 		udelay(10);
608ee443b8SBin Meng 	}
618ee443b8SBin Meng 
628ee443b8SBin Meng 	return -ETIME;
638ee443b8SBin Meng }
648ee443b8SBin Meng 
65*ca19a793SBin Meng static int pch_gbe_reset(struct udevice *dev)
668ee443b8SBin Meng {
67*ca19a793SBin Meng 	struct pch_gbe_priv *priv = dev_get_priv(dev);
68*ca19a793SBin Meng 	struct eth_pdata *plat = dev_get_platdata(dev);
698ee443b8SBin Meng 	struct pch_gbe_regs *mac_regs = priv->mac_regs;
708ee443b8SBin Meng 	ulong start;
718ee443b8SBin Meng 
728ee443b8SBin Meng 	priv->rx_idx = 0;
738ee443b8SBin Meng 	priv->tx_idx = 0;
748ee443b8SBin Meng 
758ee443b8SBin Meng 	writel(PCH_GBE_ALL_RST, &mac_regs->reset);
768ee443b8SBin Meng 
778ee443b8SBin Meng 	/*
788ee443b8SBin Meng 	 * Configure the MAC to RGMII mode after reset
798ee443b8SBin Meng 	 *
808ee443b8SBin Meng 	 * For some unknown reason, we must do the configuration here right
818ee443b8SBin Meng 	 * after resetting the whole MAC, otherwise the reset bit in the RESET
828ee443b8SBin Meng 	 * register will never be cleared by the hardware. And there is another
838ee443b8SBin Meng 	 * way of having the same magic, that is to configure the MODE register
848ee443b8SBin Meng 	 * to have the MAC work in MII/GMII mode, which is how current Linux
858ee443b8SBin Meng 	 * pch_gbe driver does. Since anyway we need program the MAC to RGMII
868ee443b8SBin Meng 	 * mode in the driver, we just do it here.
878ee443b8SBin Meng 	 *
888ee443b8SBin Meng 	 * Note: this behavior is not documented in the hardware manual.
898ee443b8SBin Meng 	 */
908ee443b8SBin Meng 	writel(PCH_GBE_RGMII_MODE_RGMII | PCH_GBE_CHIP_TYPE_INTERNAL,
918ee443b8SBin Meng 	       &mac_regs->rgmii_ctrl);
928ee443b8SBin Meng 
938ee443b8SBin Meng 	start = get_timer(0);
948ee443b8SBin Meng 	while (get_timer(start) < PCH_GBE_TIMEOUT) {
958ee443b8SBin Meng 		if (!(readl(&mac_regs->reset) & PCH_GBE_ALL_RST)) {
968ee443b8SBin Meng 			/*
978ee443b8SBin Meng 			 * Soft reset clears hardware MAC address registers,
988ee443b8SBin Meng 			 * so we have to reload MAC address here in order to
998ee443b8SBin Meng 			 * make linux pch_gbe driver happy.
1008ee443b8SBin Meng 			 */
101*ca19a793SBin Meng 			return pch_gbe_mac_write(mac_regs, plat->enetaddr);
1028ee443b8SBin Meng 		}
1038ee443b8SBin Meng 
1048ee443b8SBin Meng 		udelay(10);
1058ee443b8SBin Meng 	}
1068ee443b8SBin Meng 
1078ee443b8SBin Meng 	debug("pch_gbe: reset timeout\n");
1088ee443b8SBin Meng 	return -ETIME;
1098ee443b8SBin Meng }
1108ee443b8SBin Meng 
111*ca19a793SBin Meng static void pch_gbe_rx_descs_init(struct udevice *dev)
1128ee443b8SBin Meng {
113*ca19a793SBin Meng 	struct pch_gbe_priv *priv = dev_get_priv(dev);
1148ee443b8SBin Meng 	struct pch_gbe_regs *mac_regs = priv->mac_regs;
1158ee443b8SBin Meng 	struct pch_gbe_rx_desc *rx_desc = &priv->rx_desc[0];
1168ee443b8SBin Meng 	int i;
1178ee443b8SBin Meng 
1188ee443b8SBin Meng 	memset(rx_desc, 0, sizeof(struct pch_gbe_rx_desc) * PCH_GBE_DESC_NUM);
1198ee443b8SBin Meng 	for (i = 0; i < PCH_GBE_DESC_NUM; i++)
1208ee443b8SBin Meng 		rx_desc->buffer_addr = pci_phys_to_mem(priv->bdf,
1218ee443b8SBin Meng 			(u32)(priv->rx_buff[i]));
1228ee443b8SBin Meng 
1238ee443b8SBin Meng 	writel(pci_phys_to_mem(priv->bdf, (u32)rx_desc),
1248ee443b8SBin Meng 	       &mac_regs->rx_dsc_base);
1258ee443b8SBin Meng 	writel(sizeof(struct pch_gbe_rx_desc) * (PCH_GBE_DESC_NUM - 1),
1268ee443b8SBin Meng 	       &mac_regs->rx_dsc_size);
1278ee443b8SBin Meng 
1288ee443b8SBin Meng 	writel(pci_phys_to_mem(priv->bdf, (u32)(rx_desc + 1)),
1298ee443b8SBin Meng 	       &mac_regs->rx_dsc_sw_p);
1308ee443b8SBin Meng }
1318ee443b8SBin Meng 
132*ca19a793SBin Meng static void pch_gbe_tx_descs_init(struct udevice *dev)
1338ee443b8SBin Meng {
134*ca19a793SBin Meng 	struct pch_gbe_priv *priv = dev_get_priv(dev);
1358ee443b8SBin Meng 	struct pch_gbe_regs *mac_regs = priv->mac_regs;
1368ee443b8SBin Meng 	struct pch_gbe_tx_desc *tx_desc = &priv->tx_desc[0];
1378ee443b8SBin Meng 
1388ee443b8SBin Meng 	memset(tx_desc, 0, sizeof(struct pch_gbe_tx_desc) * PCH_GBE_DESC_NUM);
1398ee443b8SBin Meng 
1408ee443b8SBin Meng 	writel(pci_phys_to_mem(priv->bdf, (u32)tx_desc),
1418ee443b8SBin Meng 	       &mac_regs->tx_dsc_base);
1428ee443b8SBin Meng 	writel(sizeof(struct pch_gbe_tx_desc) * (PCH_GBE_DESC_NUM - 1),
1438ee443b8SBin Meng 	       &mac_regs->tx_dsc_size);
1448ee443b8SBin Meng 	writel(pci_phys_to_mem(priv->bdf, (u32)(tx_desc + 1)),
1458ee443b8SBin Meng 	       &mac_regs->tx_dsc_sw_p);
1468ee443b8SBin Meng }
1478ee443b8SBin Meng 
1488ee443b8SBin Meng static void pch_gbe_adjust_link(struct pch_gbe_regs *mac_regs,
1498ee443b8SBin Meng 				struct phy_device *phydev)
1508ee443b8SBin Meng {
1518ee443b8SBin Meng 	if (!phydev->link) {
1528ee443b8SBin Meng 		printf("%s: No link.\n", phydev->dev->name);
1538ee443b8SBin Meng 		return;
1548ee443b8SBin Meng 	}
1558ee443b8SBin Meng 
1568ee443b8SBin Meng 	clrbits_le32(&mac_regs->rgmii_ctrl,
1578ee443b8SBin Meng 		     PCH_GBE_RGMII_RATE_2_5M | PCH_GBE_CRS_SEL);
1588ee443b8SBin Meng 	clrbits_le32(&mac_regs->mode,
1598ee443b8SBin Meng 		     PCH_GBE_MODE_GMII_ETHER | PCH_GBE_MODE_FULL_DUPLEX);
1608ee443b8SBin Meng 
1618ee443b8SBin Meng 	switch (phydev->speed) {
1628ee443b8SBin Meng 	case 1000:
1638ee443b8SBin Meng 		setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_RGMII_RATE_125M);
1648ee443b8SBin Meng 		setbits_le32(&mac_regs->mode, PCH_GBE_MODE_GMII_ETHER);
1658ee443b8SBin Meng 		break;
1668ee443b8SBin Meng 	case 100:
1678ee443b8SBin Meng 		setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_RGMII_RATE_25M);
1688ee443b8SBin Meng 		setbits_le32(&mac_regs->mode, PCH_GBE_MODE_MII_ETHER);
1698ee443b8SBin Meng 		break;
1708ee443b8SBin Meng 	case 10:
1718ee443b8SBin Meng 		setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_RGMII_RATE_2_5M);
1728ee443b8SBin Meng 		setbits_le32(&mac_regs->mode, PCH_GBE_MODE_MII_ETHER);
1738ee443b8SBin Meng 		break;
1748ee443b8SBin Meng 	}
1758ee443b8SBin Meng 
1768ee443b8SBin Meng 	if (phydev->duplex) {
1778ee443b8SBin Meng 		setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_CRS_SEL);
1788ee443b8SBin Meng 		setbits_le32(&mac_regs->mode, PCH_GBE_MODE_FULL_DUPLEX);
1798ee443b8SBin Meng 	}
1808ee443b8SBin Meng 
1818ee443b8SBin Meng 	printf("Speed: %d, %s duplex\n", phydev->speed,
1828ee443b8SBin Meng 	       (phydev->duplex) ? "full" : "half");
1838ee443b8SBin Meng 
1848ee443b8SBin Meng 	return;
1858ee443b8SBin Meng }
1868ee443b8SBin Meng 
187*ca19a793SBin Meng static int pch_gbe_start(struct udevice *dev)
1888ee443b8SBin Meng {
189*ca19a793SBin Meng 	struct pch_gbe_priv *priv = dev_get_priv(dev);
1908ee443b8SBin Meng 	struct pch_gbe_regs *mac_regs = priv->mac_regs;
1918ee443b8SBin Meng 
1928ee443b8SBin Meng 	if (pch_gbe_reset(dev))
1938ee443b8SBin Meng 		return -1;
1948ee443b8SBin Meng 
1958ee443b8SBin Meng 	pch_gbe_rx_descs_init(dev);
1968ee443b8SBin Meng 	pch_gbe_tx_descs_init(dev);
1978ee443b8SBin Meng 
1988ee443b8SBin Meng 	/* Enable frame bursting */
1998ee443b8SBin Meng 	writel(PCH_GBE_MODE_FR_BST, &mac_regs->mode);
2008ee443b8SBin Meng 	/* Disable TCP/IP accelerator */
2018ee443b8SBin Meng 	writel(PCH_GBE_RX_TCPIPACC_OFF, &mac_regs->tcpip_acc);
2028ee443b8SBin Meng 	/* Disable RX flow control */
2038ee443b8SBin Meng 	writel(0, &mac_regs->rx_fctrl);
2048ee443b8SBin Meng 	/* Configure RX/TX mode */
2058ee443b8SBin Meng 	writel(PCH_GBE_RH_ALM_EMP_16 | PCH_GBE_RH_ALM_FULL_16 |
2068ee443b8SBin Meng 	       PCH_GBE_RH_RD_TRG_32, &mac_regs->rx_mode);
2078ee443b8SBin Meng 	writel(PCH_GBE_TM_TH_TX_STRT_32 | PCH_GBE_TM_TH_ALM_EMP_16 |
2088ee443b8SBin Meng 	       PCH_GBE_TM_TH_ALM_FULL_32 | PCH_GBE_TM_ST_AND_FD |
2098ee443b8SBin Meng 	       PCH_GBE_TM_SHORT_PKT, &mac_regs->tx_mode);
2108ee443b8SBin Meng 
2118ee443b8SBin Meng 	/* Start up the PHY */
2128ee443b8SBin Meng 	if (phy_startup(priv->phydev)) {
2138ee443b8SBin Meng 		printf("Could not initialize PHY %s\n",
2148ee443b8SBin Meng 		       priv->phydev->dev->name);
2158ee443b8SBin Meng 		return -1;
2168ee443b8SBin Meng 	}
2178ee443b8SBin Meng 
2188ee443b8SBin Meng 	pch_gbe_adjust_link(mac_regs, priv->phydev);
2198ee443b8SBin Meng 
2208ee443b8SBin Meng 	if (!priv->phydev->link)
2218ee443b8SBin Meng 		return -1;
2228ee443b8SBin Meng 
2238ee443b8SBin Meng 	/* Enable TX & RX */
2248ee443b8SBin Meng 	writel(PCH_GBE_RX_DMA_EN | PCH_GBE_TX_DMA_EN, &mac_regs->dma_ctrl);
2258ee443b8SBin Meng 	writel(PCH_GBE_MRE_MAC_RX_EN, &mac_regs->mac_rx_en);
2268ee443b8SBin Meng 
2278ee443b8SBin Meng 	return 0;
2288ee443b8SBin Meng }
2298ee443b8SBin Meng 
230*ca19a793SBin Meng static void pch_gbe_stop(struct udevice *dev)
2318ee443b8SBin Meng {
232*ca19a793SBin Meng 	struct pch_gbe_priv *priv = dev_get_priv(dev);
2338ee443b8SBin Meng 
2348ee443b8SBin Meng 	pch_gbe_reset(dev);
2358ee443b8SBin Meng 
2368ee443b8SBin Meng 	phy_shutdown(priv->phydev);
2378ee443b8SBin Meng }
2388ee443b8SBin Meng 
239*ca19a793SBin Meng static int pch_gbe_send(struct udevice *dev, void *packet, int length)
2408ee443b8SBin Meng {
241*ca19a793SBin Meng 	struct pch_gbe_priv *priv = dev_get_priv(dev);
2428ee443b8SBin Meng 	struct pch_gbe_regs *mac_regs = priv->mac_regs;
2438ee443b8SBin Meng 	struct pch_gbe_tx_desc *tx_head, *tx_desc;
2448ee443b8SBin Meng 	u16 frame_ctrl = 0;
2458ee443b8SBin Meng 	u32 int_st;
2468ee443b8SBin Meng 	ulong start;
2478ee443b8SBin Meng 
2488ee443b8SBin Meng 	tx_head = &priv->tx_desc[0];
2498ee443b8SBin Meng 	tx_desc = &priv->tx_desc[priv->tx_idx];
2508ee443b8SBin Meng 
2518ee443b8SBin Meng 	if (length < 64)
2528ee443b8SBin Meng 		frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
2538ee443b8SBin Meng 
2548ee443b8SBin Meng 	tx_desc->buffer_addr = pci_phys_to_mem(priv->bdf, (u32)packet);
2558ee443b8SBin Meng 	tx_desc->length = length;
2568ee443b8SBin Meng 	tx_desc->tx_words_eob = length + 3;
2578ee443b8SBin Meng 	tx_desc->tx_frame_ctrl = frame_ctrl;
2588ee443b8SBin Meng 	tx_desc->dma_status = 0;
2598ee443b8SBin Meng 	tx_desc->gbec_status = 0;
2608ee443b8SBin Meng 
2618ee443b8SBin Meng 	/* Test the wrap-around condition */
2628ee443b8SBin Meng 	if (++priv->tx_idx >= PCH_GBE_DESC_NUM)
2638ee443b8SBin Meng 		priv->tx_idx = 0;
2648ee443b8SBin Meng 
2658ee443b8SBin Meng 	writel(pci_phys_to_mem(priv->bdf, (u32)(tx_head + priv->tx_idx)),
2668ee443b8SBin Meng 	       &mac_regs->tx_dsc_sw_p);
2678ee443b8SBin Meng 
2688ee443b8SBin Meng 	start = get_timer(0);
2698ee443b8SBin Meng 	while (get_timer(start) < PCH_GBE_TIMEOUT) {
2708ee443b8SBin Meng 		int_st = readl(&mac_regs->int_st);
2718ee443b8SBin Meng 		if (int_st & PCH_GBE_INT_TX_CMPLT)
2728ee443b8SBin Meng 			return 0;
2738ee443b8SBin Meng 
2748ee443b8SBin Meng 		udelay(10);
2758ee443b8SBin Meng 	}
2768ee443b8SBin Meng 
2778ee443b8SBin Meng 	debug("pch_gbe: sent failed\n");
2788ee443b8SBin Meng 	return -ETIME;
2798ee443b8SBin Meng }
2808ee443b8SBin Meng 
281*ca19a793SBin Meng static int pch_gbe_recv(struct udevice *dev, int flags, uchar **packetp)
2828ee443b8SBin Meng {
283*ca19a793SBin Meng 	struct pch_gbe_priv *priv = dev_get_priv(dev);
2848ee443b8SBin Meng 	struct pch_gbe_regs *mac_regs = priv->mac_regs;
285*ca19a793SBin Meng 	struct pch_gbe_rx_desc *rx_desc;
2868ee443b8SBin Meng 	u32 hw_desc, buffer_addr, length;
2878ee443b8SBin Meng 
2888ee443b8SBin Meng 	rx_desc = &priv->rx_desc[priv->rx_idx];
2898ee443b8SBin Meng 
2908ee443b8SBin Meng 	readl(&mac_regs->int_st);
2918ee443b8SBin Meng 	hw_desc = readl(&mac_regs->rx_dsc_hw_p_hld);
2928ee443b8SBin Meng 
2938ee443b8SBin Meng 	/* Just return if not receiving any packet */
2948ee443b8SBin Meng 	if ((u32)rx_desc == hw_desc)
295*ca19a793SBin Meng 		return -EAGAIN;
2968ee443b8SBin Meng 
2978ee443b8SBin Meng 	buffer_addr = pci_mem_to_phys(priv->bdf, rx_desc->buffer_addr);
298*ca19a793SBin Meng 	*packetp = (uchar *)buffer_addr;
2998ee443b8SBin Meng 	length = rx_desc->rx_words_eob - 3 - ETH_FCS_LEN;
300*ca19a793SBin Meng 
301*ca19a793SBin Meng 	return length;
302*ca19a793SBin Meng }
303*ca19a793SBin Meng 
304*ca19a793SBin Meng static int pch_gbe_free_pkt(struct udevice *dev, uchar *packet, int length)
305*ca19a793SBin Meng {
306*ca19a793SBin Meng 	struct pch_gbe_priv *priv = dev_get_priv(dev);
307*ca19a793SBin Meng 	struct pch_gbe_regs *mac_regs = priv->mac_regs;
308*ca19a793SBin Meng 	struct pch_gbe_rx_desc *rx_head = &priv->rx_desc[0];
309*ca19a793SBin Meng 	int rx_swp;
3108ee443b8SBin Meng 
3118ee443b8SBin Meng 	/* Test the wrap-around condition */
3128ee443b8SBin Meng 	if (++priv->rx_idx >= PCH_GBE_DESC_NUM)
3138ee443b8SBin Meng 		priv->rx_idx = 0;
3148ee443b8SBin Meng 	rx_swp = priv->rx_idx;
3158ee443b8SBin Meng 	if (++rx_swp >= PCH_GBE_DESC_NUM)
3168ee443b8SBin Meng 		rx_swp = 0;
3178ee443b8SBin Meng 
3188ee443b8SBin Meng 	writel(pci_phys_to_mem(priv->bdf, (u32)(rx_head + rx_swp)),
3198ee443b8SBin Meng 	       &mac_regs->rx_dsc_sw_p);
3208ee443b8SBin Meng 
321*ca19a793SBin Meng 	return 0;
3228ee443b8SBin Meng }
3238ee443b8SBin Meng 
3248ee443b8SBin Meng static int pch_gbe_mdio_ready(struct pch_gbe_regs *mac_regs)
3258ee443b8SBin Meng {
3268ee443b8SBin Meng 	ulong start = get_timer(0);
3278ee443b8SBin Meng 
3288ee443b8SBin Meng 	while (get_timer(start) < PCH_GBE_TIMEOUT) {
3298ee443b8SBin Meng 		if (readl(&mac_regs->miim) & PCH_GBE_MIIM_OPER_READY)
3308ee443b8SBin Meng 			return 0;
3318ee443b8SBin Meng 
3328ee443b8SBin Meng 		udelay(10);
3338ee443b8SBin Meng 	}
3348ee443b8SBin Meng 
3358ee443b8SBin Meng 	return -ETIME;
3368ee443b8SBin Meng }
3378ee443b8SBin Meng 
3388ee443b8SBin Meng static int pch_gbe_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
3398ee443b8SBin Meng {
3408ee443b8SBin Meng 	struct pch_gbe_regs *mac_regs = bus->priv;
3418ee443b8SBin Meng 	u32 miim;
3428ee443b8SBin Meng 
3438ee443b8SBin Meng 	if (pch_gbe_mdio_ready(mac_regs))
3448ee443b8SBin Meng 		return -ETIME;
3458ee443b8SBin Meng 
3468ee443b8SBin Meng 	miim = (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
3478ee443b8SBin Meng 	       (reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
3488ee443b8SBin Meng 	       PCH_GBE_MIIM_OPER_READ;
3498ee443b8SBin Meng 	writel(miim, &mac_regs->miim);
3508ee443b8SBin Meng 
3518ee443b8SBin Meng 	if (pch_gbe_mdio_ready(mac_regs))
3528ee443b8SBin Meng 		return -ETIME;
3538ee443b8SBin Meng 
3548ee443b8SBin Meng 	return readl(&mac_regs->miim) & 0xffff;
3558ee443b8SBin Meng }
3568ee443b8SBin Meng 
3578ee443b8SBin Meng static int pch_gbe_mdio_write(struct mii_dev *bus, int addr, int devad,
3588ee443b8SBin Meng 			      int reg, u16 val)
3598ee443b8SBin Meng {
3608ee443b8SBin Meng 	struct pch_gbe_regs *mac_regs = bus->priv;
3618ee443b8SBin Meng 	u32 miim;
3628ee443b8SBin Meng 
3638ee443b8SBin Meng 	if (pch_gbe_mdio_ready(mac_regs))
3648ee443b8SBin Meng 		return -ETIME;
3658ee443b8SBin Meng 
3668ee443b8SBin Meng 	miim = (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
3678ee443b8SBin Meng 	       (reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
3688ee443b8SBin Meng 	       PCH_GBE_MIIM_OPER_WRITE | val;
3698ee443b8SBin Meng 	writel(miim, &mac_regs->miim);
3708ee443b8SBin Meng 
3718ee443b8SBin Meng 	if (pch_gbe_mdio_ready(mac_regs))
3728ee443b8SBin Meng 		return -ETIME;
3738ee443b8SBin Meng 	else
3748ee443b8SBin Meng 		return 0;
3758ee443b8SBin Meng }
3768ee443b8SBin Meng 
377*ca19a793SBin Meng static int pch_gbe_mdio_init(const char *name, struct pch_gbe_regs *mac_regs)
3788ee443b8SBin Meng {
3798ee443b8SBin Meng 	struct mii_dev *bus;
3808ee443b8SBin Meng 
3818ee443b8SBin Meng 	bus = mdio_alloc();
3828ee443b8SBin Meng 	if (!bus) {
3838ee443b8SBin Meng 		debug("pch_gbe: failed to allocate MDIO bus\n");
3848ee443b8SBin Meng 		return -ENOMEM;
3858ee443b8SBin Meng 	}
3868ee443b8SBin Meng 
3878ee443b8SBin Meng 	bus->read = pch_gbe_mdio_read;
3888ee443b8SBin Meng 	bus->write = pch_gbe_mdio_write;
3898ee443b8SBin Meng 	sprintf(bus->name, name);
3908ee443b8SBin Meng 
3918ee443b8SBin Meng 	bus->priv = (void *)mac_regs;
3928ee443b8SBin Meng 
3938ee443b8SBin Meng 	return mdio_register(bus);
3948ee443b8SBin Meng }
3958ee443b8SBin Meng 
396*ca19a793SBin Meng static int pch_gbe_phy_init(struct udevice *dev)
3978ee443b8SBin Meng {
398*ca19a793SBin Meng 	struct pch_gbe_priv *priv = dev_get_priv(dev);
399*ca19a793SBin Meng 	struct eth_pdata *plat = dev_get_platdata(dev);
4008ee443b8SBin Meng 	struct phy_device *phydev;
4018ee443b8SBin Meng 	int mask = 0xffffffff;
4028ee443b8SBin Meng 
403*ca19a793SBin Meng 	phydev = phy_find_by_mask(priv->bus, mask, plat->phy_interface);
4048ee443b8SBin Meng 	if (!phydev) {
4058ee443b8SBin Meng 		printf("pch_gbe: cannot find the phy\n");
4068ee443b8SBin Meng 		return -1;
4078ee443b8SBin Meng 	}
4088ee443b8SBin Meng 
4098ee443b8SBin Meng 	phy_connect_dev(phydev, dev);
4108ee443b8SBin Meng 
4118ee443b8SBin Meng 	phydev->supported &= PHY_GBIT_FEATURES;
4128ee443b8SBin Meng 	phydev->advertising = phydev->supported;
4138ee443b8SBin Meng 
4148ee443b8SBin Meng 	priv->phydev = phydev;
4158ee443b8SBin Meng 	phy_config(phydev);
4168ee443b8SBin Meng 
417*ca19a793SBin Meng 	return 0;
4188ee443b8SBin Meng }
4198ee443b8SBin Meng 
420*ca19a793SBin Meng int pch_gbe_probe(struct udevice *dev)
4218ee443b8SBin Meng {
4228ee443b8SBin Meng 	struct pch_gbe_priv *priv;
423*ca19a793SBin Meng 	struct eth_pdata *plat = dev_get_platdata(dev);
4248ee443b8SBin Meng 	pci_dev_t devno;
4258ee443b8SBin Meng 	u32 iobase;
4268ee443b8SBin Meng 
427*ca19a793SBin Meng 	devno = pci_get_bdf(dev);
4288ee443b8SBin Meng 
4298ee443b8SBin Meng 	/*
4308ee443b8SBin Meng 	 * The priv structure contains the descriptors and frame buffers which
431*ca19a793SBin Meng 	 * need a strict buswidth alignment (64 bytes). This is guaranteed by
432*ca19a793SBin Meng 	 * DM_FLAG_ALLOC_PRIV_DMA flag in the U_BOOT_DRIVER.
4338ee443b8SBin Meng 	 */
434*ca19a793SBin Meng 	priv = dev_get_priv(dev);
4358ee443b8SBin Meng 
4368ee443b8SBin Meng 	priv->bdf = devno;
4378ee443b8SBin Meng 
4388ee443b8SBin Meng 	pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase);
4398ee443b8SBin Meng 	iobase &= PCI_BASE_ADDRESS_MEM_MASK;
4408ee443b8SBin Meng 	iobase = pci_mem_to_phys(devno, iobase);
4418ee443b8SBin Meng 
442*ca19a793SBin Meng 	plat->iobase = iobase;
4438ee443b8SBin Meng 	priv->mac_regs = (struct pch_gbe_regs *)iobase;
4448ee443b8SBin Meng 
4458ee443b8SBin Meng 	/* Read MAC address from SROM and initialize dev->enetaddr with it */
446*ca19a793SBin Meng 	pch_gbe_mac_read(priv->mac_regs, plat->enetaddr);
4478ee443b8SBin Meng 
448*ca19a793SBin Meng 	plat->phy_interface = PHY_INTERFACE_MODE_RGMII;
4498ee443b8SBin Meng 	pch_gbe_mdio_init(dev->name, priv->mac_regs);
4508ee443b8SBin Meng 	priv->bus = miiphy_get_dev_by_name(dev->name);
4518ee443b8SBin Meng 
4528ee443b8SBin Meng 	return pch_gbe_phy_init(dev);
4538ee443b8SBin Meng }
454*ca19a793SBin Meng 
455*ca19a793SBin Meng static const struct eth_ops pch_gbe_ops = {
456*ca19a793SBin Meng 	.start = pch_gbe_start,
457*ca19a793SBin Meng 	.send = pch_gbe_send,
458*ca19a793SBin Meng 	.recv = pch_gbe_recv,
459*ca19a793SBin Meng 	.free_pkt = pch_gbe_free_pkt,
460*ca19a793SBin Meng 	.stop = pch_gbe_stop,
461*ca19a793SBin Meng };
462*ca19a793SBin Meng 
463*ca19a793SBin Meng static const struct udevice_id pch_gbe_ids[] = {
464*ca19a793SBin Meng 	{ .compatible = "intel,pch-gbe" },
465*ca19a793SBin Meng 	{ }
466*ca19a793SBin Meng };
467*ca19a793SBin Meng 
468*ca19a793SBin Meng U_BOOT_DRIVER(eth_pch_gbe) = {
469*ca19a793SBin Meng 	.name = "pch_gbe",
470*ca19a793SBin Meng 	.id = UCLASS_ETH,
471*ca19a793SBin Meng 	.of_match = pch_gbe_ids,
472*ca19a793SBin Meng 	.probe = pch_gbe_probe,
473*ca19a793SBin Meng 	.ops = &pch_gbe_ops,
474*ca19a793SBin Meng 	.priv_auto_alloc_size = sizeof(struct pch_gbe_priv),
475*ca19a793SBin Meng 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
476*ca19a793SBin Meng 	.flags = DM_FLAG_ALLOC_PRIV_DMA,
477*ca19a793SBin Meng };
478*ca19a793SBin Meng 
479*ca19a793SBin Meng U_BOOT_PCI_DEVICE(eth_pch_gbe, supported);
480