12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x.c: A U-Boot driver for the NatSemi DP8382[01]. 32439e4bfSJean-Christophe PLAGNIOL-VILLARD ported by: Mark A. Rakes (mark_rakes@vivato.net) 42439e4bfSJean-Christophe PLAGNIOL-VILLARD 52439e4bfSJean-Christophe PLAGNIOL-VILLARD Adapted from: 62439e4bfSJean-Christophe PLAGNIOL-VILLARD 1. an Etherboot driver for DP8381[56] written by: 72439e4bfSJean-Christophe PLAGNIOL-VILLARD Copyright (C) 2001 Entity Cyber, Inc. 82439e4bfSJean-Christophe PLAGNIOL-VILLARD 92439e4bfSJean-Christophe PLAGNIOL-VILLARD This development of this Etherboot driver was funded by 102439e4bfSJean-Christophe PLAGNIOL-VILLARD Sicom Systems: http://www.sicompos.com/ 112439e4bfSJean-Christophe PLAGNIOL-VILLARD 122439e4bfSJean-Christophe PLAGNIOL-VILLARD Author: Marty Connor (mdc@thinguin.org) 132439e4bfSJean-Christophe PLAGNIOL-VILLARD Adapted from a Linux driver which was written by Donald Becker 142439e4bfSJean-Christophe PLAGNIOL-VILLARD 152439e4bfSJean-Christophe PLAGNIOL-VILLARD This software may be used and distributed according to the terms 162439e4bfSJean-Christophe PLAGNIOL-VILLARD of the GNU Public License (GPL), incorporated herein by reference. 172439e4bfSJean-Christophe PLAGNIOL-VILLARD 182439e4bfSJean-Christophe PLAGNIOL-VILLARD 2. A Linux driver by Donald Becker, ns820.c: 192439e4bfSJean-Christophe PLAGNIOL-VILLARD Written/copyright 1999-2002 by Donald Becker. 202439e4bfSJean-Christophe PLAGNIOL-VILLARD 212439e4bfSJean-Christophe PLAGNIOL-VILLARD This software may be used and distributed according to the terms of 222439e4bfSJean-Christophe PLAGNIOL-VILLARD the GNU General Public License (GPL), incorporated herein by reference. 232439e4bfSJean-Christophe PLAGNIOL-VILLARD Drivers based on or derived from this code fall under the GPL and must 242439e4bfSJean-Christophe PLAGNIOL-VILLARD retain the authorship, copyright and license notice. This file is not 252439e4bfSJean-Christophe PLAGNIOL-VILLARD a complete program and may only be used when the entire operating 262439e4bfSJean-Christophe PLAGNIOL-VILLARD system is licensed under the GPL. License for under other terms may be 272439e4bfSJean-Christophe PLAGNIOL-VILLARD available. Contact the original author for details. 282439e4bfSJean-Christophe PLAGNIOL-VILLARD 292439e4bfSJean-Christophe PLAGNIOL-VILLARD The original author may be reached as becker@scyld.com, or at 302439e4bfSJean-Christophe PLAGNIOL-VILLARD Scyld Computing Corporation 312439e4bfSJean-Christophe PLAGNIOL-VILLARD 410 Severn Ave., Suite 210 322439e4bfSJean-Christophe PLAGNIOL-VILLARD Annapolis MD 21403 332439e4bfSJean-Christophe PLAGNIOL-VILLARD 342439e4bfSJean-Christophe PLAGNIOL-VILLARD Support information and updates available at 352439e4bfSJean-Christophe PLAGNIOL-VILLARD http://www.scyld.com/network/netsemi.html 362439e4bfSJean-Christophe PLAGNIOL-VILLARD 372439e4bfSJean-Christophe PLAGNIOL-VILLARD Datasheets available from: 382439e4bfSJean-Christophe PLAGNIOL-VILLARD http://www.national.com/pf/DP/DP83820.html 392439e4bfSJean-Christophe PLAGNIOL-VILLARD http://www.national.com/pf/DP/DP83821.html 402439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 412439e4bfSJean-Christophe PLAGNIOL-VILLARD 422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Revision History 432439e4bfSJean-Christophe PLAGNIOL-VILLARD * October 2002 mar 1.0 442439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initial U-Boot Release. 452439e4bfSJean-Christophe PLAGNIOL-VILLARD * Tested with Netgear GA622T (83820) 462439e4bfSJean-Christophe PLAGNIOL-VILLARD * and SMC9452TX (83821) 472439e4bfSJean-Christophe PLAGNIOL-VILLARD * NOTE: custom boards with these chips may (likely) require 482439e4bfSJean-Christophe PLAGNIOL-VILLARD * a programmed EEPROM device (if present) in order to work 492439e4bfSJean-Christophe PLAGNIOL-VILLARD * correctly. 502439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 512439e4bfSJean-Christophe PLAGNIOL-VILLARD 522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Includes */ 532439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 542439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 552439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 5619403633SBen Warren #include <netdev.h> 572439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 582439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 592439e4bfSJean-Christophe PLAGNIOL-VILLARD 602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* defines */ 612439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DSIZE 0x00000FFF 622439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ALEN 6 632439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CRC_SIZE 4 642439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TOUT_LOOP 500000 652439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TX_BUF_SIZE 1536 662439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUF_SIZE 1536 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_RX_DESC 4 /* Number of Rx descriptor registers. */ 682439e4bfSJean-Christophe PLAGNIOL-VILLARD 692439e4bfSJean-Christophe PLAGNIOL-VILLARD enum register_offsets { 702439e4bfSJean-Christophe PLAGNIOL-VILLARD ChipCmd = 0x00, 712439e4bfSJean-Christophe PLAGNIOL-VILLARD ChipConfig = 0x04, 722439e4bfSJean-Christophe PLAGNIOL-VILLARD EECtrl = 0x08, 732439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrMask = 0x14, 742439e4bfSJean-Christophe PLAGNIOL-VILLARD IntrEnable = 0x18, 752439e4bfSJean-Christophe PLAGNIOL-VILLARD TxRingPtr = 0x20, 762439e4bfSJean-Christophe PLAGNIOL-VILLARD TxRingPtrHi = 0x24, 772439e4bfSJean-Christophe PLAGNIOL-VILLARD TxConfig = 0x28, 782439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRingPtr = 0x30, 792439e4bfSJean-Christophe PLAGNIOL-VILLARD RxRingPtrHi = 0x34, 802439e4bfSJean-Christophe PLAGNIOL-VILLARD RxConfig = 0x38, 812439e4bfSJean-Christophe PLAGNIOL-VILLARD PriQueue = 0x3C, 822439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFilterAddr = 0x48, 832439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFilterData = 0x4C, 842439e4bfSJean-Christophe PLAGNIOL-VILLARD ClkRun = 0xCC, 852439e4bfSJean-Christophe PLAGNIOL-VILLARD PCIPM = 0x44, 862439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 872439e4bfSJean-Christophe PLAGNIOL-VILLARD 882439e4bfSJean-Christophe PLAGNIOL-VILLARD enum ChipCmdBits { 892439e4bfSJean-Christophe PLAGNIOL-VILLARD ChipReset = 0x100, 902439e4bfSJean-Christophe PLAGNIOL-VILLARD RxReset = 0x20, 912439e4bfSJean-Christophe PLAGNIOL-VILLARD TxReset = 0x10, 922439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOff = 0x08, 932439e4bfSJean-Christophe PLAGNIOL-VILLARD RxOn = 0x04, 942439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOff = 0x02, 952439e4bfSJean-Christophe PLAGNIOL-VILLARD TxOn = 0x01 962439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 972439e4bfSJean-Christophe PLAGNIOL-VILLARD 982439e4bfSJean-Christophe PLAGNIOL-VILLARD enum ChipConfigBits { 992439e4bfSJean-Christophe PLAGNIOL-VILLARD LinkSts = 0x80000000, 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD GigSpeed = 0x40000000, 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD HundSpeed = 0x20000000, 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD FullDuplex = 0x10000000, 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD TBIEn = 0x01000000, 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD Mode1000 = 0x00400000, 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD T64En = 0x00004000, 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD D64En = 0x00001000, 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD M64En = 0x00000800, 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD PhyRst = 0x00000400, 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD PhyDis = 0x00000200, 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD ExtStEn = 0x00000100, 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD BEMode = 0x00000001, 1122439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SpeedStatus_Polarity ( GigSpeed | HundSpeed | FullDuplex) 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD enum TxConfig_bits { 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD TxDrthMask = 0x000000ff, 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD TxFlthMask = 0x0000ff00, 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMxdmaMask = 0x00700000, 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMxdma_8 = 0x00100000, 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMxdma_16 = 0x00200000, 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMxdma_32 = 0x00300000, 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMxdma_64 = 0x00400000, 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMxdma_128 = 0x00500000, 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMxdma_256 = 0x00600000, 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMxdma_512 = 0x00700000, 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMxdma_1024 = 0x00000000, 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD TxCollRetry = 0x00800000, 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD TxAutoPad = 0x10000000, 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD TxMacLoop = 0x20000000, 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD TxHeartIgn = 0x40000000, 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD TxCarrierIgn = 0x80000000 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD enum RxConfig_bits { 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD RxDrthMask = 0x0000003e, 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMxdmaMask = 0x00700000, 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMxdma_8 = 0x00100000, 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMxdma_16 = 0x00200000, 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMxdma_32 = 0x00300000, 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMxdma_64 = 0x00400000, 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMxdma_128 = 0x00500000, 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMxdma_256 = 0x00600000, 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMxdma_512 = 0x00700000, 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD RxMxdma_1024 = 0x00000000, 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD RxAcceptLenErr = 0x04000000, 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD RxAcceptLong = 0x08000000, 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD RxAcceptTx = 0x10000000, 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD RxStripCRC = 0x20000000, 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD RxAcceptRunt = 0x40000000, 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD RxAcceptErr = 0x80000000, 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Bits in the RxMode register. */ 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD enum rx_mode_bits { 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFilterEnable = 0x80000000, 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptAllBroadcast = 0x40000000, 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptAllMulticast = 0x20000000, 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptAllUnicast = 0x10000000, 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD AcceptPerfectMatch = 0x08000000, 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef struct _BufferDesc { 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 link; 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 bufptr; 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD vu_long cmdsts; 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 extsts; /*not used here */ 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD } BufferDesc; 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Bits in network_desc.status */ 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD enum desc_status_bits { 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD DescOwn = 0x80000000, DescMore = 0x40000000, DescIntr = 0x20000000, 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD DescNoCRC = 0x10000000, DescPktOK = 0x08000000, 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD DescSizeMask = 0xfff, 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD DescTxAbort = 0x04000000, DescTxFIFO = 0x02000000, 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD DescTxCarrier = 0x01000000, DescTxDefer = 0x00800000, 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD DescTxExcDefer = 0x00400000, DescTxOOWCol = 0x00200000, 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD DescTxExcColl = 0x00100000, DescTxCollCount = 0x000f0000, 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD DescRxAbort = 0x04000000, DescRxOver = 0x02000000, 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD DescRxDest = 0x01800000, DescRxLong = 0x00400000, 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD DescRxRunt = 0x00200000, DescRxInvalid = 0x00100000, 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD DescRxCRC = 0x00080000, DescRxAlign = 0x00040000, 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD DescRxLoop = 0x00020000, DesRxColl = 0x00010000, 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Bits in MEAR */ 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD enum mii_reg_bits { 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD MDIO_ShiftClk = 0x0040, 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD MDIO_EnbOutput = 0x0020, 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD MDIO_Data = 0x0010, 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PHY Register offsets. */ 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD enum phy_reg_offsets { 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD BMCR = 0x00, 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD BMSR = 0x01, 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYIDR1 = 0x02, 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD PHYIDR2 = 0x03, 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD ANAR = 0x04, 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD KTCR = 0x09, 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD /* basic mode control register bits */ 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD enum bmcr_bits { 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Reset = 0x8000, 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Loop = 0x4000, 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Speed0 = 0x2000, 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_AutoNegEn = 0x1000, /*if set ignores Duplex, Speed[01] */ 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_RstAutoNeg = 0x0200, 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Duplex = 0x0100, 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Speed1 = 0x0040, 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Force10H = 0x0000, 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Force10F = 0x0100, 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Force100H = 0x2000, 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Force100F = 0x2100, 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Force1000H = 0x0040, 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD Bmcr_Force1000F = 0x0140, 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* auto negotiation advertisement register */ 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD enum anar_bits { 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD anar_adv_100F = 0x0100, 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD anar_adv_100H = 0x0080, 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD anar_adv_10F = 0x0040, 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD anar_adv_10H = 0x0020, 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD anar_ieee_8023 = 0x0001, 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 1K-base T control register */ 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD enum ktcr_bits { 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD ktcr_adv_1000H = 0x0100, 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD ktcr_adv_1000F = 0x0200, 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Globals */ 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD static u32 SavedClkRun; 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int cur_rx; 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int rx_config; 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned int tx_config; 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Note: transmit and receive buffers and descriptors must be 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD long long word aligned */ 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD static BufferDesc txd __attribute__ ((aligned(8))); 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD static BufferDesc rxd[NUM_RX_DESC] __attribute__ ((aligned(8))); 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char txb[TX_BUF_SIZE] __attribute__ ((aligned(8))); 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned char rxb[NUM_RX_DESC * RX_BUF_SIZE] 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD __attribute__ ((aligned(8))); 2492439e4bfSJean-Christophe PLAGNIOL-VILLARD 2502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function Prototypes */ 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD static int mdio_read(struct eth_device *dev, int phy_id, int addr); 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD static void mdio_write(struct eth_device *dev, int phy_id, int addr, int value); 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void mdio_sync(struct eth_device *dev, u32 offset); 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD static int ns8382x_init(struct eth_device *dev, bd_t * bis); 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD static void ns8382x_reset(struct eth_device *dev); 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD static void ns8382x_init_rxfilter(struct eth_device *dev); 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD static void ns8382x_init_txd(struct eth_device *dev); 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD static void ns8382x_init_rxd(struct eth_device *dev); 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD static void ns8382x_set_rx_mode(struct eth_device *dev); 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD static void ns8382x_check_duplex(struct eth_device *dev); 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD static int ns8382x_send(struct eth_device *dev, volatile void *packet, 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD int length); 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD static int ns8382x_poll(struct eth_device *dev); 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD static void ns8382x_disable(struct eth_device *dev); 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_NS, PCI_DEVICE_ID_NS_83820}, 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD {} 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)dev->priv, a) 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a) 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD static inline int 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD INW(struct eth_device *dev, u_long addr) 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD return le16_to_cpu(*(vu_short *) (addr + dev->iobase)); 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD INL(struct eth_device *dev, u_long addr) 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD return le32_to_cpu(*(vu_long *) (addr + dev->iobase)); 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD static inline void 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTW(struct eth_device *dev, int command, u_long addr) 2882439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD *(vu_short *) ((addr + dev->iobase)) = cpu_to_le16(command); 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD static inline void 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(struct eth_device *dev, int command, u_long addr) 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD *(vu_long *) ((addr + dev->iobase)) = cpu_to_le32(command); 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_initialize 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: Retrieves the MAC address of the card, and sets up some 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD * globals required by other routines, and initializes the NIC, making it 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD * ready to send and receive packets. 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD * Side effects: initializes ns8382xs, ready to recieve packets. 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: int: number of cards found 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD int 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_initialize(bd_t * bis) 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devno; 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0; 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *dev; 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 iobase, status; 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, idx = 0; 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 phyAddress; 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmp; 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 chip_config; 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD while (1) { /* Find PCI device(s) */ 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((devno = pci_find_devices(supported, idx++)) < 0) 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase); 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= ~0x3; /* 1: unused and 0:I/O Space Indicator */ 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ns8382x: NatSemi dp8382x @ 0x%x\n", iobase); 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_dword(devno, PCI_COMMAND, 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER); 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if I/O accesses and Bus Mastering are enabled. */ 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devno, PCI_COMMAND, &status); 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(status & PCI_COMMAND_MEMORY)) { 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: Can not enable MEM access.\n"); 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD } else if (!(status & PCI_COMMAND_MASTER)) { 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: Can not enable Bus Mastering.\n"); 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device *) malloc(sizeof *dev); 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, "dp8382x#%d", card_number); 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = bus_to_phys(iobase); 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void *) devno; 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = ns8382x_init; 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = ns8382x_disable; 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = ns8382x_send; 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = ns8382x_poll; 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* ns8382x has a non-standard PM control register 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD * in PCI config space. Some boards apparently need 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD * to be brought to D0 in this manner. */ 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devno, PCIPM, &tmp); 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD if (tmp & (0x03 | 0x100)) { /* D0 state, disable PME assertion */ 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 newtmp = tmp & ~(0x03 | 0x100); 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_dword(devno, PCIPM, newtmp); 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* get MAC address */ 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 3; i++) { 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 data; 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD char *mac = (char *)&dev->enetaddr[i * 2]; 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, i * 2, RxFilterAddr); 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD data = INL(dev, RxFilterData); 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD *mac++ = data; 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD *mac++ = data >> 8; 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* get PHY address, can't be zero */ 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD for (phyAddress = 1; phyAddress < 32; phyAddress++) { 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 rev, phy1; 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD phy1 = mdio_read(dev, phyAddress, PHYIDR1); 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy1 == 0x2000) { /*check for 83861/91 */ 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD rev = mdio_read(dev, phyAddress, PHYIDR2); 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((rev & ~(0x000f)) == 0x00005c50 || 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD (rev & ~(0x000f)) == 0x00005c60) { 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("phy rev is %x\n", rev); 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("phy address is %x\n", 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD phyAddress); 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* set phy to autonegotiate && advertise everything */ 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(dev, phyAddress, KTCR, 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD (ktcr_adv_1000H | ktcr_adv_1000F)); 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(dev, phyAddress, ANAR, 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD (anar_adv_100F | anar_adv_100H | anar_adv_10H | 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD anar_adv_10F | anar_ieee_8023)); 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(dev, phyAddress, BMCR, 0x0); /*restore */ 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(dev, phyAddress, BMCR, 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD (Bmcr_AutoNegEn | Bmcr_RstAutoNeg)); 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Reset the chip to erase any previous misconfiguration. */ 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, (ChipReset), ChipCmd); 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD chip_config = INL(dev, ChipConfig); 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset the phy */ 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, (chip_config | PhyRst), ChipConfig); 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* power up and initialize transceiver */ 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, (chip_config & ~(PhyDis)), ChipConfig); 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_sync(dev, EECtrl); 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 chpcfg = 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD INL(dev, ChipConfig) ^ SpeedStatus_Polarity; 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Transceiver 10%s %s duplex.\n", dev->name, 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD (chpcfg & GigSpeed) ? "00" : (chpcfg & HundSpeed) 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD ? "0" : "", 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD chpcfg & FullDuplex ? "full" : "half"); 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: %02x:%02x:%02x:%02x:%02x:%02x\n", dev->name, 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[0], dev->enetaddr[1], 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[2], dev->enetaddr[3], 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->enetaddr[4], dev->enetaddr[5]); 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4232439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable PME: 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD * The PME bit is initialized from the EEPROM contents. 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD * PCI cards probably have PME disabled, but motherboard 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD * implementations may have PME set to enable WakeOnLan. 4282439e4bfSJean-Christophe PLAGNIOL-VILLARD * With PME set the chip will scan incoming packets but 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD * nothing will be written to memory. */ 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD SavedClkRun = INL(dev, ClkRun); 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, SavedClkRun & ~0x100, ClkRun); 4322439e4bfSJean-Christophe PLAGNIOL-VILLARD 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD 4352439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++; 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devno, PCI_LATENCY_TIMER, 0x60); 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10 * 1000); 4402439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number; 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* MII transceiver control section. 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD Read and write MII registers using software-generated serial MDIO 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD protocol. See the MII specifications or DP83840A data sheet for details. 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD 448*8ed44d91SWolfgang Denk The maximum data clock rate is 2.5 MHz. To meet minimum timing we 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD must flush writes to the PCI bus with a PCI read. */ 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD #define mdio_delay(mdio_addr) INL(dev, mdio_addr) 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MDIO_EnbIn (0) 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MDIO_WRITE0 (MDIO_EnbOutput) 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MDIO_WRITE1 (MDIO_Data | MDIO_EnbOutput) 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Generate the preamble required for initial synchronization and 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD a few older transceivers. */ 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_sync(struct eth_device *dev, u32 offset) 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD int bits = 32; 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Establish sync by sending at least 32 logic ones. */ 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD while (--bits >= 0) { 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, MDIO_WRITE1, offset); 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(offset); 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, MDIO_WRITE1 | MDIO_ShiftClk, offset); 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(offset); 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_read(struct eth_device *dev, int phy_id, int addr) 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD int mii_cmd = (0xf6 << 10) | (phy_id << 5) | addr; 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, retval = 0; 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift the read command bits out. */ 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 15; i >= 0; i--) { 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD int dataval = (mii_cmd & (1 << i)) ? MDIO_WRITE1 : MDIO_WRITE0; 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, dataval, EECtrl); 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(EECtrl); 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, dataval | MDIO_ShiftClk, EECtrl); 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(EECtrl); 4862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the two transition, 16 data, and wire-idle bits. */ 4882439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 19; i > 0; i--) { 4892439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, MDIO_EnbIn, EECtrl); 4902439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(EECtrl); 4912439e4bfSJean-Christophe PLAGNIOL-VILLARD retval = 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD (retval << 1) | ((INL(dev, EECtrl) & MDIO_Data) ? 1 : 0); 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, MDIO_EnbIn | MDIO_ShiftClk, EECtrl); 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(EECtrl); 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD return (retval >> 1) & 0xffff; 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4982439e4bfSJean-Christophe PLAGNIOL-VILLARD 4992439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 5002439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_write(struct eth_device *dev, int phy_id, int addr, int value) 5012439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD int mii_cmd = (0x5002 << 16) | (phy_id << 23) | (addr << 18) | value; 5032439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD 5052439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift the command bits out. */ 5062439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 31; i >= 0; i--) { 5072439e4bfSJean-Christophe PLAGNIOL-VILLARD int dataval = (mii_cmd & (1 << i)) ? MDIO_WRITE1 : MDIO_WRITE0; 5082439e4bfSJean-Christophe PLAGNIOL-VILLARD 5092439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, dataval, EECtrl); 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(EECtrl); 5112439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, dataval | MDIO_ShiftClk, EECtrl); 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(EECtrl); 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear out extra bits. */ 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 2; i > 0; i--) { 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, MDIO_EnbIn, EECtrl); 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(EECtrl); 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, MDIO_EnbIn | MDIO_ShiftClk, EECtrl); 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD mdio_delay(EECtrl); 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD return; 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_init 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: resets the ethernet controller chip and configures 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD * registers and data structures required for sending and receiving packets. 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD * Arguments: struct eth_device *dev: NIC data structure 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD * returns: int. 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_init(struct eth_device *dev, bd_t * bis) 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 config; 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_reset(dev); 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable PME: 5392439e4bfSJean-Christophe PLAGNIOL-VILLARD * The PME bit is initialized from the EEPROM contents. 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD * PCI cards probably have PME disabled, but motherboard 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD * implementations may have PME set to enable WakeOnLan. 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD * With PME set the chip will scan incoming packets but 5432439e4bfSJean-Christophe PLAGNIOL-VILLARD * nothing will be written to memory. */ 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, SavedClkRun & ~0x100, ClkRun); 5452439e4bfSJean-Christophe PLAGNIOL-VILLARD 5462439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_init_rxfilter(dev); 5472439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_init_txd(dev); 5482439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_init_rxd(dev); 5492439e4bfSJean-Christophe PLAGNIOL-VILLARD 5502439e4bfSJean-Christophe PLAGNIOL-VILLARD /*set up ChipConfig */ 5512439e4bfSJean-Christophe PLAGNIOL-VILLARD config = INL(dev, ChipConfig); 5522439e4bfSJean-Christophe PLAGNIOL-VILLARD /*turn off 64 bit ops && Ten-bit interface 5532439e4bfSJean-Christophe PLAGNIOL-VILLARD * && big-endian mode && extended status */ 5542439e4bfSJean-Christophe PLAGNIOL-VILLARD config &= ~(TBIEn | Mode1000 | T64En | D64En | M64En | BEMode | PhyDis | ExtStEn); 5552439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, config, ChipConfig); 5562439e4bfSJean-Christophe PLAGNIOL-VILLARD 5572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure the PCI bus bursts and FIFO thresholds. */ 5582439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_config = TxCarrierIgn | TxHeartIgn | TxAutoPad 5592439e4bfSJean-Christophe PLAGNIOL-VILLARD | TxCollRetry | TxMxdma_1024 | (0x1002); 5602439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_config = RxMxdma_1024 | 0x20; 5612439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 5622439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Setting TxConfig Register %#08X\n", dev->name, tx_config); 5632439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Setting RxConfig Register %#08X\n", dev->name, rx_config); 5642439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5652439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, tx_config, TxConfig); 5662439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, rx_config, RxConfig); 5672439e4bfSJean-Christophe PLAGNIOL-VILLARD 5682439e4bfSJean-Christophe PLAGNIOL-VILLARD /*turn off priority queueing */ 5692439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, 0x0, PriQueue); 5702439e4bfSJean-Christophe PLAGNIOL-VILLARD 5712439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_check_duplex(dev); 5722439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_set_rx_mode(dev); 5732439e4bfSJean-Christophe PLAGNIOL-VILLARD 5742439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, (RxOn | TxOn), ChipCmd); 5752439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 5762439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5772439e4bfSJean-Christophe PLAGNIOL-VILLARD 5782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_reset 5792439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: soft resets the controller chip 5802439e4bfSJean-Christophe PLAGNIOL-VILLARD * Arguments: struct eth_device *dev: NIC data structure 5812439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: void. 5822439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 5832439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 5842439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_reset(struct eth_device *dev) 5852439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5862439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, ChipReset, ChipCmd); 5872439e4bfSJean-Christophe PLAGNIOL-VILLARD while (INL(dev, ChipCmd)) 5882439e4bfSJean-Christophe PLAGNIOL-VILLARD /*wait until done */ ; 5892439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, 0, IntrMask); 5902439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, 0, IntrEnable); 5912439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5922439e4bfSJean-Christophe PLAGNIOL-VILLARD 5932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_init_rxfilter 5942439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: sets receive filter address to our MAC address 5952439e4bfSJean-Christophe PLAGNIOL-VILLARD * Arguments: struct eth_device *dev: NIC data structure 5962439e4bfSJean-Christophe PLAGNIOL-VILLARD * returns: void. 5972439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 5982439e4bfSJean-Christophe PLAGNIOL-VILLARD 5992439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 6002439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_init_rxfilter(struct eth_device *dev) 6012439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6022439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 6032439e4bfSJean-Christophe PLAGNIOL-VILLARD 6042439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < ETH_ALEN; i += 2) { 6052439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, i, RxFilterAddr); 6062439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTW(dev, dev->enetaddr[i] + (dev->enetaddr[i + 1] << 8), 6072439e4bfSJean-Christophe PLAGNIOL-VILLARD RxFilterData); 6082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6092439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6102439e4bfSJean-Christophe PLAGNIOL-VILLARD 6112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_init_txd 6122439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: initializes the Tx descriptor 6132439e4bfSJean-Christophe PLAGNIOL-VILLARD * Arguments: struct eth_device *dev: NIC data structure 6142439e4bfSJean-Christophe PLAGNIOL-VILLARD * returns: void. 6152439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6162439e4bfSJean-Christophe PLAGNIOL-VILLARD 6172439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 6182439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_init_txd(struct eth_device *dev) 6192439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6202439e4bfSJean-Christophe PLAGNIOL-VILLARD txd.link = (u32) 0; 6212439e4bfSJean-Christophe PLAGNIOL-VILLARD txd.bufptr = cpu_to_le32((u32) & txb[0]); 6222439e4bfSJean-Christophe PLAGNIOL-VILLARD txd.cmdsts = (u32) 0; 6232439e4bfSJean-Christophe PLAGNIOL-VILLARD txd.extsts = (u32) 0; 6242439e4bfSJean-Christophe PLAGNIOL-VILLARD 6252439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, 0x0, TxRingPtrHi); 6262439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, phys_to_bus((u32)&txd), TxRingPtr); 6272439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 6282439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ns8382x_init_txd: TX descriptor register loaded with: %#08X (&txd: %p)\n", 6292439e4bfSJean-Christophe PLAGNIOL-VILLARD INL(dev, TxRingPtr), &txd); 6302439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6312439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_init_rxd 6342439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: initializes the Rx descriptor ring 6352439e4bfSJean-Christophe PLAGNIOL-VILLARD * Arguments: struct eth_device *dev: NIC data structure 6362439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: void. 6372439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6382439e4bfSJean-Christophe PLAGNIOL-VILLARD 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_init_rxd(struct eth_device *dev) 6412439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6422439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, 0x0, RxRingPtrHi); 6452439e4bfSJean-Christophe PLAGNIOL-VILLARD 6462439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = 0; 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD rxd[i].link = 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD cpu_to_le32((i + 1 < 6502439e4bfSJean-Christophe PLAGNIOL-VILLARD NUM_RX_DESC) ? (u32) & rxd[i + 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD 1] : (u32) & 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD rxd[0]); 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD rxd[i].extsts = cpu_to_le32((u32) 0x0); 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD rxd[i].cmdsts = cpu_to_le32((u32) RX_BUF_SIZE); 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD rxd[i].bufptr = cpu_to_le32((u32) & rxb[i * RX_BUF_SIZE]); 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 6572439e4bfSJean-Christophe PLAGNIOL-VILLARD printf 6582439e4bfSJean-Christophe PLAGNIOL-VILLARD ("ns8382x_init_rxd: rxd[%d]=%p link=%X cmdsts=%X bufptr=%X\n", 6592439e4bfSJean-Christophe PLAGNIOL-VILLARD i, &rxd[i], le32_to_cpu(rxd[i].link), 6602439e4bfSJean-Christophe PLAGNIOL-VILLARD le32_to_cpu(rxd[i].cmdsts), le32_to_cpu(rxd[i].bufptr)); 6612439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6622439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6632439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, phys_to_bus((u32) & rxd), RxRingPtr); 6642439e4bfSJean-Christophe PLAGNIOL-VILLARD 6652439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 6662439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ns8382x_init_rxd: RX descriptor register loaded with: %X\n", 6672439e4bfSJean-Christophe PLAGNIOL-VILLARD INL(dev, RxRingPtr)); 6682439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6702439e4bfSJean-Christophe PLAGNIOL-VILLARD 6712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_set_rx_mode 6722439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: 6732439e4bfSJean-Christophe PLAGNIOL-VILLARD * sets the receive mode to accept all broadcast packets and packets 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD * with our MAC address, and reject all multicast packets. 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD * Arguments: struct eth_device *dev: NIC data structure 6762439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: void. 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_set_rx_mode(struct eth_device *dev) 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 rx_mode = 0x0; 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD /*spec says RxFilterEnable has to be 0 for rest of 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD * this stuff to be properly configured. Linux driver 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD * seems to support this*/ 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* OUTL(dev, rx_mode, RxFilterAddr);*/ 6872439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_mode = (RxFilterEnable | AcceptAllBroadcast | AcceptPerfectMatch); 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, rx_mode, RxFilterAddr); 6892439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ns8382x_set_rx_mode: set to %X\n", rx_mode); 6902439e4bfSJean-Christophe PLAGNIOL-VILLARD /*now we turn RxFilterEnable back on */ 6912439e4bfSJean-Christophe PLAGNIOL-VILLARD /*rx_mode |= RxFilterEnable; 6922439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, rx_mode, RxFilterAddr);*/ 6932439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD 6952439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 6962439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_check_duplex(struct eth_device *dev) 6972439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD int gig = 0; 6992439e4bfSJean-Christophe PLAGNIOL-VILLARD int hun = 0; 7002439e4bfSJean-Christophe PLAGNIOL-VILLARD int duplex = 0; 7012439e4bfSJean-Christophe PLAGNIOL-VILLARD int config = (INL(dev, ChipConfig) ^ SpeedStatus_Polarity); 7022439e4bfSJean-Christophe PLAGNIOL-VILLARD 7032439e4bfSJean-Christophe PLAGNIOL-VILLARD duplex = (config & FullDuplex) ? 1 : 0; 7042439e4bfSJean-Christophe PLAGNIOL-VILLARD gig = (config & GigSpeed) ? 1 : 0; 7052439e4bfSJean-Christophe PLAGNIOL-VILLARD hun = (config & HundSpeed) ? 1 : 0; 7062439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 7072439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Setting 10%s %s-duplex based on negotiated link" 7082439e4bfSJean-Christophe PLAGNIOL-VILLARD " capability.\n", dev->name, (gig) ? "00" : (hun) ? "0" : "", 7092439e4bfSJean-Christophe PLAGNIOL-VILLARD duplex ? "full" : "half"); 7102439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7112439e4bfSJean-Christophe PLAGNIOL-VILLARD if (duplex) { 7122439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_config |= RxAcceptTx; 7132439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_config |= (TxCarrierIgn | TxHeartIgn); 7142439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 7152439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_config &= ~RxAcceptTx; 7162439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_config &= ~(TxCarrierIgn | TxHeartIgn); 7172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7182439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 7192439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Resetting TxConfig Register %#08X\n", dev->name, tx_config); 7202439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Resetting RxConfig Register %#08X\n", dev->name, rx_config); 7212439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7222439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, tx_config, TxConfig); 7232439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, rx_config, RxConfig); 7242439e4bfSJean-Christophe PLAGNIOL-VILLARD 7252439e4bfSJean-Christophe PLAGNIOL-VILLARD /*if speed is 10 or 100, remove MODE1000, 7262439e4bfSJean-Christophe PLAGNIOL-VILLARD * if it's 1000, then set it */ 7272439e4bfSJean-Christophe PLAGNIOL-VILLARD config = INL(dev, ChipConfig); 7282439e4bfSJean-Christophe PLAGNIOL-VILLARD if (gig) 7292439e4bfSJean-Christophe PLAGNIOL-VILLARD config |= Mode1000; 7302439e4bfSJean-Christophe PLAGNIOL-VILLARD else 7312439e4bfSJean-Christophe PLAGNIOL-VILLARD config &= ~Mode1000; 7322439e4bfSJean-Christophe PLAGNIOL-VILLARD 7332439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 7342439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: %setting Mode1000\n", dev->name, (gig) ? "S" : "Uns"); 7352439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7362439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, config, ChipConfig); 7372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7382439e4bfSJean-Christophe PLAGNIOL-VILLARD 7392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_send 7402439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: transmits a packet and waits for completion or timeout. 7412439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: void. */ 7422439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 7432439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_send(struct eth_device *dev, volatile void *packet, int length) 7442439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7452439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 i, status = 0; 7462439e4bfSJean-Christophe PLAGNIOL-VILLARD vu_long tx_stat = 0; 7472439e4bfSJean-Christophe PLAGNIOL-VILLARD 7482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the transmitter */ 7492439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, TxOff, ChipCmd); 7502439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 7512439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ns8382x_send: sending %d bytes\n", (int)length); 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7532439e4bfSJean-Christophe PLAGNIOL-VILLARD 7542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* set the transmit buffer descriptor and enable Transmit State Machine */ 7552439e4bfSJean-Christophe PLAGNIOL-VILLARD txd.link = cpu_to_le32(0x0); 7562439e4bfSJean-Christophe PLAGNIOL-VILLARD txd.bufptr = cpu_to_le32(phys_to_bus((u32)packet)); 7572439e4bfSJean-Christophe PLAGNIOL-VILLARD txd.extsts = cpu_to_le32(0x0); 7582439e4bfSJean-Christophe PLAGNIOL-VILLARD txd.cmdsts = cpu_to_le32(DescOwn | length); 7592439e4bfSJean-Christophe PLAGNIOL-VILLARD 7602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* load Transmit Descriptor Register */ 7612439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, phys_to_bus((u32) & txd), TxRingPtr); 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 7632439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ns8382x_send: TX descriptor register loaded with: %#08X\n", 7642439e4bfSJean-Christophe PLAGNIOL-VILLARD INL(dev, TxRingPtr)); 7652439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("\ttxd.link:%X\tbufp:%X\texsts:%X\tcmdsts:%X\n", 7662439e4bfSJean-Christophe PLAGNIOL-VILLARD le32_to_cpu(txd.link), le32_to_cpu(txd.bufptr), 7672439e4bfSJean-Christophe PLAGNIOL-VILLARD le32_to_cpu(txd.extsts), le32_to_cpu(txd.cmdsts)); 7682439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* restart the transmitter */ 7702439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, TxOn, ChipCmd); 7712439e4bfSJean-Christophe PLAGNIOL-VILLARD 7722439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; (tx_stat = le32_to_cpu(txd.cmdsts)) & DescOwn; i++) { 7732439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 77406c53beaSWolfgang Denk printf ("%s: tx error buffer not ready: txd.cmdsts %#lX\n", 7752439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->name, tx_stat); 7762439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done; 7772439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7792439e4bfSJean-Christophe PLAGNIOL-VILLARD 7802439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(tx_stat & DescPktOK)) { 78106c53beaSWolfgang Denk printf("ns8382x_send: Transmit error, Tx status %lX.\n", tx_stat); 7822439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done; 7832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7842439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 7852439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ns8382x_send: tx_stat: %#08X\n", tx_stat); 7862439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7872439e4bfSJean-Christophe PLAGNIOL-VILLARD 7882439e4bfSJean-Christophe PLAGNIOL-VILLARD status = 1; 7892439e4bfSJean-Christophe PLAGNIOL-VILLARD Done: 7902439e4bfSJean-Christophe PLAGNIOL-VILLARD return status; 7912439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7922439e4bfSJean-Christophe PLAGNIOL-VILLARD 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_poll 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: checks for a received packet and returns it if found. 7952439e4bfSJean-Christophe PLAGNIOL-VILLARD * Arguments: struct eth_device *dev: NIC data structure 7962439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: 1 if packet was received. 7972439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 if no packet was received. 7982439e4bfSJean-Christophe PLAGNIOL-VILLARD * Side effects: 7992439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns (copies) the packet to the array dev->packet. 8002439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns the length of the packet. 8012439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_poll(struct eth_device *dev) 8052439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8062439e4bfSJean-Christophe PLAGNIOL-VILLARD int retstat = 0; 8072439e4bfSJean-Christophe PLAGNIOL-VILLARD int length = 0; 8082439e4bfSJean-Christophe PLAGNIOL-VILLARD vu_long rx_status = le32_to_cpu(rxd[cur_rx].cmdsts); 8092439e4bfSJean-Christophe PLAGNIOL-VILLARD 8102439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(rx_status & (u32) DescOwn)) 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD return retstat; 8122439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef NS8382X_DEBUG 8132439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ns8382x_poll: got a packet: cur_rx:%u, status:%lx\n", 8142439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx, rx_status); 8152439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 8162439e4bfSJean-Christophe PLAGNIOL-VILLARD length = (rx_status & DSIZE) - CRC_SIZE; 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD 8182439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((rx_status & (DescMore | DescPktOK | DescRxLong)) != DescPktOK) { 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* corrupted packet received */ 8202439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ns8382x_poll: Corrupted packet, status:%lx\n", rx_status); 8212439e4bfSJean-Christophe PLAGNIOL-VILLARD retstat = 0; 8222439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 8232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* give packet to higher level routine */ 8242439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive((rxb + cur_rx * RX_BUF_SIZE), length); 8252439e4bfSJean-Christophe PLAGNIOL-VILLARD retstat = 1; 8262439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8272439e4bfSJean-Christophe PLAGNIOL-VILLARD 8282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* return the descriptor and buffer to receive ring */ 8292439e4bfSJean-Christophe PLAGNIOL-VILLARD rxd[cur_rx].cmdsts = cpu_to_le32(RX_BUF_SIZE); 8302439e4bfSJean-Christophe PLAGNIOL-VILLARD rxd[cur_rx].bufptr = cpu_to_le32((u32) & rxb[cur_rx * RX_BUF_SIZE]); 8312439e4bfSJean-Christophe PLAGNIOL-VILLARD 8322439e4bfSJean-Christophe PLAGNIOL-VILLARD if (++cur_rx == NUM_RX_DESC) 8332439e4bfSJean-Christophe PLAGNIOL-VILLARD cur_rx = 0; 8342439e4bfSJean-Christophe PLAGNIOL-VILLARD 8352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* re-enable the potentially idle receive state machine */ 8362439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, RxOn, ChipCmd); 8372439e4bfSJean-Christophe PLAGNIOL-VILLARD 8382439e4bfSJean-Christophe PLAGNIOL-VILLARD return retstat; 8392439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8402439e4bfSJean-Christophe PLAGNIOL-VILLARD 8412439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function: ns8382x_disable 8422439e4bfSJean-Christophe PLAGNIOL-VILLARD * Description: Turns off interrupts and stops Tx and Rx engines 8432439e4bfSJean-Christophe PLAGNIOL-VILLARD * Arguments: struct eth_device *dev: NIC data structure 8442439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns: void. 8452439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 8462439e4bfSJean-Christophe PLAGNIOL-VILLARD 8472439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 8482439e4bfSJean-Christophe PLAGNIOL-VILLARD ns8382x_disable(struct eth_device *dev) 8492439e4bfSJean-Christophe PLAGNIOL-VILLARD { 8502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable interrupts using the mask. */ 8512439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, 0, IntrMask); 8522439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, 0, IntrEnable); 8532439e4bfSJean-Christophe PLAGNIOL-VILLARD 8542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Stop the chip's Tx and Rx processes. */ 8552439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, (RxOff | TxOff), ChipCmd); 8562439e4bfSJean-Christophe PLAGNIOL-VILLARD 8572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restore PME enable bit */ 8582439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, SavedClkRun, ClkRun); 8592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 860