199d4c6d3SStefan Roese /* 299d4c6d3SStefan Roese * Driver for Marvell PPv2 network controller for Armada 375 SoC. 399d4c6d3SStefan Roese * 499d4c6d3SStefan Roese * Copyright (C) 2014 Marvell 599d4c6d3SStefan Roese * 699d4c6d3SStefan Roese * Marcin Wojtas <mw@semihalf.com> 799d4c6d3SStefan Roese * 899d4c6d3SStefan Roese * U-Boot version: 9c9607c93SStefan Roese * Copyright (C) 2016-2017 Stefan Roese <sr@denx.de> 1099d4c6d3SStefan Roese * 1199d4c6d3SStefan Roese * This file is licensed under the terms of the GNU General Public 1299d4c6d3SStefan Roese * License version 2. This program is licensed "as is" without any 1399d4c6d3SStefan Roese * warranty of any kind, whether express or implied. 1499d4c6d3SStefan Roese */ 1599d4c6d3SStefan Roese 1699d4c6d3SStefan Roese #include <common.h> 1799d4c6d3SStefan Roese #include <dm.h> 1899d4c6d3SStefan Roese #include <dm/device-internal.h> 1999d4c6d3SStefan Roese #include <dm/lists.h> 2099d4c6d3SStefan Roese #include <net.h> 2199d4c6d3SStefan Roese #include <netdev.h> 2299d4c6d3SStefan Roese #include <config.h> 2399d4c6d3SStefan Roese #include <malloc.h> 2499d4c6d3SStefan Roese #include <asm/io.h> 251221ce45SMasahiro Yamada #include <linux/errno.h> 2699d4c6d3SStefan Roese #include <phy.h> 2799d4c6d3SStefan Roese #include <miiphy.h> 2899d4c6d3SStefan Roese #include <watchdog.h> 2999d4c6d3SStefan Roese #include <asm/arch/cpu.h> 3099d4c6d3SStefan Roese #include <asm/arch/soc.h> 3199d4c6d3SStefan Roese #include <linux/compat.h> 3299d4c6d3SStefan Roese #include <linux/mbus.h> 334189373aSStefan Chulski #include <asm-generic/gpio.h> 34377883f1SStefan Chulski #include <fdt_support.h> 3599d4c6d3SStefan Roese 3699d4c6d3SStefan Roese DECLARE_GLOBAL_DATA_PTR; 3799d4c6d3SStefan Roese 3899d4c6d3SStefan Roese /* Some linux -> U-Boot compatibility stuff */ 3999d4c6d3SStefan Roese #define netdev_err(dev, fmt, args...) \ 4099d4c6d3SStefan Roese printf(fmt, ##args) 4199d4c6d3SStefan Roese #define netdev_warn(dev, fmt, args...) \ 4299d4c6d3SStefan Roese printf(fmt, ##args) 4399d4c6d3SStefan Roese #define netdev_info(dev, fmt, args...) \ 4499d4c6d3SStefan Roese printf(fmt, ##args) 4599d4c6d3SStefan Roese #define netdev_dbg(dev, fmt, args...) \ 4699d4c6d3SStefan Roese printf(fmt, ##args) 4799d4c6d3SStefan Roese 4899d4c6d3SStefan Roese #define ETH_ALEN 6 /* Octets in one ethernet addr */ 4999d4c6d3SStefan Roese 5099d4c6d3SStefan Roese #define __verify_pcpu_ptr(ptr) \ 5199d4c6d3SStefan Roese do { \ 5299d4c6d3SStefan Roese const void __percpu *__vpp_verify = (typeof((ptr) + 0))NULL; \ 5399d4c6d3SStefan Roese (void)__vpp_verify; \ 5499d4c6d3SStefan Roese } while (0) 5599d4c6d3SStefan Roese 5699d4c6d3SStefan Roese #define VERIFY_PERCPU_PTR(__p) \ 5799d4c6d3SStefan Roese ({ \ 5899d4c6d3SStefan Roese __verify_pcpu_ptr(__p); \ 5999d4c6d3SStefan Roese (typeof(*(__p)) __kernel __force *)(__p); \ 6099d4c6d3SStefan Roese }) 6199d4c6d3SStefan Roese 6299d4c6d3SStefan Roese #define per_cpu_ptr(ptr, cpu) ({ (void)(cpu); VERIFY_PERCPU_PTR(ptr); }) 6399d4c6d3SStefan Roese #define smp_processor_id() 0 6499d4c6d3SStefan Roese #define num_present_cpus() 1 6599d4c6d3SStefan Roese #define for_each_present_cpu(cpu) \ 6699d4c6d3SStefan Roese for ((cpu) = 0; (cpu) < 1; (cpu)++) 6799d4c6d3SStefan Roese 6899d4c6d3SStefan Roese #define NET_SKB_PAD max(32, MVPP2_CPU_D_CACHE_LINE_SIZE) 6999d4c6d3SStefan Roese 7099d4c6d3SStefan Roese #define CONFIG_NR_CPUS 1 7199d4c6d3SStefan Roese #define ETH_HLEN ETHER_HDR_SIZE /* Total octets in header */ 7299d4c6d3SStefan Roese 7399d4c6d3SStefan Roese /* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */ 7499d4c6d3SStefan Roese #define WRAP (2 + ETH_HLEN + 4 + 32) 7599d4c6d3SStefan Roese #define MTU 1500 7699d4c6d3SStefan Roese #define RX_BUFFER_SIZE (ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN)) 7799d4c6d3SStefan Roese 7899d4c6d3SStefan Roese #define MVPP2_SMI_TIMEOUT 10000 7999d4c6d3SStefan Roese 8099d4c6d3SStefan Roese /* RX Fifo Registers */ 8199d4c6d3SStefan Roese #define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port)) 8299d4c6d3SStefan Roese #define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port)) 8399d4c6d3SStefan Roese #define MVPP2_RX_MIN_PKT_SIZE_REG 0x60 8499d4c6d3SStefan Roese #define MVPP2_RX_FIFO_INIT_REG 0x64 8599d4c6d3SStefan Roese 8699d4c6d3SStefan Roese /* RX DMA Top Registers */ 8799d4c6d3SStefan Roese #define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port)) 8899d4c6d3SStefan Roese #define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16) 8999d4c6d3SStefan Roese #define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31) 9099d4c6d3SStefan Roese #define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool)) 9199d4c6d3SStefan Roese #define MVPP2_POOL_BUF_SIZE_OFFSET 5 9299d4c6d3SStefan Roese #define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq)) 9399d4c6d3SStefan Roese #define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff 9499d4c6d3SStefan Roese #define MVPP2_SNOOP_BUF_HDR_MASK BIT(9) 9599d4c6d3SStefan Roese #define MVPP2_RXQ_POOL_SHORT_OFFS 20 968f3e4c38SThomas Petazzoni #define MVPP21_RXQ_POOL_SHORT_MASK 0x700000 978f3e4c38SThomas Petazzoni #define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000 9899d4c6d3SStefan Roese #define MVPP2_RXQ_POOL_LONG_OFFS 24 998f3e4c38SThomas Petazzoni #define MVPP21_RXQ_POOL_LONG_MASK 0x7000000 1008f3e4c38SThomas Petazzoni #define MVPP22_RXQ_POOL_LONG_MASK 0xf000000 10199d4c6d3SStefan Roese #define MVPP2_RXQ_PACKET_OFFSET_OFFS 28 10299d4c6d3SStefan Roese #define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000 10399d4c6d3SStefan Roese #define MVPP2_RXQ_DISABLE_MASK BIT(31) 10499d4c6d3SStefan Roese 10599d4c6d3SStefan Roese /* Parser Registers */ 10699d4c6d3SStefan Roese #define MVPP2_PRS_INIT_LOOKUP_REG 0x1000 10799d4c6d3SStefan Roese #define MVPP2_PRS_PORT_LU_MAX 0xf 10899d4c6d3SStefan Roese #define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4)) 10999d4c6d3SStefan Roese #define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4)) 11099d4c6d3SStefan Roese #define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4)) 11199d4c6d3SStefan Roese #define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8)) 11299d4c6d3SStefan Roese #define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8)) 11399d4c6d3SStefan Roese #define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4)) 11499d4c6d3SStefan Roese #define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8)) 11599d4c6d3SStefan Roese #define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8)) 11699d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_IDX_REG 0x1100 11799d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4) 11899d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_INV_MASK BIT(31) 11999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_IDX_REG 0x1200 12099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4) 12199d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_CTRL_REG 0x1230 12299d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_EN_MASK BIT(0) 12399d4c6d3SStefan Roese 12499d4c6d3SStefan Roese /* Classifier Registers */ 12599d4c6d3SStefan Roese #define MVPP2_CLS_MODE_REG 0x1800 12699d4c6d3SStefan Roese #define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0) 12799d4c6d3SStefan Roese #define MVPP2_CLS_PORT_WAY_REG 0x1810 12899d4c6d3SStefan Roese #define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port)) 12999d4c6d3SStefan Roese #define MVPP2_CLS_LKP_INDEX_REG 0x1814 13099d4c6d3SStefan Roese #define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6 13199d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_REG 0x1818 13299d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff 13399d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25) 13499d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_INDEX_REG 0x1820 13599d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_TBL0_REG 0x1824 13699d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_TBL1_REG 0x1828 13799d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_TBL2_REG 0x182c 13899d4c6d3SStefan Roese #define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4)) 13999d4c6d3SStefan Roese #define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3 14099d4c6d3SStefan Roese #define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7 14199d4c6d3SStefan Roese #define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4)) 14299d4c6d3SStefan Roese #define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0 14399d4c6d3SStefan Roese #define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port)) 14499d4c6d3SStefan Roese 14599d4c6d3SStefan Roese /* Descriptor Manager Top Registers */ 14699d4c6d3SStefan Roese #define MVPP2_RXQ_NUM_REG 0x2040 14799d4c6d3SStefan Roese #define MVPP2_RXQ_DESC_ADDR_REG 0x2044 14880350f55SThomas Petazzoni #define MVPP22_DESC_ADDR_OFFS 8 14999d4c6d3SStefan Roese #define MVPP2_RXQ_DESC_SIZE_REG 0x2048 15099d4c6d3SStefan Roese #define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0 15199d4c6d3SStefan Roese #define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq)) 15299d4c6d3SStefan Roese #define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0 15399d4c6d3SStefan Roese #define MVPP2_RXQ_NUM_NEW_OFFSET 16 15499d4c6d3SStefan Roese #define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq)) 15599d4c6d3SStefan Roese #define MVPP2_RXQ_OCCUPIED_MASK 0x3fff 15699d4c6d3SStefan Roese #define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16 15799d4c6d3SStefan Roese #define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000 15899d4c6d3SStefan Roese #define MVPP2_RXQ_THRESH_REG 0x204c 15999d4c6d3SStefan Roese #define MVPP2_OCCUPIED_THRESH_OFFSET 0 16099d4c6d3SStefan Roese #define MVPP2_OCCUPIED_THRESH_MASK 0x3fff 16199d4c6d3SStefan Roese #define MVPP2_RXQ_INDEX_REG 0x2050 16299d4c6d3SStefan Roese #define MVPP2_TXQ_NUM_REG 0x2080 16399d4c6d3SStefan Roese #define MVPP2_TXQ_DESC_ADDR_REG 0x2084 16499d4c6d3SStefan Roese #define MVPP2_TXQ_DESC_SIZE_REG 0x2088 16599d4c6d3SStefan Roese #define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0 16699d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090 16799d4c6d3SStefan Roese #define MVPP2_TXQ_THRESH_REG 0x2094 16899d4c6d3SStefan Roese #define MVPP2_TRANSMITTED_THRESH_OFFSET 16 16999d4c6d3SStefan Roese #define MVPP2_TRANSMITTED_THRESH_MASK 0x3fff0000 17099d4c6d3SStefan Roese #define MVPP2_TXQ_INDEX_REG 0x2098 17199d4c6d3SStefan Roese #define MVPP2_TXQ_PREF_BUF_REG 0x209c 17299d4c6d3SStefan Roese #define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff) 17399d4c6d3SStefan Roese #define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13)) 17499d4c6d3SStefan Roese #define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14)) 17599d4c6d3SStefan Roese #define MVPP2_PREF_BUF_THRESH(val) ((val) << 17) 17699d4c6d3SStefan Roese #define MVPP2_TXQ_DRAIN_EN_MASK BIT(31) 17799d4c6d3SStefan Roese #define MVPP2_TXQ_PENDING_REG 0x20a0 17899d4c6d3SStefan Roese #define MVPP2_TXQ_PENDING_MASK 0x3fff 17999d4c6d3SStefan Roese #define MVPP2_TXQ_INT_STATUS_REG 0x20a4 18099d4c6d3SStefan Roese #define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq)) 18199d4c6d3SStefan Roese #define MVPP2_TRANSMITTED_COUNT_OFFSET 16 18299d4c6d3SStefan Roese #define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000 18399d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_REQ_REG 0x20b0 18499d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16 18599d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4 18699d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff 18799d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_CLR_REG 0x20b8 18899d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_CLR_OFFSET 16 18999d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu)) 19080350f55SThomas Petazzoni #define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8 19199d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu)) 19299d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0 19399d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu)) 19499d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff 19599d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu)) 19699d4c6d3SStefan Roese 19799d4c6d3SStefan Roese /* MBUS bridge registers */ 19899d4c6d3SStefan Roese #define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2)) 19999d4c6d3SStefan Roese #define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2)) 20099d4c6d3SStefan Roese #define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2)) 20199d4c6d3SStefan Roese #define MVPP2_BASE_ADDR_ENABLE 0x4060 20299d4c6d3SStefan Roese 203cdf77799SThomas Petazzoni /* AXI Bridge Registers */ 204cdf77799SThomas Petazzoni #define MVPP22_AXI_BM_WR_ATTR_REG 0x4100 205cdf77799SThomas Petazzoni #define MVPP22_AXI_BM_RD_ATTR_REG 0x4104 206cdf77799SThomas Petazzoni #define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110 207cdf77799SThomas Petazzoni #define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114 208cdf77799SThomas Petazzoni #define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118 209cdf77799SThomas Petazzoni #define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c 210cdf77799SThomas Petazzoni #define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120 211cdf77799SThomas Petazzoni #define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130 212cdf77799SThomas Petazzoni #define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150 213cdf77799SThomas Petazzoni #define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154 214cdf77799SThomas Petazzoni #define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160 215cdf77799SThomas Petazzoni #define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164 216cdf77799SThomas Petazzoni 217cdf77799SThomas Petazzoni /* Values for AXI Bridge registers */ 218cdf77799SThomas Petazzoni #define MVPP22_AXI_ATTR_CACHE_OFFS 0 219cdf77799SThomas Petazzoni #define MVPP22_AXI_ATTR_DOMAIN_OFFS 12 220cdf77799SThomas Petazzoni 221cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_CACHE_OFFS 0 222cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_DOMAIN_OFFS 4 223cdf77799SThomas Petazzoni 224cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3 225cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7 226cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb 227cdf77799SThomas Petazzoni 228cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2 229cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3 230cdf77799SThomas Petazzoni 23199d4c6d3SStefan Roese /* Interrupt Cause and Mask registers */ 23299d4c6d3SStefan Roese #define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq)) 233bc0bbf41SThomas Petazzoni #define MVPP21_ISR_RXQ_GROUP_REG(rxq) (0x5400 + 4 * (rxq)) 234bc0bbf41SThomas Petazzoni 235bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400 236bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf 237bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380 238bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7 239bc0bbf41SThomas Petazzoni 240bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf 241bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380 242bc0bbf41SThomas Petazzoni 243bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404 244bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f 245bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00 246bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8 247bc0bbf41SThomas Petazzoni 24899d4c6d3SStefan Roese #define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port)) 24999d4c6d3SStefan Roese #define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff) 25099d4c6d3SStefan Roese #define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000) 25199d4c6d3SStefan Roese #define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port)) 25299d4c6d3SStefan Roese #define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff 25399d4c6d3SStefan Roese #define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000 25499d4c6d3SStefan Roese #define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24) 25599d4c6d3SStefan Roese #define MVPP2_CAUSE_FCS_ERR_MASK BIT(25) 25699d4c6d3SStefan Roese #define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26) 25799d4c6d3SStefan Roese #define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29) 25899d4c6d3SStefan Roese #define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30) 25999d4c6d3SStefan Roese #define MVPP2_CAUSE_MISC_SUM_MASK BIT(31) 26099d4c6d3SStefan Roese #define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port)) 26199d4c6d3SStefan Roese #define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc 26299d4c6d3SStefan Roese #define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff 26399d4c6d3SStefan Roese #define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000 26499d4c6d3SStefan Roese #define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31) 26599d4c6d3SStefan Roese #define MVPP2_ISR_MISC_CAUSE_REG 0x55b0 26699d4c6d3SStefan Roese 26799d4c6d3SStefan Roese /* Buffer Manager registers */ 26899d4c6d3SStefan Roese #define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4)) 26999d4c6d3SStefan Roese #define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80 27099d4c6d3SStefan Roese #define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4)) 27199d4c6d3SStefan Roese #define MVPP2_BM_POOL_SIZE_MASK 0xfff0 27299d4c6d3SStefan Roese #define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4)) 27399d4c6d3SStefan Roese #define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0 27499d4c6d3SStefan Roese #define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4)) 27599d4c6d3SStefan Roese #define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0 27699d4c6d3SStefan Roese #define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4)) 27799d4c6d3SStefan Roese #define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4)) 27899d4c6d3SStefan Roese #define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff 27999d4c6d3SStefan Roese #define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16) 28099d4c6d3SStefan Roese #define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4)) 28199d4c6d3SStefan Roese #define MVPP2_BM_START_MASK BIT(0) 28299d4c6d3SStefan Roese #define MVPP2_BM_STOP_MASK BIT(1) 28399d4c6d3SStefan Roese #define MVPP2_BM_STATE_MASK BIT(4) 28499d4c6d3SStefan Roese #define MVPP2_BM_LOW_THRESH_OFFS 8 28599d4c6d3SStefan Roese #define MVPP2_BM_LOW_THRESH_MASK 0x7f00 28699d4c6d3SStefan Roese #define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \ 28799d4c6d3SStefan Roese MVPP2_BM_LOW_THRESH_OFFS) 28899d4c6d3SStefan Roese #define MVPP2_BM_HIGH_THRESH_OFFS 16 28999d4c6d3SStefan Roese #define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000 29099d4c6d3SStefan Roese #define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \ 29199d4c6d3SStefan Roese MVPP2_BM_HIGH_THRESH_OFFS) 29299d4c6d3SStefan Roese #define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4)) 29399d4c6d3SStefan Roese #define MVPP2_BM_RELEASED_DELAY_MASK BIT(0) 29499d4c6d3SStefan Roese #define MVPP2_BM_ALLOC_FAILED_MASK BIT(1) 29599d4c6d3SStefan Roese #define MVPP2_BM_BPPE_EMPTY_MASK BIT(2) 29699d4c6d3SStefan Roese #define MVPP2_BM_BPPE_FULL_MASK BIT(3) 29799d4c6d3SStefan Roese #define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4) 29899d4c6d3SStefan Roese #define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4)) 29999d4c6d3SStefan Roese #define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4)) 30099d4c6d3SStefan Roese #define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0) 30199d4c6d3SStefan Roese #define MVPP2_BM_VIRT_ALLOC_REG 0x6440 302c8feeb2bSThomas Petazzoni #define MVPP2_BM_ADDR_HIGH_ALLOC 0x6444 303c8feeb2bSThomas Petazzoni #define MVPP2_BM_ADDR_HIGH_PHYS_MASK 0xff 304c8feeb2bSThomas Petazzoni #define MVPP2_BM_ADDR_HIGH_VIRT_MASK 0xff00 305c8feeb2bSThomas Petazzoni #define MVPP2_BM_ADDR_HIGH_VIRT_SHIFT 8 30699d4c6d3SStefan Roese #define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4)) 30799d4c6d3SStefan Roese #define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0) 30899d4c6d3SStefan Roese #define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1) 30999d4c6d3SStefan Roese #define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2) 31099d4c6d3SStefan Roese #define MVPP2_BM_VIRT_RLS_REG 0x64c0 311c8feeb2bSThomas Petazzoni #define MVPP21_BM_MC_RLS_REG 0x64c4 31299d4c6d3SStefan Roese #define MVPP2_BM_MC_ID_MASK 0xfff 31399d4c6d3SStefan Roese #define MVPP2_BM_FORCE_RELEASE_MASK BIT(12) 314c8feeb2bSThomas Petazzoni #define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4 315c8feeb2bSThomas Petazzoni #define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff 316c8feeb2bSThomas Petazzoni #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00 317c8feeb2bSThomas Petazzoni #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8 318c8feeb2bSThomas Petazzoni #define MVPP22_BM_MC_RLS_REG 0x64d4 31999d4c6d3SStefan Roese 32099d4c6d3SStefan Roese /* TX Scheduler registers */ 32199d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000 32299d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004 32399d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_ENQ_MASK 0xff 32499d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_DISQ_OFFSET 8 32599d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_CMD_1_REG 0x8010 32699d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_PERIOD_REG 0x8018 32799d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_MTU_REG 0x801c 32899d4c6d3SStefan Roese #define MVPP2_TXP_MTU_MAX 0x7FFFF 32999d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_REFILL_REG 0x8020 33099d4c6d3SStefan Roese #define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff 33199d4c6d3SStefan Roese #define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000 33299d4c6d3SStefan Roese #define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20) 33399d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024 33499d4c6d3SStefan Roese #define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff 33599d4c6d3SStefan Roese #define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2)) 33699d4c6d3SStefan Roese #define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff 33799d4c6d3SStefan Roese #define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000 33899d4c6d3SStefan Roese #define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20) 33999d4c6d3SStefan Roese #define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2)) 34099d4c6d3SStefan Roese #define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff 34199d4c6d3SStefan Roese #define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2)) 34299d4c6d3SStefan Roese #define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff 34399d4c6d3SStefan Roese 34499d4c6d3SStefan Roese /* TX general registers */ 34599d4c6d3SStefan Roese #define MVPP2_TX_SNOOP_REG 0x8800 34699d4c6d3SStefan Roese #define MVPP2_TX_PORT_FLUSH_REG 0x8810 34799d4c6d3SStefan Roese #define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port)) 34899d4c6d3SStefan Roese 34999d4c6d3SStefan Roese /* LMS registers */ 35099d4c6d3SStefan Roese #define MVPP2_SRC_ADDR_MIDDLE 0x24 35199d4c6d3SStefan Roese #define MVPP2_SRC_ADDR_HIGH 0x28 35299d4c6d3SStefan Roese #define MVPP2_PHY_AN_CFG0_REG 0x34 35399d4c6d3SStefan Roese #define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7) 35499d4c6d3SStefan Roese #define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c 35599d4c6d3SStefan Roese #define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27 35699d4c6d3SStefan Roese 35799d4c6d3SStefan Roese /* Per-port registers */ 35899d4c6d3SStefan Roese #define MVPP2_GMAC_CTRL_0_REG 0x0 35999d4c6d3SStefan Roese #define MVPP2_GMAC_PORT_EN_MASK BIT(0) 36031aa1e38SStefan Roese #define MVPP2_GMAC_PORT_TYPE_MASK BIT(1) 36199d4c6d3SStefan Roese #define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2 36299d4c6d3SStefan Roese #define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc 36399d4c6d3SStefan Roese #define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15) 36499d4c6d3SStefan Roese #define MVPP2_GMAC_CTRL_1_REG 0x4 36599d4c6d3SStefan Roese #define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1) 36699d4c6d3SStefan Roese #define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5) 36799d4c6d3SStefan Roese #define MVPP2_GMAC_PCS_LB_EN_BIT 6 36899d4c6d3SStefan Roese #define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6) 36999d4c6d3SStefan Roese #define MVPP2_GMAC_SA_LOW_OFFS 7 37099d4c6d3SStefan Roese #define MVPP2_GMAC_CTRL_2_REG 0x8 37199d4c6d3SStefan Roese #define MVPP2_GMAC_INBAND_AN_MASK BIT(0) 37231aa1e38SStefan Roese #define MVPP2_GMAC_SGMII_MODE_MASK BIT(0) 37399d4c6d3SStefan Roese #define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3) 37499d4c6d3SStefan Roese #define MVPP2_GMAC_PORT_RGMII_MASK BIT(4) 37531aa1e38SStefan Roese #define MVPP2_GMAC_PORT_DIS_PADING_MASK BIT(5) 37699d4c6d3SStefan Roese #define MVPP2_GMAC_PORT_RESET_MASK BIT(6) 37731aa1e38SStefan Roese #define MVPP2_GMAC_CLK_125_BYPS_EN_MASK BIT(9) 37899d4c6d3SStefan Roese #define MVPP2_GMAC_AUTONEG_CONFIG 0xc 37999d4c6d3SStefan Roese #define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0) 38099d4c6d3SStefan Roese #define MVPP2_GMAC_FORCE_LINK_PASS BIT(1) 38131aa1e38SStefan Roese #define MVPP2_GMAC_EN_PCS_AN BIT(2) 38231aa1e38SStefan Roese #define MVPP2_GMAC_AN_BYPASS_EN BIT(3) 38399d4c6d3SStefan Roese #define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5) 38499d4c6d3SStefan Roese #define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6) 38599d4c6d3SStefan Roese #define MVPP2_GMAC_AN_SPEED_EN BIT(7) 38699d4c6d3SStefan Roese #define MVPP2_GMAC_FC_ADV_EN BIT(9) 38731aa1e38SStefan Roese #define MVPP2_GMAC_EN_FC_AN BIT(11) 38899d4c6d3SStefan Roese #define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12) 38999d4c6d3SStefan Roese #define MVPP2_GMAC_AN_DUPLEX_EN BIT(13) 39031aa1e38SStefan Roese #define MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG BIT(15) 39199d4c6d3SStefan Roese #define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c 39299d4c6d3SStefan Roese #define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6 39399d4c6d3SStefan Roese #define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0 39499d4c6d3SStefan Roese #define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \ 39599d4c6d3SStefan Roese MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK) 39631aa1e38SStefan Roese #define MVPP2_GMAC_CTRL_4_REG 0x90 39731aa1e38SStefan Roese #define MVPP2_GMAC_CTRL4_EXT_PIN_GMII_SEL_MASK BIT(0) 39831aa1e38SStefan Roese #define MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK BIT(5) 39931aa1e38SStefan Roese #define MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK BIT(6) 40031aa1e38SStefan Roese #define MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK BIT(7) 40199d4c6d3SStefan Roese 40231aa1e38SStefan Roese /* 40331aa1e38SStefan Roese * Per-port XGMAC registers. PPv2.2 only, only for GOP port 0, 40431aa1e38SStefan Roese * relative to port->base. 40531aa1e38SStefan Roese */ 40631aa1e38SStefan Roese 40731aa1e38SStefan Roese /* Port Mac Control0 */ 40831aa1e38SStefan Roese #define MVPP22_XLG_CTRL0_REG 0x100 40931aa1e38SStefan Roese #define MVPP22_XLG_PORT_EN BIT(0) 41031aa1e38SStefan Roese #define MVPP22_XLG_MAC_RESETN BIT(1) 41131aa1e38SStefan Roese #define MVPP22_XLG_RX_FC_EN BIT(7) 41231aa1e38SStefan Roese #define MVPP22_XLG_MIBCNT_DIS BIT(13) 41331aa1e38SStefan Roese /* Port Mac Control1 */ 41431aa1e38SStefan Roese #define MVPP22_XLG_CTRL1_REG 0x104 41531aa1e38SStefan Roese #define MVPP22_XLG_MAX_RX_SIZE_OFFS 0 41631aa1e38SStefan Roese #define MVPP22_XLG_MAX_RX_SIZE_MASK 0x1fff 41731aa1e38SStefan Roese /* Port Interrupt Mask */ 41831aa1e38SStefan Roese #define MVPP22_XLG_INTERRUPT_MASK_REG 0x118 41931aa1e38SStefan Roese #define MVPP22_XLG_INTERRUPT_LINK_CHANGE BIT(1) 42031aa1e38SStefan Roese /* Port Mac Control3 */ 42131aa1e38SStefan Roese #define MVPP22_XLG_CTRL3_REG 0x11c 42231aa1e38SStefan Roese #define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13) 42331aa1e38SStefan Roese #define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13) 42431aa1e38SStefan Roese #define MVPP22_XLG_CTRL3_MACMODESELECT_10GMAC (1 << 13) 42531aa1e38SStefan Roese /* Port Mac Control4 */ 42631aa1e38SStefan Roese #define MVPP22_XLG_CTRL4_REG 0x184 42731aa1e38SStefan Roese #define MVPP22_XLG_FORWARD_802_3X_FC_EN BIT(5) 42831aa1e38SStefan Roese #define MVPP22_XLG_FORWARD_PFC_EN BIT(6) 42931aa1e38SStefan Roese #define MVPP22_XLG_MODE_DMA_1G BIT(12) 43031aa1e38SStefan Roese #define MVPP22_XLG_EN_IDLE_CHECK_FOR_LINK BIT(14) 43131aa1e38SStefan Roese 43231aa1e38SStefan Roese /* XPCS registers */ 43331aa1e38SStefan Roese 43431aa1e38SStefan Roese /* Global Configuration 0 */ 43531aa1e38SStefan Roese #define MVPP22_XPCS_GLOBAL_CFG_0_REG 0x0 43631aa1e38SStefan Roese #define MVPP22_XPCS_PCSRESET BIT(0) 43731aa1e38SStefan Roese #define MVPP22_XPCS_PCSMODE_OFFS 3 43831aa1e38SStefan Roese #define MVPP22_XPCS_PCSMODE_MASK (0x3 << \ 43931aa1e38SStefan Roese MVPP22_XPCS_PCSMODE_OFFS) 44031aa1e38SStefan Roese #define MVPP22_XPCS_LANEACTIVE_OFFS 5 44131aa1e38SStefan Roese #define MVPP22_XPCS_LANEACTIVE_MASK (0x3 << \ 44231aa1e38SStefan Roese MVPP22_XPCS_LANEACTIVE_OFFS) 44331aa1e38SStefan Roese 44431aa1e38SStefan Roese /* MPCS registers */ 44531aa1e38SStefan Roese 44631aa1e38SStefan Roese #define PCS40G_COMMON_CONTROL 0x14 447e09d0c83SStefan Chulski #define FORWARD_ERROR_CORRECTION_MASK BIT(10) 44831aa1e38SStefan Roese 44931aa1e38SStefan Roese #define PCS_CLOCK_RESET 0x14c 45031aa1e38SStefan Roese #define TX_SD_CLK_RESET_MASK BIT(0) 45131aa1e38SStefan Roese #define RX_SD_CLK_RESET_MASK BIT(1) 45231aa1e38SStefan Roese #define MAC_CLK_RESET_MASK BIT(2) 45331aa1e38SStefan Roese #define CLK_DIVISION_RATIO_OFFS 4 45431aa1e38SStefan Roese #define CLK_DIVISION_RATIO_MASK (0x7 << CLK_DIVISION_RATIO_OFFS) 45531aa1e38SStefan Roese #define CLK_DIV_PHASE_SET_MASK BIT(11) 45631aa1e38SStefan Roese 45731aa1e38SStefan Roese /* System Soft Reset 1 */ 45831aa1e38SStefan Roese #define GOP_SOFT_RESET_1_REG 0x108 45931aa1e38SStefan Roese #define NETC_GOP_SOFT_RESET_OFFS 6 46031aa1e38SStefan Roese #define NETC_GOP_SOFT_RESET_MASK (0x1 << \ 46131aa1e38SStefan Roese NETC_GOP_SOFT_RESET_OFFS) 46231aa1e38SStefan Roese 46331aa1e38SStefan Roese /* Ports Control 0 */ 46431aa1e38SStefan Roese #define NETCOMP_PORTS_CONTROL_0_REG 0x110 46531aa1e38SStefan Roese #define NETC_BUS_WIDTH_SELECT_OFFS 1 46631aa1e38SStefan Roese #define NETC_BUS_WIDTH_SELECT_MASK (0x1 << \ 46731aa1e38SStefan Roese NETC_BUS_WIDTH_SELECT_OFFS) 46831aa1e38SStefan Roese #define NETC_GIG_RX_DATA_SAMPLE_OFFS 29 46931aa1e38SStefan Roese #define NETC_GIG_RX_DATA_SAMPLE_MASK (0x1 << \ 47031aa1e38SStefan Roese NETC_GIG_RX_DATA_SAMPLE_OFFS) 47131aa1e38SStefan Roese #define NETC_CLK_DIV_PHASE_OFFS 31 47231aa1e38SStefan Roese #define NETC_CLK_DIV_PHASE_MASK (0x1 << NETC_CLK_DIV_PHASE_OFFS) 47331aa1e38SStefan Roese /* Ports Control 1 */ 47431aa1e38SStefan Roese #define NETCOMP_PORTS_CONTROL_1_REG 0x114 47531aa1e38SStefan Roese #define NETC_PORTS_ACTIVE_OFFSET(p) (0 + p) 47631aa1e38SStefan Roese #define NETC_PORTS_ACTIVE_MASK(p) (0x1 << \ 47731aa1e38SStefan Roese NETC_PORTS_ACTIVE_OFFSET(p)) 47831aa1e38SStefan Roese #define NETC_PORT_GIG_RF_RESET_OFFS(p) (28 + p) 47931aa1e38SStefan Roese #define NETC_PORT_GIG_RF_RESET_MASK(p) (0x1 << \ 48031aa1e38SStefan Roese NETC_PORT_GIG_RF_RESET_OFFS(p)) 48131aa1e38SStefan Roese #define NETCOMP_CONTROL_0_REG 0x120 48231aa1e38SStefan Roese #define NETC_GBE_PORT0_SGMII_MODE_OFFS 0 48331aa1e38SStefan Roese #define NETC_GBE_PORT0_SGMII_MODE_MASK (0x1 << \ 48431aa1e38SStefan Roese NETC_GBE_PORT0_SGMII_MODE_OFFS) 48531aa1e38SStefan Roese #define NETC_GBE_PORT1_SGMII_MODE_OFFS 1 48631aa1e38SStefan Roese #define NETC_GBE_PORT1_SGMII_MODE_MASK (0x1 << \ 48731aa1e38SStefan Roese NETC_GBE_PORT1_SGMII_MODE_OFFS) 48831aa1e38SStefan Roese #define NETC_GBE_PORT1_MII_MODE_OFFS 2 48931aa1e38SStefan Roese #define NETC_GBE_PORT1_MII_MODE_MASK (0x1 << \ 49031aa1e38SStefan Roese NETC_GBE_PORT1_MII_MODE_OFFS) 49131aa1e38SStefan Roese 49231aa1e38SStefan Roese #define MVPP22_SMI_MISC_CFG_REG (MVPP22_SMI + 0x04) 4937c7311f1SThomas Petazzoni #define MVPP22_SMI_POLLING_EN BIT(10) 4947c7311f1SThomas Petazzoni 49531aa1e38SStefan Roese #define MVPP22_SMI_PHY_ADDR_REG(port) (MVPP22_SMI + 0x04 + \ 49631aa1e38SStefan Roese (0x4 * (port))) 49726a5278cSThomas Petazzoni 49899d4c6d3SStefan Roese #define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff 49999d4c6d3SStefan Roese 50099d4c6d3SStefan Roese /* Descriptor ring Macros */ 50199d4c6d3SStefan Roese #define MVPP2_QUEUE_NEXT_DESC(q, index) \ 50299d4c6d3SStefan Roese (((index) < (q)->last_desc) ? ((index) + 1) : 0) 50399d4c6d3SStefan Roese 50499d4c6d3SStefan Roese /* SMI: 0xc0054 -> offset 0x54 to lms_base */ 5050a61e9adSStefan Roese #define MVPP21_SMI 0x0054 5060a61e9adSStefan Roese /* PP2.2: SMI: 0x12a200 -> offset 0x1200 to iface_base */ 5070a61e9adSStefan Roese #define MVPP22_SMI 0x1200 50899d4c6d3SStefan Roese #define MVPP2_PHY_REG_MASK 0x1f 50999d4c6d3SStefan Roese /* SMI register fields */ 51099d4c6d3SStefan Roese #define MVPP2_SMI_DATA_OFFS 0 /* Data */ 51199d4c6d3SStefan Roese #define MVPP2_SMI_DATA_MASK (0xffff << MVPP2_SMI_DATA_OFFS) 51299d4c6d3SStefan Roese #define MVPP2_SMI_DEV_ADDR_OFFS 16 /* PHY device address */ 51399d4c6d3SStefan Roese #define MVPP2_SMI_REG_ADDR_OFFS 21 /* PHY device reg addr*/ 51499d4c6d3SStefan Roese #define MVPP2_SMI_OPCODE_OFFS 26 /* Write/Read opcode */ 51599d4c6d3SStefan Roese #define MVPP2_SMI_OPCODE_READ (1 << MVPP2_SMI_OPCODE_OFFS) 51699d4c6d3SStefan Roese #define MVPP2_SMI_READ_VALID (1 << 27) /* Read Valid */ 51799d4c6d3SStefan Roese #define MVPP2_SMI_BUSY (1 << 28) /* Busy */ 51899d4c6d3SStefan Roese 51999d4c6d3SStefan Roese #define MVPP2_PHY_ADDR_MASK 0x1f 52099d4c6d3SStefan Roese #define MVPP2_PHY_REG_MASK 0x1f 52199d4c6d3SStefan Roese 52231aa1e38SStefan Roese /* Additional PPv2.2 offsets */ 52331aa1e38SStefan Roese #define MVPP22_MPCS 0x007000 52431aa1e38SStefan Roese #define MVPP22_XPCS 0x007400 52531aa1e38SStefan Roese #define MVPP22_PORT_BASE 0x007e00 52631aa1e38SStefan Roese #define MVPP22_PORT_OFFSET 0x001000 52731aa1e38SStefan Roese #define MVPP22_RFU1 0x318000 52831aa1e38SStefan Roese 52931aa1e38SStefan Roese /* Maximum number of ports */ 53031aa1e38SStefan Roese #define MVPP22_GOP_MAC_NUM 4 53131aa1e38SStefan Roese 53231aa1e38SStefan Roese /* Sets the field located at the specified in data */ 53331aa1e38SStefan Roese #define MVPP2_RGMII_TX_FIFO_MIN_TH 0x41 53431aa1e38SStefan Roese #define MVPP2_SGMII_TX_FIFO_MIN_TH 0x5 53531aa1e38SStefan Roese #define MVPP2_SGMII2_5_TX_FIFO_MIN_TH 0xb 53631aa1e38SStefan Roese 53731aa1e38SStefan Roese /* Net Complex */ 53831aa1e38SStefan Roese enum mv_netc_topology { 53931aa1e38SStefan Roese MV_NETC_GE_MAC2_SGMII = BIT(0), 54031aa1e38SStefan Roese MV_NETC_GE_MAC3_SGMII = BIT(1), 54131aa1e38SStefan Roese MV_NETC_GE_MAC3_RGMII = BIT(2), 54231aa1e38SStefan Roese }; 54331aa1e38SStefan Roese 54431aa1e38SStefan Roese enum mv_netc_phase { 54531aa1e38SStefan Roese MV_NETC_FIRST_PHASE, 54631aa1e38SStefan Roese MV_NETC_SECOND_PHASE, 54731aa1e38SStefan Roese }; 54831aa1e38SStefan Roese 54931aa1e38SStefan Roese enum mv_netc_sgmii_xmi_mode { 55031aa1e38SStefan Roese MV_NETC_GBE_SGMII, 55131aa1e38SStefan Roese MV_NETC_GBE_XMII, 55231aa1e38SStefan Roese }; 55331aa1e38SStefan Roese 55431aa1e38SStefan Roese enum mv_netc_mii_mode { 55531aa1e38SStefan Roese MV_NETC_GBE_RGMII, 55631aa1e38SStefan Roese MV_NETC_GBE_MII, 55731aa1e38SStefan Roese }; 55831aa1e38SStefan Roese 55931aa1e38SStefan Roese enum mv_netc_lanes { 56031aa1e38SStefan Roese MV_NETC_LANE_23, 56131aa1e38SStefan Roese MV_NETC_LANE_45, 56231aa1e38SStefan Roese }; 56331aa1e38SStefan Roese 56499d4c6d3SStefan Roese /* Various constants */ 56599d4c6d3SStefan Roese 56699d4c6d3SStefan Roese /* Coalescing */ 56799d4c6d3SStefan Roese #define MVPP2_TXDONE_COAL_PKTS_THRESH 15 56899d4c6d3SStefan Roese #define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL 56999d4c6d3SStefan Roese #define MVPP2_RX_COAL_PKTS 32 57099d4c6d3SStefan Roese #define MVPP2_RX_COAL_USEC 100 57199d4c6d3SStefan Roese 57299d4c6d3SStefan Roese /* The two bytes Marvell header. Either contains a special value used 57399d4c6d3SStefan Roese * by Marvell switches when a specific hardware mode is enabled (not 57499d4c6d3SStefan Roese * supported by this driver) or is filled automatically by zeroes on 57599d4c6d3SStefan Roese * the RX side. Those two bytes being at the front of the Ethernet 57699d4c6d3SStefan Roese * header, they allow to have the IP header aligned on a 4 bytes 57799d4c6d3SStefan Roese * boundary automatically: the hardware skips those two bytes on its 57899d4c6d3SStefan Roese * own. 57999d4c6d3SStefan Roese */ 58099d4c6d3SStefan Roese #define MVPP2_MH_SIZE 2 58199d4c6d3SStefan Roese #define MVPP2_ETH_TYPE_LEN 2 58299d4c6d3SStefan Roese #define MVPP2_PPPOE_HDR_SIZE 8 58399d4c6d3SStefan Roese #define MVPP2_VLAN_TAG_LEN 4 58499d4c6d3SStefan Roese 58599d4c6d3SStefan Roese /* Lbtd 802.3 type */ 58699d4c6d3SStefan Roese #define MVPP2_IP_LBDT_TYPE 0xfffa 58799d4c6d3SStefan Roese 58899d4c6d3SStefan Roese #define MVPP2_CPU_D_CACHE_LINE_SIZE 32 58999d4c6d3SStefan Roese #define MVPP2_TX_CSUM_MAX_SIZE 9800 59099d4c6d3SStefan Roese 59199d4c6d3SStefan Roese /* Timeout constants */ 59299d4c6d3SStefan Roese #define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000 59399d4c6d3SStefan Roese #define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000 59499d4c6d3SStefan Roese 59599d4c6d3SStefan Roese #define MVPP2_TX_MTU_MAX 0x7ffff 59699d4c6d3SStefan Roese 59799d4c6d3SStefan Roese /* Maximum number of T-CONTs of PON port */ 59899d4c6d3SStefan Roese #define MVPP2_MAX_TCONT 16 59999d4c6d3SStefan Roese 60099d4c6d3SStefan Roese /* Maximum number of supported ports */ 60199d4c6d3SStefan Roese #define MVPP2_MAX_PORTS 4 60299d4c6d3SStefan Roese 60399d4c6d3SStefan Roese /* Maximum number of TXQs used by single port */ 60499d4c6d3SStefan Roese #define MVPP2_MAX_TXQ 8 60599d4c6d3SStefan Roese 60699d4c6d3SStefan Roese /* Default number of TXQs in use */ 60799d4c6d3SStefan Roese #define MVPP2_DEFAULT_TXQ 1 60899d4c6d3SStefan Roese 60999d4c6d3SStefan Roese /* Dfault number of RXQs in use */ 61099d4c6d3SStefan Roese #define MVPP2_DEFAULT_RXQ 1 61199d4c6d3SStefan Roese #define CONFIG_MV_ETH_RXQ 8 /* increment by 8 */ 61299d4c6d3SStefan Roese 61399d4c6d3SStefan Roese /* Max number of Rx descriptors */ 61499d4c6d3SStefan Roese #define MVPP2_MAX_RXD 16 61599d4c6d3SStefan Roese 61699d4c6d3SStefan Roese /* Max number of Tx descriptors */ 61799d4c6d3SStefan Roese #define MVPP2_MAX_TXD 16 61899d4c6d3SStefan Roese 61999d4c6d3SStefan Roese /* Amount of Tx descriptors that can be reserved at once by CPU */ 620*f0e970fdSStefan Chulski #define MVPP2_CPU_DESC_CHUNK 16 62199d4c6d3SStefan Roese 62299d4c6d3SStefan Roese /* Max number of Tx descriptors in each aggregated queue */ 623*f0e970fdSStefan Chulski #define MVPP2_AGGR_TXQ_SIZE 16 62499d4c6d3SStefan Roese 62599d4c6d3SStefan Roese /* Descriptor aligned size */ 62699d4c6d3SStefan Roese #define MVPP2_DESC_ALIGNED_SIZE 32 62799d4c6d3SStefan Roese 62899d4c6d3SStefan Roese /* Descriptor alignment mask */ 62999d4c6d3SStefan Roese #define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1) 63099d4c6d3SStefan Roese 63199d4c6d3SStefan Roese /* RX FIFO constants */ 632ff572c6dSStefan Roese #define MVPP21_RX_FIFO_PORT_DATA_SIZE 0x2000 633ff572c6dSStefan Roese #define MVPP21_RX_FIFO_PORT_ATTR_SIZE 0x80 634ff572c6dSStefan Roese #define MVPP22_RX_FIFO_10GB_PORT_DATA_SIZE 0x8000 635ff572c6dSStefan Roese #define MVPP22_RX_FIFO_2_5GB_PORT_DATA_SIZE 0x2000 636ff572c6dSStefan Roese #define MVPP22_RX_FIFO_1GB_PORT_DATA_SIZE 0x1000 637ff572c6dSStefan Roese #define MVPP22_RX_FIFO_10GB_PORT_ATTR_SIZE 0x200 638ff572c6dSStefan Roese #define MVPP22_RX_FIFO_2_5GB_PORT_ATTR_SIZE 0x80 639ff572c6dSStefan Roese #define MVPP22_RX_FIFO_1GB_PORT_ATTR_SIZE 0x40 64099d4c6d3SStefan Roese #define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80 64199d4c6d3SStefan Roese 642ff572c6dSStefan Roese /* TX general registers */ 643ff572c6dSStefan Roese #define MVPP22_TX_FIFO_SIZE_REG(eth_tx_port) (0x8860 + ((eth_tx_port) << 2)) 644ff572c6dSStefan Roese #define MVPP22_TX_FIFO_SIZE_MASK 0xf 645ff572c6dSStefan Roese 646ff572c6dSStefan Roese /* TX FIFO constants */ 647ff572c6dSStefan Roese #define MVPP2_TX_FIFO_DATA_SIZE_10KB 0xa 648ff572c6dSStefan Roese #define MVPP2_TX_FIFO_DATA_SIZE_3KB 0x3 649ff572c6dSStefan Roese 65099d4c6d3SStefan Roese /* RX buffer constants */ 65199d4c6d3SStefan Roese #define MVPP2_SKB_SHINFO_SIZE \ 65299d4c6d3SStefan Roese 0 65399d4c6d3SStefan Roese 65499d4c6d3SStefan Roese #define MVPP2_RX_PKT_SIZE(mtu) \ 65599d4c6d3SStefan Roese ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \ 65699d4c6d3SStefan Roese ETH_HLEN + ETH_FCS_LEN, MVPP2_CPU_D_CACHE_LINE_SIZE) 65799d4c6d3SStefan Roese 65899d4c6d3SStefan Roese #define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD) 65999d4c6d3SStefan Roese #define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE) 66099d4c6d3SStefan Roese #define MVPP2_RX_MAX_PKT_SIZE(total_size) \ 66199d4c6d3SStefan Roese ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE) 66299d4c6d3SStefan Roese 66399d4c6d3SStefan Roese #define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8) 66499d4c6d3SStefan Roese 66599d4c6d3SStefan Roese /* IPv6 max L3 address size */ 66699d4c6d3SStefan Roese #define MVPP2_MAX_L3_ADDR_SIZE 16 66799d4c6d3SStefan Roese 66899d4c6d3SStefan Roese /* Port flags */ 66999d4c6d3SStefan Roese #define MVPP2_F_LOOPBACK BIT(0) 67099d4c6d3SStefan Roese 67199d4c6d3SStefan Roese /* Marvell tag types */ 67299d4c6d3SStefan Roese enum mvpp2_tag_type { 67399d4c6d3SStefan Roese MVPP2_TAG_TYPE_NONE = 0, 67499d4c6d3SStefan Roese MVPP2_TAG_TYPE_MH = 1, 67599d4c6d3SStefan Roese MVPP2_TAG_TYPE_DSA = 2, 67699d4c6d3SStefan Roese MVPP2_TAG_TYPE_EDSA = 3, 67799d4c6d3SStefan Roese MVPP2_TAG_TYPE_VLAN = 4, 67899d4c6d3SStefan Roese MVPP2_TAG_TYPE_LAST = 5 67999d4c6d3SStefan Roese }; 68099d4c6d3SStefan Roese 68199d4c6d3SStefan Roese /* Parser constants */ 68299d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_SRAM_SIZE 256 68399d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_WORDS 6 68499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_WORDS 4 68599d4c6d3SStefan Roese #define MVPP2_PRS_FLOW_ID_SIZE 64 68699d4c6d3SStefan Roese #define MVPP2_PRS_FLOW_ID_MASK 0x3f 68799d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_ENTRY_INVALID 1 68899d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5) 68999d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_HEAD 0x40 69099d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_HEAD_MASK 0xf0 69199d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_MC 0xe0 69299d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_MC_MASK 0xf0 69399d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_BC_MASK 0xff 69499d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_IHL 0x5 69599d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_IHL_MASK 0xf 69699d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_MC 0xff 69799d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_MC_MASK 0xff 69899d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_HOP_MASK 0xff 69999d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_PROTO_MASK 0xff 70099d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f 70199d4c6d3SStefan Roese #define MVPP2_PRS_DBL_VLANS_MAX 100 70299d4c6d3SStefan Roese 70399d4c6d3SStefan Roese /* Tcam structure: 70499d4c6d3SStefan Roese * - lookup ID - 4 bits 70599d4c6d3SStefan Roese * - port ID - 1 byte 70699d4c6d3SStefan Roese * - additional information - 1 byte 70799d4c6d3SStefan Roese * - header data - 8 bytes 70899d4c6d3SStefan Roese * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0). 70999d4c6d3SStefan Roese */ 71099d4c6d3SStefan Roese #define MVPP2_PRS_AI_BITS 8 71199d4c6d3SStefan Roese #define MVPP2_PRS_PORT_MASK 0xff 71299d4c6d3SStefan Roese #define MVPP2_PRS_LU_MASK 0xf 71399d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DATA_BYTE(offs) \ 71499d4c6d3SStefan Roese (((offs) - ((offs) % 2)) * 2 + ((offs) % 2)) 71599d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \ 71699d4c6d3SStefan Roese (((offs) * 2) - ((offs) % 2) + 2) 71799d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_AI_BYTE 16 71899d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_PORT_BYTE 17 71999d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_LU_BYTE 20 72099d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2) 72199d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_INV_WORD 5 72299d4c6d3SStefan Roese /* Tcam entries ID */ 72399d4c6d3SStefan Roese #define MVPP2_PE_DROP_ALL 0 72499d4c6d3SStefan Roese #define MVPP2_PE_FIRST_FREE_TID 1 72599d4c6d3SStefan Roese #define MVPP2_PE_LAST_FREE_TID (MVPP2_PRS_TCAM_SRAM_SIZE - 31) 72699d4c6d3SStefan Roese #define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30) 72799d4c6d3SStefan Roese #define MVPP2_PE_MAC_MC_IP6 (MVPP2_PRS_TCAM_SRAM_SIZE - 29) 72899d4c6d3SStefan Roese #define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28) 72999d4c6d3SStefan Roese #define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 27) 73099d4c6d3SStefan Roese #define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 26) 73199d4c6d3SStefan Roese #define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 19) 73299d4c6d3SStefan Roese #define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18) 73399d4c6d3SStefan Roese #define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17) 73499d4c6d3SStefan Roese #define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16) 73599d4c6d3SStefan Roese #define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15) 73699d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14) 73799d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 13) 73899d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 12) 73999d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 11) 74099d4c6d3SStefan Roese #define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 10) 74199d4c6d3SStefan Roese #define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 9) 74299d4c6d3SStefan Roese #define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 8) 74399d4c6d3SStefan Roese #define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 7) 74499d4c6d3SStefan Roese #define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 6) 74599d4c6d3SStefan Roese #define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 5) 74699d4c6d3SStefan Roese #define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 4) 74799d4c6d3SStefan Roese #define MVPP2_PE_MAC_MC_ALL (MVPP2_PRS_TCAM_SRAM_SIZE - 3) 74899d4c6d3SStefan Roese #define MVPP2_PE_MAC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2) 74999d4c6d3SStefan Roese #define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1) 75099d4c6d3SStefan Roese 75199d4c6d3SStefan Roese /* Sram structure 75299d4c6d3SStefan Roese * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0). 75399d4c6d3SStefan Roese */ 75499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_OFFS 0 75599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_WORD 0 75699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32 75799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_CTRL_WORD 1 75899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_CTRL_BITS 32 75999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_SHIFT_OFFS 64 76099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72 76199d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_OFFS 73 76299d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_BITS 8 76399d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_MASK 0xff 76499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81 76599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82 76699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7 76799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_L3 1 76899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_L4 4 76999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85 77099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3 77199d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1 77299d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2 77399d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3 77499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87 77599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2 77699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3 77799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0 77899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2 77999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3 78099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89 78199d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_OFFS 90 78299d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98 78399d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_CTRL_BITS 8 78499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_MASK 0xff 78599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106 78699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf 78799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_LU_DONE_BIT 110 78899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_LU_GEN_BIT 111 78999d4c6d3SStefan Roese 79099d4c6d3SStefan Roese /* Sram result info bits assignment */ 79199d4c6d3SStefan Roese #define MVPP2_PRS_RI_MAC_ME_MASK 0x1 79299d4c6d3SStefan Roese #define MVPP2_PRS_RI_DSA_MASK 0x2 793c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3)) 794c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_VLAN_NONE 0x0 79599d4c6d3SStefan Roese #define MVPP2_PRS_RI_VLAN_SINGLE BIT(2) 79699d4c6d3SStefan Roese #define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3) 79799d4c6d3SStefan Roese #define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3)) 79899d4c6d3SStefan Roese #define MVPP2_PRS_RI_CPU_CODE_MASK 0x70 79999d4c6d3SStefan Roese #define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4) 800c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10)) 801c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L2_UCAST 0x0 80299d4c6d3SStefan Roese #define MVPP2_PRS_RI_L2_MCAST BIT(9) 80399d4c6d3SStefan Roese #define MVPP2_PRS_RI_L2_BCAST BIT(10) 80499d4c6d3SStefan Roese #define MVPP2_PRS_RI_PPPOE_MASK 0x800 805c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14)) 806c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_UN 0x0 80799d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP4 BIT(12) 80899d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP4_OPT BIT(13) 80999d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13)) 81099d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP6 BIT(14) 81199d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14)) 81299d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14)) 813c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16)) 814c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_UCAST 0x0 81599d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_MCAST BIT(15) 81699d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16)) 81799d4c6d3SStefan Roese #define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000 81899d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF3_MASK 0x300000 81999d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21) 82099d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000 82199d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_TCP BIT(22) 82299d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_UDP BIT(23) 82399d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23)) 82499d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF7_MASK 0x60000000 82599d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29) 82699d4c6d3SStefan Roese #define MVPP2_PRS_RI_DROP_MASK 0x80000000 82799d4c6d3SStefan Roese 82899d4c6d3SStefan Roese /* Sram additional info bits assignment */ 82999d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0) 83099d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0) 83199d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1) 83299d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2) 83399d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3) 83499d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4) 83599d4c6d3SStefan Roese #define MVPP2_PRS_SINGLE_VLAN_AI 0 83699d4c6d3SStefan Roese #define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7) 83799d4c6d3SStefan Roese 83899d4c6d3SStefan Roese /* DSA/EDSA type */ 83999d4c6d3SStefan Roese #define MVPP2_PRS_TAGGED true 84099d4c6d3SStefan Roese #define MVPP2_PRS_UNTAGGED false 84199d4c6d3SStefan Roese #define MVPP2_PRS_EDSA true 84299d4c6d3SStefan Roese #define MVPP2_PRS_DSA false 84399d4c6d3SStefan Roese 84499d4c6d3SStefan Roese /* MAC entries, shadow udf */ 84599d4c6d3SStefan Roese enum mvpp2_prs_udf { 84699d4c6d3SStefan Roese MVPP2_PRS_UDF_MAC_DEF, 84799d4c6d3SStefan Roese MVPP2_PRS_UDF_MAC_RANGE, 84899d4c6d3SStefan Roese MVPP2_PRS_UDF_L2_DEF, 84999d4c6d3SStefan Roese MVPP2_PRS_UDF_L2_DEF_COPY, 85099d4c6d3SStefan Roese MVPP2_PRS_UDF_L2_USER, 85199d4c6d3SStefan Roese }; 85299d4c6d3SStefan Roese 85399d4c6d3SStefan Roese /* Lookup ID */ 85499d4c6d3SStefan Roese enum mvpp2_prs_lookup { 85599d4c6d3SStefan Roese MVPP2_PRS_LU_MH, 85699d4c6d3SStefan Roese MVPP2_PRS_LU_MAC, 85799d4c6d3SStefan Roese MVPP2_PRS_LU_DSA, 85899d4c6d3SStefan Roese MVPP2_PRS_LU_VLAN, 85999d4c6d3SStefan Roese MVPP2_PRS_LU_L2, 86099d4c6d3SStefan Roese MVPP2_PRS_LU_PPPOE, 86199d4c6d3SStefan Roese MVPP2_PRS_LU_IP4, 86299d4c6d3SStefan Roese MVPP2_PRS_LU_IP6, 86399d4c6d3SStefan Roese MVPP2_PRS_LU_FLOWS, 86499d4c6d3SStefan Roese MVPP2_PRS_LU_LAST, 86599d4c6d3SStefan Roese }; 86699d4c6d3SStefan Roese 86799d4c6d3SStefan Roese /* L3 cast enum */ 86899d4c6d3SStefan Roese enum mvpp2_prs_l3_cast { 86999d4c6d3SStefan Roese MVPP2_PRS_L3_UNI_CAST, 87099d4c6d3SStefan Roese MVPP2_PRS_L3_MULTI_CAST, 87199d4c6d3SStefan Roese MVPP2_PRS_L3_BROAD_CAST 87299d4c6d3SStefan Roese }; 87399d4c6d3SStefan Roese 87499d4c6d3SStefan Roese /* Classifier constants */ 87599d4c6d3SStefan Roese #define MVPP2_CLS_FLOWS_TBL_SIZE 512 87699d4c6d3SStefan Roese #define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3 87799d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_SIZE 64 87899d4c6d3SStefan Roese 87999d4c6d3SStefan Roese /* BM constants */ 88099d4c6d3SStefan Roese #define MVPP2_BM_POOLS_NUM 1 88199d4c6d3SStefan Roese #define MVPP2_BM_LONG_BUF_NUM 16 88299d4c6d3SStefan Roese #define MVPP2_BM_SHORT_BUF_NUM 16 88399d4c6d3SStefan Roese #define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4) 88499d4c6d3SStefan Roese #define MVPP2_BM_POOL_PTR_ALIGN 128 88599d4c6d3SStefan Roese #define MVPP2_BM_SWF_LONG_POOL(port) 0 88699d4c6d3SStefan Roese 88799d4c6d3SStefan Roese /* BM cookie (32 bits) definition */ 88899d4c6d3SStefan Roese #define MVPP2_BM_COOKIE_POOL_OFFS 8 88999d4c6d3SStefan Roese #define MVPP2_BM_COOKIE_CPU_OFFS 24 89099d4c6d3SStefan Roese 89199d4c6d3SStefan Roese /* BM short pool packet size 89299d4c6d3SStefan Roese * These value assure that for SWF the total number 89399d4c6d3SStefan Roese * of bytes allocated for each buffer will be 512 89499d4c6d3SStefan Roese */ 89599d4c6d3SStefan Roese #define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(512) 89699d4c6d3SStefan Roese 89799d4c6d3SStefan Roese enum mvpp2_bm_type { 89899d4c6d3SStefan Roese MVPP2_BM_FREE, 89999d4c6d3SStefan Roese MVPP2_BM_SWF_LONG, 90099d4c6d3SStefan Roese MVPP2_BM_SWF_SHORT 90199d4c6d3SStefan Roese }; 90299d4c6d3SStefan Roese 90399d4c6d3SStefan Roese /* Definitions */ 90499d4c6d3SStefan Roese 90599d4c6d3SStefan Roese /* Shared Packet Processor resources */ 90699d4c6d3SStefan Roese struct mvpp2 { 90799d4c6d3SStefan Roese /* Shared registers' base addresses */ 90899d4c6d3SStefan Roese void __iomem *base; 90999d4c6d3SStefan Roese void __iomem *lms_base; 91026a5278cSThomas Petazzoni void __iomem *iface_base; 9110a61e9adSStefan Roese void __iomem *mdio_base; 91299d4c6d3SStefan Roese 91331aa1e38SStefan Roese void __iomem *mpcs_base; 91431aa1e38SStefan Roese void __iomem *xpcs_base; 91531aa1e38SStefan Roese void __iomem *rfu1_base; 91631aa1e38SStefan Roese 91731aa1e38SStefan Roese u32 netc_config; 91831aa1e38SStefan Roese 91999d4c6d3SStefan Roese /* List of pointers to port structures */ 92099d4c6d3SStefan Roese struct mvpp2_port **port_list; 92199d4c6d3SStefan Roese 92299d4c6d3SStefan Roese /* Aggregated TXQs */ 92399d4c6d3SStefan Roese struct mvpp2_tx_queue *aggr_txqs; 92499d4c6d3SStefan Roese 92599d4c6d3SStefan Roese /* BM pools */ 92699d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pools; 92799d4c6d3SStefan Roese 92899d4c6d3SStefan Roese /* PRS shadow table */ 92999d4c6d3SStefan Roese struct mvpp2_prs_shadow *prs_shadow; 93099d4c6d3SStefan Roese /* PRS auxiliary table for double vlan entries control */ 93199d4c6d3SStefan Roese bool *prs_double_vlans; 93299d4c6d3SStefan Roese 93399d4c6d3SStefan Roese /* Tclk value */ 93499d4c6d3SStefan Roese u32 tclk; 93599d4c6d3SStefan Roese 93616a9898dSThomas Petazzoni /* HW version */ 93716a9898dSThomas Petazzoni enum { MVPP21, MVPP22 } hw_version; 93816a9898dSThomas Petazzoni 93909b3f948SThomas Petazzoni /* Maximum number of RXQs per port */ 94009b3f948SThomas Petazzoni unsigned int max_port_rxqs; 94109b3f948SThomas Petazzoni 94299d4c6d3SStefan Roese struct mii_dev *bus; 9431fabbd07SStefan Roese 9441fabbd07SStefan Roese int probe_done; 945bb915c84SStefan Chulski u8 num_ports; 94699d4c6d3SStefan Roese }; 94799d4c6d3SStefan Roese 94899d4c6d3SStefan Roese struct mvpp2_pcpu_stats { 94999d4c6d3SStefan Roese u64 rx_packets; 95099d4c6d3SStefan Roese u64 rx_bytes; 95199d4c6d3SStefan Roese u64 tx_packets; 95299d4c6d3SStefan Roese u64 tx_bytes; 95399d4c6d3SStefan Roese }; 95499d4c6d3SStefan Roese 95599d4c6d3SStefan Roese struct mvpp2_port { 95699d4c6d3SStefan Roese u8 id; 95799d4c6d3SStefan Roese 95826a5278cSThomas Petazzoni /* Index of the port from the "group of ports" complex point 95926a5278cSThomas Petazzoni * of view 96026a5278cSThomas Petazzoni */ 96126a5278cSThomas Petazzoni int gop_id; 96226a5278cSThomas Petazzoni 96399d4c6d3SStefan Roese int irq; 96499d4c6d3SStefan Roese 96599d4c6d3SStefan Roese struct mvpp2 *priv; 96699d4c6d3SStefan Roese 96799d4c6d3SStefan Roese /* Per-port registers' base address */ 96899d4c6d3SStefan Roese void __iomem *base; 96999d4c6d3SStefan Roese 97099d4c6d3SStefan Roese struct mvpp2_rx_queue **rxqs; 97199d4c6d3SStefan Roese struct mvpp2_tx_queue **txqs; 97299d4c6d3SStefan Roese 97399d4c6d3SStefan Roese int pkt_size; 97499d4c6d3SStefan Roese 97599d4c6d3SStefan Roese u32 pending_cause_rx; 97699d4c6d3SStefan Roese 97799d4c6d3SStefan Roese /* Per-CPU port control */ 97899d4c6d3SStefan Roese struct mvpp2_port_pcpu __percpu *pcpu; 97999d4c6d3SStefan Roese 98099d4c6d3SStefan Roese /* Flags */ 98199d4c6d3SStefan Roese unsigned long flags; 98299d4c6d3SStefan Roese 98399d4c6d3SStefan Roese u16 tx_ring_size; 98499d4c6d3SStefan Roese u16 rx_ring_size; 98599d4c6d3SStefan Roese struct mvpp2_pcpu_stats __percpu *stats; 98699d4c6d3SStefan Roese 98799d4c6d3SStefan Roese struct phy_device *phy_dev; 98899d4c6d3SStefan Roese phy_interface_t phy_interface; 98999d4c6d3SStefan Roese int phy_node; 99099d4c6d3SStefan Roese int phyaddr; 9914189373aSStefan Chulski #ifdef CONFIG_DM_GPIO 9924189373aSStefan Chulski struct gpio_desc phy_reset_gpio; 9934189373aSStefan Chulski struct gpio_desc phy_tx_disable_gpio; 9944189373aSStefan Chulski #endif 99599d4c6d3SStefan Roese int init; 99699d4c6d3SStefan Roese unsigned int link; 99799d4c6d3SStefan Roese unsigned int duplex; 99899d4c6d3SStefan Roese unsigned int speed; 99999d4c6d3SStefan Roese 10009acb7da1SStefan Roese unsigned int phy_speed; /* SGMII 1Gbps vs 2.5Gbps */ 10019acb7da1SStefan Roese 100299d4c6d3SStefan Roese struct mvpp2_bm_pool *pool_long; 100399d4c6d3SStefan Roese struct mvpp2_bm_pool *pool_short; 100499d4c6d3SStefan Roese 100599d4c6d3SStefan Roese /* Index of first port's physical RXQ */ 100699d4c6d3SStefan Roese u8 first_rxq; 100799d4c6d3SStefan Roese 100899d4c6d3SStefan Roese u8 dev_addr[ETH_ALEN]; 100999d4c6d3SStefan Roese }; 101099d4c6d3SStefan Roese 101199d4c6d3SStefan Roese /* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the 101299d4c6d3SStefan Roese * layout of the transmit and reception DMA descriptors, and their 101399d4c6d3SStefan Roese * layout is therefore defined by the hardware design 101499d4c6d3SStefan Roese */ 101599d4c6d3SStefan Roese 101699d4c6d3SStefan Roese #define MVPP2_TXD_L3_OFF_SHIFT 0 101799d4c6d3SStefan Roese #define MVPP2_TXD_IP_HLEN_SHIFT 8 101899d4c6d3SStefan Roese #define MVPP2_TXD_L4_CSUM_FRAG BIT(13) 101999d4c6d3SStefan Roese #define MVPP2_TXD_L4_CSUM_NOT BIT(14) 102099d4c6d3SStefan Roese #define MVPP2_TXD_IP_CSUM_DISABLE BIT(15) 102199d4c6d3SStefan Roese #define MVPP2_TXD_PADDING_DISABLE BIT(23) 102299d4c6d3SStefan Roese #define MVPP2_TXD_L4_UDP BIT(24) 102399d4c6d3SStefan Roese #define MVPP2_TXD_L3_IP6 BIT(26) 102499d4c6d3SStefan Roese #define MVPP2_TXD_L_DESC BIT(28) 102599d4c6d3SStefan Roese #define MVPP2_TXD_F_DESC BIT(29) 102699d4c6d3SStefan Roese 102799d4c6d3SStefan Roese #define MVPP2_RXD_ERR_SUMMARY BIT(15) 102899d4c6d3SStefan Roese #define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14)) 102999d4c6d3SStefan Roese #define MVPP2_RXD_ERR_CRC 0x0 103099d4c6d3SStefan Roese #define MVPP2_RXD_ERR_OVERRUN BIT(13) 103199d4c6d3SStefan Roese #define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14)) 103299d4c6d3SStefan Roese #define MVPP2_RXD_BM_POOL_ID_OFFS 16 103399d4c6d3SStefan Roese #define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18)) 103499d4c6d3SStefan Roese #define MVPP2_RXD_HWF_SYNC BIT(21) 103599d4c6d3SStefan Roese #define MVPP2_RXD_L4_CSUM_OK BIT(22) 103699d4c6d3SStefan Roese #define MVPP2_RXD_IP4_HEADER_ERR BIT(24) 103799d4c6d3SStefan Roese #define MVPP2_RXD_L4_TCP BIT(25) 103899d4c6d3SStefan Roese #define MVPP2_RXD_L4_UDP BIT(26) 103999d4c6d3SStefan Roese #define MVPP2_RXD_L3_IP4 BIT(28) 104099d4c6d3SStefan Roese #define MVPP2_RXD_L3_IP6 BIT(30) 104199d4c6d3SStefan Roese #define MVPP2_RXD_BUF_HDR BIT(31) 104299d4c6d3SStefan Roese 10439a6db0bbSThomas Petazzoni /* HW TX descriptor for PPv2.1 */ 10449a6db0bbSThomas Petazzoni struct mvpp21_tx_desc { 104599d4c6d3SStefan Roese u32 command; /* Options used by HW for packet transmitting.*/ 104699d4c6d3SStefan Roese u8 packet_offset; /* the offset from the buffer beginning */ 104799d4c6d3SStefan Roese u8 phys_txq; /* destination queue ID */ 104899d4c6d3SStefan Roese u16 data_size; /* data size of transmitted packet in bytes */ 10494dae32e6SThomas Petazzoni u32 buf_dma_addr; /* physical addr of transmitted buffer */ 105099d4c6d3SStefan Roese u32 buf_cookie; /* cookie for access to TX buffer in tx path */ 105199d4c6d3SStefan Roese u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */ 105299d4c6d3SStefan Roese u32 reserved2; /* reserved (for future use) */ 105399d4c6d3SStefan Roese }; 105499d4c6d3SStefan Roese 10559a6db0bbSThomas Petazzoni /* HW RX descriptor for PPv2.1 */ 10569a6db0bbSThomas Petazzoni struct mvpp21_rx_desc { 105799d4c6d3SStefan Roese u32 status; /* info about received packet */ 105899d4c6d3SStefan Roese u16 reserved1; /* parser_info (for future use, PnC) */ 105999d4c6d3SStefan Roese u16 data_size; /* size of received packet in bytes */ 10604dae32e6SThomas Petazzoni u32 buf_dma_addr; /* physical address of the buffer */ 106199d4c6d3SStefan Roese u32 buf_cookie; /* cookie for access to RX buffer in rx path */ 106299d4c6d3SStefan Roese u16 reserved2; /* gem_port_id (for future use, PON) */ 106399d4c6d3SStefan Roese u16 reserved3; /* csum_l4 (for future use, PnC) */ 106499d4c6d3SStefan Roese u8 reserved4; /* bm_qset (for future use, BM) */ 106599d4c6d3SStefan Roese u8 reserved5; 106699d4c6d3SStefan Roese u16 reserved6; /* classify_info (for future use, PnC) */ 106799d4c6d3SStefan Roese u32 reserved7; /* flow_id (for future use, PnC) */ 106899d4c6d3SStefan Roese u32 reserved8; 106999d4c6d3SStefan Roese }; 107099d4c6d3SStefan Roese 1071f50a0118SThomas Petazzoni /* HW TX descriptor for PPv2.2 */ 1072f50a0118SThomas Petazzoni struct mvpp22_tx_desc { 1073f50a0118SThomas Petazzoni u32 command; 1074f50a0118SThomas Petazzoni u8 packet_offset; 1075f50a0118SThomas Petazzoni u8 phys_txq; 1076f50a0118SThomas Petazzoni u16 data_size; 1077f50a0118SThomas Petazzoni u64 reserved1; 1078f50a0118SThomas Petazzoni u64 buf_dma_addr_ptp; 1079f50a0118SThomas Petazzoni u64 buf_cookie_misc; 1080f50a0118SThomas Petazzoni }; 1081f50a0118SThomas Petazzoni 1082f50a0118SThomas Petazzoni /* HW RX descriptor for PPv2.2 */ 1083f50a0118SThomas Petazzoni struct mvpp22_rx_desc { 1084f50a0118SThomas Petazzoni u32 status; 1085f50a0118SThomas Petazzoni u16 reserved1; 1086f50a0118SThomas Petazzoni u16 data_size; 1087f50a0118SThomas Petazzoni u32 reserved2; 1088f50a0118SThomas Petazzoni u32 reserved3; 1089f50a0118SThomas Petazzoni u64 buf_dma_addr_key_hash; 1090f50a0118SThomas Petazzoni u64 buf_cookie_misc; 1091f50a0118SThomas Petazzoni }; 1092f50a0118SThomas Petazzoni 10939a6db0bbSThomas Petazzoni /* Opaque type used by the driver to manipulate the HW TX and RX 10949a6db0bbSThomas Petazzoni * descriptors 10959a6db0bbSThomas Petazzoni */ 10969a6db0bbSThomas Petazzoni struct mvpp2_tx_desc { 10979a6db0bbSThomas Petazzoni union { 10989a6db0bbSThomas Petazzoni struct mvpp21_tx_desc pp21; 1099f50a0118SThomas Petazzoni struct mvpp22_tx_desc pp22; 11009a6db0bbSThomas Petazzoni }; 11019a6db0bbSThomas Petazzoni }; 11029a6db0bbSThomas Petazzoni 11039a6db0bbSThomas Petazzoni struct mvpp2_rx_desc { 11049a6db0bbSThomas Petazzoni union { 11059a6db0bbSThomas Petazzoni struct mvpp21_rx_desc pp21; 1106f50a0118SThomas Petazzoni struct mvpp22_rx_desc pp22; 11079a6db0bbSThomas Petazzoni }; 11089a6db0bbSThomas Petazzoni }; 11099a6db0bbSThomas Petazzoni 111099d4c6d3SStefan Roese /* Per-CPU Tx queue control */ 111199d4c6d3SStefan Roese struct mvpp2_txq_pcpu { 111299d4c6d3SStefan Roese int cpu; 111399d4c6d3SStefan Roese 111499d4c6d3SStefan Roese /* Number of Tx DMA descriptors in the descriptor ring */ 111599d4c6d3SStefan Roese int size; 111699d4c6d3SStefan Roese 111799d4c6d3SStefan Roese /* Number of currently used Tx DMA descriptor in the 111899d4c6d3SStefan Roese * descriptor ring 111999d4c6d3SStefan Roese */ 112099d4c6d3SStefan Roese int count; 112199d4c6d3SStefan Roese 112299d4c6d3SStefan Roese /* Number of Tx DMA descriptors reserved for each CPU */ 112399d4c6d3SStefan Roese int reserved_num; 112499d4c6d3SStefan Roese 112599d4c6d3SStefan Roese /* Index of last TX DMA descriptor that was inserted */ 112699d4c6d3SStefan Roese int txq_put_index; 112799d4c6d3SStefan Roese 112899d4c6d3SStefan Roese /* Index of the TX DMA descriptor to be cleaned up */ 112999d4c6d3SStefan Roese int txq_get_index; 113099d4c6d3SStefan Roese }; 113199d4c6d3SStefan Roese 113299d4c6d3SStefan Roese struct mvpp2_tx_queue { 113399d4c6d3SStefan Roese /* Physical number of this Tx queue */ 113499d4c6d3SStefan Roese u8 id; 113599d4c6d3SStefan Roese 113699d4c6d3SStefan Roese /* Logical number of this Tx queue */ 113799d4c6d3SStefan Roese u8 log_id; 113899d4c6d3SStefan Roese 113999d4c6d3SStefan Roese /* Number of Tx DMA descriptors in the descriptor ring */ 114099d4c6d3SStefan Roese int size; 114199d4c6d3SStefan Roese 114299d4c6d3SStefan Roese /* Number of currently used Tx DMA descriptor in the descriptor ring */ 114399d4c6d3SStefan Roese int count; 114499d4c6d3SStefan Roese 114599d4c6d3SStefan Roese /* Per-CPU control of physical Tx queues */ 114699d4c6d3SStefan Roese struct mvpp2_txq_pcpu __percpu *pcpu; 114799d4c6d3SStefan Roese 114899d4c6d3SStefan Roese u32 done_pkts_coal; 114999d4c6d3SStefan Roese 115099d4c6d3SStefan Roese /* Virtual address of thex Tx DMA descriptors array */ 115199d4c6d3SStefan Roese struct mvpp2_tx_desc *descs; 115299d4c6d3SStefan Roese 115399d4c6d3SStefan Roese /* DMA address of the Tx DMA descriptors array */ 11544dae32e6SThomas Petazzoni dma_addr_t descs_dma; 115599d4c6d3SStefan Roese 115699d4c6d3SStefan Roese /* Index of the last Tx DMA descriptor */ 115799d4c6d3SStefan Roese int last_desc; 115899d4c6d3SStefan Roese 115999d4c6d3SStefan Roese /* Index of the next Tx DMA descriptor to process */ 116099d4c6d3SStefan Roese int next_desc_to_proc; 116199d4c6d3SStefan Roese }; 116299d4c6d3SStefan Roese 116399d4c6d3SStefan Roese struct mvpp2_rx_queue { 116499d4c6d3SStefan Roese /* RX queue number, in the range 0-31 for physical RXQs */ 116599d4c6d3SStefan Roese u8 id; 116699d4c6d3SStefan Roese 116799d4c6d3SStefan Roese /* Num of rx descriptors in the rx descriptor ring */ 116899d4c6d3SStefan Roese int size; 116999d4c6d3SStefan Roese 117099d4c6d3SStefan Roese u32 pkts_coal; 117199d4c6d3SStefan Roese u32 time_coal; 117299d4c6d3SStefan Roese 117399d4c6d3SStefan Roese /* Virtual address of the RX DMA descriptors array */ 117499d4c6d3SStefan Roese struct mvpp2_rx_desc *descs; 117599d4c6d3SStefan Roese 117699d4c6d3SStefan Roese /* DMA address of the RX DMA descriptors array */ 11774dae32e6SThomas Petazzoni dma_addr_t descs_dma; 117899d4c6d3SStefan Roese 117999d4c6d3SStefan Roese /* Index of the last RX DMA descriptor */ 118099d4c6d3SStefan Roese int last_desc; 118199d4c6d3SStefan Roese 118299d4c6d3SStefan Roese /* Index of the next RX DMA descriptor to process */ 118399d4c6d3SStefan Roese int next_desc_to_proc; 118499d4c6d3SStefan Roese 118599d4c6d3SStefan Roese /* ID of port to which physical RXQ is mapped */ 118699d4c6d3SStefan Roese int port; 118799d4c6d3SStefan Roese 118899d4c6d3SStefan Roese /* Port's logic RXQ number to which physical RXQ is mapped */ 118999d4c6d3SStefan Roese int logic_rxq; 119099d4c6d3SStefan Roese }; 119199d4c6d3SStefan Roese 119299d4c6d3SStefan Roese union mvpp2_prs_tcam_entry { 119399d4c6d3SStefan Roese u32 word[MVPP2_PRS_TCAM_WORDS]; 119499d4c6d3SStefan Roese u8 byte[MVPP2_PRS_TCAM_WORDS * 4]; 119599d4c6d3SStefan Roese }; 119699d4c6d3SStefan Roese 119799d4c6d3SStefan Roese union mvpp2_prs_sram_entry { 119899d4c6d3SStefan Roese u32 word[MVPP2_PRS_SRAM_WORDS]; 119999d4c6d3SStefan Roese u8 byte[MVPP2_PRS_SRAM_WORDS * 4]; 120099d4c6d3SStefan Roese }; 120199d4c6d3SStefan Roese 120299d4c6d3SStefan Roese struct mvpp2_prs_entry { 120399d4c6d3SStefan Roese u32 index; 120499d4c6d3SStefan Roese union mvpp2_prs_tcam_entry tcam; 120599d4c6d3SStefan Roese union mvpp2_prs_sram_entry sram; 120699d4c6d3SStefan Roese }; 120799d4c6d3SStefan Roese 120899d4c6d3SStefan Roese struct mvpp2_prs_shadow { 120999d4c6d3SStefan Roese bool valid; 121099d4c6d3SStefan Roese bool finish; 121199d4c6d3SStefan Roese 121299d4c6d3SStefan Roese /* Lookup ID */ 121399d4c6d3SStefan Roese int lu; 121499d4c6d3SStefan Roese 121599d4c6d3SStefan Roese /* User defined offset */ 121699d4c6d3SStefan Roese int udf; 121799d4c6d3SStefan Roese 121899d4c6d3SStefan Roese /* Result info */ 121999d4c6d3SStefan Roese u32 ri; 122099d4c6d3SStefan Roese u32 ri_mask; 122199d4c6d3SStefan Roese }; 122299d4c6d3SStefan Roese 122399d4c6d3SStefan Roese struct mvpp2_cls_flow_entry { 122499d4c6d3SStefan Roese u32 index; 122599d4c6d3SStefan Roese u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS]; 122699d4c6d3SStefan Roese }; 122799d4c6d3SStefan Roese 122899d4c6d3SStefan Roese struct mvpp2_cls_lookup_entry { 122999d4c6d3SStefan Roese u32 lkpid; 123099d4c6d3SStefan Roese u32 way; 123199d4c6d3SStefan Roese u32 data; 123299d4c6d3SStefan Roese }; 123399d4c6d3SStefan Roese 123499d4c6d3SStefan Roese struct mvpp2_bm_pool { 123599d4c6d3SStefan Roese /* Pool number in the range 0-7 */ 123699d4c6d3SStefan Roese int id; 123799d4c6d3SStefan Roese enum mvpp2_bm_type type; 123899d4c6d3SStefan Roese 123999d4c6d3SStefan Roese /* Buffer Pointers Pool External (BPPE) size */ 124099d4c6d3SStefan Roese int size; 124199d4c6d3SStefan Roese /* Number of buffers for this pool */ 124299d4c6d3SStefan Roese int buf_num; 124399d4c6d3SStefan Roese /* Pool buffer size */ 124499d4c6d3SStefan Roese int buf_size; 124599d4c6d3SStefan Roese /* Packet size */ 124699d4c6d3SStefan Roese int pkt_size; 124799d4c6d3SStefan Roese 124899d4c6d3SStefan Roese /* BPPE virtual base address */ 1249a7c28ff1SStefan Roese unsigned long *virt_addr; 12504dae32e6SThomas Petazzoni /* BPPE DMA base address */ 12514dae32e6SThomas Petazzoni dma_addr_t dma_addr; 125299d4c6d3SStefan Roese 125399d4c6d3SStefan Roese /* Ports using BM pool */ 125499d4c6d3SStefan Roese u32 port_map; 125599d4c6d3SStefan Roese }; 125699d4c6d3SStefan Roese 125799d4c6d3SStefan Roese /* Static declaractions */ 125899d4c6d3SStefan Roese 125999d4c6d3SStefan Roese /* Number of RXQs used by single port */ 126099d4c6d3SStefan Roese static int rxq_number = MVPP2_DEFAULT_RXQ; 126199d4c6d3SStefan Roese /* Number of TXQs used by single port */ 126299d4c6d3SStefan Roese static int txq_number = MVPP2_DEFAULT_TXQ; 126399d4c6d3SStefan Roese 1264c9607c93SStefan Roese static int base_id; 1265c9607c93SStefan Roese 126699d4c6d3SStefan Roese #define MVPP2_DRIVER_NAME "mvpp2" 126799d4c6d3SStefan Roese #define MVPP2_DRIVER_VERSION "1.0" 126899d4c6d3SStefan Roese 126999d4c6d3SStefan Roese /* 127099d4c6d3SStefan Roese * U-Boot internal data, mostly uncached buffers for descriptors and data 127199d4c6d3SStefan Roese */ 127299d4c6d3SStefan Roese struct buffer_location { 127399d4c6d3SStefan Roese struct mvpp2_tx_desc *aggr_tx_descs; 127499d4c6d3SStefan Roese struct mvpp2_tx_desc *tx_descs; 127599d4c6d3SStefan Roese struct mvpp2_rx_desc *rx_descs; 1276a7c28ff1SStefan Roese unsigned long *bm_pool[MVPP2_BM_POOLS_NUM]; 1277a7c28ff1SStefan Roese unsigned long *rx_buffer[MVPP2_BM_LONG_BUF_NUM]; 127899d4c6d3SStefan Roese int first_rxq; 127999d4c6d3SStefan Roese }; 128099d4c6d3SStefan Roese 128199d4c6d3SStefan Roese /* 128299d4c6d3SStefan Roese * All 4 interfaces use the same global buffer, since only one interface 128399d4c6d3SStefan Roese * can be enabled at once 128499d4c6d3SStefan Roese */ 128599d4c6d3SStefan Roese static struct buffer_location buffer_loc; 128699d4c6d3SStefan Roese 128799d4c6d3SStefan Roese /* 128899d4c6d3SStefan Roese * Page table entries are set to 1MB, or multiples of 1MB 128999d4c6d3SStefan Roese * (not < 1MB). driver uses less bd's so use 1MB bdspace. 129099d4c6d3SStefan Roese */ 129199d4c6d3SStefan Roese #define BD_SPACE (1 << 20) 129299d4c6d3SStefan Roese 129399d4c6d3SStefan Roese /* Utility/helper methods */ 129499d4c6d3SStefan Roese 129599d4c6d3SStefan Roese static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data) 129699d4c6d3SStefan Roese { 129799d4c6d3SStefan Roese writel(data, priv->base + offset); 129899d4c6d3SStefan Roese } 129999d4c6d3SStefan Roese 130099d4c6d3SStefan Roese static u32 mvpp2_read(struct mvpp2 *priv, u32 offset) 130199d4c6d3SStefan Roese { 130299d4c6d3SStefan Roese return readl(priv->base + offset); 130399d4c6d3SStefan Roese } 130499d4c6d3SStefan Roese 1305cfa414aeSThomas Petazzoni static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port, 1306cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc, 1307cfa414aeSThomas Petazzoni dma_addr_t dma_addr) 1308cfa414aeSThomas Petazzoni { 1309f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) { 13109a6db0bbSThomas Petazzoni tx_desc->pp21.buf_dma_addr = dma_addr; 1311f50a0118SThomas Petazzoni } else { 1312f50a0118SThomas Petazzoni u64 val = (u64)dma_addr; 1313f50a0118SThomas Petazzoni 1314f50a0118SThomas Petazzoni tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0); 1315f50a0118SThomas Petazzoni tx_desc->pp22.buf_dma_addr_ptp |= val; 1316f50a0118SThomas Petazzoni } 1317cfa414aeSThomas Petazzoni } 1318cfa414aeSThomas Petazzoni 1319cfa414aeSThomas Petazzoni static void mvpp2_txdesc_size_set(struct mvpp2_port *port, 1320cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc, 1321cfa414aeSThomas Petazzoni size_t size) 1322cfa414aeSThomas Petazzoni { 1323f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) 13249a6db0bbSThomas Petazzoni tx_desc->pp21.data_size = size; 1325f50a0118SThomas Petazzoni else 1326f50a0118SThomas Petazzoni tx_desc->pp22.data_size = size; 1327cfa414aeSThomas Petazzoni } 1328cfa414aeSThomas Petazzoni 1329cfa414aeSThomas Petazzoni static void mvpp2_txdesc_txq_set(struct mvpp2_port *port, 1330cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc, 1331cfa414aeSThomas Petazzoni unsigned int txq) 1332cfa414aeSThomas Petazzoni { 1333f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) 13349a6db0bbSThomas Petazzoni tx_desc->pp21.phys_txq = txq; 1335f50a0118SThomas Petazzoni else 1336f50a0118SThomas Petazzoni tx_desc->pp22.phys_txq = txq; 1337cfa414aeSThomas Petazzoni } 1338cfa414aeSThomas Petazzoni 1339cfa414aeSThomas Petazzoni static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port, 1340cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc, 1341cfa414aeSThomas Petazzoni unsigned int command) 1342cfa414aeSThomas Petazzoni { 1343f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) 13449a6db0bbSThomas Petazzoni tx_desc->pp21.command = command; 1345f50a0118SThomas Petazzoni else 1346f50a0118SThomas Petazzoni tx_desc->pp22.command = command; 1347cfa414aeSThomas Petazzoni } 1348cfa414aeSThomas Petazzoni 1349cfa414aeSThomas Petazzoni static void mvpp2_txdesc_offset_set(struct mvpp2_port *port, 1350cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc, 1351cfa414aeSThomas Petazzoni unsigned int offset) 1352cfa414aeSThomas Petazzoni { 1353f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) 13549a6db0bbSThomas Petazzoni tx_desc->pp21.packet_offset = offset; 1355f50a0118SThomas Petazzoni else 1356f50a0118SThomas Petazzoni tx_desc->pp22.packet_offset = offset; 1357cfa414aeSThomas Petazzoni } 1358cfa414aeSThomas Petazzoni 1359cfa414aeSThomas Petazzoni static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port, 1360cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc) 1361cfa414aeSThomas Petazzoni { 1362f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) 13639a6db0bbSThomas Petazzoni return rx_desc->pp21.buf_dma_addr; 1364f50a0118SThomas Petazzoni else 1365f50a0118SThomas Petazzoni return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0); 1366cfa414aeSThomas Petazzoni } 1367cfa414aeSThomas Petazzoni 1368cfa414aeSThomas Petazzoni static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port, 1369cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc) 1370cfa414aeSThomas Petazzoni { 1371f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) 13729a6db0bbSThomas Petazzoni return rx_desc->pp21.buf_cookie; 1373f50a0118SThomas Petazzoni else 1374f50a0118SThomas Petazzoni return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0); 1375cfa414aeSThomas Petazzoni } 1376cfa414aeSThomas Petazzoni 1377cfa414aeSThomas Petazzoni static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port, 1378cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc) 1379cfa414aeSThomas Petazzoni { 1380f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) 13819a6db0bbSThomas Petazzoni return rx_desc->pp21.data_size; 1382f50a0118SThomas Petazzoni else 1383f50a0118SThomas Petazzoni return rx_desc->pp22.data_size; 1384cfa414aeSThomas Petazzoni } 1385cfa414aeSThomas Petazzoni 1386cfa414aeSThomas Petazzoni static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port, 1387cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc) 1388cfa414aeSThomas Petazzoni { 1389f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) 13909a6db0bbSThomas Petazzoni return rx_desc->pp21.status; 1391f50a0118SThomas Petazzoni else 1392f50a0118SThomas Petazzoni return rx_desc->pp22.status; 1393cfa414aeSThomas Petazzoni } 1394cfa414aeSThomas Petazzoni 139599d4c6d3SStefan Roese static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu) 139699d4c6d3SStefan Roese { 139799d4c6d3SStefan Roese txq_pcpu->txq_get_index++; 139899d4c6d3SStefan Roese if (txq_pcpu->txq_get_index == txq_pcpu->size) 139999d4c6d3SStefan Roese txq_pcpu->txq_get_index = 0; 140099d4c6d3SStefan Roese } 140199d4c6d3SStefan Roese 140299d4c6d3SStefan Roese /* Get number of physical egress port */ 140399d4c6d3SStefan Roese static inline int mvpp2_egress_port(struct mvpp2_port *port) 140499d4c6d3SStefan Roese { 140599d4c6d3SStefan Roese return MVPP2_MAX_TCONT + port->id; 140699d4c6d3SStefan Roese } 140799d4c6d3SStefan Roese 140899d4c6d3SStefan Roese /* Get number of physical TXQ */ 140999d4c6d3SStefan Roese static inline int mvpp2_txq_phys(int port, int txq) 141099d4c6d3SStefan Roese { 141199d4c6d3SStefan Roese return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq; 141299d4c6d3SStefan Roese } 141399d4c6d3SStefan Roese 141499d4c6d3SStefan Roese /* Parser configuration routines */ 141599d4c6d3SStefan Roese 141699d4c6d3SStefan Roese /* Update parser tcam and sram hw entries */ 141799d4c6d3SStefan Roese static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe) 141899d4c6d3SStefan Roese { 141999d4c6d3SStefan Roese int i; 142099d4c6d3SStefan Roese 142199d4c6d3SStefan Roese if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1) 142299d4c6d3SStefan Roese return -EINVAL; 142399d4c6d3SStefan Roese 142499d4c6d3SStefan Roese /* Clear entry invalidation bit */ 142599d4c6d3SStefan Roese pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK; 142699d4c6d3SStefan Roese 142799d4c6d3SStefan Roese /* Write tcam index - indirect access */ 142899d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index); 142999d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++) 143099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]); 143199d4c6d3SStefan Roese 143299d4c6d3SStefan Roese /* Write sram index - indirect access */ 143399d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index); 143499d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++) 143599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]); 143699d4c6d3SStefan Roese 143799d4c6d3SStefan Roese return 0; 143899d4c6d3SStefan Roese } 143999d4c6d3SStefan Roese 144099d4c6d3SStefan Roese /* Read tcam entry from hw */ 144199d4c6d3SStefan Roese static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe) 144299d4c6d3SStefan Roese { 144399d4c6d3SStefan Roese int i; 144499d4c6d3SStefan Roese 144599d4c6d3SStefan Roese if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1) 144699d4c6d3SStefan Roese return -EINVAL; 144799d4c6d3SStefan Roese 144899d4c6d3SStefan Roese /* Write tcam index - indirect access */ 144999d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index); 145099d4c6d3SStefan Roese 145199d4c6d3SStefan Roese pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv, 145299d4c6d3SStefan Roese MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD)); 145399d4c6d3SStefan Roese if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK) 145499d4c6d3SStefan Roese return MVPP2_PRS_TCAM_ENTRY_INVALID; 145599d4c6d3SStefan Roese 145699d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++) 145799d4c6d3SStefan Roese pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i)); 145899d4c6d3SStefan Roese 145999d4c6d3SStefan Roese /* Write sram index - indirect access */ 146099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index); 146199d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++) 146299d4c6d3SStefan Roese pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i)); 146399d4c6d3SStefan Roese 146499d4c6d3SStefan Roese return 0; 146599d4c6d3SStefan Roese } 146699d4c6d3SStefan Roese 146799d4c6d3SStefan Roese /* Invalidate tcam hw entry */ 146899d4c6d3SStefan Roese static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index) 146999d4c6d3SStefan Roese { 147099d4c6d3SStefan Roese /* Write index - indirect access */ 147199d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index); 147299d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD), 147399d4c6d3SStefan Roese MVPP2_PRS_TCAM_INV_MASK); 147499d4c6d3SStefan Roese } 147599d4c6d3SStefan Roese 147699d4c6d3SStefan Roese /* Enable shadow table entry and set its lookup ID */ 147799d4c6d3SStefan Roese static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu) 147899d4c6d3SStefan Roese { 147999d4c6d3SStefan Roese priv->prs_shadow[index].valid = true; 148099d4c6d3SStefan Roese priv->prs_shadow[index].lu = lu; 148199d4c6d3SStefan Roese } 148299d4c6d3SStefan Roese 148399d4c6d3SStefan Roese /* Update ri fields in shadow table entry */ 148499d4c6d3SStefan Roese static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index, 148599d4c6d3SStefan Roese unsigned int ri, unsigned int ri_mask) 148699d4c6d3SStefan Roese { 148799d4c6d3SStefan Roese priv->prs_shadow[index].ri_mask = ri_mask; 148899d4c6d3SStefan Roese priv->prs_shadow[index].ri = ri; 148999d4c6d3SStefan Roese } 149099d4c6d3SStefan Roese 149199d4c6d3SStefan Roese /* Update lookup field in tcam sw entry */ 149299d4c6d3SStefan Roese static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu) 149399d4c6d3SStefan Roese { 149499d4c6d3SStefan Roese int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE); 149599d4c6d3SStefan Roese 149699d4c6d3SStefan Roese pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu; 149799d4c6d3SStefan Roese pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK; 149899d4c6d3SStefan Roese } 149999d4c6d3SStefan Roese 150099d4c6d3SStefan Roese /* Update mask for single port in tcam sw entry */ 150199d4c6d3SStefan Roese static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe, 150299d4c6d3SStefan Roese unsigned int port, bool add) 150399d4c6d3SStefan Roese { 150499d4c6d3SStefan Roese int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE); 150599d4c6d3SStefan Roese 150699d4c6d3SStefan Roese if (add) 150799d4c6d3SStefan Roese pe->tcam.byte[enable_off] &= ~(1 << port); 150899d4c6d3SStefan Roese else 150999d4c6d3SStefan Roese pe->tcam.byte[enable_off] |= 1 << port; 151099d4c6d3SStefan Roese } 151199d4c6d3SStefan Roese 151299d4c6d3SStefan Roese /* Update port map in tcam sw entry */ 151399d4c6d3SStefan Roese static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe, 151499d4c6d3SStefan Roese unsigned int ports) 151599d4c6d3SStefan Roese { 151699d4c6d3SStefan Roese unsigned char port_mask = MVPP2_PRS_PORT_MASK; 151799d4c6d3SStefan Roese int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE); 151899d4c6d3SStefan Roese 151999d4c6d3SStefan Roese pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0; 152099d4c6d3SStefan Roese pe->tcam.byte[enable_off] &= ~port_mask; 152199d4c6d3SStefan Roese pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK; 152299d4c6d3SStefan Roese } 152399d4c6d3SStefan Roese 152499d4c6d3SStefan Roese /* Obtain port map from tcam sw entry */ 152599d4c6d3SStefan Roese static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe) 152699d4c6d3SStefan Roese { 152799d4c6d3SStefan Roese int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE); 152899d4c6d3SStefan Roese 152999d4c6d3SStefan Roese return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK; 153099d4c6d3SStefan Roese } 153199d4c6d3SStefan Roese 153299d4c6d3SStefan Roese /* Set byte of data and its enable bits in tcam sw entry */ 153399d4c6d3SStefan Roese static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe, 153499d4c6d3SStefan Roese unsigned int offs, unsigned char byte, 153599d4c6d3SStefan Roese unsigned char enable) 153699d4c6d3SStefan Roese { 153799d4c6d3SStefan Roese pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte; 153899d4c6d3SStefan Roese pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable; 153999d4c6d3SStefan Roese } 154099d4c6d3SStefan Roese 154199d4c6d3SStefan Roese /* Get byte of data and its enable bits from tcam sw entry */ 154299d4c6d3SStefan Roese static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe, 154399d4c6d3SStefan Roese unsigned int offs, unsigned char *byte, 154499d4c6d3SStefan Roese unsigned char *enable) 154599d4c6d3SStefan Roese { 154699d4c6d3SStefan Roese *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)]; 154799d4c6d3SStefan Roese *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)]; 154899d4c6d3SStefan Roese } 154999d4c6d3SStefan Roese 155099d4c6d3SStefan Roese /* Set ethertype in tcam sw entry */ 155199d4c6d3SStefan Roese static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset, 155299d4c6d3SStefan Roese unsigned short ethertype) 155399d4c6d3SStefan Roese { 155499d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff); 155599d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff); 155699d4c6d3SStefan Roese } 155799d4c6d3SStefan Roese 155899d4c6d3SStefan Roese /* Set bits in sram sw entry */ 155999d4c6d3SStefan Roese static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num, 156099d4c6d3SStefan Roese int val) 156199d4c6d3SStefan Roese { 156299d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8)); 156399d4c6d3SStefan Roese } 156499d4c6d3SStefan Roese 156599d4c6d3SStefan Roese /* Clear bits in sram sw entry */ 156699d4c6d3SStefan Roese static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num, 156799d4c6d3SStefan Roese int val) 156899d4c6d3SStefan Roese { 156999d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8)); 157099d4c6d3SStefan Roese } 157199d4c6d3SStefan Roese 157299d4c6d3SStefan Roese /* Update ri bits in sram sw entry */ 157399d4c6d3SStefan Roese static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe, 157499d4c6d3SStefan Roese unsigned int bits, unsigned int mask) 157599d4c6d3SStefan Roese { 157699d4c6d3SStefan Roese unsigned int i; 157799d4c6d3SStefan Roese 157899d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) { 157999d4c6d3SStefan Roese int ri_off = MVPP2_PRS_SRAM_RI_OFFS; 158099d4c6d3SStefan Roese 158199d4c6d3SStefan Roese if (!(mask & BIT(i))) 158299d4c6d3SStefan Roese continue; 158399d4c6d3SStefan Roese 158499d4c6d3SStefan Roese if (bits & BIT(i)) 158599d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, ri_off + i, 1); 158699d4c6d3SStefan Roese else 158799d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1); 158899d4c6d3SStefan Roese 158999d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1); 159099d4c6d3SStefan Roese } 159199d4c6d3SStefan Roese } 159299d4c6d3SStefan Roese 159399d4c6d3SStefan Roese /* Update ai bits in sram sw entry */ 159499d4c6d3SStefan Roese static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe, 159599d4c6d3SStefan Roese unsigned int bits, unsigned int mask) 159699d4c6d3SStefan Roese { 159799d4c6d3SStefan Roese unsigned int i; 159899d4c6d3SStefan Roese int ai_off = MVPP2_PRS_SRAM_AI_OFFS; 159999d4c6d3SStefan Roese 160099d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) { 160199d4c6d3SStefan Roese 160299d4c6d3SStefan Roese if (!(mask & BIT(i))) 160399d4c6d3SStefan Roese continue; 160499d4c6d3SStefan Roese 160599d4c6d3SStefan Roese if (bits & BIT(i)) 160699d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, ai_off + i, 1); 160799d4c6d3SStefan Roese else 160899d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1); 160999d4c6d3SStefan Roese 161099d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1); 161199d4c6d3SStefan Roese } 161299d4c6d3SStefan Roese } 161399d4c6d3SStefan Roese 161499d4c6d3SStefan Roese /* Read ai bits from sram sw entry */ 161599d4c6d3SStefan Roese static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe) 161699d4c6d3SStefan Roese { 161799d4c6d3SStefan Roese u8 bits; 161899d4c6d3SStefan Roese int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS); 161999d4c6d3SStefan Roese int ai_en_off = ai_off + 1; 162099d4c6d3SStefan Roese int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8; 162199d4c6d3SStefan Roese 162299d4c6d3SStefan Roese bits = (pe->sram.byte[ai_off] >> ai_shift) | 162399d4c6d3SStefan Roese (pe->sram.byte[ai_en_off] << (8 - ai_shift)); 162499d4c6d3SStefan Roese 162599d4c6d3SStefan Roese return bits; 162699d4c6d3SStefan Roese } 162799d4c6d3SStefan Roese 162899d4c6d3SStefan Roese /* In sram sw entry set lookup ID field of the tcam key to be used in the next 162999d4c6d3SStefan Roese * lookup interation 163099d4c6d3SStefan Roese */ 163199d4c6d3SStefan Roese static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe, 163299d4c6d3SStefan Roese unsigned int lu) 163399d4c6d3SStefan Roese { 163499d4c6d3SStefan Roese int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS; 163599d4c6d3SStefan Roese 163699d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, sram_next_off, 163799d4c6d3SStefan Roese MVPP2_PRS_SRAM_NEXT_LU_MASK); 163899d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, sram_next_off, lu); 163999d4c6d3SStefan Roese } 164099d4c6d3SStefan Roese 164199d4c6d3SStefan Roese /* In the sram sw entry set sign and value of the next lookup offset 164299d4c6d3SStefan Roese * and the offset value generated to the classifier 164399d4c6d3SStefan Roese */ 164499d4c6d3SStefan Roese static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift, 164599d4c6d3SStefan Roese unsigned int op) 164699d4c6d3SStefan Roese { 164799d4c6d3SStefan Roese /* Set sign */ 164899d4c6d3SStefan Roese if (shift < 0) { 164999d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1); 165099d4c6d3SStefan Roese shift = 0 - shift; 165199d4c6d3SStefan Roese } else { 165299d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1); 165399d4c6d3SStefan Roese } 165499d4c6d3SStefan Roese 165599d4c6d3SStefan Roese /* Set value */ 165699d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] = 165799d4c6d3SStefan Roese (unsigned char)shift; 165899d4c6d3SStefan Roese 165999d4c6d3SStefan Roese /* Reset and set operation */ 166099d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, 166199d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK); 166299d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op); 166399d4c6d3SStefan Roese 166499d4c6d3SStefan Roese /* Set base offset as current */ 166599d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1); 166699d4c6d3SStefan Roese } 166799d4c6d3SStefan Roese 166899d4c6d3SStefan Roese /* In the sram sw entry set sign and value of the user defined offset 166999d4c6d3SStefan Roese * generated to the classifier 167099d4c6d3SStefan Roese */ 167199d4c6d3SStefan Roese static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe, 167299d4c6d3SStefan Roese unsigned int type, int offset, 167399d4c6d3SStefan Roese unsigned int op) 167499d4c6d3SStefan Roese { 167599d4c6d3SStefan Roese /* Set sign */ 167699d4c6d3SStefan Roese if (offset < 0) { 167799d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1); 167899d4c6d3SStefan Roese offset = 0 - offset; 167999d4c6d3SStefan Roese } else { 168099d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1); 168199d4c6d3SStefan Roese } 168299d4c6d3SStefan Roese 168399d4c6d3SStefan Roese /* Set value */ 168499d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS, 168599d4c6d3SStefan Roese MVPP2_PRS_SRAM_UDF_MASK); 168699d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset); 168799d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS + 168899d4c6d3SStefan Roese MVPP2_PRS_SRAM_UDF_BITS)] &= 168999d4c6d3SStefan Roese ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8))); 169099d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS + 169199d4c6d3SStefan Roese MVPP2_PRS_SRAM_UDF_BITS)] |= 169299d4c6d3SStefan Roese (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8))); 169399d4c6d3SStefan Roese 169499d4c6d3SStefan Roese /* Set offset type */ 169599d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, 169699d4c6d3SStefan Roese MVPP2_PRS_SRAM_UDF_TYPE_MASK); 169799d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type); 169899d4c6d3SStefan Roese 169999d4c6d3SStefan Roese /* Set offset operation */ 170099d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, 170199d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_MASK); 170299d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op); 170399d4c6d3SStefan Roese 170499d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS + 170599d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &= 170699d4c6d3SStefan Roese ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >> 170799d4c6d3SStefan Roese (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8))); 170899d4c6d3SStefan Roese 170999d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS + 171099d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |= 171199d4c6d3SStefan Roese (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8))); 171299d4c6d3SStefan Roese 171399d4c6d3SStefan Roese /* Set base offset as current */ 171499d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1); 171599d4c6d3SStefan Roese } 171699d4c6d3SStefan Roese 171799d4c6d3SStefan Roese /* Find parser flow entry */ 171899d4c6d3SStefan Roese static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow) 171999d4c6d3SStefan Roese { 172099d4c6d3SStefan Roese struct mvpp2_prs_entry *pe; 172199d4c6d3SStefan Roese int tid; 172299d4c6d3SStefan Roese 172399d4c6d3SStefan Roese pe = kzalloc(sizeof(*pe), GFP_KERNEL); 172499d4c6d3SStefan Roese if (!pe) 172599d4c6d3SStefan Roese return NULL; 172699d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS); 172799d4c6d3SStefan Roese 172899d4c6d3SStefan Roese /* Go through the all entires with MVPP2_PRS_LU_FLOWS */ 172999d4c6d3SStefan Roese for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) { 173099d4c6d3SStefan Roese u8 bits; 173199d4c6d3SStefan Roese 173299d4c6d3SStefan Roese if (!priv->prs_shadow[tid].valid || 173399d4c6d3SStefan Roese priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS) 173499d4c6d3SStefan Roese continue; 173599d4c6d3SStefan Roese 173699d4c6d3SStefan Roese pe->index = tid; 173799d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, pe); 173899d4c6d3SStefan Roese bits = mvpp2_prs_sram_ai_get(pe); 173999d4c6d3SStefan Roese 174099d4c6d3SStefan Roese /* Sram store classification lookup ID in AI bits [5:0] */ 174199d4c6d3SStefan Roese if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow) 174299d4c6d3SStefan Roese return pe; 174399d4c6d3SStefan Roese } 174499d4c6d3SStefan Roese kfree(pe); 174599d4c6d3SStefan Roese 174699d4c6d3SStefan Roese return NULL; 174799d4c6d3SStefan Roese } 174899d4c6d3SStefan Roese 174999d4c6d3SStefan Roese /* Return first free tcam index, seeking from start to end */ 175099d4c6d3SStefan Roese static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start, 175199d4c6d3SStefan Roese unsigned char end) 175299d4c6d3SStefan Roese { 175399d4c6d3SStefan Roese int tid; 175499d4c6d3SStefan Roese 175599d4c6d3SStefan Roese if (start > end) 175699d4c6d3SStefan Roese swap(start, end); 175799d4c6d3SStefan Roese 175899d4c6d3SStefan Roese if (end >= MVPP2_PRS_TCAM_SRAM_SIZE) 175999d4c6d3SStefan Roese end = MVPP2_PRS_TCAM_SRAM_SIZE - 1; 176099d4c6d3SStefan Roese 176199d4c6d3SStefan Roese for (tid = start; tid <= end; tid++) { 176299d4c6d3SStefan Roese if (!priv->prs_shadow[tid].valid) 176399d4c6d3SStefan Roese return tid; 176499d4c6d3SStefan Roese } 176599d4c6d3SStefan Roese 176699d4c6d3SStefan Roese return -EINVAL; 176799d4c6d3SStefan Roese } 176899d4c6d3SStefan Roese 176999d4c6d3SStefan Roese /* Enable/disable dropping all mac da's */ 177099d4c6d3SStefan Roese static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add) 177199d4c6d3SStefan Roese { 177299d4c6d3SStefan Roese struct mvpp2_prs_entry pe; 177399d4c6d3SStefan Roese 177499d4c6d3SStefan Roese if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) { 177599d4c6d3SStefan Roese /* Entry exist - update port only */ 177699d4c6d3SStefan Roese pe.index = MVPP2_PE_DROP_ALL; 177799d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, &pe); 177899d4c6d3SStefan Roese } else { 177999d4c6d3SStefan Roese /* Entry doesn't exist - create new */ 178099d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 178199d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC); 178299d4c6d3SStefan Roese pe.index = MVPP2_PE_DROP_ALL; 178399d4c6d3SStefan Roese 178499d4c6d3SStefan Roese /* Non-promiscuous mode for all ports - DROP unknown packets */ 178599d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK, 178699d4c6d3SStefan Roese MVPP2_PRS_RI_DROP_MASK); 178799d4c6d3SStefan Roese 178899d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); 178999d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); 179099d4c6d3SStefan Roese 179199d4c6d3SStefan Roese /* Update shadow table */ 179299d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC); 179399d4c6d3SStefan Roese 179499d4c6d3SStefan Roese /* Mask all ports */ 179599d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, 0); 179699d4c6d3SStefan Roese } 179799d4c6d3SStefan Roese 179899d4c6d3SStefan Roese /* Update port mask */ 179999d4c6d3SStefan Roese mvpp2_prs_tcam_port_set(&pe, port, add); 180099d4c6d3SStefan Roese 180199d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 180299d4c6d3SStefan Roese } 180399d4c6d3SStefan Roese 180499d4c6d3SStefan Roese /* Set port to promiscuous mode */ 180599d4c6d3SStefan Roese static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add) 180699d4c6d3SStefan Roese { 180799d4c6d3SStefan Roese struct mvpp2_prs_entry pe; 180899d4c6d3SStefan Roese 180999d4c6d3SStefan Roese /* Promiscuous mode - Accept unknown packets */ 181099d4c6d3SStefan Roese 181199d4c6d3SStefan Roese if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) { 181299d4c6d3SStefan Roese /* Entry exist - update port only */ 181399d4c6d3SStefan Roese pe.index = MVPP2_PE_MAC_PROMISCUOUS; 181499d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, &pe); 181599d4c6d3SStefan Roese } else { 181699d4c6d3SStefan Roese /* Entry doesn't exist - create new */ 181799d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 181899d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC); 181999d4c6d3SStefan Roese pe.index = MVPP2_PE_MAC_PROMISCUOUS; 182099d4c6d3SStefan Roese 182199d4c6d3SStefan Roese /* Continue - set next lookup */ 182299d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA); 182399d4c6d3SStefan Roese 182499d4c6d3SStefan Roese /* Set result info bits */ 182599d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST, 182699d4c6d3SStefan Roese MVPP2_PRS_RI_L2_CAST_MASK); 182799d4c6d3SStefan Roese 182899d4c6d3SStefan Roese /* Shift to ethertype */ 182999d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN, 183099d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); 183199d4c6d3SStefan Roese 183299d4c6d3SStefan Roese /* Mask all ports */ 183399d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, 0); 183499d4c6d3SStefan Roese 183599d4c6d3SStefan Roese /* Update shadow table */ 183699d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC); 183799d4c6d3SStefan Roese } 183899d4c6d3SStefan Roese 183999d4c6d3SStefan Roese /* Update port mask */ 184099d4c6d3SStefan Roese mvpp2_prs_tcam_port_set(&pe, port, add); 184199d4c6d3SStefan Roese 184299d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 184399d4c6d3SStefan Roese } 184499d4c6d3SStefan Roese 184599d4c6d3SStefan Roese /* Accept multicast */ 184699d4c6d3SStefan Roese static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index, 184799d4c6d3SStefan Roese bool add) 184899d4c6d3SStefan Roese { 184999d4c6d3SStefan Roese struct mvpp2_prs_entry pe; 185099d4c6d3SStefan Roese unsigned char da_mc; 185199d4c6d3SStefan Roese 185299d4c6d3SStefan Roese /* Ethernet multicast address first byte is 185399d4c6d3SStefan Roese * 0x01 for IPv4 and 0x33 for IPv6 185499d4c6d3SStefan Roese */ 185599d4c6d3SStefan Roese da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33; 185699d4c6d3SStefan Roese 185799d4c6d3SStefan Roese if (priv->prs_shadow[index].valid) { 185899d4c6d3SStefan Roese /* Entry exist - update port only */ 185999d4c6d3SStefan Roese pe.index = index; 186099d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, &pe); 186199d4c6d3SStefan Roese } else { 186299d4c6d3SStefan Roese /* Entry doesn't exist - create new */ 186399d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 186499d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC); 186599d4c6d3SStefan Roese pe.index = index; 186699d4c6d3SStefan Roese 186799d4c6d3SStefan Roese /* Continue - set next lookup */ 186899d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA); 186999d4c6d3SStefan Roese 187099d4c6d3SStefan Roese /* Set result info bits */ 187199d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST, 187299d4c6d3SStefan Roese MVPP2_PRS_RI_L2_CAST_MASK); 187399d4c6d3SStefan Roese 187499d4c6d3SStefan Roese /* Update tcam entry data first byte */ 187599d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff); 187699d4c6d3SStefan Roese 187799d4c6d3SStefan Roese /* Shift to ethertype */ 187899d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN, 187999d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); 188099d4c6d3SStefan Roese 188199d4c6d3SStefan Roese /* Mask all ports */ 188299d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, 0); 188399d4c6d3SStefan Roese 188499d4c6d3SStefan Roese /* Update shadow table */ 188599d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC); 188699d4c6d3SStefan Roese } 188799d4c6d3SStefan Roese 188899d4c6d3SStefan Roese /* Update port mask */ 188999d4c6d3SStefan Roese mvpp2_prs_tcam_port_set(&pe, port, add); 189099d4c6d3SStefan Roese 189199d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 189299d4c6d3SStefan Roese } 189399d4c6d3SStefan Roese 189499d4c6d3SStefan Roese /* Parser per-port initialization */ 189599d4c6d3SStefan Roese static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first, 189699d4c6d3SStefan Roese int lu_max, int offset) 189799d4c6d3SStefan Roese { 189899d4c6d3SStefan Roese u32 val; 189999d4c6d3SStefan Roese 190099d4c6d3SStefan Roese /* Set lookup ID */ 190199d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG); 190299d4c6d3SStefan Roese val &= ~MVPP2_PRS_PORT_LU_MASK(port); 190399d4c6d3SStefan Roese val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first); 190499d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val); 190599d4c6d3SStefan Roese 190699d4c6d3SStefan Roese /* Set maximum number of loops for packet received from port */ 190799d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port)); 190899d4c6d3SStefan Roese val &= ~MVPP2_PRS_MAX_LOOP_MASK(port); 190999d4c6d3SStefan Roese val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max); 191099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val); 191199d4c6d3SStefan Roese 191299d4c6d3SStefan Roese /* Set initial offset for packet header extraction for the first 191399d4c6d3SStefan Roese * searching loop 191499d4c6d3SStefan Roese */ 191599d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port)); 191699d4c6d3SStefan Roese val &= ~MVPP2_PRS_INIT_OFF_MASK(port); 191799d4c6d3SStefan Roese val |= MVPP2_PRS_INIT_OFF_VAL(port, offset); 191899d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val); 191999d4c6d3SStefan Roese } 192099d4c6d3SStefan Roese 192199d4c6d3SStefan Roese /* Default flow entries initialization for all ports */ 192299d4c6d3SStefan Roese static void mvpp2_prs_def_flow_init(struct mvpp2 *priv) 192399d4c6d3SStefan Roese { 192499d4c6d3SStefan Roese struct mvpp2_prs_entry pe; 192599d4c6d3SStefan Roese int port; 192699d4c6d3SStefan Roese 192799d4c6d3SStefan Roese for (port = 0; port < MVPP2_MAX_PORTS; port++) { 192899d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 192999d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS); 193099d4c6d3SStefan Roese pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port; 193199d4c6d3SStefan Roese 193299d4c6d3SStefan Roese /* Mask all ports */ 193399d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, 0); 193499d4c6d3SStefan Roese 193599d4c6d3SStefan Roese /* Set flow ID*/ 193699d4c6d3SStefan Roese mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK); 193799d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1); 193899d4c6d3SStefan Roese 193999d4c6d3SStefan Roese /* Update shadow table and hw entry */ 194099d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS); 194199d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 194299d4c6d3SStefan Roese } 194399d4c6d3SStefan Roese } 194499d4c6d3SStefan Roese 194599d4c6d3SStefan Roese /* Set default entry for Marvell Header field */ 194699d4c6d3SStefan Roese static void mvpp2_prs_mh_init(struct mvpp2 *priv) 194799d4c6d3SStefan Roese { 194899d4c6d3SStefan Roese struct mvpp2_prs_entry pe; 194999d4c6d3SStefan Roese 195099d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 195199d4c6d3SStefan Roese 195299d4c6d3SStefan Roese pe.index = MVPP2_PE_MH_DEFAULT; 195399d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH); 195499d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE, 195599d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); 195699d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC); 195799d4c6d3SStefan Roese 195899d4c6d3SStefan Roese /* Unmask all ports */ 195999d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); 196099d4c6d3SStefan Roese 196199d4c6d3SStefan Roese /* Update shadow table and hw entry */ 196299d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH); 196399d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 196499d4c6d3SStefan Roese } 196599d4c6d3SStefan Roese 196699d4c6d3SStefan Roese /* Set default entires (place holder) for promiscuous, non-promiscuous and 196799d4c6d3SStefan Roese * multicast MAC addresses 196899d4c6d3SStefan Roese */ 196999d4c6d3SStefan Roese static void mvpp2_prs_mac_init(struct mvpp2 *priv) 197099d4c6d3SStefan Roese { 197199d4c6d3SStefan Roese struct mvpp2_prs_entry pe; 197299d4c6d3SStefan Roese 197399d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 197499d4c6d3SStefan Roese 197599d4c6d3SStefan Roese /* Non-promiscuous mode for all ports - DROP unknown packets */ 197699d4c6d3SStefan Roese pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS; 197799d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC); 197899d4c6d3SStefan Roese 197999d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK, 198099d4c6d3SStefan Roese MVPP2_PRS_RI_DROP_MASK); 198199d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); 198299d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); 198399d4c6d3SStefan Roese 198499d4c6d3SStefan Roese /* Unmask all ports */ 198599d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); 198699d4c6d3SStefan Roese 198799d4c6d3SStefan Roese /* Update shadow table and hw entry */ 198899d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC); 198999d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 199099d4c6d3SStefan Roese 199199d4c6d3SStefan Roese /* place holders only - no ports */ 199299d4c6d3SStefan Roese mvpp2_prs_mac_drop_all_set(priv, 0, false); 199399d4c6d3SStefan Roese mvpp2_prs_mac_promisc_set(priv, 0, false); 199499d4c6d3SStefan Roese mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_ALL, 0, false); 199599d4c6d3SStefan Roese mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_IP6, 0, false); 199699d4c6d3SStefan Roese } 199799d4c6d3SStefan Roese 199899d4c6d3SStefan Roese /* Match basic ethertypes */ 199999d4c6d3SStefan Roese static int mvpp2_prs_etype_init(struct mvpp2 *priv) 200099d4c6d3SStefan Roese { 200199d4c6d3SStefan Roese struct mvpp2_prs_entry pe; 200299d4c6d3SStefan Roese int tid; 200399d4c6d3SStefan Roese 200499d4c6d3SStefan Roese /* Ethertype: PPPoE */ 200599d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, 200699d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID); 200799d4c6d3SStefan Roese if (tid < 0) 200899d4c6d3SStefan Roese return tid; 200999d4c6d3SStefan Roese 201099d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 201199d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); 201299d4c6d3SStefan Roese pe.index = tid; 201399d4c6d3SStefan Roese 201499d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, PROT_PPP_SES); 201599d4c6d3SStefan Roese 201699d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE, 201799d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); 201899d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE); 201999d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK, 202099d4c6d3SStefan Roese MVPP2_PRS_RI_PPPOE_MASK); 202199d4c6d3SStefan Roese 202299d4c6d3SStefan Roese /* Update shadow table and hw entry */ 202399d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); 202499d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; 202599d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = false; 202699d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK, 202799d4c6d3SStefan Roese MVPP2_PRS_RI_PPPOE_MASK); 202899d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 202999d4c6d3SStefan Roese 203099d4c6d3SStefan Roese /* Ethertype: ARP */ 203199d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, 203299d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID); 203399d4c6d3SStefan Roese if (tid < 0) 203499d4c6d3SStefan Roese return tid; 203599d4c6d3SStefan Roese 203699d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 203799d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); 203899d4c6d3SStefan Roese pe.index = tid; 203999d4c6d3SStefan Roese 204099d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, PROT_ARP); 204199d4c6d3SStefan Roese 204299d4c6d3SStefan Roese /* Generate flow in the next iteration*/ 204399d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); 204499d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); 204599d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP, 204699d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 204799d4c6d3SStefan Roese /* Set L3 offset */ 204899d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, 204999d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN, 205099d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); 205199d4c6d3SStefan Roese 205299d4c6d3SStefan Roese /* Update shadow table and hw entry */ 205399d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); 205499d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; 205599d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = true; 205699d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP, 205799d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 205899d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 205999d4c6d3SStefan Roese 206099d4c6d3SStefan Roese /* Ethertype: LBTD */ 206199d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, 206299d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID); 206399d4c6d3SStefan Roese if (tid < 0) 206499d4c6d3SStefan Roese return tid; 206599d4c6d3SStefan Roese 206699d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 206799d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); 206899d4c6d3SStefan Roese pe.index = tid; 206999d4c6d3SStefan Roese 207099d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE); 207199d4c6d3SStefan Roese 207299d4c6d3SStefan Roese /* Generate flow in the next iteration*/ 207399d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); 207499d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); 207599d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC | 207699d4c6d3SStefan Roese MVPP2_PRS_RI_UDF3_RX_SPECIAL, 207799d4c6d3SStefan Roese MVPP2_PRS_RI_CPU_CODE_MASK | 207899d4c6d3SStefan Roese MVPP2_PRS_RI_UDF3_MASK); 207999d4c6d3SStefan Roese /* Set L3 offset */ 208099d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, 208199d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN, 208299d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); 208399d4c6d3SStefan Roese 208499d4c6d3SStefan Roese /* Update shadow table and hw entry */ 208599d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); 208699d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; 208799d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = true; 208899d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC | 208999d4c6d3SStefan Roese MVPP2_PRS_RI_UDF3_RX_SPECIAL, 209099d4c6d3SStefan Roese MVPP2_PRS_RI_CPU_CODE_MASK | 209199d4c6d3SStefan Roese MVPP2_PRS_RI_UDF3_MASK); 209299d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 209399d4c6d3SStefan Roese 209499d4c6d3SStefan Roese /* Ethertype: IPv4 without options */ 209599d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, 209699d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID); 209799d4c6d3SStefan Roese if (tid < 0) 209899d4c6d3SStefan Roese return tid; 209999d4c6d3SStefan Roese 210099d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 210199d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); 210299d4c6d3SStefan Roese pe.index = tid; 210399d4c6d3SStefan Roese 210499d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, PROT_IP); 210599d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN, 210699d4c6d3SStefan Roese MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL, 210799d4c6d3SStefan Roese MVPP2_PRS_IPV4_HEAD_MASK | 210899d4c6d3SStefan Roese MVPP2_PRS_IPV4_IHL_MASK); 210999d4c6d3SStefan Roese 211099d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4); 211199d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4, 211299d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 211399d4c6d3SStefan Roese /* Skip eth_type + 4 bytes of IP header */ 211499d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4, 211599d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); 211699d4c6d3SStefan Roese /* Set L3 offset */ 211799d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, 211899d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN, 211999d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); 212099d4c6d3SStefan Roese 212199d4c6d3SStefan Roese /* Update shadow table and hw entry */ 212299d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); 212399d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; 212499d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = false; 212599d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4, 212699d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 212799d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 212899d4c6d3SStefan Roese 212999d4c6d3SStefan Roese /* Ethertype: IPv4 with options */ 213099d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, 213199d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID); 213299d4c6d3SStefan Roese if (tid < 0) 213399d4c6d3SStefan Roese return tid; 213499d4c6d3SStefan Roese 213599d4c6d3SStefan Roese pe.index = tid; 213699d4c6d3SStefan Roese 213799d4c6d3SStefan Roese /* Clear tcam data before updating */ 213899d4c6d3SStefan Roese pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0; 213999d4c6d3SStefan Roese pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0; 214099d4c6d3SStefan Roese 214199d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN, 214299d4c6d3SStefan Roese MVPP2_PRS_IPV4_HEAD, 214399d4c6d3SStefan Roese MVPP2_PRS_IPV4_HEAD_MASK); 214499d4c6d3SStefan Roese 214599d4c6d3SStefan Roese /* Clear ri before updating */ 214699d4c6d3SStefan Roese pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0; 214799d4c6d3SStefan Roese pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0; 214899d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT, 214999d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 215099d4c6d3SStefan Roese 215199d4c6d3SStefan Roese /* Update shadow table and hw entry */ 215299d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); 215399d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; 215499d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = false; 215599d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT, 215699d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 215799d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 215899d4c6d3SStefan Roese 215999d4c6d3SStefan Roese /* Ethertype: IPv6 without options */ 216099d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, 216199d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID); 216299d4c6d3SStefan Roese if (tid < 0) 216399d4c6d3SStefan Roese return tid; 216499d4c6d3SStefan Roese 216599d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 216699d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); 216799d4c6d3SStefan Roese pe.index = tid; 216899d4c6d3SStefan Roese 216999d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, PROT_IPV6); 217099d4c6d3SStefan Roese 217199d4c6d3SStefan Roese /* Skip DIP of IPV6 header */ 217299d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 + 217399d4c6d3SStefan Roese MVPP2_MAX_L3_ADDR_SIZE, 217499d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); 217599d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6); 217699d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6, 217799d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 217899d4c6d3SStefan Roese /* Set L3 offset */ 217999d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, 218099d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN, 218199d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); 218299d4c6d3SStefan Roese 218399d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); 218499d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; 218599d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = false; 218699d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6, 218799d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 218899d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 218999d4c6d3SStefan Roese 219099d4c6d3SStefan Roese /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */ 219199d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry)); 219299d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2); 219399d4c6d3SStefan Roese pe.index = MVPP2_PE_ETH_TYPE_UN; 219499d4c6d3SStefan Roese 219599d4c6d3SStefan Roese /* Unmask all ports */ 219699d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK); 219799d4c6d3SStefan Roese 219899d4c6d3SStefan Roese /* Generate flow in the next iteration*/ 219999d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1); 220099d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS); 220199d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN, 220299d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 220399d4c6d3SStefan Roese /* Set L3 offset even it's unknown L3 */ 220499d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3, 220599d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN, 220699d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD); 220799d4c6d3SStefan Roese 220899d4c6d3SStefan Roese /* Update shadow table and hw entry */ 220999d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2); 221099d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF; 221199d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = true; 221299d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN, 221399d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK); 221499d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe); 221599d4c6d3SStefan Roese 221699d4c6d3SStefan Roese return 0; 221799d4c6d3SStefan Roese } 221899d4c6d3SStefan Roese 221999d4c6d3SStefan Roese /* Parser default initialization */ 222099d4c6d3SStefan Roese static int mvpp2_prs_default_init(struct udevice *dev, 222199d4c6d3SStefan Roese struct mvpp2 *priv) 222299d4c6d3SStefan Roese { 222399d4c6d3SStefan Roese int err, index, i; 222499d4c6d3SStefan Roese 222599d4c6d3SStefan Roese /* Enable tcam table */ 222699d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK); 222799d4c6d3SStefan Roese 222899d4c6d3SStefan Roese /* Clear all tcam and sram entries */ 222999d4c6d3SStefan Roese for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) { 223099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index); 223199d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++) 223299d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0); 223399d4c6d3SStefan Roese 223499d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index); 223599d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++) 223699d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0); 223799d4c6d3SStefan Roese } 223899d4c6d3SStefan Roese 223999d4c6d3SStefan Roese /* Invalidate all tcam entries */ 224099d4c6d3SStefan Roese for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) 224199d4c6d3SStefan Roese mvpp2_prs_hw_inv(priv, index); 224299d4c6d3SStefan Roese 224399d4c6d3SStefan Roese priv->prs_shadow = devm_kcalloc(dev, MVPP2_PRS_TCAM_SRAM_SIZE, 224499d4c6d3SStefan Roese sizeof(struct mvpp2_prs_shadow), 224599d4c6d3SStefan Roese GFP_KERNEL); 224699d4c6d3SStefan Roese if (!priv->prs_shadow) 224799d4c6d3SStefan Roese return -ENOMEM; 224899d4c6d3SStefan Roese 224999d4c6d3SStefan Roese /* Always start from lookup = 0 */ 225099d4c6d3SStefan Roese for (index = 0; index < MVPP2_MAX_PORTS; index++) 225199d4c6d3SStefan Roese mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH, 225299d4c6d3SStefan Roese MVPP2_PRS_PORT_LU_MAX, 0); 225399d4c6d3SStefan Roese 225499d4c6d3SStefan Roese mvpp2_prs_def_flow_init(priv); 225599d4c6d3SStefan Roese 225699d4c6d3SStefan Roese mvpp2_prs_mh_init(priv); 225799d4c6d3SStefan Roese 225899d4c6d3SStefan Roese mvpp2_prs_mac_init(priv); 225999d4c6d3SStefan Roese 226099d4c6d3SStefan Roese err = mvpp2_prs_etype_init(priv); 226199d4c6d3SStefan Roese if (err) 226299d4c6d3SStefan Roese return err; 226399d4c6d3SStefan Roese 226499d4c6d3SStefan Roese return 0; 226599d4c6d3SStefan Roese } 226699d4c6d3SStefan Roese 226799d4c6d3SStefan Roese /* Compare MAC DA with tcam entry data */ 226899d4c6d3SStefan Roese static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe, 226999d4c6d3SStefan Roese const u8 *da, unsigned char *mask) 227099d4c6d3SStefan Roese { 227199d4c6d3SStefan Roese unsigned char tcam_byte, tcam_mask; 227299d4c6d3SStefan Roese int index; 227399d4c6d3SStefan Roese 227499d4c6d3SStefan Roese for (index = 0; index < ETH_ALEN; index++) { 227599d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask); 227699d4c6d3SStefan Roese if (tcam_mask != mask[index]) 227799d4c6d3SStefan Roese return false; 227899d4c6d3SStefan Roese 227999d4c6d3SStefan Roese if ((tcam_mask & tcam_byte) != (da[index] & mask[index])) 228099d4c6d3SStefan Roese return false; 228199d4c6d3SStefan Roese } 228299d4c6d3SStefan Roese 228399d4c6d3SStefan Roese return true; 228499d4c6d3SStefan Roese } 228599d4c6d3SStefan Roese 228699d4c6d3SStefan Roese /* Find tcam entry with matched pair <MAC DA, port> */ 228799d4c6d3SStefan Roese static struct mvpp2_prs_entry * 228899d4c6d3SStefan Roese mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da, 228999d4c6d3SStefan Roese unsigned char *mask, int udf_type) 229099d4c6d3SStefan Roese { 229199d4c6d3SStefan Roese struct mvpp2_prs_entry *pe; 229299d4c6d3SStefan Roese int tid; 229399d4c6d3SStefan Roese 229499d4c6d3SStefan Roese pe = kzalloc(sizeof(*pe), GFP_KERNEL); 229599d4c6d3SStefan Roese if (!pe) 229699d4c6d3SStefan Roese return NULL; 229799d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC); 229899d4c6d3SStefan Roese 229999d4c6d3SStefan Roese /* Go through the all entires with MVPP2_PRS_LU_MAC */ 230099d4c6d3SStefan Roese for (tid = MVPP2_PE_FIRST_FREE_TID; 230199d4c6d3SStefan Roese tid <= MVPP2_PE_LAST_FREE_TID; tid++) { 230299d4c6d3SStefan Roese unsigned int entry_pmap; 230399d4c6d3SStefan Roese 230499d4c6d3SStefan Roese if (!priv->prs_shadow[tid].valid || 230599d4c6d3SStefan Roese (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) || 230699d4c6d3SStefan Roese (priv->prs_shadow[tid].udf != udf_type)) 230799d4c6d3SStefan Roese continue; 230899d4c6d3SStefan Roese 230999d4c6d3SStefan Roese pe->index = tid; 231099d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, pe); 231199d4c6d3SStefan Roese entry_pmap = mvpp2_prs_tcam_port_map_get(pe); 231299d4c6d3SStefan Roese 231399d4c6d3SStefan Roese if (mvpp2_prs_mac_range_equals(pe, da, mask) && 231499d4c6d3SStefan Roese entry_pmap == pmap) 231599d4c6d3SStefan Roese return pe; 231699d4c6d3SStefan Roese } 231799d4c6d3SStefan Roese kfree(pe); 231899d4c6d3SStefan Roese 231999d4c6d3SStefan Roese return NULL; 232099d4c6d3SStefan Roese } 232199d4c6d3SStefan Roese 232299d4c6d3SStefan Roese /* Update parser's mac da entry */ 232399d4c6d3SStefan Roese static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port, 232499d4c6d3SStefan Roese const u8 *da, bool add) 232599d4c6d3SStefan Roese { 232699d4c6d3SStefan Roese struct mvpp2_prs_entry *pe; 232799d4c6d3SStefan Roese unsigned int pmap, len, ri; 232899d4c6d3SStefan Roese unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; 232999d4c6d3SStefan Roese int tid; 233099d4c6d3SStefan Roese 233199d4c6d3SStefan Roese /* Scan TCAM and see if entry with this <MAC DA, port> already exist */ 233299d4c6d3SStefan Roese pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask, 233399d4c6d3SStefan Roese MVPP2_PRS_UDF_MAC_DEF); 233499d4c6d3SStefan Roese 233599d4c6d3SStefan Roese /* No such entry */ 233699d4c6d3SStefan Roese if (!pe) { 233799d4c6d3SStefan Roese if (!add) 233899d4c6d3SStefan Roese return 0; 233999d4c6d3SStefan Roese 234099d4c6d3SStefan Roese /* Create new TCAM entry */ 234199d4c6d3SStefan Roese /* Find first range mac entry*/ 234299d4c6d3SStefan Roese for (tid = MVPP2_PE_FIRST_FREE_TID; 234399d4c6d3SStefan Roese tid <= MVPP2_PE_LAST_FREE_TID; tid++) 234499d4c6d3SStefan Roese if (priv->prs_shadow[tid].valid && 234599d4c6d3SStefan Roese (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) && 234699d4c6d3SStefan Roese (priv->prs_shadow[tid].udf == 234799d4c6d3SStefan Roese MVPP2_PRS_UDF_MAC_RANGE)) 234899d4c6d3SStefan Roese break; 234999d4c6d3SStefan Roese 235099d4c6d3SStefan Roese /* Go through the all entries from first to last */ 235199d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID, 235299d4c6d3SStefan Roese tid - 1); 235399d4c6d3SStefan Roese if (tid < 0) 235499d4c6d3SStefan Roese return tid; 235599d4c6d3SStefan Roese 235699d4c6d3SStefan Roese pe = kzalloc(sizeof(*pe), GFP_KERNEL); 235799d4c6d3SStefan Roese if (!pe) 235899d4c6d3SStefan Roese return -1; 235999d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC); 236099d4c6d3SStefan Roese pe->index = tid; 236199d4c6d3SStefan Roese 236299d4c6d3SStefan Roese /* Mask all ports */ 236399d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(pe, 0); 236499d4c6d3SStefan Roese } 236599d4c6d3SStefan Roese 236699d4c6d3SStefan Roese /* Update port mask */ 236799d4c6d3SStefan Roese mvpp2_prs_tcam_port_set(pe, port, add); 236899d4c6d3SStefan Roese 236999d4c6d3SStefan Roese /* Invalidate the entry if no ports are left enabled */ 237099d4c6d3SStefan Roese pmap = mvpp2_prs_tcam_port_map_get(pe); 237199d4c6d3SStefan Roese if (pmap == 0) { 237299d4c6d3SStefan Roese if (add) { 237399d4c6d3SStefan Roese kfree(pe); 237499d4c6d3SStefan Roese return -1; 237599d4c6d3SStefan Roese } 237699d4c6d3SStefan Roese mvpp2_prs_hw_inv(priv, pe->index); 237799d4c6d3SStefan Roese priv->prs_shadow[pe->index].valid = false; 237899d4c6d3SStefan Roese kfree(pe); 237999d4c6d3SStefan Roese return 0; 238099d4c6d3SStefan Roese } 238199d4c6d3SStefan Roese 238299d4c6d3SStefan Roese /* Continue - set next lookup */ 238399d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA); 238499d4c6d3SStefan Roese 238599d4c6d3SStefan Roese /* Set match on DA */ 238699d4c6d3SStefan Roese len = ETH_ALEN; 238799d4c6d3SStefan Roese while (len--) 238899d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff); 238999d4c6d3SStefan Roese 239099d4c6d3SStefan Roese /* Set result info bits */ 239199d4c6d3SStefan Roese ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK; 239299d4c6d3SStefan Roese 239399d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK | 239499d4c6d3SStefan Roese MVPP2_PRS_RI_MAC_ME_MASK); 239599d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK | 239699d4c6d3SStefan Roese MVPP2_PRS_RI_MAC_ME_MASK); 239799d4c6d3SStefan Roese 239899d4c6d3SStefan Roese /* Shift to ethertype */ 239999d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN, 240099d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD); 240199d4c6d3SStefan Roese 240299d4c6d3SStefan Roese /* Update shadow table and hw entry */ 240399d4c6d3SStefan Roese priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF; 240499d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC); 240599d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, pe); 240699d4c6d3SStefan Roese 240799d4c6d3SStefan Roese kfree(pe); 240899d4c6d3SStefan Roese 240999d4c6d3SStefan Roese return 0; 241099d4c6d3SStefan Roese } 241199d4c6d3SStefan Roese 241299d4c6d3SStefan Roese static int mvpp2_prs_update_mac_da(struct mvpp2_port *port, const u8 *da) 241399d4c6d3SStefan Roese { 241499d4c6d3SStefan Roese int err; 241599d4c6d3SStefan Roese 241699d4c6d3SStefan Roese /* Remove old parser entry */ 241799d4c6d3SStefan Roese err = mvpp2_prs_mac_da_accept(port->priv, port->id, port->dev_addr, 241899d4c6d3SStefan Roese false); 241999d4c6d3SStefan Roese if (err) 242099d4c6d3SStefan Roese return err; 242199d4c6d3SStefan Roese 242299d4c6d3SStefan Roese /* Add new parser entry */ 242399d4c6d3SStefan Roese err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true); 242499d4c6d3SStefan Roese if (err) 242599d4c6d3SStefan Roese return err; 242699d4c6d3SStefan Roese 242799d4c6d3SStefan Roese /* Set addr in the device */ 242899d4c6d3SStefan Roese memcpy(port->dev_addr, da, ETH_ALEN); 242999d4c6d3SStefan Roese 243099d4c6d3SStefan Roese return 0; 243199d4c6d3SStefan Roese } 243299d4c6d3SStefan Roese 243399d4c6d3SStefan Roese /* Set prs flow for the port */ 243499d4c6d3SStefan Roese static int mvpp2_prs_def_flow(struct mvpp2_port *port) 243599d4c6d3SStefan Roese { 243699d4c6d3SStefan Roese struct mvpp2_prs_entry *pe; 243799d4c6d3SStefan Roese int tid; 243899d4c6d3SStefan Roese 243999d4c6d3SStefan Roese pe = mvpp2_prs_flow_find(port->priv, port->id); 244099d4c6d3SStefan Roese 244199d4c6d3SStefan Roese /* Such entry not exist */ 244299d4c6d3SStefan Roese if (!pe) { 244399d4c6d3SStefan Roese /* Go through the all entires from last to first */ 244499d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(port->priv, 244599d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID, 244699d4c6d3SStefan Roese MVPP2_PE_FIRST_FREE_TID); 244799d4c6d3SStefan Roese if (tid < 0) 244899d4c6d3SStefan Roese return tid; 244999d4c6d3SStefan Roese 245099d4c6d3SStefan Roese pe = kzalloc(sizeof(*pe), GFP_KERNEL); 245199d4c6d3SStefan Roese if (!pe) 245299d4c6d3SStefan Roese return -ENOMEM; 245399d4c6d3SStefan Roese 245499d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS); 245599d4c6d3SStefan Roese pe->index = tid; 245699d4c6d3SStefan Roese 245799d4c6d3SStefan Roese /* Set flow ID*/ 245899d4c6d3SStefan Roese mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK); 245999d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1); 246099d4c6d3SStefan Roese 246199d4c6d3SStefan Roese /* Update shadow table */ 246299d4c6d3SStefan Roese mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS); 246399d4c6d3SStefan Roese } 246499d4c6d3SStefan Roese 246599d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(pe, (1 << port->id)); 246699d4c6d3SStefan Roese mvpp2_prs_hw_write(port->priv, pe); 246799d4c6d3SStefan Roese kfree(pe); 246899d4c6d3SStefan Roese 246999d4c6d3SStefan Roese return 0; 247099d4c6d3SStefan Roese } 247199d4c6d3SStefan Roese 247299d4c6d3SStefan Roese /* Classifier configuration routines */ 247399d4c6d3SStefan Roese 247499d4c6d3SStefan Roese /* Update classification flow table registers */ 247599d4c6d3SStefan Roese static void mvpp2_cls_flow_write(struct mvpp2 *priv, 247699d4c6d3SStefan Roese struct mvpp2_cls_flow_entry *fe) 247799d4c6d3SStefan Roese { 247899d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index); 247999d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]); 248099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]); 248199d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]); 248299d4c6d3SStefan Roese } 248399d4c6d3SStefan Roese 248499d4c6d3SStefan Roese /* Update classification lookup table register */ 248599d4c6d3SStefan Roese static void mvpp2_cls_lookup_write(struct mvpp2 *priv, 248699d4c6d3SStefan Roese struct mvpp2_cls_lookup_entry *le) 248799d4c6d3SStefan Roese { 248899d4c6d3SStefan Roese u32 val; 248999d4c6d3SStefan Roese 249099d4c6d3SStefan Roese val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid; 249199d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val); 249299d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data); 249399d4c6d3SStefan Roese } 249499d4c6d3SStefan Roese 249599d4c6d3SStefan Roese /* Classifier default initialization */ 249699d4c6d3SStefan Roese static void mvpp2_cls_init(struct mvpp2 *priv) 249799d4c6d3SStefan Roese { 249899d4c6d3SStefan Roese struct mvpp2_cls_lookup_entry le; 249999d4c6d3SStefan Roese struct mvpp2_cls_flow_entry fe; 250099d4c6d3SStefan Roese int index; 250199d4c6d3SStefan Roese 250299d4c6d3SStefan Roese /* Enable classifier */ 250399d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK); 250499d4c6d3SStefan Roese 250599d4c6d3SStefan Roese /* Clear classifier flow table */ 250699d4c6d3SStefan Roese memset(&fe.data, 0, MVPP2_CLS_FLOWS_TBL_DATA_WORDS); 250799d4c6d3SStefan Roese for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) { 250899d4c6d3SStefan Roese fe.index = index; 250999d4c6d3SStefan Roese mvpp2_cls_flow_write(priv, &fe); 251099d4c6d3SStefan Roese } 251199d4c6d3SStefan Roese 251299d4c6d3SStefan Roese /* Clear classifier lookup table */ 251399d4c6d3SStefan Roese le.data = 0; 251499d4c6d3SStefan Roese for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) { 251599d4c6d3SStefan Roese le.lkpid = index; 251699d4c6d3SStefan Roese le.way = 0; 251799d4c6d3SStefan Roese mvpp2_cls_lookup_write(priv, &le); 251899d4c6d3SStefan Roese 251999d4c6d3SStefan Roese le.way = 1; 252099d4c6d3SStefan Roese mvpp2_cls_lookup_write(priv, &le); 252199d4c6d3SStefan Roese } 252299d4c6d3SStefan Roese } 252399d4c6d3SStefan Roese 252499d4c6d3SStefan Roese static void mvpp2_cls_port_config(struct mvpp2_port *port) 252599d4c6d3SStefan Roese { 252699d4c6d3SStefan Roese struct mvpp2_cls_lookup_entry le; 252799d4c6d3SStefan Roese u32 val; 252899d4c6d3SStefan Roese 252999d4c6d3SStefan Roese /* Set way for the port */ 253099d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG); 253199d4c6d3SStefan Roese val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id); 253299d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val); 253399d4c6d3SStefan Roese 253499d4c6d3SStefan Roese /* Pick the entry to be accessed in lookup ID decoding table 253599d4c6d3SStefan Roese * according to the way and lkpid. 253699d4c6d3SStefan Roese */ 253799d4c6d3SStefan Roese le.lkpid = port->id; 253899d4c6d3SStefan Roese le.way = 0; 253999d4c6d3SStefan Roese le.data = 0; 254099d4c6d3SStefan Roese 254199d4c6d3SStefan Roese /* Set initial CPU queue for receiving packets */ 254299d4c6d3SStefan Roese le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK; 254399d4c6d3SStefan Roese le.data |= port->first_rxq; 254499d4c6d3SStefan Roese 254599d4c6d3SStefan Roese /* Disable classification engines */ 254699d4c6d3SStefan Roese le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK; 254799d4c6d3SStefan Roese 254899d4c6d3SStefan Roese /* Update lookup ID table entry */ 254999d4c6d3SStefan Roese mvpp2_cls_lookup_write(port->priv, &le); 255099d4c6d3SStefan Roese } 255199d4c6d3SStefan Roese 255299d4c6d3SStefan Roese /* Set CPU queue number for oversize packets */ 255399d4c6d3SStefan Roese static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port) 255499d4c6d3SStefan Roese { 255599d4c6d3SStefan Roese u32 val; 255699d4c6d3SStefan Roese 255799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id), 255899d4c6d3SStefan Roese port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK); 255999d4c6d3SStefan Roese 256099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id), 256199d4c6d3SStefan Roese (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS)); 256299d4c6d3SStefan Roese 256399d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG); 256499d4c6d3SStefan Roese val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id); 256599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val); 256699d4c6d3SStefan Roese } 256799d4c6d3SStefan Roese 256899d4c6d3SStefan Roese /* Buffer Manager configuration routines */ 256999d4c6d3SStefan Roese 257099d4c6d3SStefan Roese /* Create pool */ 257199d4c6d3SStefan Roese static int mvpp2_bm_pool_create(struct udevice *dev, 257299d4c6d3SStefan Roese struct mvpp2 *priv, 257399d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool, int size) 257499d4c6d3SStefan Roese { 257599d4c6d3SStefan Roese u32 val; 257699d4c6d3SStefan Roese 2577c8feeb2bSThomas Petazzoni /* Number of buffer pointers must be a multiple of 16, as per 2578c8feeb2bSThomas Petazzoni * hardware constraints 2579c8feeb2bSThomas Petazzoni */ 2580c8feeb2bSThomas Petazzoni if (!IS_ALIGNED(size, 16)) 2581c8feeb2bSThomas Petazzoni return -EINVAL; 2582c8feeb2bSThomas Petazzoni 258399d4c6d3SStefan Roese bm_pool->virt_addr = buffer_loc.bm_pool[bm_pool->id]; 25844dae32e6SThomas Petazzoni bm_pool->dma_addr = (dma_addr_t)buffer_loc.bm_pool[bm_pool->id]; 258599d4c6d3SStefan Roese if (!bm_pool->virt_addr) 258699d4c6d3SStefan Roese return -ENOMEM; 258799d4c6d3SStefan Roese 2588d1d075a5SThomas Petazzoni if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr, 2589d1d075a5SThomas Petazzoni MVPP2_BM_POOL_PTR_ALIGN)) { 259099d4c6d3SStefan Roese dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n", 259199d4c6d3SStefan Roese bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN); 259299d4c6d3SStefan Roese return -ENOMEM; 259399d4c6d3SStefan Roese } 259499d4c6d3SStefan Roese 259599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id), 2596c8feeb2bSThomas Petazzoni lower_32_bits(bm_pool->dma_addr)); 259799d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size); 259899d4c6d3SStefan Roese 259999d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id)); 260099d4c6d3SStefan Roese val |= MVPP2_BM_START_MASK; 260199d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val); 260299d4c6d3SStefan Roese 260399d4c6d3SStefan Roese bm_pool->type = MVPP2_BM_FREE; 260499d4c6d3SStefan Roese bm_pool->size = size; 260599d4c6d3SStefan Roese bm_pool->pkt_size = 0; 260699d4c6d3SStefan Roese bm_pool->buf_num = 0; 260799d4c6d3SStefan Roese 260899d4c6d3SStefan Roese return 0; 260999d4c6d3SStefan Roese } 261099d4c6d3SStefan Roese 261199d4c6d3SStefan Roese /* Set pool buffer size */ 261299d4c6d3SStefan Roese static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv, 261399d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool, 261499d4c6d3SStefan Roese int buf_size) 261599d4c6d3SStefan Roese { 261699d4c6d3SStefan Roese u32 val; 261799d4c6d3SStefan Roese 261899d4c6d3SStefan Roese bm_pool->buf_size = buf_size; 261999d4c6d3SStefan Roese 262099d4c6d3SStefan Roese val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET); 262199d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val); 262299d4c6d3SStefan Roese } 262399d4c6d3SStefan Roese 262499d4c6d3SStefan Roese /* Free all buffers from the pool */ 262599d4c6d3SStefan Roese static void mvpp2_bm_bufs_free(struct udevice *dev, struct mvpp2 *priv, 262699d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool) 262799d4c6d3SStefan Roese { 26282f720f19SStefan Roese int i; 26292f720f19SStefan Roese 26302f720f19SStefan Roese for (i = 0; i < bm_pool->buf_num; i++) { 26312f720f19SStefan Roese /* Allocate buffer back from the buffer manager */ 26322f720f19SStefan Roese mvpp2_read(priv, MVPP2_BM_PHY_ALLOC_REG(bm_pool->id)); 26332f720f19SStefan Roese } 26342f720f19SStefan Roese 263599d4c6d3SStefan Roese bm_pool->buf_num = 0; 263699d4c6d3SStefan Roese } 263799d4c6d3SStefan Roese 263899d4c6d3SStefan Roese /* Cleanup pool */ 263999d4c6d3SStefan Roese static int mvpp2_bm_pool_destroy(struct udevice *dev, 264099d4c6d3SStefan Roese struct mvpp2 *priv, 264199d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool) 264299d4c6d3SStefan Roese { 264399d4c6d3SStefan Roese u32 val; 264499d4c6d3SStefan Roese 264599d4c6d3SStefan Roese mvpp2_bm_bufs_free(dev, priv, bm_pool); 264699d4c6d3SStefan Roese if (bm_pool->buf_num) { 264799d4c6d3SStefan Roese dev_err(dev, "cannot free all buffers in pool %d\n", bm_pool->id); 264899d4c6d3SStefan Roese return 0; 264999d4c6d3SStefan Roese } 265099d4c6d3SStefan Roese 265199d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id)); 265299d4c6d3SStefan Roese val |= MVPP2_BM_STOP_MASK; 265399d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val); 265499d4c6d3SStefan Roese 265599d4c6d3SStefan Roese return 0; 265699d4c6d3SStefan Roese } 265799d4c6d3SStefan Roese 265899d4c6d3SStefan Roese static int mvpp2_bm_pools_init(struct udevice *dev, 265999d4c6d3SStefan Roese struct mvpp2 *priv) 266099d4c6d3SStefan Roese { 266199d4c6d3SStefan Roese int i, err, size; 266299d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool; 266399d4c6d3SStefan Roese 266499d4c6d3SStefan Roese /* Create all pools with maximum size */ 266599d4c6d3SStefan Roese size = MVPP2_BM_POOL_SIZE_MAX; 266699d4c6d3SStefan Roese for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) { 266799d4c6d3SStefan Roese bm_pool = &priv->bm_pools[i]; 266899d4c6d3SStefan Roese bm_pool->id = i; 266999d4c6d3SStefan Roese err = mvpp2_bm_pool_create(dev, priv, bm_pool, size); 267099d4c6d3SStefan Roese if (err) 267199d4c6d3SStefan Roese goto err_unroll_pools; 267299d4c6d3SStefan Roese mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0); 267399d4c6d3SStefan Roese } 267499d4c6d3SStefan Roese return 0; 267599d4c6d3SStefan Roese 267699d4c6d3SStefan Roese err_unroll_pools: 267799d4c6d3SStefan Roese dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size); 267899d4c6d3SStefan Roese for (i = i - 1; i >= 0; i--) 267999d4c6d3SStefan Roese mvpp2_bm_pool_destroy(dev, priv, &priv->bm_pools[i]); 268099d4c6d3SStefan Roese return err; 268199d4c6d3SStefan Roese } 268299d4c6d3SStefan Roese 268399d4c6d3SStefan Roese static int mvpp2_bm_init(struct udevice *dev, struct mvpp2 *priv) 268499d4c6d3SStefan Roese { 268599d4c6d3SStefan Roese int i, err; 268699d4c6d3SStefan Roese 268799d4c6d3SStefan Roese for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) { 268899d4c6d3SStefan Roese /* Mask BM all interrupts */ 268999d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0); 269099d4c6d3SStefan Roese /* Clear BM cause register */ 269199d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0); 269299d4c6d3SStefan Roese } 269399d4c6d3SStefan Roese 269499d4c6d3SStefan Roese /* Allocate and initialize BM pools */ 269599d4c6d3SStefan Roese priv->bm_pools = devm_kcalloc(dev, MVPP2_BM_POOLS_NUM, 269699d4c6d3SStefan Roese sizeof(struct mvpp2_bm_pool), GFP_KERNEL); 269799d4c6d3SStefan Roese if (!priv->bm_pools) 269899d4c6d3SStefan Roese return -ENOMEM; 269999d4c6d3SStefan Roese 270099d4c6d3SStefan Roese err = mvpp2_bm_pools_init(dev, priv); 270199d4c6d3SStefan Roese if (err < 0) 270299d4c6d3SStefan Roese return err; 270399d4c6d3SStefan Roese return 0; 270499d4c6d3SStefan Roese } 270599d4c6d3SStefan Roese 270699d4c6d3SStefan Roese /* Attach long pool to rxq */ 270799d4c6d3SStefan Roese static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port, 270899d4c6d3SStefan Roese int lrxq, int long_pool) 270999d4c6d3SStefan Roese { 27108f3e4c38SThomas Petazzoni u32 val, mask; 271199d4c6d3SStefan Roese int prxq; 271299d4c6d3SStefan Roese 271399d4c6d3SStefan Roese /* Get queue physical ID */ 271499d4c6d3SStefan Roese prxq = port->rxqs[lrxq]->id; 271599d4c6d3SStefan Roese 27168f3e4c38SThomas Petazzoni if (port->priv->hw_version == MVPP21) 27178f3e4c38SThomas Petazzoni mask = MVPP21_RXQ_POOL_LONG_MASK; 27188f3e4c38SThomas Petazzoni else 27198f3e4c38SThomas Petazzoni mask = MVPP22_RXQ_POOL_LONG_MASK; 272099d4c6d3SStefan Roese 27218f3e4c38SThomas Petazzoni val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq)); 27228f3e4c38SThomas Petazzoni val &= ~mask; 27238f3e4c38SThomas Petazzoni val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask; 272499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val); 272599d4c6d3SStefan Roese } 272699d4c6d3SStefan Roese 272799d4c6d3SStefan Roese /* Set pool number in a BM cookie */ 272899d4c6d3SStefan Roese static inline u32 mvpp2_bm_cookie_pool_set(u32 cookie, int pool) 272999d4c6d3SStefan Roese { 273099d4c6d3SStefan Roese u32 bm; 273199d4c6d3SStefan Roese 273299d4c6d3SStefan Roese bm = cookie & ~(0xFF << MVPP2_BM_COOKIE_POOL_OFFS); 273399d4c6d3SStefan Roese bm |= ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS); 273499d4c6d3SStefan Roese 273599d4c6d3SStefan Roese return bm; 273699d4c6d3SStefan Roese } 273799d4c6d3SStefan Roese 273899d4c6d3SStefan Roese /* Get pool number from a BM cookie */ 2739d1d075a5SThomas Petazzoni static inline int mvpp2_bm_cookie_pool_get(unsigned long cookie) 274099d4c6d3SStefan Roese { 274199d4c6d3SStefan Roese return (cookie >> MVPP2_BM_COOKIE_POOL_OFFS) & 0xFF; 274299d4c6d3SStefan Roese } 274399d4c6d3SStefan Roese 274499d4c6d3SStefan Roese /* Release buffer to BM */ 274599d4c6d3SStefan Roese static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool, 27464dae32e6SThomas Petazzoni dma_addr_t buf_dma_addr, 2747cd9ee192SThomas Petazzoni unsigned long buf_phys_addr) 274899d4c6d3SStefan Roese { 2749c8feeb2bSThomas Petazzoni if (port->priv->hw_version == MVPP22) { 2750c8feeb2bSThomas Petazzoni u32 val = 0; 2751c8feeb2bSThomas Petazzoni 2752c8feeb2bSThomas Petazzoni if (sizeof(dma_addr_t) == 8) 2753c8feeb2bSThomas Petazzoni val |= upper_32_bits(buf_dma_addr) & 2754c8feeb2bSThomas Petazzoni MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK; 2755c8feeb2bSThomas Petazzoni 2756c8feeb2bSThomas Petazzoni if (sizeof(phys_addr_t) == 8) 2757c8feeb2bSThomas Petazzoni val |= (upper_32_bits(buf_phys_addr) 2758c8feeb2bSThomas Petazzoni << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) & 2759c8feeb2bSThomas Petazzoni MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK; 2760c8feeb2bSThomas Petazzoni 2761c8feeb2bSThomas Petazzoni mvpp2_write(port->priv, MVPP22_BM_ADDR_HIGH_RLS_REG, val); 2762c8feeb2bSThomas Petazzoni } 2763c8feeb2bSThomas Petazzoni 2764cd9ee192SThomas Petazzoni /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply 2765cd9ee192SThomas Petazzoni * returned in the "cookie" field of the RX 2766cd9ee192SThomas Petazzoni * descriptor. Instead of storing the virtual address, we 2767cd9ee192SThomas Petazzoni * store the physical address 2768cd9ee192SThomas Petazzoni */ 2769cd9ee192SThomas Petazzoni mvpp2_write(port->priv, MVPP2_BM_VIRT_RLS_REG, buf_phys_addr); 27704dae32e6SThomas Petazzoni mvpp2_write(port->priv, MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr); 277199d4c6d3SStefan Roese } 277299d4c6d3SStefan Roese 277399d4c6d3SStefan Roese /* Refill BM pool */ 277499d4c6d3SStefan Roese static void mvpp2_pool_refill(struct mvpp2_port *port, u32 bm, 27754dae32e6SThomas Petazzoni dma_addr_t dma_addr, 2776cd9ee192SThomas Petazzoni phys_addr_t phys_addr) 277799d4c6d3SStefan Roese { 277899d4c6d3SStefan Roese int pool = mvpp2_bm_cookie_pool_get(bm); 277999d4c6d3SStefan Roese 2780cd9ee192SThomas Petazzoni mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr); 278199d4c6d3SStefan Roese } 278299d4c6d3SStefan Roese 278399d4c6d3SStefan Roese /* Allocate buffers for the pool */ 278499d4c6d3SStefan Roese static int mvpp2_bm_bufs_add(struct mvpp2_port *port, 278599d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool, int buf_num) 278699d4c6d3SStefan Roese { 278799d4c6d3SStefan Roese int i; 278899d4c6d3SStefan Roese 278999d4c6d3SStefan Roese if (buf_num < 0 || 279099d4c6d3SStefan Roese (buf_num + bm_pool->buf_num > bm_pool->size)) { 279199d4c6d3SStefan Roese netdev_err(port->dev, 279299d4c6d3SStefan Roese "cannot allocate %d buffers for pool %d\n", 279399d4c6d3SStefan Roese buf_num, bm_pool->id); 279499d4c6d3SStefan Roese return 0; 279599d4c6d3SStefan Roese } 279699d4c6d3SStefan Roese 279799d4c6d3SStefan Roese for (i = 0; i < buf_num; i++) { 2798f1060f0dSThomas Petazzoni mvpp2_bm_pool_put(port, bm_pool->id, 2799d1d075a5SThomas Petazzoni (dma_addr_t)buffer_loc.rx_buffer[i], 2800d1d075a5SThomas Petazzoni (unsigned long)buffer_loc.rx_buffer[i]); 2801f1060f0dSThomas Petazzoni 280299d4c6d3SStefan Roese } 280399d4c6d3SStefan Roese 280499d4c6d3SStefan Roese /* Update BM driver with number of buffers added to pool */ 280599d4c6d3SStefan Roese bm_pool->buf_num += i; 280699d4c6d3SStefan Roese 280799d4c6d3SStefan Roese return i; 280899d4c6d3SStefan Roese } 280999d4c6d3SStefan Roese 281099d4c6d3SStefan Roese /* Notify the driver that BM pool is being used as specific type and return the 281199d4c6d3SStefan Roese * pool pointer on success 281299d4c6d3SStefan Roese */ 281399d4c6d3SStefan Roese static struct mvpp2_bm_pool * 281499d4c6d3SStefan Roese mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type, 281599d4c6d3SStefan Roese int pkt_size) 281699d4c6d3SStefan Roese { 281799d4c6d3SStefan Roese struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool]; 281899d4c6d3SStefan Roese int num; 281999d4c6d3SStefan Roese 282099d4c6d3SStefan Roese if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) { 282199d4c6d3SStefan Roese netdev_err(port->dev, "mixing pool types is forbidden\n"); 282299d4c6d3SStefan Roese return NULL; 282399d4c6d3SStefan Roese } 282499d4c6d3SStefan Roese 282599d4c6d3SStefan Roese if (new_pool->type == MVPP2_BM_FREE) 282699d4c6d3SStefan Roese new_pool->type = type; 282799d4c6d3SStefan Roese 282899d4c6d3SStefan Roese /* Allocate buffers in case BM pool is used as long pool, but packet 282999d4c6d3SStefan Roese * size doesn't match MTU or BM pool hasn't being used yet 283099d4c6d3SStefan Roese */ 283199d4c6d3SStefan Roese if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) || 283299d4c6d3SStefan Roese (new_pool->pkt_size == 0)) { 283399d4c6d3SStefan Roese int pkts_num; 283499d4c6d3SStefan Roese 283599d4c6d3SStefan Roese /* Set default buffer number or free all the buffers in case 283699d4c6d3SStefan Roese * the pool is not empty 283799d4c6d3SStefan Roese */ 283899d4c6d3SStefan Roese pkts_num = new_pool->buf_num; 283999d4c6d3SStefan Roese if (pkts_num == 0) 284099d4c6d3SStefan Roese pkts_num = type == MVPP2_BM_SWF_LONG ? 284199d4c6d3SStefan Roese MVPP2_BM_LONG_BUF_NUM : 284299d4c6d3SStefan Roese MVPP2_BM_SHORT_BUF_NUM; 284399d4c6d3SStefan Roese else 284499d4c6d3SStefan Roese mvpp2_bm_bufs_free(NULL, 284599d4c6d3SStefan Roese port->priv, new_pool); 284699d4c6d3SStefan Roese 284799d4c6d3SStefan Roese new_pool->pkt_size = pkt_size; 284899d4c6d3SStefan Roese 284999d4c6d3SStefan Roese /* Allocate buffers for this pool */ 285099d4c6d3SStefan Roese num = mvpp2_bm_bufs_add(port, new_pool, pkts_num); 285199d4c6d3SStefan Roese if (num != pkts_num) { 285299d4c6d3SStefan Roese dev_err(dev, "pool %d: %d of %d allocated\n", 285399d4c6d3SStefan Roese new_pool->id, num, pkts_num); 285499d4c6d3SStefan Roese return NULL; 285599d4c6d3SStefan Roese } 285699d4c6d3SStefan Roese } 285799d4c6d3SStefan Roese 285899d4c6d3SStefan Roese mvpp2_bm_pool_bufsize_set(port->priv, new_pool, 285999d4c6d3SStefan Roese MVPP2_RX_BUF_SIZE(new_pool->pkt_size)); 286099d4c6d3SStefan Roese 286199d4c6d3SStefan Roese return new_pool; 286299d4c6d3SStefan Roese } 286399d4c6d3SStefan Roese 286499d4c6d3SStefan Roese /* Initialize pools for swf */ 286599d4c6d3SStefan Roese static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port) 286699d4c6d3SStefan Roese { 286799d4c6d3SStefan Roese int rxq; 286899d4c6d3SStefan Roese 286999d4c6d3SStefan Roese if (!port->pool_long) { 287099d4c6d3SStefan Roese port->pool_long = 287199d4c6d3SStefan Roese mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id), 287299d4c6d3SStefan Roese MVPP2_BM_SWF_LONG, 287399d4c6d3SStefan Roese port->pkt_size); 287499d4c6d3SStefan Roese if (!port->pool_long) 287599d4c6d3SStefan Roese return -ENOMEM; 287699d4c6d3SStefan Roese 287799d4c6d3SStefan Roese port->pool_long->port_map |= (1 << port->id); 287899d4c6d3SStefan Roese 287999d4c6d3SStefan Roese for (rxq = 0; rxq < rxq_number; rxq++) 288099d4c6d3SStefan Roese mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id); 288199d4c6d3SStefan Roese } 288299d4c6d3SStefan Roese 288399d4c6d3SStefan Roese return 0; 288499d4c6d3SStefan Roese } 288599d4c6d3SStefan Roese 288699d4c6d3SStefan Roese /* Port configuration routines */ 288799d4c6d3SStefan Roese 288899d4c6d3SStefan Roese static void mvpp2_port_mii_set(struct mvpp2_port *port) 288999d4c6d3SStefan Roese { 289099d4c6d3SStefan Roese u32 val; 289199d4c6d3SStefan Roese 289299d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); 289399d4c6d3SStefan Roese 289499d4c6d3SStefan Roese switch (port->phy_interface) { 289599d4c6d3SStefan Roese case PHY_INTERFACE_MODE_SGMII: 289699d4c6d3SStefan Roese val |= MVPP2_GMAC_INBAND_AN_MASK; 289799d4c6d3SStefan Roese break; 289899d4c6d3SStefan Roese case PHY_INTERFACE_MODE_RGMII: 2899025e5921SStefan Roese case PHY_INTERFACE_MODE_RGMII_ID: 290099d4c6d3SStefan Roese val |= MVPP2_GMAC_PORT_RGMII_MASK; 290199d4c6d3SStefan Roese default: 290299d4c6d3SStefan Roese val &= ~MVPP2_GMAC_PCS_ENABLE_MASK; 290399d4c6d3SStefan Roese } 290499d4c6d3SStefan Roese 290599d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); 290699d4c6d3SStefan Roese } 290799d4c6d3SStefan Roese 290899d4c6d3SStefan Roese static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port) 290999d4c6d3SStefan Roese { 291099d4c6d3SStefan Roese u32 val; 291199d4c6d3SStefan Roese 291299d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG); 291399d4c6d3SStefan Roese val |= MVPP2_GMAC_FC_ADV_EN; 291499d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); 291599d4c6d3SStefan Roese } 291699d4c6d3SStefan Roese 291799d4c6d3SStefan Roese static void mvpp2_port_enable(struct mvpp2_port *port) 291899d4c6d3SStefan Roese { 291999d4c6d3SStefan Roese u32 val; 292099d4c6d3SStefan Roese 292199d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); 292299d4c6d3SStefan Roese val |= MVPP2_GMAC_PORT_EN_MASK; 292399d4c6d3SStefan Roese val |= MVPP2_GMAC_MIB_CNTR_EN_MASK; 292499d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); 292599d4c6d3SStefan Roese } 292699d4c6d3SStefan Roese 292799d4c6d3SStefan Roese static void mvpp2_port_disable(struct mvpp2_port *port) 292899d4c6d3SStefan Roese { 292999d4c6d3SStefan Roese u32 val; 293099d4c6d3SStefan Roese 293199d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); 293299d4c6d3SStefan Roese val &= ~(MVPP2_GMAC_PORT_EN_MASK); 293399d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); 293499d4c6d3SStefan Roese } 293599d4c6d3SStefan Roese 293699d4c6d3SStefan Roese /* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */ 293799d4c6d3SStefan Roese static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port) 293899d4c6d3SStefan Roese { 293999d4c6d3SStefan Roese u32 val; 294099d4c6d3SStefan Roese 294199d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) & 294299d4c6d3SStefan Roese ~MVPP2_GMAC_PERIODIC_XON_EN_MASK; 294399d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_1_REG); 294499d4c6d3SStefan Roese } 294599d4c6d3SStefan Roese 294699d4c6d3SStefan Roese /* Configure loopback port */ 294799d4c6d3SStefan Roese static void mvpp2_port_loopback_set(struct mvpp2_port *port) 294899d4c6d3SStefan Roese { 294999d4c6d3SStefan Roese u32 val; 295099d4c6d3SStefan Roese 295199d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_1_REG); 295299d4c6d3SStefan Roese 295399d4c6d3SStefan Roese if (port->speed == 1000) 295499d4c6d3SStefan Roese val |= MVPP2_GMAC_GMII_LB_EN_MASK; 295599d4c6d3SStefan Roese else 295699d4c6d3SStefan Roese val &= ~MVPP2_GMAC_GMII_LB_EN_MASK; 295799d4c6d3SStefan Roese 295899d4c6d3SStefan Roese if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) 295999d4c6d3SStefan Roese val |= MVPP2_GMAC_PCS_LB_EN_MASK; 296099d4c6d3SStefan Roese else 296199d4c6d3SStefan Roese val &= ~MVPP2_GMAC_PCS_LB_EN_MASK; 296299d4c6d3SStefan Roese 296399d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_1_REG); 296499d4c6d3SStefan Roese } 296599d4c6d3SStefan Roese 296699d4c6d3SStefan Roese static void mvpp2_port_reset(struct mvpp2_port *port) 296799d4c6d3SStefan Roese { 296899d4c6d3SStefan Roese u32 val; 296999d4c6d3SStefan Roese 297099d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) & 297199d4c6d3SStefan Roese ~MVPP2_GMAC_PORT_RESET_MASK; 297299d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); 297399d4c6d3SStefan Roese 297499d4c6d3SStefan Roese while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) & 297599d4c6d3SStefan Roese MVPP2_GMAC_PORT_RESET_MASK) 297699d4c6d3SStefan Roese continue; 297799d4c6d3SStefan Roese } 297899d4c6d3SStefan Roese 297999d4c6d3SStefan Roese /* Change maximum receive size of the port */ 298099d4c6d3SStefan Roese static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port) 298199d4c6d3SStefan Roese { 298299d4c6d3SStefan Roese u32 val; 298399d4c6d3SStefan Roese 298499d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); 298599d4c6d3SStefan Roese val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK; 298699d4c6d3SStefan Roese val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) << 298799d4c6d3SStefan Roese MVPP2_GMAC_MAX_RX_SIZE_OFFS); 298899d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); 298999d4c6d3SStefan Roese } 299099d4c6d3SStefan Roese 299131aa1e38SStefan Roese /* PPv2.2 GoP/GMAC config */ 299231aa1e38SStefan Roese 299331aa1e38SStefan Roese /* Set the MAC to reset or exit from reset */ 299431aa1e38SStefan Roese static int gop_gmac_reset(struct mvpp2_port *port, int reset) 299531aa1e38SStefan Roese { 299631aa1e38SStefan Roese u32 val; 299731aa1e38SStefan Roese 299831aa1e38SStefan Roese /* read - modify - write */ 299931aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); 300031aa1e38SStefan Roese if (reset) 300131aa1e38SStefan Roese val |= MVPP2_GMAC_PORT_RESET_MASK; 300231aa1e38SStefan Roese else 300331aa1e38SStefan Roese val &= ~MVPP2_GMAC_PORT_RESET_MASK; 300431aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); 300531aa1e38SStefan Roese 300631aa1e38SStefan Roese return 0; 300731aa1e38SStefan Roese } 300831aa1e38SStefan Roese 300931aa1e38SStefan Roese /* 301031aa1e38SStefan Roese * gop_gpcs_mode_cfg 301131aa1e38SStefan Roese * 301231aa1e38SStefan Roese * Configure port to working with Gig PCS or don't. 301331aa1e38SStefan Roese */ 301431aa1e38SStefan Roese static int gop_gpcs_mode_cfg(struct mvpp2_port *port, int en) 301531aa1e38SStefan Roese { 301631aa1e38SStefan Roese u32 val; 301731aa1e38SStefan Roese 301831aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); 301931aa1e38SStefan Roese if (en) 302031aa1e38SStefan Roese val |= MVPP2_GMAC_PCS_ENABLE_MASK; 302131aa1e38SStefan Roese else 302231aa1e38SStefan Roese val &= ~MVPP2_GMAC_PCS_ENABLE_MASK; 302331aa1e38SStefan Roese /* enable / disable PCS on this port */ 302431aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); 302531aa1e38SStefan Roese 302631aa1e38SStefan Roese return 0; 302731aa1e38SStefan Roese } 302831aa1e38SStefan Roese 302931aa1e38SStefan Roese static int gop_bypass_clk_cfg(struct mvpp2_port *port, int en) 303031aa1e38SStefan Roese { 303131aa1e38SStefan Roese u32 val; 303231aa1e38SStefan Roese 303331aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); 303431aa1e38SStefan Roese if (en) 303531aa1e38SStefan Roese val |= MVPP2_GMAC_CLK_125_BYPS_EN_MASK; 303631aa1e38SStefan Roese else 303731aa1e38SStefan Roese val &= ~MVPP2_GMAC_CLK_125_BYPS_EN_MASK; 303831aa1e38SStefan Roese /* enable / disable PCS on this port */ 303931aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); 304031aa1e38SStefan Roese 304131aa1e38SStefan Roese return 0; 304231aa1e38SStefan Roese } 304331aa1e38SStefan Roese 304431aa1e38SStefan Roese static void gop_gmac_sgmii2_5_cfg(struct mvpp2_port *port) 304531aa1e38SStefan Roese { 304631aa1e38SStefan Roese u32 val, thresh; 304731aa1e38SStefan Roese 304831aa1e38SStefan Roese /* 304931aa1e38SStefan Roese * Configure minimal level of the Tx FIFO before the lower part 305031aa1e38SStefan Roese * starts to read a packet 305131aa1e38SStefan Roese */ 305231aa1e38SStefan Roese thresh = MVPP2_SGMII2_5_TX_FIFO_MIN_TH; 305331aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); 305431aa1e38SStefan Roese val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK; 305531aa1e38SStefan Roese val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(thresh); 305631aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); 305731aa1e38SStefan Roese 305831aa1e38SStefan Roese /* Disable bypass of sync module */ 305931aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_4_REG); 306031aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK; 306131aa1e38SStefan Roese /* configure DP clock select according to mode */ 306231aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK; 306331aa1e38SStefan Roese /* configure QSGMII bypass according to mode */ 306431aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK; 306531aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_4_REG); 306631aa1e38SStefan Roese 306731aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); 306831aa1e38SStefan Roese /* 306931aa1e38SStefan Roese * Configure GIG MAC to 1000Base-X mode connected to a fiber 307031aa1e38SStefan Roese * transceiver 307131aa1e38SStefan Roese */ 307231aa1e38SStefan Roese val |= MVPP2_GMAC_PORT_TYPE_MASK; 307331aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); 307431aa1e38SStefan Roese 307531aa1e38SStefan Roese /* configure AN 0x9268 */ 307631aa1e38SStefan Roese val = MVPP2_GMAC_EN_PCS_AN | 307731aa1e38SStefan Roese MVPP2_GMAC_AN_BYPASS_EN | 307831aa1e38SStefan Roese MVPP2_GMAC_CONFIG_MII_SPEED | 307931aa1e38SStefan Roese MVPP2_GMAC_CONFIG_GMII_SPEED | 308031aa1e38SStefan Roese MVPP2_GMAC_FC_ADV_EN | 308131aa1e38SStefan Roese MVPP2_GMAC_CONFIG_FULL_DUPLEX | 308231aa1e38SStefan Roese MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG; 308331aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); 308431aa1e38SStefan Roese } 308531aa1e38SStefan Roese 308631aa1e38SStefan Roese static void gop_gmac_sgmii_cfg(struct mvpp2_port *port) 308731aa1e38SStefan Roese { 308831aa1e38SStefan Roese u32 val, thresh; 308931aa1e38SStefan Roese 309031aa1e38SStefan Roese /* 309131aa1e38SStefan Roese * Configure minimal level of the Tx FIFO before the lower part 309231aa1e38SStefan Roese * starts to read a packet 309331aa1e38SStefan Roese */ 309431aa1e38SStefan Roese thresh = MVPP2_SGMII_TX_FIFO_MIN_TH; 309531aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); 309631aa1e38SStefan Roese val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK; 309731aa1e38SStefan Roese val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(thresh); 309831aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); 309931aa1e38SStefan Roese 310031aa1e38SStefan Roese /* Disable bypass of sync module */ 310131aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_4_REG); 310231aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK; 310331aa1e38SStefan Roese /* configure DP clock select according to mode */ 310431aa1e38SStefan Roese val &= ~MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK; 310531aa1e38SStefan Roese /* configure QSGMII bypass according to mode */ 310631aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK; 310731aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_4_REG); 310831aa1e38SStefan Roese 310931aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); 311031aa1e38SStefan Roese /* configure GIG MAC to SGMII mode */ 311131aa1e38SStefan Roese val &= ~MVPP2_GMAC_PORT_TYPE_MASK; 311231aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); 311331aa1e38SStefan Roese 311431aa1e38SStefan Roese /* configure AN */ 311531aa1e38SStefan Roese val = MVPP2_GMAC_EN_PCS_AN | 311631aa1e38SStefan Roese MVPP2_GMAC_AN_BYPASS_EN | 311731aa1e38SStefan Roese MVPP2_GMAC_AN_SPEED_EN | 311831aa1e38SStefan Roese MVPP2_GMAC_EN_FC_AN | 311931aa1e38SStefan Roese MVPP2_GMAC_AN_DUPLEX_EN | 312031aa1e38SStefan Roese MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG; 312131aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); 312231aa1e38SStefan Roese } 312331aa1e38SStefan Roese 312431aa1e38SStefan Roese static void gop_gmac_rgmii_cfg(struct mvpp2_port *port) 312531aa1e38SStefan Roese { 312631aa1e38SStefan Roese u32 val, thresh; 312731aa1e38SStefan Roese 312831aa1e38SStefan Roese /* 312931aa1e38SStefan Roese * Configure minimal level of the Tx FIFO before the lower part 313031aa1e38SStefan Roese * starts to read a packet 313131aa1e38SStefan Roese */ 313231aa1e38SStefan Roese thresh = MVPP2_RGMII_TX_FIFO_MIN_TH; 313331aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); 313431aa1e38SStefan Roese val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK; 313531aa1e38SStefan Roese val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(thresh); 313631aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); 313731aa1e38SStefan Roese 313831aa1e38SStefan Roese /* Disable bypass of sync module */ 313931aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_4_REG); 314031aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK; 314131aa1e38SStefan Roese /* configure DP clock select according to mode */ 314231aa1e38SStefan Roese val &= ~MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK; 314331aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK; 314431aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_EXT_PIN_GMII_SEL_MASK; 314531aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_4_REG); 314631aa1e38SStefan Roese 314731aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); 314831aa1e38SStefan Roese /* configure GIG MAC to SGMII mode */ 314931aa1e38SStefan Roese val &= ~MVPP2_GMAC_PORT_TYPE_MASK; 315031aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); 315131aa1e38SStefan Roese 315231aa1e38SStefan Roese /* configure AN 0xb8e8 */ 315331aa1e38SStefan Roese val = MVPP2_GMAC_AN_BYPASS_EN | 315431aa1e38SStefan Roese MVPP2_GMAC_AN_SPEED_EN | 315531aa1e38SStefan Roese MVPP2_GMAC_EN_FC_AN | 315631aa1e38SStefan Roese MVPP2_GMAC_AN_DUPLEX_EN | 315731aa1e38SStefan Roese MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG; 315831aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); 315931aa1e38SStefan Roese } 316031aa1e38SStefan Roese 316131aa1e38SStefan Roese /* Set the internal mux's to the required MAC in the GOP */ 316231aa1e38SStefan Roese static int gop_gmac_mode_cfg(struct mvpp2_port *port) 316331aa1e38SStefan Roese { 316431aa1e38SStefan Roese u32 val; 316531aa1e38SStefan Roese 316631aa1e38SStefan Roese /* Set TX FIFO thresholds */ 316731aa1e38SStefan Roese switch (port->phy_interface) { 316831aa1e38SStefan Roese case PHY_INTERFACE_MODE_SGMII: 316931aa1e38SStefan Roese if (port->phy_speed == 2500) 317031aa1e38SStefan Roese gop_gmac_sgmii2_5_cfg(port); 317131aa1e38SStefan Roese else 317231aa1e38SStefan Roese gop_gmac_sgmii_cfg(port); 317331aa1e38SStefan Roese break; 317431aa1e38SStefan Roese 317531aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII: 317631aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII_ID: 317731aa1e38SStefan Roese gop_gmac_rgmii_cfg(port); 317831aa1e38SStefan Roese break; 317931aa1e38SStefan Roese 318031aa1e38SStefan Roese default: 318131aa1e38SStefan Roese return -1; 318231aa1e38SStefan Roese } 318331aa1e38SStefan Roese 318431aa1e38SStefan Roese /* Jumbo frame support - 0x1400*2= 0x2800 bytes */ 318531aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG); 318631aa1e38SStefan Roese val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK; 318731aa1e38SStefan Roese val |= 0x1400 << MVPP2_GMAC_MAX_RX_SIZE_OFFS; 318831aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG); 318931aa1e38SStefan Roese 319031aa1e38SStefan Roese /* PeriodicXonEn disable */ 319131aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_1_REG); 319231aa1e38SStefan Roese val &= ~MVPP2_GMAC_PERIODIC_XON_EN_MASK; 319331aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_1_REG); 319431aa1e38SStefan Roese 319531aa1e38SStefan Roese return 0; 319631aa1e38SStefan Roese } 319731aa1e38SStefan Roese 319831aa1e38SStefan Roese static void gop_xlg_2_gig_mac_cfg(struct mvpp2_port *port) 319931aa1e38SStefan Roese { 320031aa1e38SStefan Roese u32 val; 320131aa1e38SStefan Roese 320231aa1e38SStefan Roese /* relevant only for MAC0 (XLG0 and GMAC0) */ 320331aa1e38SStefan Roese if (port->gop_id > 0) 320431aa1e38SStefan Roese return; 320531aa1e38SStefan Roese 320631aa1e38SStefan Roese /* configure 1Gig MAC mode */ 320731aa1e38SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL3_REG); 320831aa1e38SStefan Roese val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK; 320931aa1e38SStefan Roese val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC; 321031aa1e38SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL3_REG); 321131aa1e38SStefan Roese } 321231aa1e38SStefan Roese 321331aa1e38SStefan Roese static int gop_gpcs_reset(struct mvpp2_port *port, int reset) 321431aa1e38SStefan Roese { 321531aa1e38SStefan Roese u32 val; 321631aa1e38SStefan Roese 321731aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG); 321831aa1e38SStefan Roese if (reset) 321931aa1e38SStefan Roese val &= ~MVPP2_GMAC_SGMII_MODE_MASK; 322031aa1e38SStefan Roese else 322131aa1e38SStefan Roese val |= MVPP2_GMAC_SGMII_MODE_MASK; 322231aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG); 322331aa1e38SStefan Roese 322431aa1e38SStefan Roese return 0; 322531aa1e38SStefan Roese } 322631aa1e38SStefan Roese 32272fe23044SStefan Roese /* Set the internal mux's to the required PCS in the PI */ 32282fe23044SStefan Roese static int gop_xpcs_mode(struct mvpp2_port *port, int num_of_lanes) 32292fe23044SStefan Roese { 32302fe23044SStefan Roese u32 val; 32312fe23044SStefan Roese int lane; 32322fe23044SStefan Roese 32332fe23044SStefan Roese switch (num_of_lanes) { 32342fe23044SStefan Roese case 1: 32352fe23044SStefan Roese lane = 0; 32362fe23044SStefan Roese break; 32372fe23044SStefan Roese case 2: 32382fe23044SStefan Roese lane = 1; 32392fe23044SStefan Roese break; 32402fe23044SStefan Roese case 4: 32412fe23044SStefan Roese lane = 2; 32422fe23044SStefan Roese break; 32432fe23044SStefan Roese default: 32442fe23044SStefan Roese return -1; 32452fe23044SStefan Roese } 32462fe23044SStefan Roese 32472fe23044SStefan Roese /* configure XG MAC mode */ 32482fe23044SStefan Roese val = readl(port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG); 3249e09d0c83SStefan Chulski val &= ~MVPP22_XPCS_PCSMODE_MASK; 32502fe23044SStefan Roese val &= ~MVPP22_XPCS_LANEACTIVE_MASK; 32512fe23044SStefan Roese val |= (2 * lane) << MVPP22_XPCS_LANEACTIVE_OFFS; 32522fe23044SStefan Roese writel(val, port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG); 32532fe23044SStefan Roese 32542fe23044SStefan Roese return 0; 32552fe23044SStefan Roese } 32562fe23044SStefan Roese 32572fe23044SStefan Roese static int gop_mpcs_mode(struct mvpp2_port *port) 32582fe23044SStefan Roese { 32592fe23044SStefan Roese u32 val; 32602fe23044SStefan Roese 32612fe23044SStefan Roese /* configure PCS40G COMMON CONTROL */ 32622fe23044SStefan Roese val = readl(port->priv->mpcs_base + PCS40G_COMMON_CONTROL); 32632fe23044SStefan Roese val &= ~FORWARD_ERROR_CORRECTION_MASK; 32642fe23044SStefan Roese writel(val, port->priv->mpcs_base + PCS40G_COMMON_CONTROL); 32652fe23044SStefan Roese 32662fe23044SStefan Roese /* configure PCS CLOCK RESET */ 32672fe23044SStefan Roese val = readl(port->priv->mpcs_base + PCS_CLOCK_RESET); 32682fe23044SStefan Roese val &= ~CLK_DIVISION_RATIO_MASK; 32692fe23044SStefan Roese val |= 1 << CLK_DIVISION_RATIO_OFFS; 32702fe23044SStefan Roese writel(val, port->priv->mpcs_base + PCS_CLOCK_RESET); 32712fe23044SStefan Roese 32722fe23044SStefan Roese val &= ~CLK_DIV_PHASE_SET_MASK; 32732fe23044SStefan Roese val |= MAC_CLK_RESET_MASK; 32742fe23044SStefan Roese val |= RX_SD_CLK_RESET_MASK; 32752fe23044SStefan Roese val |= TX_SD_CLK_RESET_MASK; 32762fe23044SStefan Roese writel(val, port->priv->mpcs_base + PCS_CLOCK_RESET); 32772fe23044SStefan Roese 32782fe23044SStefan Roese return 0; 32792fe23044SStefan Roese } 32802fe23044SStefan Roese 32812fe23044SStefan Roese /* Set the internal mux's to the required MAC in the GOP */ 32822fe23044SStefan Roese static int gop_xlg_mac_mode_cfg(struct mvpp2_port *port, int num_of_act_lanes) 32832fe23044SStefan Roese { 32842fe23044SStefan Roese u32 val; 32852fe23044SStefan Roese 32862fe23044SStefan Roese /* configure 10G MAC mode */ 32872fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL0_REG); 32882fe23044SStefan Roese val |= MVPP22_XLG_RX_FC_EN; 32892fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL0_REG); 32902fe23044SStefan Roese 32912fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL3_REG); 32922fe23044SStefan Roese val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK; 32932fe23044SStefan Roese val |= MVPP22_XLG_CTRL3_MACMODESELECT_10GMAC; 32942fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL3_REG); 32952fe23044SStefan Roese 32962fe23044SStefan Roese /* read - modify - write */ 32972fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL4_REG); 32982fe23044SStefan Roese val &= ~MVPP22_XLG_MODE_DMA_1G; 32992fe23044SStefan Roese val |= MVPP22_XLG_FORWARD_PFC_EN; 33002fe23044SStefan Roese val |= MVPP22_XLG_FORWARD_802_3X_FC_EN; 33012fe23044SStefan Roese val &= ~MVPP22_XLG_EN_IDLE_CHECK_FOR_LINK; 33022fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL4_REG); 33032fe23044SStefan Roese 33042fe23044SStefan Roese /* Jumbo frame support: 0x1400 * 2 = 0x2800 bytes */ 33052fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL1_REG); 33062fe23044SStefan Roese val &= ~MVPP22_XLG_MAX_RX_SIZE_MASK; 33072fe23044SStefan Roese val |= 0x1400 << MVPP22_XLG_MAX_RX_SIZE_OFFS; 33082fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL1_REG); 33092fe23044SStefan Roese 33102fe23044SStefan Roese /* unmask link change interrupt */ 33112fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_INTERRUPT_MASK_REG); 33122fe23044SStefan Roese val |= MVPP22_XLG_INTERRUPT_LINK_CHANGE; 33132fe23044SStefan Roese val |= 1; /* unmask summary bit */ 33142fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_INTERRUPT_MASK_REG); 33152fe23044SStefan Roese 33162fe23044SStefan Roese return 0; 33172fe23044SStefan Roese } 33182fe23044SStefan Roese 33192fe23044SStefan Roese /* Set PCS to reset or exit from reset */ 33202fe23044SStefan Roese static int gop_xpcs_reset(struct mvpp2_port *port, int reset) 33212fe23044SStefan Roese { 33222fe23044SStefan Roese u32 val; 33232fe23044SStefan Roese 33242fe23044SStefan Roese /* read - modify - write */ 33252fe23044SStefan Roese val = readl(port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG); 33262fe23044SStefan Roese if (reset) 33272fe23044SStefan Roese val &= ~MVPP22_XPCS_PCSRESET; 33282fe23044SStefan Roese else 33292fe23044SStefan Roese val |= MVPP22_XPCS_PCSRESET; 33302fe23044SStefan Roese writel(val, port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG); 33312fe23044SStefan Roese 33322fe23044SStefan Roese return 0; 33332fe23044SStefan Roese } 33342fe23044SStefan Roese 33352fe23044SStefan Roese /* Set the MAC to reset or exit from reset */ 33362fe23044SStefan Roese static int gop_xlg_mac_reset(struct mvpp2_port *port, int reset) 33372fe23044SStefan Roese { 33382fe23044SStefan Roese u32 val; 33392fe23044SStefan Roese 33402fe23044SStefan Roese /* read - modify - write */ 33412fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL0_REG); 33422fe23044SStefan Roese if (reset) 33432fe23044SStefan Roese val &= ~MVPP22_XLG_MAC_RESETN; 33442fe23044SStefan Roese else 33452fe23044SStefan Roese val |= MVPP22_XLG_MAC_RESETN; 33462fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL0_REG); 33472fe23044SStefan Roese 33482fe23044SStefan Roese return 0; 33492fe23044SStefan Roese } 33502fe23044SStefan Roese 335131aa1e38SStefan Roese /* 335231aa1e38SStefan Roese * gop_port_init 335331aa1e38SStefan Roese * 335431aa1e38SStefan Roese * Init physical port. Configures the port mode and all it's elements 335531aa1e38SStefan Roese * accordingly. 335631aa1e38SStefan Roese * Does not verify that the selected mode/port number is valid at the 335731aa1e38SStefan Roese * core level. 335831aa1e38SStefan Roese */ 335931aa1e38SStefan Roese static int gop_port_init(struct mvpp2_port *port) 336031aa1e38SStefan Roese { 336131aa1e38SStefan Roese int mac_num = port->gop_id; 33622fe23044SStefan Roese int num_of_act_lanes; 336331aa1e38SStefan Roese 336431aa1e38SStefan Roese if (mac_num >= MVPP22_GOP_MAC_NUM) { 336531aa1e38SStefan Roese netdev_err(NULL, "%s: illegal port number %d", __func__, 336631aa1e38SStefan Roese mac_num); 336731aa1e38SStefan Roese return -1; 336831aa1e38SStefan Roese } 336931aa1e38SStefan Roese 337031aa1e38SStefan Roese switch (port->phy_interface) { 337131aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII: 337231aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII_ID: 337331aa1e38SStefan Roese gop_gmac_reset(port, 1); 337431aa1e38SStefan Roese 337531aa1e38SStefan Roese /* configure PCS */ 337631aa1e38SStefan Roese gop_gpcs_mode_cfg(port, 0); 337731aa1e38SStefan Roese gop_bypass_clk_cfg(port, 1); 337831aa1e38SStefan Roese 337931aa1e38SStefan Roese /* configure MAC */ 338031aa1e38SStefan Roese gop_gmac_mode_cfg(port); 338131aa1e38SStefan Roese /* pcs unreset */ 338231aa1e38SStefan Roese gop_gpcs_reset(port, 0); 338331aa1e38SStefan Roese 338431aa1e38SStefan Roese /* mac unreset */ 338531aa1e38SStefan Roese gop_gmac_reset(port, 0); 338631aa1e38SStefan Roese break; 338731aa1e38SStefan Roese 338831aa1e38SStefan Roese case PHY_INTERFACE_MODE_SGMII: 338931aa1e38SStefan Roese /* configure PCS */ 339031aa1e38SStefan Roese gop_gpcs_mode_cfg(port, 1); 339131aa1e38SStefan Roese 339231aa1e38SStefan Roese /* configure MAC */ 339331aa1e38SStefan Roese gop_gmac_mode_cfg(port); 339431aa1e38SStefan Roese /* select proper Mac mode */ 339531aa1e38SStefan Roese gop_xlg_2_gig_mac_cfg(port); 339631aa1e38SStefan Roese 339731aa1e38SStefan Roese /* pcs unreset */ 339831aa1e38SStefan Roese gop_gpcs_reset(port, 0); 339931aa1e38SStefan Roese /* mac unreset */ 340031aa1e38SStefan Roese gop_gmac_reset(port, 0); 340131aa1e38SStefan Roese break; 340231aa1e38SStefan Roese 34032fe23044SStefan Roese case PHY_INTERFACE_MODE_SFI: 34042fe23044SStefan Roese num_of_act_lanes = 2; 34052fe23044SStefan Roese mac_num = 0; 34062fe23044SStefan Roese /* configure PCS */ 34072fe23044SStefan Roese gop_xpcs_mode(port, num_of_act_lanes); 34082fe23044SStefan Roese gop_mpcs_mode(port); 34092fe23044SStefan Roese /* configure MAC */ 34102fe23044SStefan Roese gop_xlg_mac_mode_cfg(port, num_of_act_lanes); 34112fe23044SStefan Roese 34122fe23044SStefan Roese /* pcs unreset */ 34132fe23044SStefan Roese gop_xpcs_reset(port, 0); 34142fe23044SStefan Roese 34152fe23044SStefan Roese /* mac unreset */ 34162fe23044SStefan Roese gop_xlg_mac_reset(port, 0); 34172fe23044SStefan Roese break; 34182fe23044SStefan Roese 341931aa1e38SStefan Roese default: 342031aa1e38SStefan Roese netdev_err(NULL, "%s: Requested port mode (%d) not supported\n", 342131aa1e38SStefan Roese __func__, port->phy_interface); 342231aa1e38SStefan Roese return -1; 342331aa1e38SStefan Roese } 342431aa1e38SStefan Roese 342531aa1e38SStefan Roese return 0; 342631aa1e38SStefan Roese } 342731aa1e38SStefan Roese 34282fe23044SStefan Roese static void gop_xlg_mac_port_enable(struct mvpp2_port *port, int enable) 34292fe23044SStefan Roese { 34302fe23044SStefan Roese u32 val; 34312fe23044SStefan Roese 34322fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL0_REG); 34332fe23044SStefan Roese if (enable) { 34342fe23044SStefan Roese /* Enable port and MIB counters update */ 34352fe23044SStefan Roese val |= MVPP22_XLG_PORT_EN; 34362fe23044SStefan Roese val &= ~MVPP22_XLG_MIBCNT_DIS; 34372fe23044SStefan Roese } else { 34382fe23044SStefan Roese /* Disable port */ 34392fe23044SStefan Roese val &= ~MVPP22_XLG_PORT_EN; 34402fe23044SStefan Roese } 34412fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL0_REG); 34422fe23044SStefan Roese } 34432fe23044SStefan Roese 344431aa1e38SStefan Roese static void gop_port_enable(struct mvpp2_port *port, int enable) 344531aa1e38SStefan Roese { 344631aa1e38SStefan Roese switch (port->phy_interface) { 344731aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII: 344831aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII_ID: 344931aa1e38SStefan Roese case PHY_INTERFACE_MODE_SGMII: 345031aa1e38SStefan Roese if (enable) 345131aa1e38SStefan Roese mvpp2_port_enable(port); 345231aa1e38SStefan Roese else 345331aa1e38SStefan Roese mvpp2_port_disable(port); 345431aa1e38SStefan Roese break; 345531aa1e38SStefan Roese 34562fe23044SStefan Roese case PHY_INTERFACE_MODE_SFI: 34572fe23044SStefan Roese gop_xlg_mac_port_enable(port, enable); 34582fe23044SStefan Roese 34592fe23044SStefan Roese break; 346031aa1e38SStefan Roese default: 346131aa1e38SStefan Roese netdev_err(NULL, "%s: Wrong port mode (%d)\n", __func__, 346231aa1e38SStefan Roese port->phy_interface); 346331aa1e38SStefan Roese return; 346431aa1e38SStefan Roese } 346531aa1e38SStefan Roese } 346631aa1e38SStefan Roese 346731aa1e38SStefan Roese /* RFU1 functions */ 346831aa1e38SStefan Roese static inline u32 gop_rfu1_read(struct mvpp2 *priv, u32 offset) 346931aa1e38SStefan Roese { 347031aa1e38SStefan Roese return readl(priv->rfu1_base + offset); 347131aa1e38SStefan Roese } 347231aa1e38SStefan Roese 347331aa1e38SStefan Roese static inline void gop_rfu1_write(struct mvpp2 *priv, u32 offset, u32 data) 347431aa1e38SStefan Roese { 347531aa1e38SStefan Roese writel(data, priv->rfu1_base + offset); 347631aa1e38SStefan Roese } 347731aa1e38SStefan Roese 347831aa1e38SStefan Roese static u32 mvpp2_netc_cfg_create(int gop_id, phy_interface_t phy_type) 347931aa1e38SStefan Roese { 348031aa1e38SStefan Roese u32 val = 0; 348131aa1e38SStefan Roese 348231aa1e38SStefan Roese if (gop_id == 2) { 348331aa1e38SStefan Roese if (phy_type == PHY_INTERFACE_MODE_SGMII) 348431aa1e38SStefan Roese val |= MV_NETC_GE_MAC2_SGMII; 348531aa1e38SStefan Roese } 348631aa1e38SStefan Roese 348731aa1e38SStefan Roese if (gop_id == 3) { 348831aa1e38SStefan Roese if (phy_type == PHY_INTERFACE_MODE_SGMII) 348931aa1e38SStefan Roese val |= MV_NETC_GE_MAC3_SGMII; 349031aa1e38SStefan Roese else if (phy_type == PHY_INTERFACE_MODE_RGMII || 349131aa1e38SStefan Roese phy_type == PHY_INTERFACE_MODE_RGMII_ID) 349231aa1e38SStefan Roese val |= MV_NETC_GE_MAC3_RGMII; 349331aa1e38SStefan Roese } 349431aa1e38SStefan Roese 349531aa1e38SStefan Roese return val; 349631aa1e38SStefan Roese } 349731aa1e38SStefan Roese 349831aa1e38SStefan Roese static void gop_netc_active_port(struct mvpp2 *priv, int gop_id, u32 val) 349931aa1e38SStefan Roese { 350031aa1e38SStefan Roese u32 reg; 350131aa1e38SStefan Roese 350231aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_1_REG); 350331aa1e38SStefan Roese reg &= ~(NETC_PORTS_ACTIVE_MASK(gop_id)); 350431aa1e38SStefan Roese 350531aa1e38SStefan Roese val <<= NETC_PORTS_ACTIVE_OFFSET(gop_id); 350631aa1e38SStefan Roese val &= NETC_PORTS_ACTIVE_MASK(gop_id); 350731aa1e38SStefan Roese 350831aa1e38SStefan Roese reg |= val; 350931aa1e38SStefan Roese 351031aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_1_REG, reg); 351131aa1e38SStefan Roese } 351231aa1e38SStefan Roese 351331aa1e38SStefan Roese static void gop_netc_mii_mode(struct mvpp2 *priv, int gop_id, u32 val) 351431aa1e38SStefan Roese { 351531aa1e38SStefan Roese u32 reg; 351631aa1e38SStefan Roese 351731aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_CONTROL_0_REG); 351831aa1e38SStefan Roese reg &= ~NETC_GBE_PORT1_MII_MODE_MASK; 351931aa1e38SStefan Roese 352031aa1e38SStefan Roese val <<= NETC_GBE_PORT1_MII_MODE_OFFS; 352131aa1e38SStefan Roese val &= NETC_GBE_PORT1_MII_MODE_MASK; 352231aa1e38SStefan Roese 352331aa1e38SStefan Roese reg |= val; 352431aa1e38SStefan Roese 352531aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_CONTROL_0_REG, reg); 352631aa1e38SStefan Roese } 352731aa1e38SStefan Roese 352831aa1e38SStefan Roese static void gop_netc_gop_reset(struct mvpp2 *priv, u32 val) 352931aa1e38SStefan Roese { 353031aa1e38SStefan Roese u32 reg; 353131aa1e38SStefan Roese 353231aa1e38SStefan Roese reg = gop_rfu1_read(priv, GOP_SOFT_RESET_1_REG); 353331aa1e38SStefan Roese reg &= ~NETC_GOP_SOFT_RESET_MASK; 353431aa1e38SStefan Roese 353531aa1e38SStefan Roese val <<= NETC_GOP_SOFT_RESET_OFFS; 353631aa1e38SStefan Roese val &= NETC_GOP_SOFT_RESET_MASK; 353731aa1e38SStefan Roese 353831aa1e38SStefan Roese reg |= val; 353931aa1e38SStefan Roese 354031aa1e38SStefan Roese gop_rfu1_write(priv, GOP_SOFT_RESET_1_REG, reg); 354131aa1e38SStefan Roese } 354231aa1e38SStefan Roese 354331aa1e38SStefan Roese static void gop_netc_gop_clock_logic_set(struct mvpp2 *priv, u32 val) 354431aa1e38SStefan Roese { 354531aa1e38SStefan Roese u32 reg; 354631aa1e38SStefan Roese 354731aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_0_REG); 354831aa1e38SStefan Roese reg &= ~NETC_CLK_DIV_PHASE_MASK; 354931aa1e38SStefan Roese 355031aa1e38SStefan Roese val <<= NETC_CLK_DIV_PHASE_OFFS; 355131aa1e38SStefan Roese val &= NETC_CLK_DIV_PHASE_MASK; 355231aa1e38SStefan Roese 355331aa1e38SStefan Roese reg |= val; 355431aa1e38SStefan Roese 355531aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_0_REG, reg); 355631aa1e38SStefan Roese } 355731aa1e38SStefan Roese 355831aa1e38SStefan Roese static void gop_netc_port_rf_reset(struct mvpp2 *priv, int gop_id, u32 val) 355931aa1e38SStefan Roese { 356031aa1e38SStefan Roese u32 reg; 356131aa1e38SStefan Roese 356231aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_1_REG); 356331aa1e38SStefan Roese reg &= ~(NETC_PORT_GIG_RF_RESET_MASK(gop_id)); 356431aa1e38SStefan Roese 356531aa1e38SStefan Roese val <<= NETC_PORT_GIG_RF_RESET_OFFS(gop_id); 356631aa1e38SStefan Roese val &= NETC_PORT_GIG_RF_RESET_MASK(gop_id); 356731aa1e38SStefan Roese 356831aa1e38SStefan Roese reg |= val; 356931aa1e38SStefan Roese 357031aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_1_REG, reg); 357131aa1e38SStefan Roese } 357231aa1e38SStefan Roese 357331aa1e38SStefan Roese static void gop_netc_gbe_sgmii_mode_select(struct mvpp2 *priv, int gop_id, 357431aa1e38SStefan Roese u32 val) 357531aa1e38SStefan Roese { 357631aa1e38SStefan Roese u32 reg, mask, offset; 357731aa1e38SStefan Roese 357831aa1e38SStefan Roese if (gop_id == 2) { 357931aa1e38SStefan Roese mask = NETC_GBE_PORT0_SGMII_MODE_MASK; 358031aa1e38SStefan Roese offset = NETC_GBE_PORT0_SGMII_MODE_OFFS; 358131aa1e38SStefan Roese } else { 358231aa1e38SStefan Roese mask = NETC_GBE_PORT1_SGMII_MODE_MASK; 358331aa1e38SStefan Roese offset = NETC_GBE_PORT1_SGMII_MODE_OFFS; 358431aa1e38SStefan Roese } 358531aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_CONTROL_0_REG); 358631aa1e38SStefan Roese reg &= ~mask; 358731aa1e38SStefan Roese 358831aa1e38SStefan Roese val <<= offset; 358931aa1e38SStefan Roese val &= mask; 359031aa1e38SStefan Roese 359131aa1e38SStefan Roese reg |= val; 359231aa1e38SStefan Roese 359331aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_CONTROL_0_REG, reg); 359431aa1e38SStefan Roese } 359531aa1e38SStefan Roese 359631aa1e38SStefan Roese static void gop_netc_bus_width_select(struct mvpp2 *priv, u32 val) 359731aa1e38SStefan Roese { 359831aa1e38SStefan Roese u32 reg; 359931aa1e38SStefan Roese 360031aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_0_REG); 360131aa1e38SStefan Roese reg &= ~NETC_BUS_WIDTH_SELECT_MASK; 360231aa1e38SStefan Roese 360331aa1e38SStefan Roese val <<= NETC_BUS_WIDTH_SELECT_OFFS; 360431aa1e38SStefan Roese val &= NETC_BUS_WIDTH_SELECT_MASK; 360531aa1e38SStefan Roese 360631aa1e38SStefan Roese reg |= val; 360731aa1e38SStefan Roese 360831aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_0_REG, reg); 360931aa1e38SStefan Roese } 361031aa1e38SStefan Roese 361131aa1e38SStefan Roese static void gop_netc_sample_stages_timing(struct mvpp2 *priv, u32 val) 361231aa1e38SStefan Roese { 361331aa1e38SStefan Roese u32 reg; 361431aa1e38SStefan Roese 361531aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_0_REG); 361631aa1e38SStefan Roese reg &= ~NETC_GIG_RX_DATA_SAMPLE_MASK; 361731aa1e38SStefan Roese 361831aa1e38SStefan Roese val <<= NETC_GIG_RX_DATA_SAMPLE_OFFS; 361931aa1e38SStefan Roese val &= NETC_GIG_RX_DATA_SAMPLE_MASK; 362031aa1e38SStefan Roese 362131aa1e38SStefan Roese reg |= val; 362231aa1e38SStefan Roese 362331aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_0_REG, reg); 362431aa1e38SStefan Roese } 362531aa1e38SStefan Roese 362631aa1e38SStefan Roese static void gop_netc_mac_to_xgmii(struct mvpp2 *priv, int gop_id, 362731aa1e38SStefan Roese enum mv_netc_phase phase) 362831aa1e38SStefan Roese { 362931aa1e38SStefan Roese switch (phase) { 363031aa1e38SStefan Roese case MV_NETC_FIRST_PHASE: 363131aa1e38SStefan Roese /* Set Bus Width to HB mode = 1 */ 363231aa1e38SStefan Roese gop_netc_bus_width_select(priv, 1); 363331aa1e38SStefan Roese /* Select RGMII mode */ 363431aa1e38SStefan Roese gop_netc_gbe_sgmii_mode_select(priv, gop_id, MV_NETC_GBE_XMII); 363531aa1e38SStefan Roese break; 363631aa1e38SStefan Roese 363731aa1e38SStefan Roese case MV_NETC_SECOND_PHASE: 363831aa1e38SStefan Roese /* De-assert the relevant port HB reset */ 363931aa1e38SStefan Roese gop_netc_port_rf_reset(priv, gop_id, 1); 364031aa1e38SStefan Roese break; 364131aa1e38SStefan Roese } 364231aa1e38SStefan Roese } 364331aa1e38SStefan Roese 364431aa1e38SStefan Roese static void gop_netc_mac_to_sgmii(struct mvpp2 *priv, int gop_id, 364531aa1e38SStefan Roese enum mv_netc_phase phase) 364631aa1e38SStefan Roese { 364731aa1e38SStefan Roese switch (phase) { 364831aa1e38SStefan Roese case MV_NETC_FIRST_PHASE: 364931aa1e38SStefan Roese /* Set Bus Width to HB mode = 1 */ 365031aa1e38SStefan Roese gop_netc_bus_width_select(priv, 1); 365131aa1e38SStefan Roese /* Select SGMII mode */ 365231aa1e38SStefan Roese if (gop_id >= 1) { 365331aa1e38SStefan Roese gop_netc_gbe_sgmii_mode_select(priv, gop_id, 365431aa1e38SStefan Roese MV_NETC_GBE_SGMII); 365531aa1e38SStefan Roese } 365631aa1e38SStefan Roese 365731aa1e38SStefan Roese /* Configure the sample stages */ 365831aa1e38SStefan Roese gop_netc_sample_stages_timing(priv, 0); 365931aa1e38SStefan Roese /* Configure the ComPhy Selector */ 366031aa1e38SStefan Roese /* gop_netc_com_phy_selector_config(netComplex); */ 366131aa1e38SStefan Roese break; 366231aa1e38SStefan Roese 366331aa1e38SStefan Roese case MV_NETC_SECOND_PHASE: 366431aa1e38SStefan Roese /* De-assert the relevant port HB reset */ 366531aa1e38SStefan Roese gop_netc_port_rf_reset(priv, gop_id, 1); 366631aa1e38SStefan Roese break; 366731aa1e38SStefan Roese } 366831aa1e38SStefan Roese } 366931aa1e38SStefan Roese 367031aa1e38SStefan Roese static int gop_netc_init(struct mvpp2 *priv, enum mv_netc_phase phase) 367131aa1e38SStefan Roese { 367231aa1e38SStefan Roese u32 c = priv->netc_config; 367331aa1e38SStefan Roese 367431aa1e38SStefan Roese if (c & MV_NETC_GE_MAC2_SGMII) 367531aa1e38SStefan Roese gop_netc_mac_to_sgmii(priv, 2, phase); 367631aa1e38SStefan Roese else 367731aa1e38SStefan Roese gop_netc_mac_to_xgmii(priv, 2, phase); 367831aa1e38SStefan Roese 367931aa1e38SStefan Roese if (c & MV_NETC_GE_MAC3_SGMII) { 368031aa1e38SStefan Roese gop_netc_mac_to_sgmii(priv, 3, phase); 368131aa1e38SStefan Roese } else { 368231aa1e38SStefan Roese gop_netc_mac_to_xgmii(priv, 3, phase); 368331aa1e38SStefan Roese if (c & MV_NETC_GE_MAC3_RGMII) 368431aa1e38SStefan Roese gop_netc_mii_mode(priv, 3, MV_NETC_GBE_RGMII); 368531aa1e38SStefan Roese else 368631aa1e38SStefan Roese gop_netc_mii_mode(priv, 3, MV_NETC_GBE_MII); 368731aa1e38SStefan Roese } 368831aa1e38SStefan Roese 368931aa1e38SStefan Roese /* Activate gop ports 0, 2, 3 */ 369031aa1e38SStefan Roese gop_netc_active_port(priv, 0, 1); 369131aa1e38SStefan Roese gop_netc_active_port(priv, 2, 1); 369231aa1e38SStefan Roese gop_netc_active_port(priv, 3, 1); 369331aa1e38SStefan Roese 369431aa1e38SStefan Roese if (phase == MV_NETC_SECOND_PHASE) { 369531aa1e38SStefan Roese /* Enable the GOP internal clock logic */ 369631aa1e38SStefan Roese gop_netc_gop_clock_logic_set(priv, 1); 369731aa1e38SStefan Roese /* De-assert GOP unit reset */ 369831aa1e38SStefan Roese gop_netc_gop_reset(priv, 1); 369931aa1e38SStefan Roese } 370031aa1e38SStefan Roese 370131aa1e38SStefan Roese return 0; 370231aa1e38SStefan Roese } 370331aa1e38SStefan Roese 370499d4c6d3SStefan Roese /* Set defaults to the MVPP2 port */ 370599d4c6d3SStefan Roese static void mvpp2_defaults_set(struct mvpp2_port *port) 370699d4c6d3SStefan Roese { 370799d4c6d3SStefan Roese int tx_port_num, val, queue, ptxq, lrxq; 370899d4c6d3SStefan Roese 3709b8c8e6ffSThomas Petazzoni if (port->priv->hw_version == MVPP21) { 371099d4c6d3SStefan Roese /* Configure port to loopback if needed */ 371199d4c6d3SStefan Roese if (port->flags & MVPP2_F_LOOPBACK) 371299d4c6d3SStefan Roese mvpp2_port_loopback_set(port); 371399d4c6d3SStefan Roese 371499d4c6d3SStefan Roese /* Update TX FIFO MIN Threshold */ 371599d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); 371699d4c6d3SStefan Roese val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK; 371799d4c6d3SStefan Roese /* Min. TX threshold must be less than minimal packet length */ 371899d4c6d3SStefan Roese val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2); 371999d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG); 3720b8c8e6ffSThomas Petazzoni } 372199d4c6d3SStefan Roese 372299d4c6d3SStefan Roese /* Disable Legacy WRR, Disable EJP, Release from reset */ 372399d4c6d3SStefan Roese tx_port_num = mvpp2_egress_port(port); 372499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, 372599d4c6d3SStefan Roese tx_port_num); 372699d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0); 372799d4c6d3SStefan Roese 372899d4c6d3SStefan Roese /* Close bandwidth for all queues */ 372999d4c6d3SStefan Roese for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) { 373099d4c6d3SStefan Roese ptxq = mvpp2_txq_phys(port->id, queue); 373199d4c6d3SStefan Roese mvpp2_write(port->priv, 373299d4c6d3SStefan Roese MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0); 373399d4c6d3SStefan Roese } 373499d4c6d3SStefan Roese 373599d4c6d3SStefan Roese /* Set refill period to 1 usec, refill tokens 373699d4c6d3SStefan Roese * and bucket size to maximum 373799d4c6d3SStefan Roese */ 373899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG, 0xc8); 373999d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG); 374099d4c6d3SStefan Roese val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK; 374199d4c6d3SStefan Roese val |= MVPP2_TXP_REFILL_PERIOD_MASK(1); 374299d4c6d3SStefan Roese val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK; 374399d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val); 374499d4c6d3SStefan Roese val = MVPP2_TXP_TOKEN_SIZE_MAX; 374599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val); 374699d4c6d3SStefan Roese 374799d4c6d3SStefan Roese /* Set MaximumLowLatencyPacketSize value to 256 */ 374899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id), 374999d4c6d3SStefan Roese MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK | 375099d4c6d3SStefan Roese MVPP2_RX_LOW_LATENCY_PKT_SIZE(256)); 375199d4c6d3SStefan Roese 375299d4c6d3SStefan Roese /* Enable Rx cache snoop */ 375399d4c6d3SStefan Roese for (lrxq = 0; lrxq < rxq_number; lrxq++) { 375499d4c6d3SStefan Roese queue = port->rxqs[lrxq]->id; 375599d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue)); 375699d4c6d3SStefan Roese val |= MVPP2_SNOOP_PKT_SIZE_MASK | 375799d4c6d3SStefan Roese MVPP2_SNOOP_BUF_HDR_MASK; 375899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val); 375999d4c6d3SStefan Roese } 376099d4c6d3SStefan Roese } 376199d4c6d3SStefan Roese 376299d4c6d3SStefan Roese /* Enable/disable receiving packets */ 376399d4c6d3SStefan Roese static void mvpp2_ingress_enable(struct mvpp2_port *port) 376499d4c6d3SStefan Roese { 376599d4c6d3SStefan Roese u32 val; 376699d4c6d3SStefan Roese int lrxq, queue; 376799d4c6d3SStefan Roese 376899d4c6d3SStefan Roese for (lrxq = 0; lrxq < rxq_number; lrxq++) { 376999d4c6d3SStefan Roese queue = port->rxqs[lrxq]->id; 377099d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue)); 377199d4c6d3SStefan Roese val &= ~MVPP2_RXQ_DISABLE_MASK; 377299d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val); 377399d4c6d3SStefan Roese } 377499d4c6d3SStefan Roese } 377599d4c6d3SStefan Roese 377699d4c6d3SStefan Roese static void mvpp2_ingress_disable(struct mvpp2_port *port) 377799d4c6d3SStefan Roese { 377899d4c6d3SStefan Roese u32 val; 377999d4c6d3SStefan Roese int lrxq, queue; 378099d4c6d3SStefan Roese 378199d4c6d3SStefan Roese for (lrxq = 0; lrxq < rxq_number; lrxq++) { 378299d4c6d3SStefan Roese queue = port->rxqs[lrxq]->id; 378399d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue)); 378499d4c6d3SStefan Roese val |= MVPP2_RXQ_DISABLE_MASK; 378599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val); 378699d4c6d3SStefan Roese } 378799d4c6d3SStefan Roese } 378899d4c6d3SStefan Roese 378999d4c6d3SStefan Roese /* Enable transmit via physical egress queue 379099d4c6d3SStefan Roese * - HW starts take descriptors from DRAM 379199d4c6d3SStefan Roese */ 379299d4c6d3SStefan Roese static void mvpp2_egress_enable(struct mvpp2_port *port) 379399d4c6d3SStefan Roese { 379499d4c6d3SStefan Roese u32 qmap; 379599d4c6d3SStefan Roese int queue; 379699d4c6d3SStefan Roese int tx_port_num = mvpp2_egress_port(port); 379799d4c6d3SStefan Roese 379899d4c6d3SStefan Roese /* Enable all initialized TXs. */ 379999d4c6d3SStefan Roese qmap = 0; 380099d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) { 380199d4c6d3SStefan Roese struct mvpp2_tx_queue *txq = port->txqs[queue]; 380299d4c6d3SStefan Roese 380399d4c6d3SStefan Roese if (txq->descs != NULL) 380499d4c6d3SStefan Roese qmap |= (1 << queue); 380599d4c6d3SStefan Roese } 380699d4c6d3SStefan Roese 380799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num); 380899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap); 380999d4c6d3SStefan Roese } 381099d4c6d3SStefan Roese 381199d4c6d3SStefan Roese /* Disable transmit via physical egress queue 381299d4c6d3SStefan Roese * - HW doesn't take descriptors from DRAM 381399d4c6d3SStefan Roese */ 381499d4c6d3SStefan Roese static void mvpp2_egress_disable(struct mvpp2_port *port) 381599d4c6d3SStefan Roese { 381699d4c6d3SStefan Roese u32 reg_data; 381799d4c6d3SStefan Roese int delay; 381899d4c6d3SStefan Roese int tx_port_num = mvpp2_egress_port(port); 381999d4c6d3SStefan Roese 382099d4c6d3SStefan Roese /* Issue stop command for active channels only */ 382199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num); 382299d4c6d3SStefan Roese reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) & 382399d4c6d3SStefan Roese MVPP2_TXP_SCHED_ENQ_MASK; 382499d4c6d3SStefan Roese if (reg_data != 0) 382599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, 382699d4c6d3SStefan Roese (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET)); 382799d4c6d3SStefan Roese 382899d4c6d3SStefan Roese /* Wait for all Tx activity to terminate. */ 382999d4c6d3SStefan Roese delay = 0; 383099d4c6d3SStefan Roese do { 383199d4c6d3SStefan Roese if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) { 383299d4c6d3SStefan Roese netdev_warn(port->dev, 383399d4c6d3SStefan Roese "Tx stop timed out, status=0x%08x\n", 383499d4c6d3SStefan Roese reg_data); 383599d4c6d3SStefan Roese break; 383699d4c6d3SStefan Roese } 383799d4c6d3SStefan Roese mdelay(1); 383899d4c6d3SStefan Roese delay++; 383999d4c6d3SStefan Roese 384099d4c6d3SStefan Roese /* Check port TX Command register that all 384199d4c6d3SStefan Roese * Tx queues are stopped 384299d4c6d3SStefan Roese */ 384399d4c6d3SStefan Roese reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG); 384499d4c6d3SStefan Roese } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK); 384599d4c6d3SStefan Roese } 384699d4c6d3SStefan Roese 384799d4c6d3SStefan Roese /* Rx descriptors helper methods */ 384899d4c6d3SStefan Roese 384999d4c6d3SStefan Roese /* Get number of Rx descriptors occupied by received packets */ 385099d4c6d3SStefan Roese static inline int 385199d4c6d3SStefan Roese mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id) 385299d4c6d3SStefan Roese { 385399d4c6d3SStefan Roese u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id)); 385499d4c6d3SStefan Roese 385599d4c6d3SStefan Roese return val & MVPP2_RXQ_OCCUPIED_MASK; 385699d4c6d3SStefan Roese } 385799d4c6d3SStefan Roese 385899d4c6d3SStefan Roese /* Update Rx queue status with the number of occupied and available 385999d4c6d3SStefan Roese * Rx descriptor slots. 386099d4c6d3SStefan Roese */ 386199d4c6d3SStefan Roese static inline void 386299d4c6d3SStefan Roese mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id, 386399d4c6d3SStefan Roese int used_count, int free_count) 386499d4c6d3SStefan Roese { 386599d4c6d3SStefan Roese /* Decrement the number of used descriptors and increment count 386699d4c6d3SStefan Roese * increment the number of free descriptors. 386799d4c6d3SStefan Roese */ 386899d4c6d3SStefan Roese u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET); 386999d4c6d3SStefan Roese 387099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val); 387199d4c6d3SStefan Roese } 387299d4c6d3SStefan Roese 387399d4c6d3SStefan Roese /* Get pointer to next RX descriptor to be processed by SW */ 387499d4c6d3SStefan Roese static inline struct mvpp2_rx_desc * 387599d4c6d3SStefan Roese mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq) 387699d4c6d3SStefan Roese { 387799d4c6d3SStefan Roese int rx_desc = rxq->next_desc_to_proc; 387899d4c6d3SStefan Roese 387999d4c6d3SStefan Roese rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc); 388099d4c6d3SStefan Roese prefetch(rxq->descs + rxq->next_desc_to_proc); 388199d4c6d3SStefan Roese return rxq->descs + rx_desc; 388299d4c6d3SStefan Roese } 388399d4c6d3SStefan Roese 388499d4c6d3SStefan Roese /* Set rx queue offset */ 388599d4c6d3SStefan Roese static void mvpp2_rxq_offset_set(struct mvpp2_port *port, 388699d4c6d3SStefan Roese int prxq, int offset) 388799d4c6d3SStefan Roese { 388899d4c6d3SStefan Roese u32 val; 388999d4c6d3SStefan Roese 389099d4c6d3SStefan Roese /* Convert offset from bytes to units of 32 bytes */ 389199d4c6d3SStefan Roese offset = offset >> 5; 389299d4c6d3SStefan Roese 389399d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq)); 389499d4c6d3SStefan Roese val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK; 389599d4c6d3SStefan Roese 389699d4c6d3SStefan Roese /* Offset is in */ 389799d4c6d3SStefan Roese val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) & 389899d4c6d3SStefan Roese MVPP2_RXQ_PACKET_OFFSET_MASK); 389999d4c6d3SStefan Roese 390099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val); 390199d4c6d3SStefan Roese } 390299d4c6d3SStefan Roese 390399d4c6d3SStefan Roese /* Obtain BM cookie information from descriptor */ 3904cfa414aeSThomas Petazzoni static u32 mvpp2_bm_cookie_build(struct mvpp2_port *port, 3905cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc) 390699d4c6d3SStefan Roese { 390799d4c6d3SStefan Roese int cpu = smp_processor_id(); 3908cfa414aeSThomas Petazzoni int pool; 3909cfa414aeSThomas Petazzoni 3910cfa414aeSThomas Petazzoni pool = (mvpp2_rxdesc_status_get(port, rx_desc) & 3911cfa414aeSThomas Petazzoni MVPP2_RXD_BM_POOL_ID_MASK) >> 3912cfa414aeSThomas Petazzoni MVPP2_RXD_BM_POOL_ID_OFFS; 391399d4c6d3SStefan Roese 391499d4c6d3SStefan Roese return ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS) | 391599d4c6d3SStefan Roese ((cpu & 0xFF) << MVPP2_BM_COOKIE_CPU_OFFS); 391699d4c6d3SStefan Roese } 391799d4c6d3SStefan Roese 391899d4c6d3SStefan Roese /* Tx descriptors helper methods */ 391999d4c6d3SStefan Roese 392099d4c6d3SStefan Roese /* Get number of Tx descriptors waiting to be transmitted by HW */ 392199d4c6d3SStefan Roese static int mvpp2_txq_pend_desc_num_get(struct mvpp2_port *port, 392299d4c6d3SStefan Roese struct mvpp2_tx_queue *txq) 392399d4c6d3SStefan Roese { 392499d4c6d3SStefan Roese u32 val; 392599d4c6d3SStefan Roese 392699d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id); 392799d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_PENDING_REG); 392899d4c6d3SStefan Roese 392999d4c6d3SStefan Roese return val & MVPP2_TXQ_PENDING_MASK; 393099d4c6d3SStefan Roese } 393199d4c6d3SStefan Roese 393299d4c6d3SStefan Roese /* Get pointer to next Tx descriptor to be processed (send) by HW */ 393399d4c6d3SStefan Roese static struct mvpp2_tx_desc * 393499d4c6d3SStefan Roese mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq) 393599d4c6d3SStefan Roese { 393699d4c6d3SStefan Roese int tx_desc = txq->next_desc_to_proc; 393799d4c6d3SStefan Roese 393899d4c6d3SStefan Roese txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc); 393999d4c6d3SStefan Roese return txq->descs + tx_desc; 394099d4c6d3SStefan Roese } 394199d4c6d3SStefan Roese 394299d4c6d3SStefan Roese /* Update HW with number of aggregated Tx descriptors to be sent */ 394399d4c6d3SStefan Roese static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending) 394499d4c6d3SStefan Roese { 394599d4c6d3SStefan Roese /* aggregated access - relevant TXQ number is written in TX desc */ 394699d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_AGGR_TXQ_UPDATE_REG, pending); 394799d4c6d3SStefan Roese } 394899d4c6d3SStefan Roese 394999d4c6d3SStefan Roese /* Get number of sent descriptors and decrement counter. 395099d4c6d3SStefan Roese * The number of sent descriptors is returned. 395199d4c6d3SStefan Roese * Per-CPU access 395299d4c6d3SStefan Roese */ 395399d4c6d3SStefan Roese static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port, 395499d4c6d3SStefan Roese struct mvpp2_tx_queue *txq) 395599d4c6d3SStefan Roese { 395699d4c6d3SStefan Roese u32 val; 395799d4c6d3SStefan Roese 395899d4c6d3SStefan Roese /* Reading status reg resets transmitted descriptor counter */ 395999d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_SENT_REG(txq->id)); 396099d4c6d3SStefan Roese 396199d4c6d3SStefan Roese return (val & MVPP2_TRANSMITTED_COUNT_MASK) >> 396299d4c6d3SStefan Roese MVPP2_TRANSMITTED_COUNT_OFFSET; 396399d4c6d3SStefan Roese } 396499d4c6d3SStefan Roese 396599d4c6d3SStefan Roese static void mvpp2_txq_sent_counter_clear(void *arg) 396699d4c6d3SStefan Roese { 396799d4c6d3SStefan Roese struct mvpp2_port *port = arg; 396899d4c6d3SStefan Roese int queue; 396999d4c6d3SStefan Roese 397099d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) { 397199d4c6d3SStefan Roese int id = port->txqs[queue]->id; 397299d4c6d3SStefan Roese 397399d4c6d3SStefan Roese mvpp2_read(port->priv, MVPP2_TXQ_SENT_REG(id)); 397499d4c6d3SStefan Roese } 397599d4c6d3SStefan Roese } 397699d4c6d3SStefan Roese 397799d4c6d3SStefan Roese /* Set max sizes for Tx queues */ 397899d4c6d3SStefan Roese static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port) 397999d4c6d3SStefan Roese { 398099d4c6d3SStefan Roese u32 val, size, mtu; 398199d4c6d3SStefan Roese int txq, tx_port_num; 398299d4c6d3SStefan Roese 398399d4c6d3SStefan Roese mtu = port->pkt_size * 8; 398499d4c6d3SStefan Roese if (mtu > MVPP2_TXP_MTU_MAX) 398599d4c6d3SStefan Roese mtu = MVPP2_TXP_MTU_MAX; 398699d4c6d3SStefan Roese 398799d4c6d3SStefan Roese /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */ 398899d4c6d3SStefan Roese mtu = 3 * mtu; 398999d4c6d3SStefan Roese 399099d4c6d3SStefan Roese /* Indirect access to registers */ 399199d4c6d3SStefan Roese tx_port_num = mvpp2_egress_port(port); 399299d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num); 399399d4c6d3SStefan Roese 399499d4c6d3SStefan Roese /* Set MTU */ 399599d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG); 399699d4c6d3SStefan Roese val &= ~MVPP2_TXP_MTU_MAX; 399799d4c6d3SStefan Roese val |= mtu; 399899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val); 399999d4c6d3SStefan Roese 400099d4c6d3SStefan Roese /* TXP token size and all TXQs token size must be larger that MTU */ 400199d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG); 400299d4c6d3SStefan Roese size = val & MVPP2_TXP_TOKEN_SIZE_MAX; 400399d4c6d3SStefan Roese if (size < mtu) { 400499d4c6d3SStefan Roese size = mtu; 400599d4c6d3SStefan Roese val &= ~MVPP2_TXP_TOKEN_SIZE_MAX; 400699d4c6d3SStefan Roese val |= size; 400799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val); 400899d4c6d3SStefan Roese } 400999d4c6d3SStefan Roese 401099d4c6d3SStefan Roese for (txq = 0; txq < txq_number; txq++) { 401199d4c6d3SStefan Roese val = mvpp2_read(port->priv, 401299d4c6d3SStefan Roese MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq)); 401399d4c6d3SStefan Roese size = val & MVPP2_TXQ_TOKEN_SIZE_MAX; 401499d4c6d3SStefan Roese 401599d4c6d3SStefan Roese if (size < mtu) { 401699d4c6d3SStefan Roese size = mtu; 401799d4c6d3SStefan Roese val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX; 401899d4c6d3SStefan Roese val |= size; 401999d4c6d3SStefan Roese mvpp2_write(port->priv, 402099d4c6d3SStefan Roese MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq), 402199d4c6d3SStefan Roese val); 402299d4c6d3SStefan Roese } 402399d4c6d3SStefan Roese } 402499d4c6d3SStefan Roese } 402599d4c6d3SStefan Roese 402699d4c6d3SStefan Roese /* Free Tx queue skbuffs */ 402799d4c6d3SStefan Roese static void mvpp2_txq_bufs_free(struct mvpp2_port *port, 402899d4c6d3SStefan Roese struct mvpp2_tx_queue *txq, 402999d4c6d3SStefan Roese struct mvpp2_txq_pcpu *txq_pcpu, int num) 403099d4c6d3SStefan Roese { 403199d4c6d3SStefan Roese int i; 403299d4c6d3SStefan Roese 403399d4c6d3SStefan Roese for (i = 0; i < num; i++) 403499d4c6d3SStefan Roese mvpp2_txq_inc_get(txq_pcpu); 403599d4c6d3SStefan Roese } 403699d4c6d3SStefan Roese 403799d4c6d3SStefan Roese static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port, 403899d4c6d3SStefan Roese u32 cause) 403999d4c6d3SStefan Roese { 404099d4c6d3SStefan Roese int queue = fls(cause) - 1; 404199d4c6d3SStefan Roese 404299d4c6d3SStefan Roese return port->rxqs[queue]; 404399d4c6d3SStefan Roese } 404499d4c6d3SStefan Roese 404599d4c6d3SStefan Roese static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port, 404699d4c6d3SStefan Roese u32 cause) 404799d4c6d3SStefan Roese { 404899d4c6d3SStefan Roese int queue = fls(cause) - 1; 404999d4c6d3SStefan Roese 405099d4c6d3SStefan Roese return port->txqs[queue]; 405199d4c6d3SStefan Roese } 405299d4c6d3SStefan Roese 405399d4c6d3SStefan Roese /* Rx/Tx queue initialization/cleanup methods */ 405499d4c6d3SStefan Roese 405599d4c6d3SStefan Roese /* Allocate and initialize descriptors for aggr TXQ */ 405699d4c6d3SStefan Roese static int mvpp2_aggr_txq_init(struct udevice *dev, 405799d4c6d3SStefan Roese struct mvpp2_tx_queue *aggr_txq, 405899d4c6d3SStefan Roese int desc_num, int cpu, 405999d4c6d3SStefan Roese struct mvpp2 *priv) 406099d4c6d3SStefan Roese { 406180350f55SThomas Petazzoni u32 txq_dma; 406280350f55SThomas Petazzoni 406399d4c6d3SStefan Roese /* Allocate memory for TX descriptors */ 406499d4c6d3SStefan Roese aggr_txq->descs = buffer_loc.aggr_tx_descs; 40654dae32e6SThomas Petazzoni aggr_txq->descs_dma = (dma_addr_t)buffer_loc.aggr_tx_descs; 406699d4c6d3SStefan Roese if (!aggr_txq->descs) 406799d4c6d3SStefan Roese return -ENOMEM; 406899d4c6d3SStefan Roese 406999d4c6d3SStefan Roese /* Make sure descriptor address is cache line size aligned */ 407099d4c6d3SStefan Roese BUG_ON(aggr_txq->descs != 407199d4c6d3SStefan Roese PTR_ALIGN(aggr_txq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE)); 407299d4c6d3SStefan Roese 407399d4c6d3SStefan Roese aggr_txq->last_desc = aggr_txq->size - 1; 407499d4c6d3SStefan Roese 407599d4c6d3SStefan Roese /* Aggr TXQ no reset WA */ 407699d4c6d3SStefan Roese aggr_txq->next_desc_to_proc = mvpp2_read(priv, 407799d4c6d3SStefan Roese MVPP2_AGGR_TXQ_INDEX_REG(cpu)); 407899d4c6d3SStefan Roese 407980350f55SThomas Petazzoni /* Set Tx descriptors queue starting address indirect 408080350f55SThomas Petazzoni * access 408180350f55SThomas Petazzoni */ 408280350f55SThomas Petazzoni if (priv->hw_version == MVPP21) 408380350f55SThomas Petazzoni txq_dma = aggr_txq->descs_dma; 408480350f55SThomas Petazzoni else 408580350f55SThomas Petazzoni txq_dma = aggr_txq->descs_dma >> 408680350f55SThomas Petazzoni MVPP22_AGGR_TXQ_DESC_ADDR_OFFS; 408780350f55SThomas Petazzoni 408880350f55SThomas Petazzoni mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma); 408999d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu), desc_num); 409099d4c6d3SStefan Roese 409199d4c6d3SStefan Roese return 0; 409299d4c6d3SStefan Roese } 409399d4c6d3SStefan Roese 409499d4c6d3SStefan Roese /* Create a specified Rx queue */ 409599d4c6d3SStefan Roese static int mvpp2_rxq_init(struct mvpp2_port *port, 409699d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq) 409799d4c6d3SStefan Roese 409899d4c6d3SStefan Roese { 409980350f55SThomas Petazzoni u32 rxq_dma; 410080350f55SThomas Petazzoni 410199d4c6d3SStefan Roese rxq->size = port->rx_ring_size; 410299d4c6d3SStefan Roese 410399d4c6d3SStefan Roese /* Allocate memory for RX descriptors */ 410499d4c6d3SStefan Roese rxq->descs = buffer_loc.rx_descs; 41054dae32e6SThomas Petazzoni rxq->descs_dma = (dma_addr_t)buffer_loc.rx_descs; 410699d4c6d3SStefan Roese if (!rxq->descs) 410799d4c6d3SStefan Roese return -ENOMEM; 410899d4c6d3SStefan Roese 410999d4c6d3SStefan Roese BUG_ON(rxq->descs != 411099d4c6d3SStefan Roese PTR_ALIGN(rxq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE)); 411199d4c6d3SStefan Roese 411299d4c6d3SStefan Roese rxq->last_desc = rxq->size - 1; 411399d4c6d3SStefan Roese 411499d4c6d3SStefan Roese /* Zero occupied and non-occupied counters - direct access */ 411599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0); 411699d4c6d3SStefan Roese 411799d4c6d3SStefan Roese /* Set Rx descriptors queue starting address - indirect access */ 411899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_NUM_REG, rxq->id); 411980350f55SThomas Petazzoni if (port->priv->hw_version == MVPP21) 412080350f55SThomas Petazzoni rxq_dma = rxq->descs_dma; 412180350f55SThomas Petazzoni else 412280350f55SThomas Petazzoni rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS; 412380350f55SThomas Petazzoni mvpp2_write(port->priv, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma); 412499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_DESC_SIZE_REG, rxq->size); 412599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_INDEX_REG, 0); 412699d4c6d3SStefan Roese 412799d4c6d3SStefan Roese /* Set Offset */ 412899d4c6d3SStefan Roese mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD); 412999d4c6d3SStefan Roese 413099d4c6d3SStefan Roese /* Add number of descriptors ready for receiving packets */ 413199d4c6d3SStefan Roese mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size); 413299d4c6d3SStefan Roese 413399d4c6d3SStefan Roese return 0; 413499d4c6d3SStefan Roese } 413599d4c6d3SStefan Roese 413699d4c6d3SStefan Roese /* Push packets received by the RXQ to BM pool */ 413799d4c6d3SStefan Roese static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port, 413899d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq) 413999d4c6d3SStefan Roese { 414099d4c6d3SStefan Roese int rx_received, i; 414199d4c6d3SStefan Roese 414299d4c6d3SStefan Roese rx_received = mvpp2_rxq_received(port, rxq->id); 414399d4c6d3SStefan Roese if (!rx_received) 414499d4c6d3SStefan Roese return; 414599d4c6d3SStefan Roese 414699d4c6d3SStefan Roese for (i = 0; i < rx_received; i++) { 414799d4c6d3SStefan Roese struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq); 4148cfa414aeSThomas Petazzoni u32 bm = mvpp2_bm_cookie_build(port, rx_desc); 414999d4c6d3SStefan Roese 4150cfa414aeSThomas Petazzoni mvpp2_pool_refill(port, bm, 4151cfa414aeSThomas Petazzoni mvpp2_rxdesc_dma_addr_get(port, rx_desc), 4152cfa414aeSThomas Petazzoni mvpp2_rxdesc_cookie_get(port, rx_desc)); 415399d4c6d3SStefan Roese } 415499d4c6d3SStefan Roese mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received); 415599d4c6d3SStefan Roese } 415699d4c6d3SStefan Roese 415799d4c6d3SStefan Roese /* Cleanup Rx queue */ 415899d4c6d3SStefan Roese static void mvpp2_rxq_deinit(struct mvpp2_port *port, 415999d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq) 416099d4c6d3SStefan Roese { 416199d4c6d3SStefan Roese mvpp2_rxq_drop_pkts(port, rxq); 416299d4c6d3SStefan Roese 416399d4c6d3SStefan Roese rxq->descs = NULL; 416499d4c6d3SStefan Roese rxq->last_desc = 0; 416599d4c6d3SStefan Roese rxq->next_desc_to_proc = 0; 41664dae32e6SThomas Petazzoni rxq->descs_dma = 0; 416799d4c6d3SStefan Roese 416899d4c6d3SStefan Roese /* Clear Rx descriptors queue starting address and size; 416999d4c6d3SStefan Roese * free descriptor number 417099d4c6d3SStefan Roese */ 417199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0); 417299d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_NUM_REG, rxq->id); 417399d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_DESC_ADDR_REG, 0); 417499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_DESC_SIZE_REG, 0); 417599d4c6d3SStefan Roese } 417699d4c6d3SStefan Roese 417799d4c6d3SStefan Roese /* Create and initialize a Tx queue */ 417899d4c6d3SStefan Roese static int mvpp2_txq_init(struct mvpp2_port *port, 417999d4c6d3SStefan Roese struct mvpp2_tx_queue *txq) 418099d4c6d3SStefan Roese { 418199d4c6d3SStefan Roese u32 val; 418299d4c6d3SStefan Roese int cpu, desc, desc_per_txq, tx_port_num; 418399d4c6d3SStefan Roese struct mvpp2_txq_pcpu *txq_pcpu; 418499d4c6d3SStefan Roese 418599d4c6d3SStefan Roese txq->size = port->tx_ring_size; 418699d4c6d3SStefan Roese 418799d4c6d3SStefan Roese /* Allocate memory for Tx descriptors */ 418899d4c6d3SStefan Roese txq->descs = buffer_loc.tx_descs; 41894dae32e6SThomas Petazzoni txq->descs_dma = (dma_addr_t)buffer_loc.tx_descs; 419099d4c6d3SStefan Roese if (!txq->descs) 419199d4c6d3SStefan Roese return -ENOMEM; 419299d4c6d3SStefan Roese 419399d4c6d3SStefan Roese /* Make sure descriptor address is cache line size aligned */ 419499d4c6d3SStefan Roese BUG_ON(txq->descs != 419599d4c6d3SStefan Roese PTR_ALIGN(txq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE)); 419699d4c6d3SStefan Roese 419799d4c6d3SStefan Roese txq->last_desc = txq->size - 1; 419899d4c6d3SStefan Roese 419999d4c6d3SStefan Roese /* Set Tx descriptors queue starting address - indirect access */ 420099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id); 42014dae32e6SThomas Petazzoni mvpp2_write(port->priv, MVPP2_TXQ_DESC_ADDR_REG, txq->descs_dma); 420299d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_DESC_SIZE_REG, txq->size & 420399d4c6d3SStefan Roese MVPP2_TXQ_DESC_SIZE_MASK); 420499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_INDEX_REG, 0); 420599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_RSVD_CLR_REG, 420699d4c6d3SStefan Roese txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET); 420799d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_PENDING_REG); 420899d4c6d3SStefan Roese val &= ~MVPP2_TXQ_PENDING_MASK; 420999d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_PENDING_REG, val); 421099d4c6d3SStefan Roese 421199d4c6d3SStefan Roese /* Calculate base address in prefetch buffer. We reserve 16 descriptors 421299d4c6d3SStefan Roese * for each existing TXQ. 421399d4c6d3SStefan Roese * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT 421499d4c6d3SStefan Roese * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS 421599d4c6d3SStefan Roese */ 421699d4c6d3SStefan Roese desc_per_txq = 16; 421799d4c6d3SStefan Roese desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) + 421899d4c6d3SStefan Roese (txq->log_id * desc_per_txq); 421999d4c6d3SStefan Roese 422099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, 422199d4c6d3SStefan Roese MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 | 422299d4c6d3SStefan Roese MVPP2_PREF_BUF_THRESH(desc_per_txq / 2)); 422399d4c6d3SStefan Roese 422499d4c6d3SStefan Roese /* WRR / EJP configuration - indirect access */ 422599d4c6d3SStefan Roese tx_port_num = mvpp2_egress_port(port); 422699d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num); 422799d4c6d3SStefan Roese 422899d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id)); 422999d4c6d3SStefan Roese val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK; 423099d4c6d3SStefan Roese val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1); 423199d4c6d3SStefan Roese val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK; 423299d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val); 423399d4c6d3SStefan Roese 423499d4c6d3SStefan Roese val = MVPP2_TXQ_TOKEN_SIZE_MAX; 423599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id), 423699d4c6d3SStefan Roese val); 423799d4c6d3SStefan Roese 423899d4c6d3SStefan Roese for_each_present_cpu(cpu) { 423999d4c6d3SStefan Roese txq_pcpu = per_cpu_ptr(txq->pcpu, cpu); 424099d4c6d3SStefan Roese txq_pcpu->size = txq->size; 424199d4c6d3SStefan Roese } 424299d4c6d3SStefan Roese 424399d4c6d3SStefan Roese return 0; 424499d4c6d3SStefan Roese } 424599d4c6d3SStefan Roese 424699d4c6d3SStefan Roese /* Free allocated TXQ resources */ 424799d4c6d3SStefan Roese static void mvpp2_txq_deinit(struct mvpp2_port *port, 424899d4c6d3SStefan Roese struct mvpp2_tx_queue *txq) 424999d4c6d3SStefan Roese { 425099d4c6d3SStefan Roese txq->descs = NULL; 425199d4c6d3SStefan Roese txq->last_desc = 0; 425299d4c6d3SStefan Roese txq->next_desc_to_proc = 0; 42534dae32e6SThomas Petazzoni txq->descs_dma = 0; 425499d4c6d3SStefan Roese 425599d4c6d3SStefan Roese /* Set minimum bandwidth for disabled TXQs */ 425699d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0); 425799d4c6d3SStefan Roese 425899d4c6d3SStefan Roese /* Set Tx descriptors queue starting address and size */ 425999d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id); 426099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_DESC_ADDR_REG, 0); 426199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_DESC_SIZE_REG, 0); 426299d4c6d3SStefan Roese } 426399d4c6d3SStefan Roese 426499d4c6d3SStefan Roese /* Cleanup Tx ports */ 426599d4c6d3SStefan Roese static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq) 426699d4c6d3SStefan Roese { 426799d4c6d3SStefan Roese struct mvpp2_txq_pcpu *txq_pcpu; 426899d4c6d3SStefan Roese int delay, pending, cpu; 426999d4c6d3SStefan Roese u32 val; 427099d4c6d3SStefan Roese 427199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id); 427299d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_PREF_BUF_REG); 427399d4c6d3SStefan Roese val |= MVPP2_TXQ_DRAIN_EN_MASK; 427499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val); 427599d4c6d3SStefan Roese 427699d4c6d3SStefan Roese /* The napi queue has been stopped so wait for all packets 427799d4c6d3SStefan Roese * to be transmitted. 427899d4c6d3SStefan Roese */ 427999d4c6d3SStefan Roese delay = 0; 428099d4c6d3SStefan Roese do { 428199d4c6d3SStefan Roese if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) { 428299d4c6d3SStefan Roese netdev_warn(port->dev, 428399d4c6d3SStefan Roese "port %d: cleaning queue %d timed out\n", 428499d4c6d3SStefan Roese port->id, txq->log_id); 428599d4c6d3SStefan Roese break; 428699d4c6d3SStefan Roese } 428799d4c6d3SStefan Roese mdelay(1); 428899d4c6d3SStefan Roese delay++; 428999d4c6d3SStefan Roese 429099d4c6d3SStefan Roese pending = mvpp2_txq_pend_desc_num_get(port, txq); 429199d4c6d3SStefan Roese } while (pending); 429299d4c6d3SStefan Roese 429399d4c6d3SStefan Roese val &= ~MVPP2_TXQ_DRAIN_EN_MASK; 429499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val); 429599d4c6d3SStefan Roese 429699d4c6d3SStefan Roese for_each_present_cpu(cpu) { 429799d4c6d3SStefan Roese txq_pcpu = per_cpu_ptr(txq->pcpu, cpu); 429899d4c6d3SStefan Roese 429999d4c6d3SStefan Roese /* Release all packets */ 430099d4c6d3SStefan Roese mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count); 430199d4c6d3SStefan Roese 430299d4c6d3SStefan Roese /* Reset queue */ 430399d4c6d3SStefan Roese txq_pcpu->count = 0; 430499d4c6d3SStefan Roese txq_pcpu->txq_put_index = 0; 430599d4c6d3SStefan Roese txq_pcpu->txq_get_index = 0; 430699d4c6d3SStefan Roese } 430799d4c6d3SStefan Roese } 430899d4c6d3SStefan Roese 430999d4c6d3SStefan Roese /* Cleanup all Tx queues */ 431099d4c6d3SStefan Roese static void mvpp2_cleanup_txqs(struct mvpp2_port *port) 431199d4c6d3SStefan Roese { 431299d4c6d3SStefan Roese struct mvpp2_tx_queue *txq; 431399d4c6d3SStefan Roese int queue; 431499d4c6d3SStefan Roese u32 val; 431599d4c6d3SStefan Roese 431699d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG); 431799d4c6d3SStefan Roese 431899d4c6d3SStefan Roese /* Reset Tx ports and delete Tx queues */ 431999d4c6d3SStefan Roese val |= MVPP2_TX_PORT_FLUSH_MASK(port->id); 432099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val); 432199d4c6d3SStefan Roese 432299d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) { 432399d4c6d3SStefan Roese txq = port->txqs[queue]; 432499d4c6d3SStefan Roese mvpp2_txq_clean(port, txq); 432599d4c6d3SStefan Roese mvpp2_txq_deinit(port, txq); 432699d4c6d3SStefan Roese } 432799d4c6d3SStefan Roese 432899d4c6d3SStefan Roese mvpp2_txq_sent_counter_clear(port); 432999d4c6d3SStefan Roese 433099d4c6d3SStefan Roese val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id); 433199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val); 433299d4c6d3SStefan Roese } 433399d4c6d3SStefan Roese 433499d4c6d3SStefan Roese /* Cleanup all Rx queues */ 433599d4c6d3SStefan Roese static void mvpp2_cleanup_rxqs(struct mvpp2_port *port) 433699d4c6d3SStefan Roese { 433799d4c6d3SStefan Roese int queue; 433899d4c6d3SStefan Roese 433999d4c6d3SStefan Roese for (queue = 0; queue < rxq_number; queue++) 434099d4c6d3SStefan Roese mvpp2_rxq_deinit(port, port->rxqs[queue]); 434199d4c6d3SStefan Roese } 434299d4c6d3SStefan Roese 434399d4c6d3SStefan Roese /* Init all Rx queues for port */ 434499d4c6d3SStefan Roese static int mvpp2_setup_rxqs(struct mvpp2_port *port) 434599d4c6d3SStefan Roese { 434699d4c6d3SStefan Roese int queue, err; 434799d4c6d3SStefan Roese 434899d4c6d3SStefan Roese for (queue = 0; queue < rxq_number; queue++) { 434999d4c6d3SStefan Roese err = mvpp2_rxq_init(port, port->rxqs[queue]); 435099d4c6d3SStefan Roese if (err) 435199d4c6d3SStefan Roese goto err_cleanup; 435299d4c6d3SStefan Roese } 435399d4c6d3SStefan Roese return 0; 435499d4c6d3SStefan Roese 435599d4c6d3SStefan Roese err_cleanup: 435699d4c6d3SStefan Roese mvpp2_cleanup_rxqs(port); 435799d4c6d3SStefan Roese return err; 435899d4c6d3SStefan Roese } 435999d4c6d3SStefan Roese 436099d4c6d3SStefan Roese /* Init all tx queues for port */ 436199d4c6d3SStefan Roese static int mvpp2_setup_txqs(struct mvpp2_port *port) 436299d4c6d3SStefan Roese { 436399d4c6d3SStefan Roese struct mvpp2_tx_queue *txq; 436499d4c6d3SStefan Roese int queue, err; 436599d4c6d3SStefan Roese 436699d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) { 436799d4c6d3SStefan Roese txq = port->txqs[queue]; 436899d4c6d3SStefan Roese err = mvpp2_txq_init(port, txq); 436999d4c6d3SStefan Roese if (err) 437099d4c6d3SStefan Roese goto err_cleanup; 437199d4c6d3SStefan Roese } 437299d4c6d3SStefan Roese 437399d4c6d3SStefan Roese mvpp2_txq_sent_counter_clear(port); 437499d4c6d3SStefan Roese return 0; 437599d4c6d3SStefan Roese 437699d4c6d3SStefan Roese err_cleanup: 437799d4c6d3SStefan Roese mvpp2_cleanup_txqs(port); 437899d4c6d3SStefan Roese return err; 437999d4c6d3SStefan Roese } 438099d4c6d3SStefan Roese 438199d4c6d3SStefan Roese /* Adjust link */ 438299d4c6d3SStefan Roese static void mvpp2_link_event(struct mvpp2_port *port) 438399d4c6d3SStefan Roese { 438499d4c6d3SStefan Roese struct phy_device *phydev = port->phy_dev; 438599d4c6d3SStefan Roese int status_change = 0; 438699d4c6d3SStefan Roese u32 val; 438799d4c6d3SStefan Roese 438899d4c6d3SStefan Roese if (phydev->link) { 438999d4c6d3SStefan Roese if ((port->speed != phydev->speed) || 439099d4c6d3SStefan Roese (port->duplex != phydev->duplex)) { 439199d4c6d3SStefan Roese u32 val; 439299d4c6d3SStefan Roese 439399d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG); 439499d4c6d3SStefan Roese val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED | 439599d4c6d3SStefan Roese MVPP2_GMAC_CONFIG_GMII_SPEED | 439699d4c6d3SStefan Roese MVPP2_GMAC_CONFIG_FULL_DUPLEX | 439799d4c6d3SStefan Roese MVPP2_GMAC_AN_SPEED_EN | 439899d4c6d3SStefan Roese MVPP2_GMAC_AN_DUPLEX_EN); 439999d4c6d3SStefan Roese 440099d4c6d3SStefan Roese if (phydev->duplex) 440199d4c6d3SStefan Roese val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX; 440299d4c6d3SStefan Roese 440399d4c6d3SStefan Roese if (phydev->speed == SPEED_1000) 440499d4c6d3SStefan Roese val |= MVPP2_GMAC_CONFIG_GMII_SPEED; 440599d4c6d3SStefan Roese else if (phydev->speed == SPEED_100) 440699d4c6d3SStefan Roese val |= MVPP2_GMAC_CONFIG_MII_SPEED; 440799d4c6d3SStefan Roese 440899d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); 440999d4c6d3SStefan Roese 441099d4c6d3SStefan Roese port->duplex = phydev->duplex; 441199d4c6d3SStefan Roese port->speed = phydev->speed; 441299d4c6d3SStefan Roese } 441399d4c6d3SStefan Roese } 441499d4c6d3SStefan Roese 441599d4c6d3SStefan Roese if (phydev->link != port->link) { 441699d4c6d3SStefan Roese if (!phydev->link) { 441799d4c6d3SStefan Roese port->duplex = -1; 441899d4c6d3SStefan Roese port->speed = 0; 441999d4c6d3SStefan Roese } 442099d4c6d3SStefan Roese 442199d4c6d3SStefan Roese port->link = phydev->link; 442299d4c6d3SStefan Roese status_change = 1; 442399d4c6d3SStefan Roese } 442499d4c6d3SStefan Roese 442599d4c6d3SStefan Roese if (status_change) { 442699d4c6d3SStefan Roese if (phydev->link) { 442799d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG); 442899d4c6d3SStefan Roese val |= (MVPP2_GMAC_FORCE_LINK_PASS | 442999d4c6d3SStefan Roese MVPP2_GMAC_FORCE_LINK_DOWN); 443099d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG); 443199d4c6d3SStefan Roese mvpp2_egress_enable(port); 443299d4c6d3SStefan Roese mvpp2_ingress_enable(port); 443399d4c6d3SStefan Roese } else { 443499d4c6d3SStefan Roese mvpp2_ingress_disable(port); 443599d4c6d3SStefan Roese mvpp2_egress_disable(port); 443699d4c6d3SStefan Roese } 443799d4c6d3SStefan Roese } 443899d4c6d3SStefan Roese } 443999d4c6d3SStefan Roese 444099d4c6d3SStefan Roese /* Main RX/TX processing routines */ 444199d4c6d3SStefan Roese 444299d4c6d3SStefan Roese /* Display more error info */ 444399d4c6d3SStefan Roese static void mvpp2_rx_error(struct mvpp2_port *port, 444499d4c6d3SStefan Roese struct mvpp2_rx_desc *rx_desc) 444599d4c6d3SStefan Roese { 4446cfa414aeSThomas Petazzoni u32 status = mvpp2_rxdesc_status_get(port, rx_desc); 4447cfa414aeSThomas Petazzoni size_t sz = mvpp2_rxdesc_size_get(port, rx_desc); 444899d4c6d3SStefan Roese 444999d4c6d3SStefan Roese switch (status & MVPP2_RXD_ERR_CODE_MASK) { 445099d4c6d3SStefan Roese case MVPP2_RXD_ERR_CRC: 4451cfa414aeSThomas Petazzoni netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n", 4452cfa414aeSThomas Petazzoni status, sz); 445399d4c6d3SStefan Roese break; 445499d4c6d3SStefan Roese case MVPP2_RXD_ERR_OVERRUN: 4455cfa414aeSThomas Petazzoni netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n", 4456cfa414aeSThomas Petazzoni status, sz); 445799d4c6d3SStefan Roese break; 445899d4c6d3SStefan Roese case MVPP2_RXD_ERR_RESOURCE: 4459cfa414aeSThomas Petazzoni netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n", 4460cfa414aeSThomas Petazzoni status, sz); 446199d4c6d3SStefan Roese break; 446299d4c6d3SStefan Roese } 446399d4c6d3SStefan Roese } 446499d4c6d3SStefan Roese 446599d4c6d3SStefan Roese /* Reuse skb if possible, or allocate a new skb and add it to BM pool */ 446699d4c6d3SStefan Roese static int mvpp2_rx_refill(struct mvpp2_port *port, 446799d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool, 44684dae32e6SThomas Petazzoni u32 bm, dma_addr_t dma_addr) 446999d4c6d3SStefan Roese { 44704dae32e6SThomas Petazzoni mvpp2_pool_refill(port, bm, dma_addr, (unsigned long)dma_addr); 447199d4c6d3SStefan Roese return 0; 447299d4c6d3SStefan Roese } 447399d4c6d3SStefan Roese 447499d4c6d3SStefan Roese /* Set hw internals when starting port */ 447599d4c6d3SStefan Roese static void mvpp2_start_dev(struct mvpp2_port *port) 447699d4c6d3SStefan Roese { 4477e09d0c83SStefan Chulski switch (port->phy_interface) { 4478e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_RGMII: 4479e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_RGMII_ID: 4480e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_SGMII: 448199d4c6d3SStefan Roese mvpp2_gmac_max_rx_size_set(port); 4482e09d0c83SStefan Chulski default: 4483e09d0c83SStefan Chulski break; 4484e09d0c83SStefan Chulski } 4485e09d0c83SStefan Chulski 448699d4c6d3SStefan Roese mvpp2_txp_max_tx_size_set(port); 448799d4c6d3SStefan Roese 448831aa1e38SStefan Roese if (port->priv->hw_version == MVPP21) 448999d4c6d3SStefan Roese mvpp2_port_enable(port); 449031aa1e38SStefan Roese else 449131aa1e38SStefan Roese gop_port_enable(port, 1); 449299d4c6d3SStefan Roese } 449399d4c6d3SStefan Roese 449499d4c6d3SStefan Roese /* Set hw internals when stopping port */ 449599d4c6d3SStefan Roese static void mvpp2_stop_dev(struct mvpp2_port *port) 449699d4c6d3SStefan Roese { 449799d4c6d3SStefan Roese /* Stop new packets from arriving to RXQs */ 449899d4c6d3SStefan Roese mvpp2_ingress_disable(port); 449999d4c6d3SStefan Roese 450099d4c6d3SStefan Roese mvpp2_egress_disable(port); 450131aa1e38SStefan Roese 450231aa1e38SStefan Roese if (port->priv->hw_version == MVPP21) 450399d4c6d3SStefan Roese mvpp2_port_disable(port); 450431aa1e38SStefan Roese else 450531aa1e38SStefan Roese gop_port_enable(port, 0); 450699d4c6d3SStefan Roese } 450799d4c6d3SStefan Roese 450899d4c6d3SStefan Roese static int mvpp2_phy_connect(struct udevice *dev, struct mvpp2_port *port) 450999d4c6d3SStefan Roese { 451099d4c6d3SStefan Roese struct phy_device *phy_dev; 451199d4c6d3SStefan Roese 451299d4c6d3SStefan Roese if (!port->init || port->link == 0) { 451399d4c6d3SStefan Roese phy_dev = phy_connect(port->priv->bus, port->phyaddr, dev, 451499d4c6d3SStefan Roese port->phy_interface); 451599d4c6d3SStefan Roese port->phy_dev = phy_dev; 451699d4c6d3SStefan Roese if (!phy_dev) { 451799d4c6d3SStefan Roese netdev_err(port->dev, "cannot connect to phy\n"); 451899d4c6d3SStefan Roese return -ENODEV; 451999d4c6d3SStefan Roese } 452099d4c6d3SStefan Roese phy_dev->supported &= PHY_GBIT_FEATURES; 452199d4c6d3SStefan Roese phy_dev->advertising = phy_dev->supported; 452299d4c6d3SStefan Roese 452399d4c6d3SStefan Roese port->phy_dev = phy_dev; 452499d4c6d3SStefan Roese port->link = 0; 452599d4c6d3SStefan Roese port->duplex = 0; 452699d4c6d3SStefan Roese port->speed = 0; 452799d4c6d3SStefan Roese 452899d4c6d3SStefan Roese phy_config(phy_dev); 452999d4c6d3SStefan Roese phy_startup(phy_dev); 453099d4c6d3SStefan Roese if (!phy_dev->link) { 453199d4c6d3SStefan Roese printf("%s: No link\n", phy_dev->dev->name); 453299d4c6d3SStefan Roese return -1; 453399d4c6d3SStefan Roese } 453499d4c6d3SStefan Roese 453599d4c6d3SStefan Roese port->init = 1; 453699d4c6d3SStefan Roese } else { 453799d4c6d3SStefan Roese mvpp2_egress_enable(port); 453899d4c6d3SStefan Roese mvpp2_ingress_enable(port); 453999d4c6d3SStefan Roese } 454099d4c6d3SStefan Roese 454199d4c6d3SStefan Roese return 0; 454299d4c6d3SStefan Roese } 454399d4c6d3SStefan Roese 454499d4c6d3SStefan Roese static int mvpp2_open(struct udevice *dev, struct mvpp2_port *port) 454599d4c6d3SStefan Roese { 454699d4c6d3SStefan Roese unsigned char mac_bcast[ETH_ALEN] = { 454799d4c6d3SStefan Roese 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; 454899d4c6d3SStefan Roese int err; 454999d4c6d3SStefan Roese 455099d4c6d3SStefan Roese err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true); 455199d4c6d3SStefan Roese if (err) { 455299d4c6d3SStefan Roese netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n"); 455399d4c6d3SStefan Roese return err; 455499d4c6d3SStefan Roese } 455599d4c6d3SStefan Roese err = mvpp2_prs_mac_da_accept(port->priv, port->id, 455699d4c6d3SStefan Roese port->dev_addr, true); 455799d4c6d3SStefan Roese if (err) { 455899d4c6d3SStefan Roese netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n"); 455999d4c6d3SStefan Roese return err; 456099d4c6d3SStefan Roese } 456199d4c6d3SStefan Roese err = mvpp2_prs_def_flow(port); 456299d4c6d3SStefan Roese if (err) { 456399d4c6d3SStefan Roese netdev_err(dev, "mvpp2_prs_def_flow failed\n"); 456499d4c6d3SStefan Roese return err; 456599d4c6d3SStefan Roese } 456699d4c6d3SStefan Roese 456799d4c6d3SStefan Roese /* Allocate the Rx/Tx queues */ 456899d4c6d3SStefan Roese err = mvpp2_setup_rxqs(port); 456999d4c6d3SStefan Roese if (err) { 457099d4c6d3SStefan Roese netdev_err(port->dev, "cannot allocate Rx queues\n"); 457199d4c6d3SStefan Roese return err; 457299d4c6d3SStefan Roese } 457399d4c6d3SStefan Roese 457499d4c6d3SStefan Roese err = mvpp2_setup_txqs(port); 457599d4c6d3SStefan Roese if (err) { 457699d4c6d3SStefan Roese netdev_err(port->dev, "cannot allocate Tx queues\n"); 457799d4c6d3SStefan Roese return err; 457899d4c6d3SStefan Roese } 457999d4c6d3SStefan Roese 4580e09d0c83SStefan Chulski if (port->phy_node) { 458199d4c6d3SStefan Roese err = mvpp2_phy_connect(dev, port); 458299d4c6d3SStefan Roese if (err < 0) 458399d4c6d3SStefan Roese return err; 458499d4c6d3SStefan Roese 458599d4c6d3SStefan Roese mvpp2_link_event(port); 4586e09d0c83SStefan Chulski } else { 4587e09d0c83SStefan Chulski mvpp2_egress_enable(port); 4588e09d0c83SStefan Chulski mvpp2_ingress_enable(port); 4589e09d0c83SStefan Chulski } 459099d4c6d3SStefan Roese 459199d4c6d3SStefan Roese mvpp2_start_dev(port); 459299d4c6d3SStefan Roese 459399d4c6d3SStefan Roese return 0; 459499d4c6d3SStefan Roese } 459599d4c6d3SStefan Roese 459699d4c6d3SStefan Roese /* No Device ops here in U-Boot */ 459799d4c6d3SStefan Roese 459899d4c6d3SStefan Roese /* Driver initialization */ 459999d4c6d3SStefan Roese 460099d4c6d3SStefan Roese static void mvpp2_port_power_up(struct mvpp2_port *port) 460199d4c6d3SStefan Roese { 46027c7311f1SThomas Petazzoni struct mvpp2 *priv = port->priv; 46037c7311f1SThomas Petazzoni 460431aa1e38SStefan Roese /* On PPv2.2 the GoP / interface configuration has already been done */ 460531aa1e38SStefan Roese if (priv->hw_version == MVPP21) 460699d4c6d3SStefan Roese mvpp2_port_mii_set(port); 460799d4c6d3SStefan Roese mvpp2_port_periodic_xon_disable(port); 46087c7311f1SThomas Petazzoni if (priv->hw_version == MVPP21) 460999d4c6d3SStefan Roese mvpp2_port_fc_adv_enable(port); 461099d4c6d3SStefan Roese mvpp2_port_reset(port); 461199d4c6d3SStefan Roese } 461299d4c6d3SStefan Roese 461399d4c6d3SStefan Roese /* Initialize port HW */ 461499d4c6d3SStefan Roese static int mvpp2_port_init(struct udevice *dev, struct mvpp2_port *port) 461599d4c6d3SStefan Roese { 461699d4c6d3SStefan Roese struct mvpp2 *priv = port->priv; 461799d4c6d3SStefan Roese struct mvpp2_txq_pcpu *txq_pcpu; 461899d4c6d3SStefan Roese int queue, cpu, err; 461999d4c6d3SStefan Roese 462009b3f948SThomas Petazzoni if (port->first_rxq + rxq_number > 462109b3f948SThomas Petazzoni MVPP2_MAX_PORTS * priv->max_port_rxqs) 462299d4c6d3SStefan Roese return -EINVAL; 462399d4c6d3SStefan Roese 462499d4c6d3SStefan Roese /* Disable port */ 462599d4c6d3SStefan Roese mvpp2_egress_disable(port); 462631aa1e38SStefan Roese if (priv->hw_version == MVPP21) 462799d4c6d3SStefan Roese mvpp2_port_disable(port); 462831aa1e38SStefan Roese else 462931aa1e38SStefan Roese gop_port_enable(port, 0); 463099d4c6d3SStefan Roese 463199d4c6d3SStefan Roese port->txqs = devm_kcalloc(dev, txq_number, sizeof(*port->txqs), 463299d4c6d3SStefan Roese GFP_KERNEL); 463399d4c6d3SStefan Roese if (!port->txqs) 463499d4c6d3SStefan Roese return -ENOMEM; 463599d4c6d3SStefan Roese 463699d4c6d3SStefan Roese /* Associate physical Tx queues to this port and initialize. 463799d4c6d3SStefan Roese * The mapping is predefined. 463899d4c6d3SStefan Roese */ 463999d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) { 464099d4c6d3SStefan Roese int queue_phy_id = mvpp2_txq_phys(port->id, queue); 464199d4c6d3SStefan Roese struct mvpp2_tx_queue *txq; 464299d4c6d3SStefan Roese 464399d4c6d3SStefan Roese txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL); 464499d4c6d3SStefan Roese if (!txq) 464599d4c6d3SStefan Roese return -ENOMEM; 464699d4c6d3SStefan Roese 464799d4c6d3SStefan Roese txq->pcpu = devm_kzalloc(dev, sizeof(struct mvpp2_txq_pcpu), 464899d4c6d3SStefan Roese GFP_KERNEL); 464999d4c6d3SStefan Roese if (!txq->pcpu) 465099d4c6d3SStefan Roese return -ENOMEM; 465199d4c6d3SStefan Roese 465299d4c6d3SStefan Roese txq->id = queue_phy_id; 465399d4c6d3SStefan Roese txq->log_id = queue; 465499d4c6d3SStefan Roese txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH; 465599d4c6d3SStefan Roese for_each_present_cpu(cpu) { 465699d4c6d3SStefan Roese txq_pcpu = per_cpu_ptr(txq->pcpu, cpu); 465799d4c6d3SStefan Roese txq_pcpu->cpu = cpu; 465899d4c6d3SStefan Roese } 465999d4c6d3SStefan Roese 466099d4c6d3SStefan Roese port->txqs[queue] = txq; 466199d4c6d3SStefan Roese } 466299d4c6d3SStefan Roese 466399d4c6d3SStefan Roese port->rxqs = devm_kcalloc(dev, rxq_number, sizeof(*port->rxqs), 466499d4c6d3SStefan Roese GFP_KERNEL); 466599d4c6d3SStefan Roese if (!port->rxqs) 466699d4c6d3SStefan Roese return -ENOMEM; 466799d4c6d3SStefan Roese 466899d4c6d3SStefan Roese /* Allocate and initialize Rx queue for this port */ 466999d4c6d3SStefan Roese for (queue = 0; queue < rxq_number; queue++) { 467099d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq; 467199d4c6d3SStefan Roese 467299d4c6d3SStefan Roese /* Map physical Rx queue to port's logical Rx queue */ 467399d4c6d3SStefan Roese rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL); 467499d4c6d3SStefan Roese if (!rxq) 467599d4c6d3SStefan Roese return -ENOMEM; 467699d4c6d3SStefan Roese /* Map this Rx queue to a physical queue */ 467799d4c6d3SStefan Roese rxq->id = port->first_rxq + queue; 467899d4c6d3SStefan Roese rxq->port = port->id; 467999d4c6d3SStefan Roese rxq->logic_rxq = queue; 468099d4c6d3SStefan Roese 468199d4c6d3SStefan Roese port->rxqs[queue] = rxq; 468299d4c6d3SStefan Roese } 468399d4c6d3SStefan Roese 468499d4c6d3SStefan Roese /* Configure Rx queue group interrupt for this port */ 4685bc0bbf41SThomas Petazzoni if (priv->hw_version == MVPP21) { 4686bc0bbf41SThomas Petazzoni mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id), 4687bc0bbf41SThomas Petazzoni CONFIG_MV_ETH_RXQ); 4688bc0bbf41SThomas Petazzoni } else { 4689bc0bbf41SThomas Petazzoni u32 val; 4690bc0bbf41SThomas Petazzoni 4691bc0bbf41SThomas Petazzoni val = (port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET); 4692bc0bbf41SThomas Petazzoni mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val); 4693bc0bbf41SThomas Petazzoni 4694bc0bbf41SThomas Petazzoni val = (CONFIG_MV_ETH_RXQ << 4695bc0bbf41SThomas Petazzoni MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET); 4696bc0bbf41SThomas Petazzoni mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val); 4697bc0bbf41SThomas Petazzoni } 469899d4c6d3SStefan Roese 469999d4c6d3SStefan Roese /* Create Rx descriptor rings */ 470099d4c6d3SStefan Roese for (queue = 0; queue < rxq_number; queue++) { 470199d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq = port->rxqs[queue]; 470299d4c6d3SStefan Roese 470399d4c6d3SStefan Roese rxq->size = port->rx_ring_size; 470499d4c6d3SStefan Roese rxq->pkts_coal = MVPP2_RX_COAL_PKTS; 470599d4c6d3SStefan Roese rxq->time_coal = MVPP2_RX_COAL_USEC; 470699d4c6d3SStefan Roese } 470799d4c6d3SStefan Roese 470899d4c6d3SStefan Roese mvpp2_ingress_disable(port); 470999d4c6d3SStefan Roese 471099d4c6d3SStefan Roese /* Port default configuration */ 471199d4c6d3SStefan Roese mvpp2_defaults_set(port); 471299d4c6d3SStefan Roese 471399d4c6d3SStefan Roese /* Port's classifier configuration */ 471499d4c6d3SStefan Roese mvpp2_cls_oversize_rxq_set(port); 471599d4c6d3SStefan Roese mvpp2_cls_port_config(port); 471699d4c6d3SStefan Roese 471799d4c6d3SStefan Roese /* Provide an initial Rx packet size */ 471899d4c6d3SStefan Roese port->pkt_size = MVPP2_RX_PKT_SIZE(PKTSIZE_ALIGN); 471999d4c6d3SStefan Roese 472099d4c6d3SStefan Roese /* Initialize pools for swf */ 472199d4c6d3SStefan Roese err = mvpp2_swf_bm_pool_init(port); 472299d4c6d3SStefan Roese if (err) 472399d4c6d3SStefan Roese return err; 472499d4c6d3SStefan Roese 472599d4c6d3SStefan Roese return 0; 472699d4c6d3SStefan Roese } 472799d4c6d3SStefan Roese 472866b11ccbSStefan Roese static int phy_info_parse(struct udevice *dev, struct mvpp2_port *port) 472999d4c6d3SStefan Roese { 473066b11ccbSStefan Roese int port_node = dev_of_offset(dev); 473166b11ccbSStefan Roese const char *phy_mode_str; 4732377883f1SStefan Chulski int phy_node, mdio_off, cp_node; 473399d4c6d3SStefan Roese u32 id; 4734e09d0c83SStefan Chulski u32 phyaddr = 0; 473599d4c6d3SStefan Roese int phy_mode = -1; 4736377883f1SStefan Chulski u64 mdio_addr; 473799d4c6d3SStefan Roese 473899d4c6d3SStefan Roese phy_node = fdtdec_lookup_phandle(gd->fdt_blob, port_node, "phy"); 4739e09d0c83SStefan Chulski 4740e09d0c83SStefan Chulski if (phy_node > 0) { 4741e09d0c83SStefan Chulski phyaddr = fdtdec_get_int(gd->fdt_blob, phy_node, "reg", 0); 4742e09d0c83SStefan Chulski if (phyaddr < 0) { 4743e09d0c83SStefan Chulski dev_err(&pdev->dev, "could not find phy address\n"); 4744e09d0c83SStefan Chulski return -1; 4745e09d0c83SStefan Chulski } 4746377883f1SStefan Chulski mdio_off = fdt_parent_offset(gd->fdt_blob, phy_node); 4747377883f1SStefan Chulski 4748377883f1SStefan Chulski /* TODO: This WA for mdio issue. U-boot 2017 don't have 4749377883f1SStefan Chulski * mdio driver and on MACHIATOBin board ports from CP1 4750377883f1SStefan Chulski * connected to mdio on CP0. 4751377883f1SStefan Chulski * WA is to get mdio address from phy handler parent 4752377883f1SStefan Chulski * base address. WA should be removed after 4753377883f1SStefan Chulski * mdio driver implementation. 4754377883f1SStefan Chulski */ 4755377883f1SStefan Chulski mdio_addr = fdtdec_get_uint(gd->fdt_blob, 4756377883f1SStefan Chulski mdio_off, "reg", 0); 4757377883f1SStefan Chulski 4758377883f1SStefan Chulski cp_node = fdt_parent_offset(gd->fdt_blob, mdio_off); 4759377883f1SStefan Chulski mdio_addr |= fdt_get_base_address((void *)gd->fdt_blob, 4760377883f1SStefan Chulski cp_node); 4761377883f1SStefan Chulski 4762377883f1SStefan Chulski port->priv->mdio_base = (void *)mdio_addr; 4763377883f1SStefan Chulski 4764377883f1SStefan Chulski if (port->priv->mdio_base < 0) { 4765377883f1SStefan Chulski dev_err(&pdev->dev, "could not find mdio base address\n"); 4766377883f1SStefan Chulski return -1; 4767377883f1SStefan Chulski } 4768e09d0c83SStefan Chulski } else { 4769e09d0c83SStefan Chulski phy_node = 0; 477099d4c6d3SStefan Roese } 477199d4c6d3SStefan Roese 477299d4c6d3SStefan Roese phy_mode_str = fdt_getprop(gd->fdt_blob, port_node, "phy-mode", NULL); 477399d4c6d3SStefan Roese if (phy_mode_str) 477499d4c6d3SStefan Roese phy_mode = phy_get_interface_by_name(phy_mode_str); 477599d4c6d3SStefan Roese if (phy_mode == -1) { 477699d4c6d3SStefan Roese dev_err(&pdev->dev, "incorrect phy mode\n"); 477799d4c6d3SStefan Roese return -EINVAL; 477899d4c6d3SStefan Roese } 477999d4c6d3SStefan Roese 478099d4c6d3SStefan Roese id = fdtdec_get_int(gd->fdt_blob, port_node, "port-id", -1); 478199d4c6d3SStefan Roese if (id == -1) { 478299d4c6d3SStefan Roese dev_err(&pdev->dev, "missing port-id value\n"); 478399d4c6d3SStefan Roese return -EINVAL; 478499d4c6d3SStefan Roese } 478599d4c6d3SStefan Roese 47864189373aSStefan Chulski #ifdef CONFIG_DM_GPIO 47874189373aSStefan Chulski gpio_request_by_name(dev, "phy-reset-gpios", 0, 47884189373aSStefan Chulski &port->phy_reset_gpio, GPIOD_IS_OUT); 47894189373aSStefan Chulski gpio_request_by_name(dev, "marvell,sfp-tx-disable-gpio", 0, 47904189373aSStefan Chulski &port->phy_tx_disable_gpio, GPIOD_IS_OUT); 47914189373aSStefan Chulski #endif 47924189373aSStefan Chulski 47939acb7da1SStefan Roese /* 47949acb7da1SStefan Roese * ToDo: 47959acb7da1SStefan Roese * Not sure if this DT property "phy-speed" will get accepted, so 47969acb7da1SStefan Roese * this might change later 47979acb7da1SStefan Roese */ 47989acb7da1SStefan Roese /* Get phy-speed for SGMII 2.5Gbps vs 1Gbps setup */ 47999acb7da1SStefan Roese port->phy_speed = fdtdec_get_int(gd->fdt_blob, port_node, 48009acb7da1SStefan Roese "phy-speed", 1000); 48019acb7da1SStefan Roese 480299d4c6d3SStefan Roese port->id = id; 480366b11ccbSStefan Roese if (port->priv->hw_version == MVPP21) 480409b3f948SThomas Petazzoni port->first_rxq = port->id * rxq_number; 480509b3f948SThomas Petazzoni else 480666b11ccbSStefan Roese port->first_rxq = port->id * port->priv->max_port_rxqs; 480799d4c6d3SStefan Roese port->phy_node = phy_node; 480899d4c6d3SStefan Roese port->phy_interface = phy_mode; 480999d4c6d3SStefan Roese port->phyaddr = phyaddr; 481099d4c6d3SStefan Roese 481166b11ccbSStefan Roese return 0; 481226a5278cSThomas Petazzoni } 481326a5278cSThomas Petazzoni 48144189373aSStefan Chulski #ifdef CONFIG_DM_GPIO 48154189373aSStefan Chulski /* Port GPIO initialization */ 48164189373aSStefan Chulski static void mvpp2_gpio_init(struct mvpp2_port *port) 48174189373aSStefan Chulski { 48184189373aSStefan Chulski if (dm_gpio_is_valid(&port->phy_reset_gpio)) { 48194189373aSStefan Chulski dm_gpio_set_value(&port->phy_reset_gpio, 0); 48204189373aSStefan Chulski udelay(1000); 48214189373aSStefan Chulski dm_gpio_set_value(&port->phy_reset_gpio, 1); 48224189373aSStefan Chulski } 48234189373aSStefan Chulski 48244189373aSStefan Chulski if (dm_gpio_is_valid(&port->phy_tx_disable_gpio)) 48254189373aSStefan Chulski dm_gpio_set_value(&port->phy_tx_disable_gpio, 0); 48264189373aSStefan Chulski } 48274189373aSStefan Chulski #endif 48284189373aSStefan Chulski 482966b11ccbSStefan Roese /* Ports initialization */ 483066b11ccbSStefan Roese static int mvpp2_port_probe(struct udevice *dev, 483166b11ccbSStefan Roese struct mvpp2_port *port, 483266b11ccbSStefan Roese int port_node, 483366b11ccbSStefan Roese struct mvpp2 *priv) 483466b11ccbSStefan Roese { 483566b11ccbSStefan Roese int err; 483699d4c6d3SStefan Roese 483799d4c6d3SStefan Roese port->tx_ring_size = MVPP2_MAX_TXD; 483899d4c6d3SStefan Roese port->rx_ring_size = MVPP2_MAX_RXD; 483999d4c6d3SStefan Roese 484099d4c6d3SStefan Roese err = mvpp2_port_init(dev, port); 484199d4c6d3SStefan Roese if (err < 0) { 484266b11ccbSStefan Roese dev_err(&pdev->dev, "failed to init port %d\n", port->id); 484399d4c6d3SStefan Roese return err; 484499d4c6d3SStefan Roese } 484599d4c6d3SStefan Roese mvpp2_port_power_up(port); 484699d4c6d3SStefan Roese 48474189373aSStefan Chulski #ifdef CONFIG_DM_GPIO 48484189373aSStefan Chulski mvpp2_gpio_init(port); 48494189373aSStefan Chulski #endif 48504189373aSStefan Chulski 485166b11ccbSStefan Roese priv->port_list[port->id] = port; 4852bb915c84SStefan Chulski priv->num_ports++; 485399d4c6d3SStefan Roese return 0; 485499d4c6d3SStefan Roese } 485599d4c6d3SStefan Roese 485699d4c6d3SStefan Roese /* Initialize decoding windows */ 485799d4c6d3SStefan Roese static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram, 485899d4c6d3SStefan Roese struct mvpp2 *priv) 485999d4c6d3SStefan Roese { 486099d4c6d3SStefan Roese u32 win_enable; 486199d4c6d3SStefan Roese int i; 486299d4c6d3SStefan Roese 486399d4c6d3SStefan Roese for (i = 0; i < 6; i++) { 486499d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_BASE(i), 0); 486599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0); 486699d4c6d3SStefan Roese 486799d4c6d3SStefan Roese if (i < 4) 486899d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0); 486999d4c6d3SStefan Roese } 487099d4c6d3SStefan Roese 487199d4c6d3SStefan Roese win_enable = 0; 487299d4c6d3SStefan Roese 487399d4c6d3SStefan Roese for (i = 0; i < dram->num_cs; i++) { 487499d4c6d3SStefan Roese const struct mbus_dram_window *cs = dram->cs + i; 487599d4c6d3SStefan Roese 487699d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_BASE(i), 487799d4c6d3SStefan Roese (cs->base & 0xffff0000) | (cs->mbus_attr << 8) | 487899d4c6d3SStefan Roese dram->mbus_dram_target_id); 487999d4c6d3SStefan Roese 488099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_SIZE(i), 488199d4c6d3SStefan Roese (cs->size - 1) & 0xffff0000); 488299d4c6d3SStefan Roese 488399d4c6d3SStefan Roese win_enable |= (1 << i); 488499d4c6d3SStefan Roese } 488599d4c6d3SStefan Roese 488699d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable); 488799d4c6d3SStefan Roese } 488899d4c6d3SStefan Roese 488999d4c6d3SStefan Roese /* Initialize Rx FIFO's */ 489099d4c6d3SStefan Roese static void mvpp2_rx_fifo_init(struct mvpp2 *priv) 489199d4c6d3SStefan Roese { 489299d4c6d3SStefan Roese int port; 489399d4c6d3SStefan Roese 489499d4c6d3SStefan Roese for (port = 0; port < MVPP2_MAX_PORTS; port++) { 4895ff572c6dSStefan Roese if (priv->hw_version == MVPP22) { 4896ff572c6dSStefan Roese if (port == 0) { 4897ff572c6dSStefan Roese mvpp2_write(priv, 4898ff572c6dSStefan Roese MVPP2_RX_DATA_FIFO_SIZE_REG(port), 4899ff572c6dSStefan Roese MVPP22_RX_FIFO_10GB_PORT_DATA_SIZE); 4900ff572c6dSStefan Roese mvpp2_write(priv, 4901ff572c6dSStefan Roese MVPP2_RX_ATTR_FIFO_SIZE_REG(port), 4902ff572c6dSStefan Roese MVPP22_RX_FIFO_10GB_PORT_ATTR_SIZE); 4903ff572c6dSStefan Roese } else if (port == 1) { 4904ff572c6dSStefan Roese mvpp2_write(priv, 4905ff572c6dSStefan Roese MVPP2_RX_DATA_FIFO_SIZE_REG(port), 4906ff572c6dSStefan Roese MVPP22_RX_FIFO_2_5GB_PORT_DATA_SIZE); 4907ff572c6dSStefan Roese mvpp2_write(priv, 4908ff572c6dSStefan Roese MVPP2_RX_ATTR_FIFO_SIZE_REG(port), 4909ff572c6dSStefan Roese MVPP22_RX_FIFO_2_5GB_PORT_ATTR_SIZE); 4910ff572c6dSStefan Roese } else { 4911ff572c6dSStefan Roese mvpp2_write(priv, 4912ff572c6dSStefan Roese MVPP2_RX_DATA_FIFO_SIZE_REG(port), 4913ff572c6dSStefan Roese MVPP22_RX_FIFO_1GB_PORT_DATA_SIZE); 4914ff572c6dSStefan Roese mvpp2_write(priv, 4915ff572c6dSStefan Roese MVPP2_RX_ATTR_FIFO_SIZE_REG(port), 4916ff572c6dSStefan Roese MVPP22_RX_FIFO_1GB_PORT_ATTR_SIZE); 4917ff572c6dSStefan Roese } 4918ff572c6dSStefan Roese } else { 491999d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port), 4920ff572c6dSStefan Roese MVPP21_RX_FIFO_PORT_DATA_SIZE); 492199d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port), 4922ff572c6dSStefan Roese MVPP21_RX_FIFO_PORT_ATTR_SIZE); 4923ff572c6dSStefan Roese } 492499d4c6d3SStefan Roese } 492599d4c6d3SStefan Roese 492699d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG, 492799d4c6d3SStefan Roese MVPP2_RX_FIFO_PORT_MIN_PKT); 492899d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1); 492999d4c6d3SStefan Roese } 493099d4c6d3SStefan Roese 4931ff572c6dSStefan Roese /* Initialize Tx FIFO's */ 4932ff572c6dSStefan Roese static void mvpp2_tx_fifo_init(struct mvpp2 *priv) 4933ff572c6dSStefan Roese { 4934ff572c6dSStefan Roese int port, val; 4935ff572c6dSStefan Roese 4936ff572c6dSStefan Roese for (port = 0; port < MVPP2_MAX_PORTS; port++) { 4937ff572c6dSStefan Roese /* Port 0 supports 10KB TX FIFO */ 4938ff572c6dSStefan Roese if (port == 0) { 4939ff572c6dSStefan Roese val = MVPP2_TX_FIFO_DATA_SIZE_10KB & 4940ff572c6dSStefan Roese MVPP22_TX_FIFO_SIZE_MASK; 4941ff572c6dSStefan Roese } else { 4942ff572c6dSStefan Roese val = MVPP2_TX_FIFO_DATA_SIZE_3KB & 4943ff572c6dSStefan Roese MVPP22_TX_FIFO_SIZE_MASK; 4944ff572c6dSStefan Roese } 4945ff572c6dSStefan Roese mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port), val); 4946ff572c6dSStefan Roese } 4947ff572c6dSStefan Roese } 4948ff572c6dSStefan Roese 4949cdf77799SThomas Petazzoni static void mvpp2_axi_init(struct mvpp2 *priv) 4950cdf77799SThomas Petazzoni { 4951cdf77799SThomas Petazzoni u32 val, rdval, wrval; 4952cdf77799SThomas Petazzoni 4953cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0); 4954cdf77799SThomas Petazzoni 4955cdf77799SThomas Petazzoni /* AXI Bridge Configuration */ 4956cdf77799SThomas Petazzoni 4957cdf77799SThomas Petazzoni rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE 4958cdf77799SThomas Petazzoni << MVPP22_AXI_ATTR_CACHE_OFFS; 4959cdf77799SThomas Petazzoni rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 4960cdf77799SThomas Petazzoni << MVPP22_AXI_ATTR_DOMAIN_OFFS; 4961cdf77799SThomas Petazzoni 4962cdf77799SThomas Petazzoni wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE 4963cdf77799SThomas Petazzoni << MVPP22_AXI_ATTR_CACHE_OFFS; 4964cdf77799SThomas Petazzoni wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 4965cdf77799SThomas Petazzoni << MVPP22_AXI_ATTR_DOMAIN_OFFS; 4966cdf77799SThomas Petazzoni 4967cdf77799SThomas Petazzoni /* BM */ 4968cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval); 4969cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval); 4970cdf77799SThomas Petazzoni 4971cdf77799SThomas Petazzoni /* Descriptors */ 4972cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval); 4973cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval); 4974cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval); 4975cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval); 4976cdf77799SThomas Petazzoni 4977cdf77799SThomas Petazzoni /* Buffer Data */ 4978cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval); 4979cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval); 4980cdf77799SThomas Petazzoni 4981cdf77799SThomas Petazzoni val = MVPP22_AXI_CODE_CACHE_NON_CACHE 4982cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_CACHE_OFFS; 4983cdf77799SThomas Petazzoni val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM 4984cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_DOMAIN_OFFS; 4985cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val); 4986cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val); 4987cdf77799SThomas Petazzoni 4988cdf77799SThomas Petazzoni val = MVPP22_AXI_CODE_CACHE_RD_CACHE 4989cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_CACHE_OFFS; 4990cdf77799SThomas Petazzoni val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 4991cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_DOMAIN_OFFS; 4992cdf77799SThomas Petazzoni 4993cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val); 4994cdf77799SThomas Petazzoni 4995cdf77799SThomas Petazzoni val = MVPP22_AXI_CODE_CACHE_WR_CACHE 4996cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_CACHE_OFFS; 4997cdf77799SThomas Petazzoni val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 4998cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_DOMAIN_OFFS; 4999cdf77799SThomas Petazzoni 5000cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val); 5001cdf77799SThomas Petazzoni } 5002cdf77799SThomas Petazzoni 500399d4c6d3SStefan Roese /* Initialize network controller common part HW */ 500499d4c6d3SStefan Roese static int mvpp2_init(struct udevice *dev, struct mvpp2 *priv) 500599d4c6d3SStefan Roese { 500699d4c6d3SStefan Roese const struct mbus_dram_target_info *dram_target_info; 500799d4c6d3SStefan Roese int err, i; 500899d4c6d3SStefan Roese u32 val; 500999d4c6d3SStefan Roese 501099d4c6d3SStefan Roese /* Checks for hardware constraints (U-Boot uses only one rxq) */ 501109b3f948SThomas Petazzoni if ((rxq_number > priv->max_port_rxqs) || 501209b3f948SThomas Petazzoni (txq_number > MVPP2_MAX_TXQ)) { 501399d4c6d3SStefan Roese dev_err(&pdev->dev, "invalid queue size parameter\n"); 501499d4c6d3SStefan Roese return -EINVAL; 501599d4c6d3SStefan Roese } 501699d4c6d3SStefan Roese 501799d4c6d3SStefan Roese /* MBUS windows configuration */ 501899d4c6d3SStefan Roese dram_target_info = mvebu_mbus_dram_info(); 501999d4c6d3SStefan Roese if (dram_target_info) 502099d4c6d3SStefan Roese mvpp2_conf_mbus_windows(dram_target_info, priv); 502199d4c6d3SStefan Roese 5022cdf77799SThomas Petazzoni if (priv->hw_version == MVPP22) 5023cdf77799SThomas Petazzoni mvpp2_axi_init(priv); 5024cdf77799SThomas Petazzoni 50257c7311f1SThomas Petazzoni if (priv->hw_version == MVPP21) { 50263e3cbb49SStefan Roese /* Disable HW PHY polling */ 502799d4c6d3SStefan Roese val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG); 502899d4c6d3SStefan Roese val |= MVPP2_PHY_AN_STOP_SMI0_MASK; 502999d4c6d3SStefan Roese writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG); 50307c7311f1SThomas Petazzoni } else { 50313e3cbb49SStefan Roese /* Enable HW PHY polling */ 50327c7311f1SThomas Petazzoni val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG); 50333e3cbb49SStefan Roese val |= MVPP22_SMI_POLLING_EN; 50347c7311f1SThomas Petazzoni writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG); 50357c7311f1SThomas Petazzoni } 503699d4c6d3SStefan Roese 503799d4c6d3SStefan Roese /* Allocate and initialize aggregated TXQs */ 503899d4c6d3SStefan Roese priv->aggr_txqs = devm_kcalloc(dev, num_present_cpus(), 503999d4c6d3SStefan Roese sizeof(struct mvpp2_tx_queue), 504099d4c6d3SStefan Roese GFP_KERNEL); 504199d4c6d3SStefan Roese if (!priv->aggr_txqs) 504299d4c6d3SStefan Roese return -ENOMEM; 504399d4c6d3SStefan Roese 504499d4c6d3SStefan Roese for_each_present_cpu(i) { 504599d4c6d3SStefan Roese priv->aggr_txqs[i].id = i; 504699d4c6d3SStefan Roese priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE; 504799d4c6d3SStefan Roese err = mvpp2_aggr_txq_init(dev, &priv->aggr_txqs[i], 504899d4c6d3SStefan Roese MVPP2_AGGR_TXQ_SIZE, i, priv); 504999d4c6d3SStefan Roese if (err < 0) 505099d4c6d3SStefan Roese return err; 505199d4c6d3SStefan Roese } 505299d4c6d3SStefan Roese 505399d4c6d3SStefan Roese /* Rx Fifo Init */ 505499d4c6d3SStefan Roese mvpp2_rx_fifo_init(priv); 505599d4c6d3SStefan Roese 5056ff572c6dSStefan Roese /* Tx Fifo Init */ 5057ff572c6dSStefan Roese if (priv->hw_version == MVPP22) 5058ff572c6dSStefan Roese mvpp2_tx_fifo_init(priv); 5059ff572c6dSStefan Roese 506099d4c6d3SStefan Roese /* Reset Rx queue group interrupt configuration */ 5061bc0bbf41SThomas Petazzoni for (i = 0; i < MVPP2_MAX_PORTS; i++) { 5062bc0bbf41SThomas Petazzoni if (priv->hw_version == MVPP21) { 5063bc0bbf41SThomas Petazzoni mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(i), 506499d4c6d3SStefan Roese CONFIG_MV_ETH_RXQ); 5065bc0bbf41SThomas Petazzoni continue; 5066bc0bbf41SThomas Petazzoni } else { 5067bc0bbf41SThomas Petazzoni u32 val; 5068bc0bbf41SThomas Petazzoni 5069bc0bbf41SThomas Petazzoni val = (i << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET); 5070bc0bbf41SThomas Petazzoni mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val); 5071bc0bbf41SThomas Petazzoni 5072bc0bbf41SThomas Petazzoni val = (CONFIG_MV_ETH_RXQ << 5073bc0bbf41SThomas Petazzoni MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET); 5074bc0bbf41SThomas Petazzoni mvpp2_write(priv, 5075bc0bbf41SThomas Petazzoni MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val); 5076bc0bbf41SThomas Petazzoni } 5077bc0bbf41SThomas Petazzoni } 507899d4c6d3SStefan Roese 50797c7311f1SThomas Petazzoni if (priv->hw_version == MVPP21) 508099d4c6d3SStefan Roese writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT, 508199d4c6d3SStefan Roese priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG); 508299d4c6d3SStefan Roese 508399d4c6d3SStefan Roese /* Allow cache snoop when transmiting packets */ 508499d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1); 508599d4c6d3SStefan Roese 508699d4c6d3SStefan Roese /* Buffer Manager initialization */ 508799d4c6d3SStefan Roese err = mvpp2_bm_init(dev, priv); 508899d4c6d3SStefan Roese if (err < 0) 508999d4c6d3SStefan Roese return err; 509099d4c6d3SStefan Roese 509199d4c6d3SStefan Roese /* Parser default initialization */ 509299d4c6d3SStefan Roese err = mvpp2_prs_default_init(dev, priv); 509399d4c6d3SStefan Roese if (err < 0) 509499d4c6d3SStefan Roese return err; 509599d4c6d3SStefan Roese 509699d4c6d3SStefan Roese /* Classifier default initialization */ 509799d4c6d3SStefan Roese mvpp2_cls_init(priv); 509899d4c6d3SStefan Roese 509999d4c6d3SStefan Roese return 0; 510099d4c6d3SStefan Roese } 510199d4c6d3SStefan Roese 510299d4c6d3SStefan Roese /* SMI / MDIO functions */ 510399d4c6d3SStefan Roese 510499d4c6d3SStefan Roese static int smi_wait_ready(struct mvpp2 *priv) 510599d4c6d3SStefan Roese { 510699d4c6d3SStefan Roese u32 timeout = MVPP2_SMI_TIMEOUT; 510799d4c6d3SStefan Roese u32 smi_reg; 510899d4c6d3SStefan Roese 510999d4c6d3SStefan Roese /* wait till the SMI is not busy */ 511099d4c6d3SStefan Roese do { 511199d4c6d3SStefan Roese /* read smi register */ 51120a61e9adSStefan Roese smi_reg = readl(priv->mdio_base); 511399d4c6d3SStefan Roese if (timeout-- == 0) { 511499d4c6d3SStefan Roese printf("Error: SMI busy timeout\n"); 511599d4c6d3SStefan Roese return -EFAULT; 511699d4c6d3SStefan Roese } 511799d4c6d3SStefan Roese } while (smi_reg & MVPP2_SMI_BUSY); 511899d4c6d3SStefan Roese 511999d4c6d3SStefan Roese return 0; 512099d4c6d3SStefan Roese } 512199d4c6d3SStefan Roese 512299d4c6d3SStefan Roese /* 512399d4c6d3SStefan Roese * mpp2_mdio_read - miiphy_read callback function. 512499d4c6d3SStefan Roese * 512599d4c6d3SStefan Roese * Returns 16bit phy register value, or 0xffff on error 512699d4c6d3SStefan Roese */ 512799d4c6d3SStefan Roese static int mpp2_mdio_read(struct mii_dev *bus, int addr, int devad, int reg) 512899d4c6d3SStefan Roese { 512999d4c6d3SStefan Roese struct mvpp2 *priv = bus->priv; 513099d4c6d3SStefan Roese u32 smi_reg; 513199d4c6d3SStefan Roese u32 timeout; 513299d4c6d3SStefan Roese 513399d4c6d3SStefan Roese /* check parameters */ 513499d4c6d3SStefan Roese if (addr > MVPP2_PHY_ADDR_MASK) { 513599d4c6d3SStefan Roese printf("Error: Invalid PHY address %d\n", addr); 513699d4c6d3SStefan Roese return -EFAULT; 513799d4c6d3SStefan Roese } 513899d4c6d3SStefan Roese 513999d4c6d3SStefan Roese if (reg > MVPP2_PHY_REG_MASK) { 514099d4c6d3SStefan Roese printf("Err: Invalid register offset %d\n", reg); 514199d4c6d3SStefan Roese return -EFAULT; 514299d4c6d3SStefan Roese } 514399d4c6d3SStefan Roese 514499d4c6d3SStefan Roese /* wait till the SMI is not busy */ 514599d4c6d3SStefan Roese if (smi_wait_ready(priv) < 0) 514699d4c6d3SStefan Roese return -EFAULT; 514799d4c6d3SStefan Roese 514899d4c6d3SStefan Roese /* fill the phy address and regiser offset and read opcode */ 514999d4c6d3SStefan Roese smi_reg = (addr << MVPP2_SMI_DEV_ADDR_OFFS) 515099d4c6d3SStefan Roese | (reg << MVPP2_SMI_REG_ADDR_OFFS) 515199d4c6d3SStefan Roese | MVPP2_SMI_OPCODE_READ; 515299d4c6d3SStefan Roese 515399d4c6d3SStefan Roese /* write the smi register */ 51540a61e9adSStefan Roese writel(smi_reg, priv->mdio_base); 515599d4c6d3SStefan Roese 515699d4c6d3SStefan Roese /* wait till read value is ready */ 515799d4c6d3SStefan Roese timeout = MVPP2_SMI_TIMEOUT; 515899d4c6d3SStefan Roese 515999d4c6d3SStefan Roese do { 516099d4c6d3SStefan Roese /* read smi register */ 51610a61e9adSStefan Roese smi_reg = readl(priv->mdio_base); 516299d4c6d3SStefan Roese if (timeout-- == 0) { 516399d4c6d3SStefan Roese printf("Err: SMI read ready timeout\n"); 516499d4c6d3SStefan Roese return -EFAULT; 516599d4c6d3SStefan Roese } 516699d4c6d3SStefan Roese } while (!(smi_reg & MVPP2_SMI_READ_VALID)); 516799d4c6d3SStefan Roese 516899d4c6d3SStefan Roese /* Wait for the data to update in the SMI register */ 516999d4c6d3SStefan Roese for (timeout = 0; timeout < MVPP2_SMI_TIMEOUT; timeout++) 517099d4c6d3SStefan Roese ; 517199d4c6d3SStefan Roese 51720a61e9adSStefan Roese return readl(priv->mdio_base) & MVPP2_SMI_DATA_MASK; 517399d4c6d3SStefan Roese } 517499d4c6d3SStefan Roese 517599d4c6d3SStefan Roese /* 517699d4c6d3SStefan Roese * mpp2_mdio_write - miiphy_write callback function. 517799d4c6d3SStefan Roese * 517899d4c6d3SStefan Roese * Returns 0 if write succeed, -EINVAL on bad parameters 517999d4c6d3SStefan Roese * -ETIME on timeout 518099d4c6d3SStefan Roese */ 518199d4c6d3SStefan Roese static int mpp2_mdio_write(struct mii_dev *bus, int addr, int devad, int reg, 518299d4c6d3SStefan Roese u16 value) 518399d4c6d3SStefan Roese { 518499d4c6d3SStefan Roese struct mvpp2 *priv = bus->priv; 518599d4c6d3SStefan Roese u32 smi_reg; 518699d4c6d3SStefan Roese 518799d4c6d3SStefan Roese /* check parameters */ 518899d4c6d3SStefan Roese if (addr > MVPP2_PHY_ADDR_MASK) { 518999d4c6d3SStefan Roese printf("Error: Invalid PHY address %d\n", addr); 519099d4c6d3SStefan Roese return -EFAULT; 519199d4c6d3SStefan Roese } 519299d4c6d3SStefan Roese 519399d4c6d3SStefan Roese if (reg > MVPP2_PHY_REG_MASK) { 519499d4c6d3SStefan Roese printf("Err: Invalid register offset %d\n", reg); 519599d4c6d3SStefan Roese return -EFAULT; 519699d4c6d3SStefan Roese } 519799d4c6d3SStefan Roese 519899d4c6d3SStefan Roese /* wait till the SMI is not busy */ 519999d4c6d3SStefan Roese if (smi_wait_ready(priv) < 0) 520099d4c6d3SStefan Roese return -EFAULT; 520199d4c6d3SStefan Roese 520299d4c6d3SStefan Roese /* fill the phy addr and reg offset and write opcode and data */ 520399d4c6d3SStefan Roese smi_reg = value << MVPP2_SMI_DATA_OFFS; 520499d4c6d3SStefan Roese smi_reg |= (addr << MVPP2_SMI_DEV_ADDR_OFFS) 520599d4c6d3SStefan Roese | (reg << MVPP2_SMI_REG_ADDR_OFFS); 520699d4c6d3SStefan Roese smi_reg &= ~MVPP2_SMI_OPCODE_READ; 520799d4c6d3SStefan Roese 520899d4c6d3SStefan Roese /* write the smi register */ 52090a61e9adSStefan Roese writel(smi_reg, priv->mdio_base); 521099d4c6d3SStefan Roese 521199d4c6d3SStefan Roese return 0; 521299d4c6d3SStefan Roese } 521399d4c6d3SStefan Roese 521499d4c6d3SStefan Roese static int mvpp2_recv(struct udevice *dev, int flags, uchar **packetp) 521599d4c6d3SStefan Roese { 521699d4c6d3SStefan Roese struct mvpp2_port *port = dev_get_priv(dev); 521799d4c6d3SStefan Roese struct mvpp2_rx_desc *rx_desc; 521899d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool; 52194dae32e6SThomas Petazzoni dma_addr_t dma_addr; 522099d4c6d3SStefan Roese u32 bm, rx_status; 522199d4c6d3SStefan Roese int pool, rx_bytes, err; 522299d4c6d3SStefan Roese int rx_received; 522399d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq; 522499d4c6d3SStefan Roese u32 cause_rx_tx, cause_rx, cause_misc; 522599d4c6d3SStefan Roese u8 *data; 522699d4c6d3SStefan Roese 522799d4c6d3SStefan Roese cause_rx_tx = mvpp2_read(port->priv, 522899d4c6d3SStefan Roese MVPP2_ISR_RX_TX_CAUSE_REG(port->id)); 522999d4c6d3SStefan Roese cause_rx_tx &= ~MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK; 523099d4c6d3SStefan Roese cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK; 523199d4c6d3SStefan Roese if (!cause_rx_tx && !cause_misc) 523299d4c6d3SStefan Roese return 0; 523399d4c6d3SStefan Roese 523499d4c6d3SStefan Roese cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK; 523599d4c6d3SStefan Roese 523699d4c6d3SStefan Roese /* Process RX packets */ 523799d4c6d3SStefan Roese cause_rx |= port->pending_cause_rx; 523899d4c6d3SStefan Roese rxq = mvpp2_get_rx_queue(port, cause_rx); 523999d4c6d3SStefan Roese 524099d4c6d3SStefan Roese /* Get number of received packets and clamp the to-do */ 524199d4c6d3SStefan Roese rx_received = mvpp2_rxq_received(port, rxq->id); 524299d4c6d3SStefan Roese 524399d4c6d3SStefan Roese /* Return if no packets are received */ 524499d4c6d3SStefan Roese if (!rx_received) 524599d4c6d3SStefan Roese return 0; 524699d4c6d3SStefan Roese 524799d4c6d3SStefan Roese rx_desc = mvpp2_rxq_next_desc_get(rxq); 5248cfa414aeSThomas Petazzoni rx_status = mvpp2_rxdesc_status_get(port, rx_desc); 5249cfa414aeSThomas Petazzoni rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc); 5250cfa414aeSThomas Petazzoni rx_bytes -= MVPP2_MH_SIZE; 5251cfa414aeSThomas Petazzoni dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc); 525299d4c6d3SStefan Roese 5253cfa414aeSThomas Petazzoni bm = mvpp2_bm_cookie_build(port, rx_desc); 525499d4c6d3SStefan Roese pool = mvpp2_bm_cookie_pool_get(bm); 525599d4c6d3SStefan Roese bm_pool = &port->priv->bm_pools[pool]; 525699d4c6d3SStefan Roese 525799d4c6d3SStefan Roese /* In case of an error, release the requested buffer pointer 525899d4c6d3SStefan Roese * to the Buffer Manager. This request process is controlled 525999d4c6d3SStefan Roese * by the hardware, and the information about the buffer is 526099d4c6d3SStefan Roese * comprised by the RX descriptor. 526199d4c6d3SStefan Roese */ 526299d4c6d3SStefan Roese if (rx_status & MVPP2_RXD_ERR_SUMMARY) { 526399d4c6d3SStefan Roese mvpp2_rx_error(port, rx_desc); 526499d4c6d3SStefan Roese /* Return the buffer to the pool */ 5265cfa414aeSThomas Petazzoni mvpp2_pool_refill(port, bm, dma_addr, dma_addr); 526699d4c6d3SStefan Roese return 0; 526799d4c6d3SStefan Roese } 526899d4c6d3SStefan Roese 52694dae32e6SThomas Petazzoni err = mvpp2_rx_refill(port, bm_pool, bm, dma_addr); 527099d4c6d3SStefan Roese if (err) { 527199d4c6d3SStefan Roese netdev_err(port->dev, "failed to refill BM pools\n"); 527299d4c6d3SStefan Roese return 0; 527399d4c6d3SStefan Roese } 527499d4c6d3SStefan Roese 527599d4c6d3SStefan Roese /* Update Rx queue management counters */ 527699d4c6d3SStefan Roese mb(); 527799d4c6d3SStefan Roese mvpp2_rxq_status_update(port, rxq->id, 1, 1); 527899d4c6d3SStefan Roese 527999d4c6d3SStefan Roese /* give packet to stack - skip on first n bytes */ 52804dae32e6SThomas Petazzoni data = (u8 *)dma_addr + 2 + 32; 528199d4c6d3SStefan Roese 528299d4c6d3SStefan Roese if (rx_bytes <= 0) 528399d4c6d3SStefan Roese return 0; 528499d4c6d3SStefan Roese 528599d4c6d3SStefan Roese /* 528699d4c6d3SStefan Roese * No cache invalidation needed here, since the rx_buffer's are 528799d4c6d3SStefan Roese * located in a uncached memory region 528899d4c6d3SStefan Roese */ 528999d4c6d3SStefan Roese *packetp = data; 529099d4c6d3SStefan Roese 529199d4c6d3SStefan Roese return rx_bytes; 529299d4c6d3SStefan Roese } 529399d4c6d3SStefan Roese 529499d4c6d3SStefan Roese /* Drain Txq */ 529599d4c6d3SStefan Roese static void mvpp2_txq_drain(struct mvpp2_port *port, struct mvpp2_tx_queue *txq, 529699d4c6d3SStefan Roese int enable) 529799d4c6d3SStefan Roese { 529899d4c6d3SStefan Roese u32 val; 529999d4c6d3SStefan Roese 530099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id); 530199d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_PREF_BUF_REG); 530299d4c6d3SStefan Roese if (enable) 530399d4c6d3SStefan Roese val |= MVPP2_TXQ_DRAIN_EN_MASK; 530499d4c6d3SStefan Roese else 530599d4c6d3SStefan Roese val &= ~MVPP2_TXQ_DRAIN_EN_MASK; 530699d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val); 530799d4c6d3SStefan Roese } 530899d4c6d3SStefan Roese 530999d4c6d3SStefan Roese static int mvpp2_send(struct udevice *dev, void *packet, int length) 531099d4c6d3SStefan Roese { 531199d4c6d3SStefan Roese struct mvpp2_port *port = dev_get_priv(dev); 531299d4c6d3SStefan Roese struct mvpp2_tx_queue *txq, *aggr_txq; 531399d4c6d3SStefan Roese struct mvpp2_tx_desc *tx_desc; 531499d4c6d3SStefan Roese int tx_done; 531599d4c6d3SStefan Roese int timeout; 531699d4c6d3SStefan Roese 531799d4c6d3SStefan Roese txq = port->txqs[0]; 531899d4c6d3SStefan Roese aggr_txq = &port->priv->aggr_txqs[smp_processor_id()]; 531999d4c6d3SStefan Roese 532099d4c6d3SStefan Roese /* Get a descriptor for the first part of the packet */ 532199d4c6d3SStefan Roese tx_desc = mvpp2_txq_next_desc_get(aggr_txq); 5322cfa414aeSThomas Petazzoni mvpp2_txdesc_txq_set(port, tx_desc, txq->id); 5323cfa414aeSThomas Petazzoni mvpp2_txdesc_size_set(port, tx_desc, length); 5324cfa414aeSThomas Petazzoni mvpp2_txdesc_offset_set(port, tx_desc, 5325cfa414aeSThomas Petazzoni (dma_addr_t)packet & MVPP2_TX_DESC_ALIGN); 5326cfa414aeSThomas Petazzoni mvpp2_txdesc_dma_addr_set(port, tx_desc, 5327cfa414aeSThomas Petazzoni (dma_addr_t)packet & ~MVPP2_TX_DESC_ALIGN); 532899d4c6d3SStefan Roese /* First and Last descriptor */ 5329cfa414aeSThomas Petazzoni mvpp2_txdesc_cmd_set(port, tx_desc, 5330cfa414aeSThomas Petazzoni MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE 5331cfa414aeSThomas Petazzoni | MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC); 533299d4c6d3SStefan Roese 533399d4c6d3SStefan Roese /* Flush tx data */ 5334f811e04aSStefan Roese flush_dcache_range((unsigned long)packet, 5335f811e04aSStefan Roese (unsigned long)packet + ALIGN(length, PKTALIGN)); 533699d4c6d3SStefan Roese 533799d4c6d3SStefan Roese /* Enable transmit */ 533899d4c6d3SStefan Roese mb(); 533999d4c6d3SStefan Roese mvpp2_aggr_txq_pend_desc_add(port, 1); 534099d4c6d3SStefan Roese 534199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id); 534299d4c6d3SStefan Roese 534399d4c6d3SStefan Roese timeout = 0; 534499d4c6d3SStefan Roese do { 534599d4c6d3SStefan Roese if (timeout++ > 10000) { 534699d4c6d3SStefan Roese printf("timeout: packet not sent from aggregated to phys TXQ\n"); 534799d4c6d3SStefan Roese return 0; 534899d4c6d3SStefan Roese } 534999d4c6d3SStefan Roese tx_done = mvpp2_txq_pend_desc_num_get(port, txq); 535099d4c6d3SStefan Roese } while (tx_done); 535199d4c6d3SStefan Roese 535299d4c6d3SStefan Roese /* Enable TXQ drain */ 535399d4c6d3SStefan Roese mvpp2_txq_drain(port, txq, 1); 535499d4c6d3SStefan Roese 535599d4c6d3SStefan Roese timeout = 0; 535699d4c6d3SStefan Roese do { 535799d4c6d3SStefan Roese if (timeout++ > 10000) { 535899d4c6d3SStefan Roese printf("timeout: packet not sent\n"); 535999d4c6d3SStefan Roese return 0; 536099d4c6d3SStefan Roese } 536199d4c6d3SStefan Roese tx_done = mvpp2_txq_sent_desc_proc(port, txq); 536299d4c6d3SStefan Roese } while (!tx_done); 536399d4c6d3SStefan Roese 536499d4c6d3SStefan Roese /* Disable TXQ drain */ 536599d4c6d3SStefan Roese mvpp2_txq_drain(port, txq, 0); 536699d4c6d3SStefan Roese 536799d4c6d3SStefan Roese return 0; 536899d4c6d3SStefan Roese } 536999d4c6d3SStefan Roese 537099d4c6d3SStefan Roese static int mvpp2_start(struct udevice *dev) 537199d4c6d3SStefan Roese { 537299d4c6d3SStefan Roese struct eth_pdata *pdata = dev_get_platdata(dev); 537399d4c6d3SStefan Roese struct mvpp2_port *port = dev_get_priv(dev); 537499d4c6d3SStefan Roese 537599d4c6d3SStefan Roese /* Load current MAC address */ 537699d4c6d3SStefan Roese memcpy(port->dev_addr, pdata->enetaddr, ETH_ALEN); 537799d4c6d3SStefan Roese 537899d4c6d3SStefan Roese /* Reconfigure parser accept the original MAC address */ 537999d4c6d3SStefan Roese mvpp2_prs_update_mac_da(port, port->dev_addr); 538099d4c6d3SStefan Roese 5381e09d0c83SStefan Chulski switch (port->phy_interface) { 5382e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_RGMII: 5383e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_RGMII_ID: 5384e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_SGMII: 538599d4c6d3SStefan Roese mvpp2_port_power_up(port); 5386e09d0c83SStefan Chulski default: 5387e09d0c83SStefan Chulski break; 5388e09d0c83SStefan Chulski } 538999d4c6d3SStefan Roese 539099d4c6d3SStefan Roese mvpp2_open(dev, port); 539199d4c6d3SStefan Roese 539299d4c6d3SStefan Roese return 0; 539399d4c6d3SStefan Roese } 539499d4c6d3SStefan Roese 539599d4c6d3SStefan Roese static void mvpp2_stop(struct udevice *dev) 539699d4c6d3SStefan Roese { 539799d4c6d3SStefan Roese struct mvpp2_port *port = dev_get_priv(dev); 539899d4c6d3SStefan Roese 539999d4c6d3SStefan Roese mvpp2_stop_dev(port); 540099d4c6d3SStefan Roese mvpp2_cleanup_rxqs(port); 540199d4c6d3SStefan Roese mvpp2_cleanup_txqs(port); 540299d4c6d3SStefan Roese } 540399d4c6d3SStefan Roese 5404fb640729SStefan Roese static int mvpp22_smi_phy_addr_cfg(struct mvpp2_port *port) 5405fb640729SStefan Roese { 5406fb640729SStefan Roese writel(port->phyaddr, port->priv->iface_base + 5407fb640729SStefan Roese MVPP22_SMI_PHY_ADDR_REG(port->gop_id)); 5408fb640729SStefan Roese 5409fb640729SStefan Roese return 0; 5410fb640729SStefan Roese } 5411fb640729SStefan Roese 541299d4c6d3SStefan Roese static int mvpp2_base_probe(struct udevice *dev) 541399d4c6d3SStefan Roese { 541499d4c6d3SStefan Roese struct mvpp2 *priv = dev_get_priv(dev); 541599d4c6d3SStefan Roese struct mii_dev *bus; 541699d4c6d3SStefan Roese void *bd_space; 541799d4c6d3SStefan Roese u32 size = 0; 541899d4c6d3SStefan Roese int i; 541999d4c6d3SStefan Roese 542016a9898dSThomas Petazzoni /* Save hw-version */ 542116a9898dSThomas Petazzoni priv->hw_version = dev_get_driver_data(dev); 542216a9898dSThomas Petazzoni 542399d4c6d3SStefan Roese /* 542499d4c6d3SStefan Roese * U-Boot special buffer handling: 542599d4c6d3SStefan Roese * 542699d4c6d3SStefan Roese * Allocate buffer area for descs and rx_buffers. This is only 542799d4c6d3SStefan Roese * done once for all interfaces. As only one interface can 542899d4c6d3SStefan Roese * be active. Make this area DMA-safe by disabling the D-cache 542999d4c6d3SStefan Roese */ 543099d4c6d3SStefan Roese 543199d4c6d3SStefan Roese /* Align buffer area for descs and rx_buffers to 1MiB */ 543299d4c6d3SStefan Roese bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE); 5433a7c28ff1SStefan Roese mmu_set_region_dcache_behaviour((unsigned long)bd_space, 5434a7c28ff1SStefan Roese BD_SPACE, DCACHE_OFF); 543599d4c6d3SStefan Roese 543699d4c6d3SStefan Roese buffer_loc.aggr_tx_descs = (struct mvpp2_tx_desc *)bd_space; 543799d4c6d3SStefan Roese size += MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE; 543899d4c6d3SStefan Roese 5439a7c28ff1SStefan Roese buffer_loc.tx_descs = 5440a7c28ff1SStefan Roese (struct mvpp2_tx_desc *)((unsigned long)bd_space + size); 544199d4c6d3SStefan Roese size += MVPP2_MAX_TXD * MVPP2_DESC_ALIGNED_SIZE; 544299d4c6d3SStefan Roese 5443a7c28ff1SStefan Roese buffer_loc.rx_descs = 5444a7c28ff1SStefan Roese (struct mvpp2_rx_desc *)((unsigned long)bd_space + size); 544599d4c6d3SStefan Roese size += MVPP2_MAX_RXD * MVPP2_DESC_ALIGNED_SIZE; 544699d4c6d3SStefan Roese 544799d4c6d3SStefan Roese for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) { 5448a7c28ff1SStefan Roese buffer_loc.bm_pool[i] = 5449a7c28ff1SStefan Roese (unsigned long *)((unsigned long)bd_space + size); 5450c8feeb2bSThomas Petazzoni if (priv->hw_version == MVPP21) 5451c8feeb2bSThomas Petazzoni size += MVPP2_BM_POOL_SIZE_MAX * 2 * sizeof(u32); 5452c8feeb2bSThomas Petazzoni else 5453c8feeb2bSThomas Petazzoni size += MVPP2_BM_POOL_SIZE_MAX * 2 * sizeof(u64); 545499d4c6d3SStefan Roese } 545599d4c6d3SStefan Roese 545699d4c6d3SStefan Roese for (i = 0; i < MVPP2_BM_LONG_BUF_NUM; i++) { 5457a7c28ff1SStefan Roese buffer_loc.rx_buffer[i] = 5458a7c28ff1SStefan Roese (unsigned long *)((unsigned long)bd_space + size); 545999d4c6d3SStefan Roese size += RX_BUFFER_SIZE; 546099d4c6d3SStefan Roese } 546199d4c6d3SStefan Roese 546230edc374SStefan Roese /* Clear the complete area so that all descriptors are cleared */ 546330edc374SStefan Roese memset(bd_space, 0, size); 546430edc374SStefan Roese 546599d4c6d3SStefan Roese /* Save base addresses for later use */ 5466a821c4afSSimon Glass priv->base = (void *)devfdt_get_addr_index(dev, 0); 546799d4c6d3SStefan Roese if (IS_ERR(priv->base)) 546899d4c6d3SStefan Roese return PTR_ERR(priv->base); 546999d4c6d3SStefan Roese 547026a5278cSThomas Petazzoni if (priv->hw_version == MVPP21) { 5471a821c4afSSimon Glass priv->lms_base = (void *)devfdt_get_addr_index(dev, 1); 547299d4c6d3SStefan Roese if (IS_ERR(priv->lms_base)) 547399d4c6d3SStefan Roese return PTR_ERR(priv->lms_base); 54740a61e9adSStefan Roese 54750a61e9adSStefan Roese priv->mdio_base = priv->lms_base + MVPP21_SMI; 547626a5278cSThomas Petazzoni } else { 5477a821c4afSSimon Glass priv->iface_base = (void *)devfdt_get_addr_index(dev, 1); 547826a5278cSThomas Petazzoni if (IS_ERR(priv->iface_base)) 547926a5278cSThomas Petazzoni return PTR_ERR(priv->iface_base); 54800a61e9adSStefan Roese 54810a61e9adSStefan Roese priv->mdio_base = priv->iface_base + MVPP22_SMI; 548231aa1e38SStefan Roese 548331aa1e38SStefan Roese /* Store common base addresses for all ports */ 548431aa1e38SStefan Roese priv->mpcs_base = priv->iface_base + MVPP22_MPCS; 548531aa1e38SStefan Roese priv->xpcs_base = priv->iface_base + MVPP22_XPCS; 548631aa1e38SStefan Roese priv->rfu1_base = priv->iface_base + MVPP22_RFU1; 548726a5278cSThomas Petazzoni } 548899d4c6d3SStefan Roese 548909b3f948SThomas Petazzoni if (priv->hw_version == MVPP21) 549009b3f948SThomas Petazzoni priv->max_port_rxqs = 8; 549109b3f948SThomas Petazzoni else 549209b3f948SThomas Petazzoni priv->max_port_rxqs = 32; 549309b3f948SThomas Petazzoni 549499d4c6d3SStefan Roese /* Finally create and register the MDIO bus driver */ 549599d4c6d3SStefan Roese bus = mdio_alloc(); 549699d4c6d3SStefan Roese if (!bus) { 549799d4c6d3SStefan Roese printf("Failed to allocate MDIO bus\n"); 549899d4c6d3SStefan Roese return -ENOMEM; 549999d4c6d3SStefan Roese } 550099d4c6d3SStefan Roese 550199d4c6d3SStefan Roese bus->read = mpp2_mdio_read; 550299d4c6d3SStefan Roese bus->write = mpp2_mdio_write; 550399d4c6d3SStefan Roese snprintf(bus->name, sizeof(bus->name), dev->name); 550499d4c6d3SStefan Roese bus->priv = (void *)priv; 550599d4c6d3SStefan Roese priv->bus = bus; 550699d4c6d3SStefan Roese 550799d4c6d3SStefan Roese return mdio_register(bus); 550899d4c6d3SStefan Roese } 550999d4c6d3SStefan Roese 55101fabbd07SStefan Roese static int mvpp2_probe(struct udevice *dev) 55111fabbd07SStefan Roese { 55121fabbd07SStefan Roese struct mvpp2_port *port = dev_get_priv(dev); 55131fabbd07SStefan Roese struct mvpp2 *priv = dev_get_priv(dev->parent); 55141fabbd07SStefan Roese int err; 55151fabbd07SStefan Roese 55161fabbd07SStefan Roese /* Only call the probe function for the parent once */ 5517bb915c84SStefan Chulski if (!priv->probe_done) 55181fabbd07SStefan Roese err = mvpp2_base_probe(dev->parent); 551966b11ccbSStefan Roese 552066b11ccbSStefan Roese port->priv = dev_get_priv(dev->parent); 552166b11ccbSStefan Roese 552266b11ccbSStefan Roese err = phy_info_parse(dev, port); 552366b11ccbSStefan Roese if (err) 552466b11ccbSStefan Roese return err; 552566b11ccbSStefan Roese 552666b11ccbSStefan Roese /* 552766b11ccbSStefan Roese * We need the port specific io base addresses at this stage, since 552866b11ccbSStefan Roese * gop_port_init() accesses these registers 552966b11ccbSStefan Roese */ 553066b11ccbSStefan Roese if (priv->hw_version == MVPP21) { 553166b11ccbSStefan Roese int priv_common_regs_num = 2; 553266b11ccbSStefan Roese 5533a821c4afSSimon Glass port->base = (void __iomem *)devfdt_get_addr_index( 553466b11ccbSStefan Roese dev->parent, priv_common_regs_num + port->id); 553566b11ccbSStefan Roese if (IS_ERR(port->base)) 553666b11ccbSStefan Roese return PTR_ERR(port->base); 553766b11ccbSStefan Roese } else { 553866b11ccbSStefan Roese port->gop_id = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), 553966b11ccbSStefan Roese "gop-port-id", -1); 554066b11ccbSStefan Roese if (port->id == -1) { 554166b11ccbSStefan Roese dev_err(&pdev->dev, "missing gop-port-id value\n"); 554266b11ccbSStefan Roese return -EINVAL; 554366b11ccbSStefan Roese } 554466b11ccbSStefan Roese 554566b11ccbSStefan Roese port->base = priv->iface_base + MVPP22_PORT_BASE + 554666b11ccbSStefan Roese port->gop_id * MVPP22_PORT_OFFSET; 554731aa1e38SStefan Roese 5548fb640729SStefan Roese /* Set phy address of the port */ 5549e09d0c83SStefan Chulski if(port->phy_node) 5550fb640729SStefan Roese mvpp22_smi_phy_addr_cfg(port); 5551fb640729SStefan Roese 555231aa1e38SStefan Roese /* GoP Init */ 555331aa1e38SStefan Roese gop_port_init(port); 555466b11ccbSStefan Roese } 555566b11ccbSStefan Roese 5556bb915c84SStefan Chulski if (!priv->probe_done) { 55571fabbd07SStefan Roese /* Initialize network controller */ 55581fabbd07SStefan Roese err = mvpp2_init(dev, priv); 55591fabbd07SStefan Roese if (err < 0) { 55601fabbd07SStefan Roese dev_err(&pdev->dev, "failed to initialize controller\n"); 55611fabbd07SStefan Roese return err; 55621fabbd07SStefan Roese } 5563bb915c84SStefan Chulski priv->num_ports = 0; 5564bb915c84SStefan Chulski priv->probe_done = 1; 5565bb915c84SStefan Chulski } 55661fabbd07SStefan Roese 556731aa1e38SStefan Roese err = mvpp2_port_probe(dev, port, dev_of_offset(dev), priv); 556831aa1e38SStefan Roese if (err) 556931aa1e38SStefan Roese return err; 557031aa1e38SStefan Roese 557131aa1e38SStefan Roese if (priv->hw_version == MVPP22) { 557231aa1e38SStefan Roese priv->netc_config |= mvpp2_netc_cfg_create(port->gop_id, 557331aa1e38SStefan Roese port->phy_interface); 557431aa1e38SStefan Roese 557531aa1e38SStefan Roese /* Netcomplex configurations for all ports */ 557631aa1e38SStefan Roese gop_netc_init(priv, MV_NETC_FIRST_PHASE); 557731aa1e38SStefan Roese gop_netc_init(priv, MV_NETC_SECOND_PHASE); 557831aa1e38SStefan Roese } 557931aa1e38SStefan Roese 558031aa1e38SStefan Roese return 0; 55811fabbd07SStefan Roese } 55821fabbd07SStefan Roese 55832f720f19SStefan Roese /* 55842f720f19SStefan Roese * Empty BM pool and stop its activity before the OS is started 55852f720f19SStefan Roese */ 55862f720f19SStefan Roese static int mvpp2_remove(struct udevice *dev) 55872f720f19SStefan Roese { 55882f720f19SStefan Roese struct mvpp2_port *port = dev_get_priv(dev); 55892f720f19SStefan Roese struct mvpp2 *priv = port->priv; 55902f720f19SStefan Roese int i; 55912f720f19SStefan Roese 5592bb915c84SStefan Chulski priv->num_ports--; 5593bb915c84SStefan Chulski 5594bb915c84SStefan Chulski if (priv->num_ports) 5595bb915c84SStefan Chulski return 0; 5596bb915c84SStefan Chulski 55972f720f19SStefan Roese for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) 55982f720f19SStefan Roese mvpp2_bm_pool_destroy(dev, priv, &priv->bm_pools[i]); 55992f720f19SStefan Roese 56002f720f19SStefan Roese return 0; 56012f720f19SStefan Roese } 56022f720f19SStefan Roese 56031fabbd07SStefan Roese static const struct eth_ops mvpp2_ops = { 56041fabbd07SStefan Roese .start = mvpp2_start, 56051fabbd07SStefan Roese .send = mvpp2_send, 56061fabbd07SStefan Roese .recv = mvpp2_recv, 56071fabbd07SStefan Roese .stop = mvpp2_stop, 56081fabbd07SStefan Roese }; 56091fabbd07SStefan Roese 56101fabbd07SStefan Roese static struct driver mvpp2_driver = { 56111fabbd07SStefan Roese .name = "mvpp2", 56121fabbd07SStefan Roese .id = UCLASS_ETH, 56131fabbd07SStefan Roese .probe = mvpp2_probe, 56142f720f19SStefan Roese .remove = mvpp2_remove, 56151fabbd07SStefan Roese .ops = &mvpp2_ops, 56161fabbd07SStefan Roese .priv_auto_alloc_size = sizeof(struct mvpp2_port), 56171fabbd07SStefan Roese .platdata_auto_alloc_size = sizeof(struct eth_pdata), 56182f720f19SStefan Roese .flags = DM_FLAG_ACTIVE_DMA, 56191fabbd07SStefan Roese }; 56201fabbd07SStefan Roese 56211fabbd07SStefan Roese /* 56221fabbd07SStefan Roese * Use a MISC device to bind the n instances (child nodes) of the 56231fabbd07SStefan Roese * network base controller in UCLASS_ETH. 56241fabbd07SStefan Roese */ 562599d4c6d3SStefan Roese static int mvpp2_base_bind(struct udevice *parent) 562699d4c6d3SStefan Roese { 562799d4c6d3SStefan Roese const void *blob = gd->fdt_blob; 5628e160f7d4SSimon Glass int node = dev_of_offset(parent); 562999d4c6d3SStefan Roese struct uclass_driver *drv; 563099d4c6d3SStefan Roese struct udevice *dev; 563199d4c6d3SStefan Roese struct eth_pdata *plat; 563299d4c6d3SStefan Roese char *name; 563399d4c6d3SStefan Roese int subnode; 563499d4c6d3SStefan Roese u32 id; 5635c9607c93SStefan Roese int base_id_add; 563699d4c6d3SStefan Roese 563799d4c6d3SStefan Roese /* Lookup eth driver */ 563899d4c6d3SStefan Roese drv = lists_uclass_lookup(UCLASS_ETH); 563999d4c6d3SStefan Roese if (!drv) { 564099d4c6d3SStefan Roese puts("Cannot find eth driver\n"); 564199d4c6d3SStefan Roese return -ENOENT; 564299d4c6d3SStefan Roese } 564399d4c6d3SStefan Roese 5644c9607c93SStefan Roese base_id_add = base_id; 5645c9607c93SStefan Roese 5646df87e6b1SSimon Glass fdt_for_each_subnode(subnode, blob, node) { 5647c9607c93SStefan Roese /* Increment base_id for all subnodes, also the disabled ones */ 5648c9607c93SStefan Roese base_id++; 5649c9607c93SStefan Roese 565099d4c6d3SStefan Roese /* Skip disabled ports */ 565199d4c6d3SStefan Roese if (!fdtdec_get_is_enabled(blob, subnode)) 565299d4c6d3SStefan Roese continue; 565399d4c6d3SStefan Roese 565499d4c6d3SStefan Roese plat = calloc(1, sizeof(*plat)); 565599d4c6d3SStefan Roese if (!plat) 565699d4c6d3SStefan Roese return -ENOMEM; 565799d4c6d3SStefan Roese 565899d4c6d3SStefan Roese id = fdtdec_get_int(blob, subnode, "port-id", -1); 5659c9607c93SStefan Roese id += base_id_add; 566099d4c6d3SStefan Roese 566199d4c6d3SStefan Roese name = calloc(1, 16); 566299d4c6d3SStefan Roese sprintf(name, "mvpp2-%d", id); 566399d4c6d3SStefan Roese 566499d4c6d3SStefan Roese /* Create child device UCLASS_ETH and bind it */ 566599d4c6d3SStefan Roese device_bind(parent, &mvpp2_driver, name, plat, subnode, &dev); 5666e160f7d4SSimon Glass dev_set_of_offset(dev, subnode); 566799d4c6d3SStefan Roese } 566899d4c6d3SStefan Roese 566999d4c6d3SStefan Roese return 0; 567099d4c6d3SStefan Roese } 567199d4c6d3SStefan Roese 567299d4c6d3SStefan Roese static const struct udevice_id mvpp2_ids[] = { 567316a9898dSThomas Petazzoni { 567416a9898dSThomas Petazzoni .compatible = "marvell,armada-375-pp2", 567516a9898dSThomas Petazzoni .data = MVPP21, 567616a9898dSThomas Petazzoni }, 5677a83a6418SThomas Petazzoni { 5678a83a6418SThomas Petazzoni .compatible = "marvell,armada-7k-pp22", 5679a83a6418SThomas Petazzoni .data = MVPP22, 5680a83a6418SThomas Petazzoni }, 568199d4c6d3SStefan Roese { } 568299d4c6d3SStefan Roese }; 568399d4c6d3SStefan Roese 568499d4c6d3SStefan Roese U_BOOT_DRIVER(mvpp2_base) = { 568599d4c6d3SStefan Roese .name = "mvpp2_base", 568699d4c6d3SStefan Roese .id = UCLASS_MISC, 568799d4c6d3SStefan Roese .of_match = mvpp2_ids, 568899d4c6d3SStefan Roese .bind = mvpp2_base_bind, 568999d4c6d3SStefan Roese .priv_auto_alloc_size = sizeof(struct mvpp2), 569099d4c6d3SStefan Roese }; 5691