xref: /rk3399_rockchip-uboot/drivers/net/mvpp2.c (revision 9a6db0bb064cf513a8f523fd0a51265e8bd907bf)
199d4c6d3SStefan Roese /*
299d4c6d3SStefan Roese  * Driver for Marvell PPv2 network controller for Armada 375 SoC.
399d4c6d3SStefan Roese  *
499d4c6d3SStefan Roese  * Copyright (C) 2014 Marvell
599d4c6d3SStefan Roese  *
699d4c6d3SStefan Roese  * Marcin Wojtas <mw@semihalf.com>
799d4c6d3SStefan Roese  *
899d4c6d3SStefan Roese  * U-Boot version:
999d4c6d3SStefan Roese  * Copyright (C) 2016 Stefan Roese <sr@denx.de>
1099d4c6d3SStefan Roese  *
1199d4c6d3SStefan Roese  * This file is licensed under the terms of the GNU General Public
1299d4c6d3SStefan Roese  * License version 2. This program is licensed "as is" without any
1399d4c6d3SStefan Roese  * warranty of any kind, whether express or implied.
1499d4c6d3SStefan Roese  */
1599d4c6d3SStefan Roese 
1699d4c6d3SStefan Roese #include <common.h>
1799d4c6d3SStefan Roese #include <dm.h>
1899d4c6d3SStefan Roese #include <dm/device-internal.h>
1999d4c6d3SStefan Roese #include <dm/lists.h>
2099d4c6d3SStefan Roese #include <net.h>
2199d4c6d3SStefan Roese #include <netdev.h>
2299d4c6d3SStefan Roese #include <config.h>
2399d4c6d3SStefan Roese #include <malloc.h>
2499d4c6d3SStefan Roese #include <asm/io.h>
251221ce45SMasahiro Yamada #include <linux/errno.h>
2699d4c6d3SStefan Roese #include <phy.h>
2799d4c6d3SStefan Roese #include <miiphy.h>
2899d4c6d3SStefan Roese #include <watchdog.h>
2999d4c6d3SStefan Roese #include <asm/arch/cpu.h>
3099d4c6d3SStefan Roese #include <asm/arch/soc.h>
3199d4c6d3SStefan Roese #include <linux/compat.h>
3299d4c6d3SStefan Roese #include <linux/mbus.h>
3399d4c6d3SStefan Roese 
3499d4c6d3SStefan Roese DECLARE_GLOBAL_DATA_PTR;
3599d4c6d3SStefan Roese 
3699d4c6d3SStefan Roese /* Some linux -> U-Boot compatibility stuff */
3799d4c6d3SStefan Roese #define netdev_err(dev, fmt, args...)		\
3899d4c6d3SStefan Roese 	printf(fmt, ##args)
3999d4c6d3SStefan Roese #define netdev_warn(dev, fmt, args...)		\
4099d4c6d3SStefan Roese 	printf(fmt, ##args)
4199d4c6d3SStefan Roese #define netdev_info(dev, fmt, args...)		\
4299d4c6d3SStefan Roese 	printf(fmt, ##args)
4399d4c6d3SStefan Roese #define netdev_dbg(dev, fmt, args...)		\
4499d4c6d3SStefan Roese 	printf(fmt, ##args)
4599d4c6d3SStefan Roese 
4699d4c6d3SStefan Roese #define ETH_ALEN	6		/* Octets in one ethernet addr	*/
4799d4c6d3SStefan Roese 
4899d4c6d3SStefan Roese #define __verify_pcpu_ptr(ptr)						\
4999d4c6d3SStefan Roese do {									\
5099d4c6d3SStefan Roese 	const void __percpu *__vpp_verify = (typeof((ptr) + 0))NULL;	\
5199d4c6d3SStefan Roese 	(void)__vpp_verify;						\
5299d4c6d3SStefan Roese } while (0)
5399d4c6d3SStefan Roese 
5499d4c6d3SStefan Roese #define VERIFY_PERCPU_PTR(__p)						\
5599d4c6d3SStefan Roese ({									\
5699d4c6d3SStefan Roese 	__verify_pcpu_ptr(__p);						\
5799d4c6d3SStefan Roese 	(typeof(*(__p)) __kernel __force *)(__p);			\
5899d4c6d3SStefan Roese })
5999d4c6d3SStefan Roese 
6099d4c6d3SStefan Roese #define per_cpu_ptr(ptr, cpu)	({ (void)(cpu); VERIFY_PERCPU_PTR(ptr); })
6199d4c6d3SStefan Roese #define smp_processor_id()	0
6299d4c6d3SStefan Roese #define num_present_cpus()	1
6399d4c6d3SStefan Roese #define for_each_present_cpu(cpu)			\
6499d4c6d3SStefan Roese 	for ((cpu) = 0; (cpu) < 1; (cpu)++)
6599d4c6d3SStefan Roese 
6699d4c6d3SStefan Roese #define NET_SKB_PAD	max(32, MVPP2_CPU_D_CACHE_LINE_SIZE)
6799d4c6d3SStefan Roese 
6899d4c6d3SStefan Roese #define CONFIG_NR_CPUS		1
6999d4c6d3SStefan Roese #define ETH_HLEN		ETHER_HDR_SIZE	/* Total octets in header */
7099d4c6d3SStefan Roese 
7199d4c6d3SStefan Roese /* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */
7299d4c6d3SStefan Roese #define WRAP			(2 + ETH_HLEN + 4 + 32)
7399d4c6d3SStefan Roese #define MTU			1500
7499d4c6d3SStefan Roese #define RX_BUFFER_SIZE		(ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN))
7599d4c6d3SStefan Roese 
7699d4c6d3SStefan Roese #define MVPP2_SMI_TIMEOUT			10000
7799d4c6d3SStefan Roese 
7899d4c6d3SStefan Roese /* RX Fifo Registers */
7999d4c6d3SStefan Roese #define MVPP2_RX_DATA_FIFO_SIZE_REG(port)	(0x00 + 4 * (port))
8099d4c6d3SStefan Roese #define MVPP2_RX_ATTR_FIFO_SIZE_REG(port)	(0x20 + 4 * (port))
8199d4c6d3SStefan Roese #define MVPP2_RX_MIN_PKT_SIZE_REG		0x60
8299d4c6d3SStefan Roese #define MVPP2_RX_FIFO_INIT_REG			0x64
8399d4c6d3SStefan Roese 
8499d4c6d3SStefan Roese /* RX DMA Top Registers */
8599d4c6d3SStefan Roese #define MVPP2_RX_CTRL_REG(port)			(0x140 + 4 * (port))
8699d4c6d3SStefan Roese #define     MVPP2_RX_LOW_LATENCY_PKT_SIZE(s)	(((s) & 0xfff) << 16)
8799d4c6d3SStefan Roese #define     MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK	BIT(31)
8899d4c6d3SStefan Roese #define MVPP2_POOL_BUF_SIZE_REG(pool)		(0x180 + 4 * (pool))
8999d4c6d3SStefan Roese #define     MVPP2_POOL_BUF_SIZE_OFFSET		5
9099d4c6d3SStefan Roese #define MVPP2_RXQ_CONFIG_REG(rxq)		(0x800 + 4 * (rxq))
9199d4c6d3SStefan Roese #define     MVPP2_SNOOP_PKT_SIZE_MASK		0x1ff
9299d4c6d3SStefan Roese #define     MVPP2_SNOOP_BUF_HDR_MASK		BIT(9)
9399d4c6d3SStefan Roese #define     MVPP2_RXQ_POOL_SHORT_OFFS		20
9499d4c6d3SStefan Roese #define     MVPP2_RXQ_POOL_SHORT_MASK		0x700000
9599d4c6d3SStefan Roese #define     MVPP2_RXQ_POOL_LONG_OFFS		24
9699d4c6d3SStefan Roese #define     MVPP2_RXQ_POOL_LONG_MASK		0x7000000
9799d4c6d3SStefan Roese #define     MVPP2_RXQ_PACKET_OFFSET_OFFS	28
9899d4c6d3SStefan Roese #define     MVPP2_RXQ_PACKET_OFFSET_MASK	0x70000000
9999d4c6d3SStefan Roese #define     MVPP2_RXQ_DISABLE_MASK		BIT(31)
10099d4c6d3SStefan Roese 
10199d4c6d3SStefan Roese /* Parser Registers */
10299d4c6d3SStefan Roese #define MVPP2_PRS_INIT_LOOKUP_REG		0x1000
10399d4c6d3SStefan Roese #define     MVPP2_PRS_PORT_LU_MAX		0xf
10499d4c6d3SStefan Roese #define     MVPP2_PRS_PORT_LU_MASK(port)	(0xff << ((port) * 4))
10599d4c6d3SStefan Roese #define     MVPP2_PRS_PORT_LU_VAL(port, val)	((val) << ((port) * 4))
10699d4c6d3SStefan Roese #define MVPP2_PRS_INIT_OFFS_REG(port)		(0x1004 + ((port) & 4))
10799d4c6d3SStefan Roese #define     MVPP2_PRS_INIT_OFF_MASK(port)	(0x3f << (((port) % 4) * 8))
10899d4c6d3SStefan Roese #define     MVPP2_PRS_INIT_OFF_VAL(port, val)	((val) << (((port) % 4) * 8))
10999d4c6d3SStefan Roese #define MVPP2_PRS_MAX_LOOP_REG(port)		(0x100c + ((port) & 4))
11099d4c6d3SStefan Roese #define     MVPP2_PRS_MAX_LOOP_MASK(port)	(0xff << (((port) % 4) * 8))
11199d4c6d3SStefan Roese #define     MVPP2_PRS_MAX_LOOP_VAL(port, val)	((val) << (((port) % 4) * 8))
11299d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_IDX_REG			0x1100
11399d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DATA_REG(idx)		(0x1104 + (idx) * 4)
11499d4c6d3SStefan Roese #define     MVPP2_PRS_TCAM_INV_MASK		BIT(31)
11599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_IDX_REG			0x1200
11699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_DATA_REG(idx)		(0x1204 + (idx) * 4)
11799d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_CTRL_REG			0x1230
11899d4c6d3SStefan Roese #define     MVPP2_PRS_TCAM_EN_MASK		BIT(0)
11999d4c6d3SStefan Roese 
12099d4c6d3SStefan Roese /* Classifier Registers */
12199d4c6d3SStefan Roese #define MVPP2_CLS_MODE_REG			0x1800
12299d4c6d3SStefan Roese #define     MVPP2_CLS_MODE_ACTIVE_MASK		BIT(0)
12399d4c6d3SStefan Roese #define MVPP2_CLS_PORT_WAY_REG			0x1810
12499d4c6d3SStefan Roese #define     MVPP2_CLS_PORT_WAY_MASK(port)	(1 << (port))
12599d4c6d3SStefan Roese #define MVPP2_CLS_LKP_INDEX_REG			0x1814
12699d4c6d3SStefan Roese #define     MVPP2_CLS_LKP_INDEX_WAY_OFFS	6
12799d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_REG			0x1818
12899d4c6d3SStefan Roese #define     MVPP2_CLS_LKP_TBL_RXQ_MASK		0xff
12999d4c6d3SStefan Roese #define     MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK	BIT(25)
13099d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_INDEX_REG		0x1820
13199d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_TBL0_REG			0x1824
13299d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_TBL1_REG			0x1828
13399d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_TBL2_REG			0x182c
13499d4c6d3SStefan Roese #define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port)	(0x1980 + ((port) * 4))
13599d4c6d3SStefan Roese #define     MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS	3
13699d4c6d3SStefan Roese #define     MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK	0x7
13799d4c6d3SStefan Roese #define MVPP2_CLS_SWFWD_P2HQ_REG(port)		(0x19b0 + ((port) * 4))
13899d4c6d3SStefan Roese #define MVPP2_CLS_SWFWD_PCTRL_REG		0x19d0
13999d4c6d3SStefan Roese #define     MVPP2_CLS_SWFWD_PCTRL_MASK(port)	(1 << (port))
14099d4c6d3SStefan Roese 
14199d4c6d3SStefan Roese /* Descriptor Manager Top Registers */
14299d4c6d3SStefan Roese #define MVPP2_RXQ_NUM_REG			0x2040
14399d4c6d3SStefan Roese #define MVPP2_RXQ_DESC_ADDR_REG			0x2044
14499d4c6d3SStefan Roese #define MVPP2_RXQ_DESC_SIZE_REG			0x2048
14599d4c6d3SStefan Roese #define     MVPP2_RXQ_DESC_SIZE_MASK		0x3ff0
14699d4c6d3SStefan Roese #define MVPP2_RXQ_STATUS_UPDATE_REG(rxq)	(0x3000 + 4 * (rxq))
14799d4c6d3SStefan Roese #define     MVPP2_RXQ_NUM_PROCESSED_OFFSET	0
14899d4c6d3SStefan Roese #define     MVPP2_RXQ_NUM_NEW_OFFSET		16
14999d4c6d3SStefan Roese #define MVPP2_RXQ_STATUS_REG(rxq)		(0x3400 + 4 * (rxq))
15099d4c6d3SStefan Roese #define     MVPP2_RXQ_OCCUPIED_MASK		0x3fff
15199d4c6d3SStefan Roese #define     MVPP2_RXQ_NON_OCCUPIED_OFFSET	16
15299d4c6d3SStefan Roese #define     MVPP2_RXQ_NON_OCCUPIED_MASK		0x3fff0000
15399d4c6d3SStefan Roese #define MVPP2_RXQ_THRESH_REG			0x204c
15499d4c6d3SStefan Roese #define     MVPP2_OCCUPIED_THRESH_OFFSET	0
15599d4c6d3SStefan Roese #define     MVPP2_OCCUPIED_THRESH_MASK		0x3fff
15699d4c6d3SStefan Roese #define MVPP2_RXQ_INDEX_REG			0x2050
15799d4c6d3SStefan Roese #define MVPP2_TXQ_NUM_REG			0x2080
15899d4c6d3SStefan Roese #define MVPP2_TXQ_DESC_ADDR_REG			0x2084
15999d4c6d3SStefan Roese #define MVPP2_TXQ_DESC_SIZE_REG			0x2088
16099d4c6d3SStefan Roese #define     MVPP2_TXQ_DESC_SIZE_MASK		0x3ff0
16199d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_UPDATE_REG		0x2090
16299d4c6d3SStefan Roese #define MVPP2_TXQ_THRESH_REG			0x2094
16399d4c6d3SStefan Roese #define     MVPP2_TRANSMITTED_THRESH_OFFSET	16
16499d4c6d3SStefan Roese #define     MVPP2_TRANSMITTED_THRESH_MASK	0x3fff0000
16599d4c6d3SStefan Roese #define MVPP2_TXQ_INDEX_REG			0x2098
16699d4c6d3SStefan Roese #define MVPP2_TXQ_PREF_BUF_REG			0x209c
16799d4c6d3SStefan Roese #define     MVPP2_PREF_BUF_PTR(desc)		((desc) & 0xfff)
16899d4c6d3SStefan Roese #define     MVPP2_PREF_BUF_SIZE_4		(BIT(12) | BIT(13))
16999d4c6d3SStefan Roese #define     MVPP2_PREF_BUF_SIZE_16		(BIT(12) | BIT(14))
17099d4c6d3SStefan Roese #define     MVPP2_PREF_BUF_THRESH(val)		((val) << 17)
17199d4c6d3SStefan Roese #define     MVPP2_TXQ_DRAIN_EN_MASK		BIT(31)
17299d4c6d3SStefan Roese #define MVPP2_TXQ_PENDING_REG			0x20a0
17399d4c6d3SStefan Roese #define     MVPP2_TXQ_PENDING_MASK		0x3fff
17499d4c6d3SStefan Roese #define MVPP2_TXQ_INT_STATUS_REG		0x20a4
17599d4c6d3SStefan Roese #define MVPP2_TXQ_SENT_REG(txq)			(0x3c00 + 4 * (txq))
17699d4c6d3SStefan Roese #define     MVPP2_TRANSMITTED_COUNT_OFFSET	16
17799d4c6d3SStefan Roese #define     MVPP2_TRANSMITTED_COUNT_MASK	0x3fff0000
17899d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_REQ_REG			0x20b0
17999d4c6d3SStefan Roese #define     MVPP2_TXQ_RSVD_REQ_Q_OFFSET		16
18099d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_RSLT_REG			0x20b4
18199d4c6d3SStefan Roese #define     MVPP2_TXQ_RSVD_RSLT_MASK		0x3fff
18299d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_CLR_REG			0x20b8
18399d4c6d3SStefan Roese #define     MVPP2_TXQ_RSVD_CLR_OFFSET		16
18499d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu)	(0x2100 + 4 * (cpu))
18599d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu)	(0x2140 + 4 * (cpu))
18699d4c6d3SStefan Roese #define     MVPP2_AGGR_TXQ_DESC_SIZE_MASK	0x3ff0
18799d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_STATUS_REG(cpu)		(0x2180 + 4 * (cpu))
18899d4c6d3SStefan Roese #define     MVPP2_AGGR_TXQ_PENDING_MASK		0x3fff
18999d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_INDEX_REG(cpu)		(0x21c0 + 4 * (cpu))
19099d4c6d3SStefan Roese 
19199d4c6d3SStefan Roese /* MBUS bridge registers */
19299d4c6d3SStefan Roese #define MVPP2_WIN_BASE(w)			(0x4000 + ((w) << 2))
19399d4c6d3SStefan Roese #define MVPP2_WIN_SIZE(w)			(0x4020 + ((w) << 2))
19499d4c6d3SStefan Roese #define MVPP2_WIN_REMAP(w)			(0x4040 + ((w) << 2))
19599d4c6d3SStefan Roese #define MVPP2_BASE_ADDR_ENABLE			0x4060
19699d4c6d3SStefan Roese 
19799d4c6d3SStefan Roese /* Interrupt Cause and Mask registers */
19899d4c6d3SStefan Roese #define MVPP2_ISR_RX_THRESHOLD_REG(rxq)		(0x5200 + 4 * (rxq))
19999d4c6d3SStefan Roese #define MVPP2_ISR_RXQ_GROUP_REG(rxq)		(0x5400 + 4 * (rxq))
20099d4c6d3SStefan Roese #define MVPP2_ISR_ENABLE_REG(port)		(0x5420 + 4 * (port))
20199d4c6d3SStefan Roese #define     MVPP2_ISR_ENABLE_INTERRUPT(mask)	((mask) & 0xffff)
20299d4c6d3SStefan Roese #define     MVPP2_ISR_DISABLE_INTERRUPT(mask)	(((mask) << 16) & 0xffff0000)
20399d4c6d3SStefan Roese #define MVPP2_ISR_RX_TX_CAUSE_REG(port)		(0x5480 + 4 * (port))
20499d4c6d3SStefan Roese #define     MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK	0xffff
20599d4c6d3SStefan Roese #define     MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK	0xff0000
20699d4c6d3SStefan Roese #define     MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK	BIT(24)
20799d4c6d3SStefan Roese #define     MVPP2_CAUSE_FCS_ERR_MASK		BIT(25)
20899d4c6d3SStefan Roese #define     MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK	BIT(26)
20999d4c6d3SStefan Roese #define     MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK	BIT(29)
21099d4c6d3SStefan Roese #define     MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK	BIT(30)
21199d4c6d3SStefan Roese #define     MVPP2_CAUSE_MISC_SUM_MASK		BIT(31)
21299d4c6d3SStefan Roese #define MVPP2_ISR_RX_TX_MASK_REG(port)		(0x54a0 + 4 * (port))
21399d4c6d3SStefan Roese #define MVPP2_ISR_PON_RX_TX_MASK_REG		0x54bc
21499d4c6d3SStefan Roese #define     MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK	0xffff
21599d4c6d3SStefan Roese #define     MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK	0x3fc00000
21699d4c6d3SStefan Roese #define     MVPP2_PON_CAUSE_MISC_SUM_MASK		BIT(31)
21799d4c6d3SStefan Roese #define MVPP2_ISR_MISC_CAUSE_REG		0x55b0
21899d4c6d3SStefan Roese 
21999d4c6d3SStefan Roese /* Buffer Manager registers */
22099d4c6d3SStefan Roese #define MVPP2_BM_POOL_BASE_REG(pool)		(0x6000 + ((pool) * 4))
22199d4c6d3SStefan Roese #define     MVPP2_BM_POOL_BASE_ADDR_MASK	0xfffff80
22299d4c6d3SStefan Roese #define MVPP2_BM_POOL_SIZE_REG(pool)		(0x6040 + ((pool) * 4))
22399d4c6d3SStefan Roese #define     MVPP2_BM_POOL_SIZE_MASK		0xfff0
22499d4c6d3SStefan Roese #define MVPP2_BM_POOL_READ_PTR_REG(pool)	(0x6080 + ((pool) * 4))
22599d4c6d3SStefan Roese #define     MVPP2_BM_POOL_GET_READ_PTR_MASK	0xfff0
22699d4c6d3SStefan Roese #define MVPP2_BM_POOL_PTRS_NUM_REG(pool)	(0x60c0 + ((pool) * 4))
22799d4c6d3SStefan Roese #define     MVPP2_BM_POOL_PTRS_NUM_MASK		0xfff0
22899d4c6d3SStefan Roese #define MVPP2_BM_BPPI_READ_PTR_REG(pool)	(0x6100 + ((pool) * 4))
22999d4c6d3SStefan Roese #define MVPP2_BM_BPPI_PTRS_NUM_REG(pool)	(0x6140 + ((pool) * 4))
23099d4c6d3SStefan Roese #define     MVPP2_BM_BPPI_PTR_NUM_MASK		0x7ff
23199d4c6d3SStefan Roese #define     MVPP2_BM_BPPI_PREFETCH_FULL_MASK	BIT(16)
23299d4c6d3SStefan Roese #define MVPP2_BM_POOL_CTRL_REG(pool)		(0x6200 + ((pool) * 4))
23399d4c6d3SStefan Roese #define     MVPP2_BM_START_MASK			BIT(0)
23499d4c6d3SStefan Roese #define     MVPP2_BM_STOP_MASK			BIT(1)
23599d4c6d3SStefan Roese #define     MVPP2_BM_STATE_MASK			BIT(4)
23699d4c6d3SStefan Roese #define     MVPP2_BM_LOW_THRESH_OFFS		8
23799d4c6d3SStefan Roese #define     MVPP2_BM_LOW_THRESH_MASK		0x7f00
23899d4c6d3SStefan Roese #define     MVPP2_BM_LOW_THRESH_VALUE(val)	((val) << \
23999d4c6d3SStefan Roese 						MVPP2_BM_LOW_THRESH_OFFS)
24099d4c6d3SStefan Roese #define     MVPP2_BM_HIGH_THRESH_OFFS		16
24199d4c6d3SStefan Roese #define     MVPP2_BM_HIGH_THRESH_MASK		0x7f0000
24299d4c6d3SStefan Roese #define     MVPP2_BM_HIGH_THRESH_VALUE(val)	((val) << \
24399d4c6d3SStefan Roese 						MVPP2_BM_HIGH_THRESH_OFFS)
24499d4c6d3SStefan Roese #define MVPP2_BM_INTR_CAUSE_REG(pool)		(0x6240 + ((pool) * 4))
24599d4c6d3SStefan Roese #define     MVPP2_BM_RELEASED_DELAY_MASK	BIT(0)
24699d4c6d3SStefan Roese #define     MVPP2_BM_ALLOC_FAILED_MASK		BIT(1)
24799d4c6d3SStefan Roese #define     MVPP2_BM_BPPE_EMPTY_MASK		BIT(2)
24899d4c6d3SStefan Roese #define     MVPP2_BM_BPPE_FULL_MASK		BIT(3)
24999d4c6d3SStefan Roese #define     MVPP2_BM_AVAILABLE_BP_LOW_MASK	BIT(4)
25099d4c6d3SStefan Roese #define MVPP2_BM_INTR_MASK_REG(pool)		(0x6280 + ((pool) * 4))
25199d4c6d3SStefan Roese #define MVPP2_BM_PHY_ALLOC_REG(pool)		(0x6400 + ((pool) * 4))
25299d4c6d3SStefan Roese #define     MVPP2_BM_PHY_ALLOC_GRNTD_MASK	BIT(0)
25399d4c6d3SStefan Roese #define MVPP2_BM_VIRT_ALLOC_REG			0x6440
25499d4c6d3SStefan Roese #define MVPP2_BM_PHY_RLS_REG(pool)		(0x6480 + ((pool) * 4))
25599d4c6d3SStefan Roese #define     MVPP2_BM_PHY_RLS_MC_BUFF_MASK	BIT(0)
25699d4c6d3SStefan Roese #define     MVPP2_BM_PHY_RLS_PRIO_EN_MASK	BIT(1)
25799d4c6d3SStefan Roese #define     MVPP2_BM_PHY_RLS_GRNTD_MASK		BIT(2)
25899d4c6d3SStefan Roese #define MVPP2_BM_VIRT_RLS_REG			0x64c0
25999d4c6d3SStefan Roese #define MVPP2_BM_MC_RLS_REG			0x64c4
26099d4c6d3SStefan Roese #define     MVPP2_BM_MC_ID_MASK			0xfff
26199d4c6d3SStefan Roese #define     MVPP2_BM_FORCE_RELEASE_MASK		BIT(12)
26299d4c6d3SStefan Roese 
26399d4c6d3SStefan Roese /* TX Scheduler registers */
26499d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_PORT_INDEX_REG		0x8000
26599d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_Q_CMD_REG		0x8004
26699d4c6d3SStefan Roese #define     MVPP2_TXP_SCHED_ENQ_MASK		0xff
26799d4c6d3SStefan Roese #define     MVPP2_TXP_SCHED_DISQ_OFFSET		8
26899d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_CMD_1_REG		0x8010
26999d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_PERIOD_REG		0x8018
27099d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_MTU_REG			0x801c
27199d4c6d3SStefan Roese #define     MVPP2_TXP_MTU_MAX			0x7FFFF
27299d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_REFILL_REG		0x8020
27399d4c6d3SStefan Roese #define     MVPP2_TXP_REFILL_TOKENS_ALL_MASK	0x7ffff
27499d4c6d3SStefan Roese #define     MVPP2_TXP_REFILL_PERIOD_ALL_MASK	0x3ff00000
27599d4c6d3SStefan Roese #define     MVPP2_TXP_REFILL_PERIOD_MASK(v)	((v) << 20)
27699d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_TOKEN_SIZE_REG		0x8024
27799d4c6d3SStefan Roese #define     MVPP2_TXP_TOKEN_SIZE_MAX		0xffffffff
27899d4c6d3SStefan Roese #define MVPP2_TXQ_SCHED_REFILL_REG(q)		(0x8040 + ((q) << 2))
27999d4c6d3SStefan Roese #define     MVPP2_TXQ_REFILL_TOKENS_ALL_MASK	0x7ffff
28099d4c6d3SStefan Roese #define     MVPP2_TXQ_REFILL_PERIOD_ALL_MASK	0x3ff00000
28199d4c6d3SStefan Roese #define     MVPP2_TXQ_REFILL_PERIOD_MASK(v)	((v) << 20)
28299d4c6d3SStefan Roese #define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q)	(0x8060 + ((q) << 2))
28399d4c6d3SStefan Roese #define     MVPP2_TXQ_TOKEN_SIZE_MAX		0x7fffffff
28499d4c6d3SStefan Roese #define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q)	(0x8080 + ((q) << 2))
28599d4c6d3SStefan Roese #define     MVPP2_TXQ_TOKEN_CNTR_MAX		0xffffffff
28699d4c6d3SStefan Roese 
28799d4c6d3SStefan Roese /* TX general registers */
28899d4c6d3SStefan Roese #define MVPP2_TX_SNOOP_REG			0x8800
28999d4c6d3SStefan Roese #define MVPP2_TX_PORT_FLUSH_REG			0x8810
29099d4c6d3SStefan Roese #define     MVPP2_TX_PORT_FLUSH_MASK(port)	(1 << (port))
29199d4c6d3SStefan Roese 
29299d4c6d3SStefan Roese /* LMS registers */
29399d4c6d3SStefan Roese #define MVPP2_SRC_ADDR_MIDDLE			0x24
29499d4c6d3SStefan Roese #define MVPP2_SRC_ADDR_HIGH			0x28
29599d4c6d3SStefan Roese #define MVPP2_PHY_AN_CFG0_REG			0x34
29699d4c6d3SStefan Roese #define     MVPP2_PHY_AN_STOP_SMI0_MASK		BIT(7)
29799d4c6d3SStefan Roese #define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG	0x305c
29899d4c6d3SStefan Roese #define     MVPP2_EXT_GLOBAL_CTRL_DEFAULT	0x27
29999d4c6d3SStefan Roese 
30099d4c6d3SStefan Roese /* Per-port registers */
30199d4c6d3SStefan Roese #define MVPP2_GMAC_CTRL_0_REG			0x0
30299d4c6d3SStefan Roese #define      MVPP2_GMAC_PORT_EN_MASK		BIT(0)
30399d4c6d3SStefan Roese #define      MVPP2_GMAC_MAX_RX_SIZE_OFFS	2
30499d4c6d3SStefan Roese #define      MVPP2_GMAC_MAX_RX_SIZE_MASK	0x7ffc
30599d4c6d3SStefan Roese #define      MVPP2_GMAC_MIB_CNTR_EN_MASK	BIT(15)
30699d4c6d3SStefan Roese #define MVPP2_GMAC_CTRL_1_REG			0x4
30799d4c6d3SStefan Roese #define      MVPP2_GMAC_PERIODIC_XON_EN_MASK	BIT(1)
30899d4c6d3SStefan Roese #define      MVPP2_GMAC_GMII_LB_EN_MASK		BIT(5)
30999d4c6d3SStefan Roese #define      MVPP2_GMAC_PCS_LB_EN_BIT		6
31099d4c6d3SStefan Roese #define      MVPP2_GMAC_PCS_LB_EN_MASK		BIT(6)
31199d4c6d3SStefan Roese #define      MVPP2_GMAC_SA_LOW_OFFS		7
31299d4c6d3SStefan Roese #define MVPP2_GMAC_CTRL_2_REG			0x8
31399d4c6d3SStefan Roese #define      MVPP2_GMAC_INBAND_AN_MASK		BIT(0)
31499d4c6d3SStefan Roese #define      MVPP2_GMAC_PCS_ENABLE_MASK		BIT(3)
31599d4c6d3SStefan Roese #define      MVPP2_GMAC_PORT_RGMII_MASK		BIT(4)
31699d4c6d3SStefan Roese #define      MVPP2_GMAC_PORT_RESET_MASK		BIT(6)
31799d4c6d3SStefan Roese #define MVPP2_GMAC_AUTONEG_CONFIG		0xc
31899d4c6d3SStefan Roese #define      MVPP2_GMAC_FORCE_LINK_DOWN		BIT(0)
31999d4c6d3SStefan Roese #define      MVPP2_GMAC_FORCE_LINK_PASS		BIT(1)
32099d4c6d3SStefan Roese #define      MVPP2_GMAC_CONFIG_MII_SPEED	BIT(5)
32199d4c6d3SStefan Roese #define      MVPP2_GMAC_CONFIG_GMII_SPEED	BIT(6)
32299d4c6d3SStefan Roese #define      MVPP2_GMAC_AN_SPEED_EN		BIT(7)
32399d4c6d3SStefan Roese #define      MVPP2_GMAC_FC_ADV_EN		BIT(9)
32499d4c6d3SStefan Roese #define      MVPP2_GMAC_CONFIG_FULL_DUPLEX	BIT(12)
32599d4c6d3SStefan Roese #define      MVPP2_GMAC_AN_DUPLEX_EN		BIT(13)
32699d4c6d3SStefan Roese #define MVPP2_GMAC_PORT_FIFO_CFG_1_REG		0x1c
32799d4c6d3SStefan Roese #define      MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS	6
32899d4c6d3SStefan Roese #define      MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK	0x1fc0
32999d4c6d3SStefan Roese #define      MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v)	(((v) << 6) & \
33099d4c6d3SStefan Roese 					MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
33199d4c6d3SStefan Roese 
33299d4c6d3SStefan Roese #define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK	0xff
33399d4c6d3SStefan Roese 
33499d4c6d3SStefan Roese /* Descriptor ring Macros */
33599d4c6d3SStefan Roese #define MVPP2_QUEUE_NEXT_DESC(q, index) \
33699d4c6d3SStefan Roese 	(((index) < (q)->last_desc) ? ((index) + 1) : 0)
33799d4c6d3SStefan Roese 
33899d4c6d3SStefan Roese /* SMI: 0xc0054 -> offset 0x54 to lms_base */
33999d4c6d3SStefan Roese #define MVPP2_SMI				0x0054
34099d4c6d3SStefan Roese #define     MVPP2_PHY_REG_MASK			0x1f
34199d4c6d3SStefan Roese /* SMI register fields */
34299d4c6d3SStefan Roese #define     MVPP2_SMI_DATA_OFFS			0	/* Data */
34399d4c6d3SStefan Roese #define     MVPP2_SMI_DATA_MASK			(0xffff << MVPP2_SMI_DATA_OFFS)
34499d4c6d3SStefan Roese #define     MVPP2_SMI_DEV_ADDR_OFFS		16	/* PHY device address */
34599d4c6d3SStefan Roese #define     MVPP2_SMI_REG_ADDR_OFFS		21	/* PHY device reg addr*/
34699d4c6d3SStefan Roese #define     MVPP2_SMI_OPCODE_OFFS		26	/* Write/Read opcode */
34799d4c6d3SStefan Roese #define     MVPP2_SMI_OPCODE_READ		(1 << MVPP2_SMI_OPCODE_OFFS)
34899d4c6d3SStefan Roese #define     MVPP2_SMI_READ_VALID		(1 << 27)	/* Read Valid */
34999d4c6d3SStefan Roese #define     MVPP2_SMI_BUSY			(1 << 28)	/* Busy */
35099d4c6d3SStefan Roese 
35199d4c6d3SStefan Roese #define     MVPP2_PHY_ADDR_MASK			0x1f
35299d4c6d3SStefan Roese #define     MVPP2_PHY_REG_MASK			0x1f
35399d4c6d3SStefan Roese 
35499d4c6d3SStefan Roese /* Various constants */
35599d4c6d3SStefan Roese 
35699d4c6d3SStefan Roese /* Coalescing */
35799d4c6d3SStefan Roese #define MVPP2_TXDONE_COAL_PKTS_THRESH	15
35899d4c6d3SStefan Roese #define MVPP2_TXDONE_HRTIMER_PERIOD_NS	1000000UL
35999d4c6d3SStefan Roese #define MVPP2_RX_COAL_PKTS		32
36099d4c6d3SStefan Roese #define MVPP2_RX_COAL_USEC		100
36199d4c6d3SStefan Roese 
36299d4c6d3SStefan Roese /* The two bytes Marvell header. Either contains a special value used
36399d4c6d3SStefan Roese  * by Marvell switches when a specific hardware mode is enabled (not
36499d4c6d3SStefan Roese  * supported by this driver) or is filled automatically by zeroes on
36599d4c6d3SStefan Roese  * the RX side. Those two bytes being at the front of the Ethernet
36699d4c6d3SStefan Roese  * header, they allow to have the IP header aligned on a 4 bytes
36799d4c6d3SStefan Roese  * boundary automatically: the hardware skips those two bytes on its
36899d4c6d3SStefan Roese  * own.
36999d4c6d3SStefan Roese  */
37099d4c6d3SStefan Roese #define MVPP2_MH_SIZE			2
37199d4c6d3SStefan Roese #define MVPP2_ETH_TYPE_LEN		2
37299d4c6d3SStefan Roese #define MVPP2_PPPOE_HDR_SIZE		8
37399d4c6d3SStefan Roese #define MVPP2_VLAN_TAG_LEN		4
37499d4c6d3SStefan Roese 
37599d4c6d3SStefan Roese /* Lbtd 802.3 type */
37699d4c6d3SStefan Roese #define MVPP2_IP_LBDT_TYPE		0xfffa
37799d4c6d3SStefan Roese 
37899d4c6d3SStefan Roese #define MVPP2_CPU_D_CACHE_LINE_SIZE	32
37999d4c6d3SStefan Roese #define MVPP2_TX_CSUM_MAX_SIZE		9800
38099d4c6d3SStefan Roese 
38199d4c6d3SStefan Roese /* Timeout constants */
38299d4c6d3SStefan Roese #define MVPP2_TX_DISABLE_TIMEOUT_MSEC	1000
38399d4c6d3SStefan Roese #define MVPP2_TX_PENDING_TIMEOUT_MSEC	1000
38499d4c6d3SStefan Roese 
38599d4c6d3SStefan Roese #define MVPP2_TX_MTU_MAX		0x7ffff
38699d4c6d3SStefan Roese 
38799d4c6d3SStefan Roese /* Maximum number of T-CONTs of PON port */
38899d4c6d3SStefan Roese #define MVPP2_MAX_TCONT			16
38999d4c6d3SStefan Roese 
39099d4c6d3SStefan Roese /* Maximum number of supported ports */
39199d4c6d3SStefan Roese #define MVPP2_MAX_PORTS			4
39299d4c6d3SStefan Roese 
39399d4c6d3SStefan Roese /* Maximum number of TXQs used by single port */
39499d4c6d3SStefan Roese #define MVPP2_MAX_TXQ			8
39599d4c6d3SStefan Roese 
39699d4c6d3SStefan Roese /* Maximum number of RXQs used by single port */
39799d4c6d3SStefan Roese #define MVPP2_MAX_RXQ			8
39899d4c6d3SStefan Roese 
39999d4c6d3SStefan Roese /* Default number of TXQs in use */
40099d4c6d3SStefan Roese #define MVPP2_DEFAULT_TXQ		1
40199d4c6d3SStefan Roese 
40299d4c6d3SStefan Roese /* Dfault number of RXQs in use */
40399d4c6d3SStefan Roese #define MVPP2_DEFAULT_RXQ		1
40499d4c6d3SStefan Roese #define CONFIG_MV_ETH_RXQ		8	/* increment by 8 */
40599d4c6d3SStefan Roese 
40699d4c6d3SStefan Roese /* Total number of RXQs available to all ports */
40799d4c6d3SStefan Roese #define MVPP2_RXQ_TOTAL_NUM		(MVPP2_MAX_PORTS * MVPP2_MAX_RXQ)
40899d4c6d3SStefan Roese 
40999d4c6d3SStefan Roese /* Max number of Rx descriptors */
41099d4c6d3SStefan Roese #define MVPP2_MAX_RXD			16
41199d4c6d3SStefan Roese 
41299d4c6d3SStefan Roese /* Max number of Tx descriptors */
41399d4c6d3SStefan Roese #define MVPP2_MAX_TXD			16
41499d4c6d3SStefan Roese 
41599d4c6d3SStefan Roese /* Amount of Tx descriptors that can be reserved at once by CPU */
41699d4c6d3SStefan Roese #define MVPP2_CPU_DESC_CHUNK		64
41799d4c6d3SStefan Roese 
41899d4c6d3SStefan Roese /* Max number of Tx descriptors in each aggregated queue */
41999d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_SIZE		256
42099d4c6d3SStefan Roese 
42199d4c6d3SStefan Roese /* Descriptor aligned size */
42299d4c6d3SStefan Roese #define MVPP2_DESC_ALIGNED_SIZE		32
42399d4c6d3SStefan Roese 
42499d4c6d3SStefan Roese /* Descriptor alignment mask */
42599d4c6d3SStefan Roese #define MVPP2_TX_DESC_ALIGN		(MVPP2_DESC_ALIGNED_SIZE - 1)
42699d4c6d3SStefan Roese 
42799d4c6d3SStefan Roese /* RX FIFO constants */
42899d4c6d3SStefan Roese #define MVPP2_RX_FIFO_PORT_DATA_SIZE	0x2000
42999d4c6d3SStefan Roese #define MVPP2_RX_FIFO_PORT_ATTR_SIZE	0x80
43099d4c6d3SStefan Roese #define MVPP2_RX_FIFO_PORT_MIN_PKT	0x80
43199d4c6d3SStefan Roese 
43299d4c6d3SStefan Roese /* RX buffer constants */
43399d4c6d3SStefan Roese #define MVPP2_SKB_SHINFO_SIZE \
43499d4c6d3SStefan Roese 	0
43599d4c6d3SStefan Roese 
43699d4c6d3SStefan Roese #define MVPP2_RX_PKT_SIZE(mtu) \
43799d4c6d3SStefan Roese 	ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
43899d4c6d3SStefan Roese 	      ETH_HLEN + ETH_FCS_LEN, MVPP2_CPU_D_CACHE_LINE_SIZE)
43999d4c6d3SStefan Roese 
44099d4c6d3SStefan Roese #define MVPP2_RX_BUF_SIZE(pkt_size)	((pkt_size) + NET_SKB_PAD)
44199d4c6d3SStefan Roese #define MVPP2_RX_TOTAL_SIZE(buf_size)	((buf_size) + MVPP2_SKB_SHINFO_SIZE)
44299d4c6d3SStefan Roese #define MVPP2_RX_MAX_PKT_SIZE(total_size) \
44399d4c6d3SStefan Roese 	((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
44499d4c6d3SStefan Roese 
44599d4c6d3SStefan Roese #define MVPP2_BIT_TO_BYTE(bit)		((bit) / 8)
44699d4c6d3SStefan Roese 
44799d4c6d3SStefan Roese /* IPv6 max L3 address size */
44899d4c6d3SStefan Roese #define MVPP2_MAX_L3_ADDR_SIZE		16
44999d4c6d3SStefan Roese 
45099d4c6d3SStefan Roese /* Port flags */
45199d4c6d3SStefan Roese #define MVPP2_F_LOOPBACK		BIT(0)
45299d4c6d3SStefan Roese 
45399d4c6d3SStefan Roese /* Marvell tag types */
45499d4c6d3SStefan Roese enum mvpp2_tag_type {
45599d4c6d3SStefan Roese 	MVPP2_TAG_TYPE_NONE = 0,
45699d4c6d3SStefan Roese 	MVPP2_TAG_TYPE_MH   = 1,
45799d4c6d3SStefan Roese 	MVPP2_TAG_TYPE_DSA  = 2,
45899d4c6d3SStefan Roese 	MVPP2_TAG_TYPE_EDSA = 3,
45999d4c6d3SStefan Roese 	MVPP2_TAG_TYPE_VLAN = 4,
46099d4c6d3SStefan Roese 	MVPP2_TAG_TYPE_LAST = 5
46199d4c6d3SStefan Roese };
46299d4c6d3SStefan Roese 
46399d4c6d3SStefan Roese /* Parser constants */
46499d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_SRAM_SIZE	256
46599d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_WORDS		6
46699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_WORDS		4
46799d4c6d3SStefan Roese #define MVPP2_PRS_FLOW_ID_SIZE		64
46899d4c6d3SStefan Roese #define MVPP2_PRS_FLOW_ID_MASK		0x3f
46999d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_ENTRY_INVALID	1
47099d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DSA_TAGGED_BIT	BIT(5)
47199d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_HEAD		0x40
47299d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_HEAD_MASK	0xf0
47399d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_MC		0xe0
47499d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_MC_MASK		0xf0
47599d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_BC_MASK		0xff
47699d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_IHL		0x5
47799d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_IHL_MASK		0xf
47899d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_MC		0xff
47999d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_MC_MASK		0xff
48099d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_HOP_MASK		0xff
48199d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_PROTO_MASK	0xff
48299d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_PROTO_MASK_L	0x3f
48399d4c6d3SStefan Roese #define MVPP2_PRS_DBL_VLANS_MAX		100
48499d4c6d3SStefan Roese 
48599d4c6d3SStefan Roese /* Tcam structure:
48699d4c6d3SStefan Roese  * - lookup ID - 4 bits
48799d4c6d3SStefan Roese  * - port ID - 1 byte
48899d4c6d3SStefan Roese  * - additional information - 1 byte
48999d4c6d3SStefan Roese  * - header data - 8 bytes
49099d4c6d3SStefan Roese  * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
49199d4c6d3SStefan Roese  */
49299d4c6d3SStefan Roese #define MVPP2_PRS_AI_BITS			8
49399d4c6d3SStefan Roese #define MVPP2_PRS_PORT_MASK			0xff
49499d4c6d3SStefan Roese #define MVPP2_PRS_LU_MASK			0xf
49599d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DATA_BYTE(offs)		\
49699d4c6d3SStefan Roese 				    (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
49799d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)	\
49899d4c6d3SStefan Roese 					      (((offs) * 2) - ((offs) % 2)  + 2)
49999d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_AI_BYTE			16
50099d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_PORT_BYTE		17
50199d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_LU_BYTE			20
50299d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_EN_OFFS(offs)		((offs) + 2)
50399d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_INV_WORD			5
50499d4c6d3SStefan Roese /* Tcam entries ID */
50599d4c6d3SStefan Roese #define MVPP2_PE_DROP_ALL		0
50699d4c6d3SStefan Roese #define MVPP2_PE_FIRST_FREE_TID		1
50799d4c6d3SStefan Roese #define MVPP2_PE_LAST_FREE_TID		(MVPP2_PRS_TCAM_SRAM_SIZE - 31)
50899d4c6d3SStefan Roese #define MVPP2_PE_IP6_EXT_PROTO_UN	(MVPP2_PRS_TCAM_SRAM_SIZE - 30)
50999d4c6d3SStefan Roese #define MVPP2_PE_MAC_MC_IP6		(MVPP2_PRS_TCAM_SRAM_SIZE - 29)
51099d4c6d3SStefan Roese #define MVPP2_PE_IP6_ADDR_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 28)
51199d4c6d3SStefan Roese #define MVPP2_PE_IP4_ADDR_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 27)
51299d4c6d3SStefan Roese #define MVPP2_PE_LAST_DEFAULT_FLOW	(MVPP2_PRS_TCAM_SRAM_SIZE - 26)
51399d4c6d3SStefan Roese #define MVPP2_PE_FIRST_DEFAULT_FLOW	(MVPP2_PRS_TCAM_SRAM_SIZE - 19)
51499d4c6d3SStefan Roese #define MVPP2_PE_EDSA_TAGGED		(MVPP2_PRS_TCAM_SRAM_SIZE - 18)
51599d4c6d3SStefan Roese #define MVPP2_PE_EDSA_UNTAGGED		(MVPP2_PRS_TCAM_SRAM_SIZE - 17)
51699d4c6d3SStefan Roese #define MVPP2_PE_DSA_TAGGED		(MVPP2_PRS_TCAM_SRAM_SIZE - 16)
51799d4c6d3SStefan Roese #define MVPP2_PE_DSA_UNTAGGED		(MVPP2_PRS_TCAM_SRAM_SIZE - 15)
51899d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_EDSA_TAGGED	(MVPP2_PRS_TCAM_SRAM_SIZE - 14)
51999d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_EDSA_UNTAGGED	(MVPP2_PRS_TCAM_SRAM_SIZE - 13)
52099d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_DSA_TAGGED	(MVPP2_PRS_TCAM_SRAM_SIZE - 12)
52199d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_DSA_UNTAGGED	(MVPP2_PRS_TCAM_SRAM_SIZE - 11)
52299d4c6d3SStefan Roese #define MVPP2_PE_MH_DEFAULT		(MVPP2_PRS_TCAM_SRAM_SIZE - 10)
52399d4c6d3SStefan Roese #define MVPP2_PE_DSA_DEFAULT		(MVPP2_PRS_TCAM_SRAM_SIZE - 9)
52499d4c6d3SStefan Roese #define MVPP2_PE_IP6_PROTO_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 8)
52599d4c6d3SStefan Roese #define MVPP2_PE_IP4_PROTO_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 7)
52699d4c6d3SStefan Roese #define MVPP2_PE_ETH_TYPE_UN		(MVPP2_PRS_TCAM_SRAM_SIZE - 6)
52799d4c6d3SStefan Roese #define MVPP2_PE_VLAN_DBL		(MVPP2_PRS_TCAM_SRAM_SIZE - 5)
52899d4c6d3SStefan Roese #define MVPP2_PE_VLAN_NONE		(MVPP2_PRS_TCAM_SRAM_SIZE - 4)
52999d4c6d3SStefan Roese #define MVPP2_PE_MAC_MC_ALL		(MVPP2_PRS_TCAM_SRAM_SIZE - 3)
53099d4c6d3SStefan Roese #define MVPP2_PE_MAC_PROMISCUOUS	(MVPP2_PRS_TCAM_SRAM_SIZE - 2)
53199d4c6d3SStefan Roese #define MVPP2_PE_MAC_NON_PROMISCUOUS	(MVPP2_PRS_TCAM_SRAM_SIZE - 1)
53299d4c6d3SStefan Roese 
53399d4c6d3SStefan Roese /* Sram structure
53499d4c6d3SStefan Roese  * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
53599d4c6d3SStefan Roese  */
53699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_OFFS			0
53799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_WORD			0
53899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_CTRL_OFFS		32
53999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_CTRL_WORD		1
54099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_CTRL_BITS		32
54199d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_SHIFT_OFFS		64
54299d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT		72
54399d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_OFFS			73
54499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_BITS			8
54599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_MASK			0xff
54699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_SIGN_BIT		81
54799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_OFFS		82
54899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_MASK		0x7
54999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_L3		1
55099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_L4		4
55199d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS	85
55299d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK	0x3
55399d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD		1
55499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD	2
55599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD	3
55699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS		87
55799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS		2
55899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK		0x3
55999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD		0
56099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD	2
56199d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD	3
56299d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS		89
56399d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_OFFS			90
56499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_CTRL_OFFS		98
56599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_CTRL_BITS		8
56699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_MASK			0xff
56799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_NEXT_LU_OFFS		106
56899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_NEXT_LU_MASK		0xf
56999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_LU_DONE_BIT		110
57099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_LU_GEN_BIT		111
57199d4c6d3SStefan Roese 
57299d4c6d3SStefan Roese /* Sram result info bits assignment */
57399d4c6d3SStefan Roese #define MVPP2_PRS_RI_MAC_ME_MASK		0x1
57499d4c6d3SStefan Roese #define MVPP2_PRS_RI_DSA_MASK			0x2
575c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_VLAN_MASK			(BIT(2) | BIT(3))
576c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_VLAN_NONE			0x0
57799d4c6d3SStefan Roese #define MVPP2_PRS_RI_VLAN_SINGLE		BIT(2)
57899d4c6d3SStefan Roese #define MVPP2_PRS_RI_VLAN_DOUBLE		BIT(3)
57999d4c6d3SStefan Roese #define MVPP2_PRS_RI_VLAN_TRIPLE		(BIT(2) | BIT(3))
58099d4c6d3SStefan Roese #define MVPP2_PRS_RI_CPU_CODE_MASK		0x70
58199d4c6d3SStefan Roese #define MVPP2_PRS_RI_CPU_CODE_RX_SPEC		BIT(4)
582c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L2_CAST_MASK		(BIT(9) | BIT(10))
583c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L2_UCAST			0x0
58499d4c6d3SStefan Roese #define MVPP2_PRS_RI_L2_MCAST			BIT(9)
58599d4c6d3SStefan Roese #define MVPP2_PRS_RI_L2_BCAST			BIT(10)
58699d4c6d3SStefan Roese #define MVPP2_PRS_RI_PPPOE_MASK			0x800
587c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_PROTO_MASK		(BIT(12) | BIT(13) | BIT(14))
588c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_UN			0x0
58999d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP4			BIT(12)
59099d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP4_OPT			BIT(13)
59199d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP4_OTHER		(BIT(12) | BIT(13))
59299d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP6			BIT(14)
59399d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP6_EXT			(BIT(12) | BIT(14))
59499d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_ARP			(BIT(13) | BIT(14))
595c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_ADDR_MASK		(BIT(15) | BIT(16))
596c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_UCAST			0x0
59799d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_MCAST			BIT(15)
59899d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_BCAST			(BIT(15) | BIT(16))
59999d4c6d3SStefan Roese #define MVPP2_PRS_RI_IP_FRAG_MASK		0x20000
60099d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF3_MASK			0x300000
60199d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF3_RX_SPECIAL		BIT(21)
60299d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_PROTO_MASK		0x1c00000
60399d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_TCP			BIT(22)
60499d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_UDP			BIT(23)
60599d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_OTHER			(BIT(22) | BIT(23))
60699d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF7_MASK			0x60000000
60799d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF7_IP6_LITE		BIT(29)
60899d4c6d3SStefan Roese #define MVPP2_PRS_RI_DROP_MASK			0x80000000
60999d4c6d3SStefan Roese 
61099d4c6d3SStefan Roese /* Sram additional info bits assignment */
61199d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_DIP_AI_BIT		BIT(0)
61299d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_NO_EXT_AI_BIT		BIT(0)
61399d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AI_BIT		BIT(1)
61499d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AH_AI_BIT		BIT(2)
61599d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT	BIT(3)
61699d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT		BIT(4)
61799d4c6d3SStefan Roese #define MVPP2_PRS_SINGLE_VLAN_AI		0
61899d4c6d3SStefan Roese #define MVPP2_PRS_DBL_VLAN_AI_BIT		BIT(7)
61999d4c6d3SStefan Roese 
62099d4c6d3SStefan Roese /* DSA/EDSA type */
62199d4c6d3SStefan Roese #define MVPP2_PRS_TAGGED		true
62299d4c6d3SStefan Roese #define MVPP2_PRS_UNTAGGED		false
62399d4c6d3SStefan Roese #define MVPP2_PRS_EDSA			true
62499d4c6d3SStefan Roese #define MVPP2_PRS_DSA			false
62599d4c6d3SStefan Roese 
62699d4c6d3SStefan Roese /* MAC entries, shadow udf */
62799d4c6d3SStefan Roese enum mvpp2_prs_udf {
62899d4c6d3SStefan Roese 	MVPP2_PRS_UDF_MAC_DEF,
62999d4c6d3SStefan Roese 	MVPP2_PRS_UDF_MAC_RANGE,
63099d4c6d3SStefan Roese 	MVPP2_PRS_UDF_L2_DEF,
63199d4c6d3SStefan Roese 	MVPP2_PRS_UDF_L2_DEF_COPY,
63299d4c6d3SStefan Roese 	MVPP2_PRS_UDF_L2_USER,
63399d4c6d3SStefan Roese };
63499d4c6d3SStefan Roese 
63599d4c6d3SStefan Roese /* Lookup ID */
63699d4c6d3SStefan Roese enum mvpp2_prs_lookup {
63799d4c6d3SStefan Roese 	MVPP2_PRS_LU_MH,
63899d4c6d3SStefan Roese 	MVPP2_PRS_LU_MAC,
63999d4c6d3SStefan Roese 	MVPP2_PRS_LU_DSA,
64099d4c6d3SStefan Roese 	MVPP2_PRS_LU_VLAN,
64199d4c6d3SStefan Roese 	MVPP2_PRS_LU_L2,
64299d4c6d3SStefan Roese 	MVPP2_PRS_LU_PPPOE,
64399d4c6d3SStefan Roese 	MVPP2_PRS_LU_IP4,
64499d4c6d3SStefan Roese 	MVPP2_PRS_LU_IP6,
64599d4c6d3SStefan Roese 	MVPP2_PRS_LU_FLOWS,
64699d4c6d3SStefan Roese 	MVPP2_PRS_LU_LAST,
64799d4c6d3SStefan Roese };
64899d4c6d3SStefan Roese 
64999d4c6d3SStefan Roese /* L3 cast enum */
65099d4c6d3SStefan Roese enum mvpp2_prs_l3_cast {
65199d4c6d3SStefan Roese 	MVPP2_PRS_L3_UNI_CAST,
65299d4c6d3SStefan Roese 	MVPP2_PRS_L3_MULTI_CAST,
65399d4c6d3SStefan Roese 	MVPP2_PRS_L3_BROAD_CAST
65499d4c6d3SStefan Roese };
65599d4c6d3SStefan Roese 
65699d4c6d3SStefan Roese /* Classifier constants */
65799d4c6d3SStefan Roese #define MVPP2_CLS_FLOWS_TBL_SIZE	512
65899d4c6d3SStefan Roese #define MVPP2_CLS_FLOWS_TBL_DATA_WORDS	3
65999d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_SIZE		64
66099d4c6d3SStefan Roese 
66199d4c6d3SStefan Roese /* BM constants */
66299d4c6d3SStefan Roese #define MVPP2_BM_POOLS_NUM		1
66399d4c6d3SStefan Roese #define MVPP2_BM_LONG_BUF_NUM		16
66499d4c6d3SStefan Roese #define MVPP2_BM_SHORT_BUF_NUM		16
66599d4c6d3SStefan Roese #define MVPP2_BM_POOL_SIZE_MAX		(16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
66699d4c6d3SStefan Roese #define MVPP2_BM_POOL_PTR_ALIGN		128
66799d4c6d3SStefan Roese #define MVPP2_BM_SWF_LONG_POOL(port)	0
66899d4c6d3SStefan Roese 
66999d4c6d3SStefan Roese /* BM cookie (32 bits) definition */
67099d4c6d3SStefan Roese #define MVPP2_BM_COOKIE_POOL_OFFS	8
67199d4c6d3SStefan Roese #define MVPP2_BM_COOKIE_CPU_OFFS	24
67299d4c6d3SStefan Roese 
67399d4c6d3SStefan Roese /* BM short pool packet size
67499d4c6d3SStefan Roese  * These value assure that for SWF the total number
67599d4c6d3SStefan Roese  * of bytes allocated for each buffer will be 512
67699d4c6d3SStefan Roese  */
67799d4c6d3SStefan Roese #define MVPP2_BM_SHORT_PKT_SIZE		MVPP2_RX_MAX_PKT_SIZE(512)
67899d4c6d3SStefan Roese 
67999d4c6d3SStefan Roese enum mvpp2_bm_type {
68099d4c6d3SStefan Roese 	MVPP2_BM_FREE,
68199d4c6d3SStefan Roese 	MVPP2_BM_SWF_LONG,
68299d4c6d3SStefan Roese 	MVPP2_BM_SWF_SHORT
68399d4c6d3SStefan Roese };
68499d4c6d3SStefan Roese 
68599d4c6d3SStefan Roese /* Definitions */
68699d4c6d3SStefan Roese 
68799d4c6d3SStefan Roese /* Shared Packet Processor resources */
68899d4c6d3SStefan Roese struct mvpp2 {
68999d4c6d3SStefan Roese 	/* Shared registers' base addresses */
69099d4c6d3SStefan Roese 	void __iomem *base;
69199d4c6d3SStefan Roese 	void __iomem *lms_base;
69299d4c6d3SStefan Roese 
69399d4c6d3SStefan Roese 	/* List of pointers to port structures */
69499d4c6d3SStefan Roese 	struct mvpp2_port **port_list;
69599d4c6d3SStefan Roese 
69699d4c6d3SStefan Roese 	/* Aggregated TXQs */
69799d4c6d3SStefan Roese 	struct mvpp2_tx_queue *aggr_txqs;
69899d4c6d3SStefan Roese 
69999d4c6d3SStefan Roese 	/* BM pools */
70099d4c6d3SStefan Roese 	struct mvpp2_bm_pool *bm_pools;
70199d4c6d3SStefan Roese 
70299d4c6d3SStefan Roese 	/* PRS shadow table */
70399d4c6d3SStefan Roese 	struct mvpp2_prs_shadow *prs_shadow;
70499d4c6d3SStefan Roese 	/* PRS auxiliary table for double vlan entries control */
70599d4c6d3SStefan Roese 	bool *prs_double_vlans;
70699d4c6d3SStefan Roese 
70799d4c6d3SStefan Roese 	/* Tclk value */
70899d4c6d3SStefan Roese 	u32 tclk;
70999d4c6d3SStefan Roese 
71016a9898dSThomas Petazzoni 	/* HW version */
71116a9898dSThomas Petazzoni 	enum { MVPP21, MVPP22 } hw_version;
71216a9898dSThomas Petazzoni 
71399d4c6d3SStefan Roese 	struct mii_dev *bus;
71499d4c6d3SStefan Roese };
71599d4c6d3SStefan Roese 
71699d4c6d3SStefan Roese struct mvpp2_pcpu_stats {
71799d4c6d3SStefan Roese 	u64	rx_packets;
71899d4c6d3SStefan Roese 	u64	rx_bytes;
71999d4c6d3SStefan Roese 	u64	tx_packets;
72099d4c6d3SStefan Roese 	u64	tx_bytes;
72199d4c6d3SStefan Roese };
72299d4c6d3SStefan Roese 
72399d4c6d3SStefan Roese struct mvpp2_port {
72499d4c6d3SStefan Roese 	u8 id;
72599d4c6d3SStefan Roese 
72699d4c6d3SStefan Roese 	int irq;
72799d4c6d3SStefan Roese 
72899d4c6d3SStefan Roese 	struct mvpp2 *priv;
72999d4c6d3SStefan Roese 
73099d4c6d3SStefan Roese 	/* Per-port registers' base address */
73199d4c6d3SStefan Roese 	void __iomem *base;
73299d4c6d3SStefan Roese 
73399d4c6d3SStefan Roese 	struct mvpp2_rx_queue **rxqs;
73499d4c6d3SStefan Roese 	struct mvpp2_tx_queue **txqs;
73599d4c6d3SStefan Roese 
73699d4c6d3SStefan Roese 	int pkt_size;
73799d4c6d3SStefan Roese 
73899d4c6d3SStefan Roese 	u32 pending_cause_rx;
73999d4c6d3SStefan Roese 
74099d4c6d3SStefan Roese 	/* Per-CPU port control */
74199d4c6d3SStefan Roese 	struct mvpp2_port_pcpu __percpu *pcpu;
74299d4c6d3SStefan Roese 
74399d4c6d3SStefan Roese 	/* Flags */
74499d4c6d3SStefan Roese 	unsigned long flags;
74599d4c6d3SStefan Roese 
74699d4c6d3SStefan Roese 	u16 tx_ring_size;
74799d4c6d3SStefan Roese 	u16 rx_ring_size;
74899d4c6d3SStefan Roese 	struct mvpp2_pcpu_stats __percpu *stats;
74999d4c6d3SStefan Roese 
75099d4c6d3SStefan Roese 	struct phy_device *phy_dev;
75199d4c6d3SStefan Roese 	phy_interface_t phy_interface;
75299d4c6d3SStefan Roese 	int phy_node;
75399d4c6d3SStefan Roese 	int phyaddr;
75499d4c6d3SStefan Roese 	int init;
75599d4c6d3SStefan Roese 	unsigned int link;
75699d4c6d3SStefan Roese 	unsigned int duplex;
75799d4c6d3SStefan Roese 	unsigned int speed;
75899d4c6d3SStefan Roese 
75999d4c6d3SStefan Roese 	struct mvpp2_bm_pool *pool_long;
76099d4c6d3SStefan Roese 	struct mvpp2_bm_pool *pool_short;
76199d4c6d3SStefan Roese 
76299d4c6d3SStefan Roese 	/* Index of first port's physical RXQ */
76399d4c6d3SStefan Roese 	u8 first_rxq;
76499d4c6d3SStefan Roese 
76599d4c6d3SStefan Roese 	u8 dev_addr[ETH_ALEN];
76699d4c6d3SStefan Roese };
76799d4c6d3SStefan Roese 
76899d4c6d3SStefan Roese /* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
76999d4c6d3SStefan Roese  * layout of the transmit and reception DMA descriptors, and their
77099d4c6d3SStefan Roese  * layout is therefore defined by the hardware design
77199d4c6d3SStefan Roese  */
77299d4c6d3SStefan Roese 
77399d4c6d3SStefan Roese #define MVPP2_TXD_L3_OFF_SHIFT		0
77499d4c6d3SStefan Roese #define MVPP2_TXD_IP_HLEN_SHIFT		8
77599d4c6d3SStefan Roese #define MVPP2_TXD_L4_CSUM_FRAG		BIT(13)
77699d4c6d3SStefan Roese #define MVPP2_TXD_L4_CSUM_NOT		BIT(14)
77799d4c6d3SStefan Roese #define MVPP2_TXD_IP_CSUM_DISABLE	BIT(15)
77899d4c6d3SStefan Roese #define MVPP2_TXD_PADDING_DISABLE	BIT(23)
77999d4c6d3SStefan Roese #define MVPP2_TXD_L4_UDP		BIT(24)
78099d4c6d3SStefan Roese #define MVPP2_TXD_L3_IP6		BIT(26)
78199d4c6d3SStefan Roese #define MVPP2_TXD_L_DESC		BIT(28)
78299d4c6d3SStefan Roese #define MVPP2_TXD_F_DESC		BIT(29)
78399d4c6d3SStefan Roese 
78499d4c6d3SStefan Roese #define MVPP2_RXD_ERR_SUMMARY		BIT(15)
78599d4c6d3SStefan Roese #define MVPP2_RXD_ERR_CODE_MASK		(BIT(13) | BIT(14))
78699d4c6d3SStefan Roese #define MVPP2_RXD_ERR_CRC		0x0
78799d4c6d3SStefan Roese #define MVPP2_RXD_ERR_OVERRUN		BIT(13)
78899d4c6d3SStefan Roese #define MVPP2_RXD_ERR_RESOURCE		(BIT(13) | BIT(14))
78999d4c6d3SStefan Roese #define MVPP2_RXD_BM_POOL_ID_OFFS	16
79099d4c6d3SStefan Roese #define MVPP2_RXD_BM_POOL_ID_MASK	(BIT(16) | BIT(17) | BIT(18))
79199d4c6d3SStefan Roese #define MVPP2_RXD_HWF_SYNC		BIT(21)
79299d4c6d3SStefan Roese #define MVPP2_RXD_L4_CSUM_OK		BIT(22)
79399d4c6d3SStefan Roese #define MVPP2_RXD_IP4_HEADER_ERR	BIT(24)
79499d4c6d3SStefan Roese #define MVPP2_RXD_L4_TCP		BIT(25)
79599d4c6d3SStefan Roese #define MVPP2_RXD_L4_UDP		BIT(26)
79699d4c6d3SStefan Roese #define MVPP2_RXD_L3_IP4		BIT(28)
79799d4c6d3SStefan Roese #define MVPP2_RXD_L3_IP6		BIT(30)
79899d4c6d3SStefan Roese #define MVPP2_RXD_BUF_HDR		BIT(31)
79999d4c6d3SStefan Roese 
800*9a6db0bbSThomas Petazzoni /* HW TX descriptor for PPv2.1 */
801*9a6db0bbSThomas Petazzoni struct mvpp21_tx_desc {
80299d4c6d3SStefan Roese 	u32 command;		/* Options used by HW for packet transmitting.*/
80399d4c6d3SStefan Roese 	u8  packet_offset;	/* the offset from the buffer beginning	*/
80499d4c6d3SStefan Roese 	u8  phys_txq;		/* destination queue ID			*/
80599d4c6d3SStefan Roese 	u16 data_size;		/* data size of transmitted packet in bytes */
8064dae32e6SThomas Petazzoni 	u32 buf_dma_addr;	/* physical addr of transmitted buffer	*/
80799d4c6d3SStefan Roese 	u32 buf_cookie;		/* cookie for access to TX buffer in tx path */
80899d4c6d3SStefan Roese 	u32 reserved1[3];	/* hw_cmd (for future use, BM, PON, PNC) */
80999d4c6d3SStefan Roese 	u32 reserved2;		/* reserved (for future use)		*/
81099d4c6d3SStefan Roese };
81199d4c6d3SStefan Roese 
812*9a6db0bbSThomas Petazzoni /* HW RX descriptor for PPv2.1 */
813*9a6db0bbSThomas Petazzoni struct mvpp21_rx_desc {
81499d4c6d3SStefan Roese 	u32 status;		/* info about received packet		*/
81599d4c6d3SStefan Roese 	u16 reserved1;		/* parser_info (for future use, PnC)	*/
81699d4c6d3SStefan Roese 	u16 data_size;		/* size of received packet in bytes	*/
8174dae32e6SThomas Petazzoni 	u32 buf_dma_addr;	/* physical address of the buffer	*/
81899d4c6d3SStefan Roese 	u32 buf_cookie;		/* cookie for access to RX buffer in rx path */
81999d4c6d3SStefan Roese 	u16 reserved2;		/* gem_port_id (for future use, PON)	*/
82099d4c6d3SStefan Roese 	u16 reserved3;		/* csum_l4 (for future use, PnC)	*/
82199d4c6d3SStefan Roese 	u8  reserved4;		/* bm_qset (for future use, BM)		*/
82299d4c6d3SStefan Roese 	u8  reserved5;
82399d4c6d3SStefan Roese 	u16 reserved6;		/* classify_info (for future use, PnC)	*/
82499d4c6d3SStefan Roese 	u32 reserved7;		/* flow_id (for future use, PnC) */
82599d4c6d3SStefan Roese 	u32 reserved8;
82699d4c6d3SStefan Roese };
82799d4c6d3SStefan Roese 
828*9a6db0bbSThomas Petazzoni /* Opaque type used by the driver to manipulate the HW TX and RX
829*9a6db0bbSThomas Petazzoni  * descriptors
830*9a6db0bbSThomas Petazzoni  */
831*9a6db0bbSThomas Petazzoni struct mvpp2_tx_desc {
832*9a6db0bbSThomas Petazzoni 	union {
833*9a6db0bbSThomas Petazzoni 		struct mvpp21_tx_desc pp21;
834*9a6db0bbSThomas Petazzoni 	};
835*9a6db0bbSThomas Petazzoni };
836*9a6db0bbSThomas Petazzoni 
837*9a6db0bbSThomas Petazzoni struct mvpp2_rx_desc {
838*9a6db0bbSThomas Petazzoni 	union {
839*9a6db0bbSThomas Petazzoni 		struct mvpp21_rx_desc pp21;
840*9a6db0bbSThomas Petazzoni 	};
841*9a6db0bbSThomas Petazzoni };
842*9a6db0bbSThomas Petazzoni 
84399d4c6d3SStefan Roese /* Per-CPU Tx queue control */
84499d4c6d3SStefan Roese struct mvpp2_txq_pcpu {
84599d4c6d3SStefan Roese 	int cpu;
84699d4c6d3SStefan Roese 
84799d4c6d3SStefan Roese 	/* Number of Tx DMA descriptors in the descriptor ring */
84899d4c6d3SStefan Roese 	int size;
84999d4c6d3SStefan Roese 
85099d4c6d3SStefan Roese 	/* Number of currently used Tx DMA descriptor in the
85199d4c6d3SStefan Roese 	 * descriptor ring
85299d4c6d3SStefan Roese 	 */
85399d4c6d3SStefan Roese 	int count;
85499d4c6d3SStefan Roese 
85599d4c6d3SStefan Roese 	/* Number of Tx DMA descriptors reserved for each CPU */
85699d4c6d3SStefan Roese 	int reserved_num;
85799d4c6d3SStefan Roese 
85899d4c6d3SStefan Roese 	/* Index of last TX DMA descriptor that was inserted */
85999d4c6d3SStefan Roese 	int txq_put_index;
86099d4c6d3SStefan Roese 
86199d4c6d3SStefan Roese 	/* Index of the TX DMA descriptor to be cleaned up */
86299d4c6d3SStefan Roese 	int txq_get_index;
86399d4c6d3SStefan Roese };
86499d4c6d3SStefan Roese 
86599d4c6d3SStefan Roese struct mvpp2_tx_queue {
86699d4c6d3SStefan Roese 	/* Physical number of this Tx queue */
86799d4c6d3SStefan Roese 	u8 id;
86899d4c6d3SStefan Roese 
86999d4c6d3SStefan Roese 	/* Logical number of this Tx queue */
87099d4c6d3SStefan Roese 	u8 log_id;
87199d4c6d3SStefan Roese 
87299d4c6d3SStefan Roese 	/* Number of Tx DMA descriptors in the descriptor ring */
87399d4c6d3SStefan Roese 	int size;
87499d4c6d3SStefan Roese 
87599d4c6d3SStefan Roese 	/* Number of currently used Tx DMA descriptor in the descriptor ring */
87699d4c6d3SStefan Roese 	int count;
87799d4c6d3SStefan Roese 
87899d4c6d3SStefan Roese 	/* Per-CPU control of physical Tx queues */
87999d4c6d3SStefan Roese 	struct mvpp2_txq_pcpu __percpu *pcpu;
88099d4c6d3SStefan Roese 
88199d4c6d3SStefan Roese 	u32 done_pkts_coal;
88299d4c6d3SStefan Roese 
88399d4c6d3SStefan Roese 	/* Virtual address of thex Tx DMA descriptors array */
88499d4c6d3SStefan Roese 	struct mvpp2_tx_desc *descs;
88599d4c6d3SStefan Roese 
88699d4c6d3SStefan Roese 	/* DMA address of the Tx DMA descriptors array */
8874dae32e6SThomas Petazzoni 	dma_addr_t descs_dma;
88899d4c6d3SStefan Roese 
88999d4c6d3SStefan Roese 	/* Index of the last Tx DMA descriptor */
89099d4c6d3SStefan Roese 	int last_desc;
89199d4c6d3SStefan Roese 
89299d4c6d3SStefan Roese 	/* Index of the next Tx DMA descriptor to process */
89399d4c6d3SStefan Roese 	int next_desc_to_proc;
89499d4c6d3SStefan Roese };
89599d4c6d3SStefan Roese 
89699d4c6d3SStefan Roese struct mvpp2_rx_queue {
89799d4c6d3SStefan Roese 	/* RX queue number, in the range 0-31 for physical RXQs */
89899d4c6d3SStefan Roese 	u8 id;
89999d4c6d3SStefan Roese 
90099d4c6d3SStefan Roese 	/* Num of rx descriptors in the rx descriptor ring */
90199d4c6d3SStefan Roese 	int size;
90299d4c6d3SStefan Roese 
90399d4c6d3SStefan Roese 	u32 pkts_coal;
90499d4c6d3SStefan Roese 	u32 time_coal;
90599d4c6d3SStefan Roese 
90699d4c6d3SStefan Roese 	/* Virtual address of the RX DMA descriptors array */
90799d4c6d3SStefan Roese 	struct mvpp2_rx_desc *descs;
90899d4c6d3SStefan Roese 
90999d4c6d3SStefan Roese 	/* DMA address of the RX DMA descriptors array */
9104dae32e6SThomas Petazzoni 	dma_addr_t descs_dma;
91199d4c6d3SStefan Roese 
91299d4c6d3SStefan Roese 	/* Index of the last RX DMA descriptor */
91399d4c6d3SStefan Roese 	int last_desc;
91499d4c6d3SStefan Roese 
91599d4c6d3SStefan Roese 	/* Index of the next RX DMA descriptor to process */
91699d4c6d3SStefan Roese 	int next_desc_to_proc;
91799d4c6d3SStefan Roese 
91899d4c6d3SStefan Roese 	/* ID of port to which physical RXQ is mapped */
91999d4c6d3SStefan Roese 	int port;
92099d4c6d3SStefan Roese 
92199d4c6d3SStefan Roese 	/* Port's logic RXQ number to which physical RXQ is mapped */
92299d4c6d3SStefan Roese 	int logic_rxq;
92399d4c6d3SStefan Roese };
92499d4c6d3SStefan Roese 
92599d4c6d3SStefan Roese union mvpp2_prs_tcam_entry {
92699d4c6d3SStefan Roese 	u32 word[MVPP2_PRS_TCAM_WORDS];
92799d4c6d3SStefan Roese 	u8  byte[MVPP2_PRS_TCAM_WORDS * 4];
92899d4c6d3SStefan Roese };
92999d4c6d3SStefan Roese 
93099d4c6d3SStefan Roese union mvpp2_prs_sram_entry {
93199d4c6d3SStefan Roese 	u32 word[MVPP2_PRS_SRAM_WORDS];
93299d4c6d3SStefan Roese 	u8  byte[MVPP2_PRS_SRAM_WORDS * 4];
93399d4c6d3SStefan Roese };
93499d4c6d3SStefan Roese 
93599d4c6d3SStefan Roese struct mvpp2_prs_entry {
93699d4c6d3SStefan Roese 	u32 index;
93799d4c6d3SStefan Roese 	union mvpp2_prs_tcam_entry tcam;
93899d4c6d3SStefan Roese 	union mvpp2_prs_sram_entry sram;
93999d4c6d3SStefan Roese };
94099d4c6d3SStefan Roese 
94199d4c6d3SStefan Roese struct mvpp2_prs_shadow {
94299d4c6d3SStefan Roese 	bool valid;
94399d4c6d3SStefan Roese 	bool finish;
94499d4c6d3SStefan Roese 
94599d4c6d3SStefan Roese 	/* Lookup ID */
94699d4c6d3SStefan Roese 	int lu;
94799d4c6d3SStefan Roese 
94899d4c6d3SStefan Roese 	/* User defined offset */
94999d4c6d3SStefan Roese 	int udf;
95099d4c6d3SStefan Roese 
95199d4c6d3SStefan Roese 	/* Result info */
95299d4c6d3SStefan Roese 	u32 ri;
95399d4c6d3SStefan Roese 	u32 ri_mask;
95499d4c6d3SStefan Roese };
95599d4c6d3SStefan Roese 
95699d4c6d3SStefan Roese struct mvpp2_cls_flow_entry {
95799d4c6d3SStefan Roese 	u32 index;
95899d4c6d3SStefan Roese 	u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
95999d4c6d3SStefan Roese };
96099d4c6d3SStefan Roese 
96199d4c6d3SStefan Roese struct mvpp2_cls_lookup_entry {
96299d4c6d3SStefan Roese 	u32 lkpid;
96399d4c6d3SStefan Roese 	u32 way;
96499d4c6d3SStefan Roese 	u32 data;
96599d4c6d3SStefan Roese };
96699d4c6d3SStefan Roese 
96799d4c6d3SStefan Roese struct mvpp2_bm_pool {
96899d4c6d3SStefan Roese 	/* Pool number in the range 0-7 */
96999d4c6d3SStefan Roese 	int id;
97099d4c6d3SStefan Roese 	enum mvpp2_bm_type type;
97199d4c6d3SStefan Roese 
97299d4c6d3SStefan Roese 	/* Buffer Pointers Pool External (BPPE) size */
97399d4c6d3SStefan Roese 	int size;
97499d4c6d3SStefan Roese 	/* Number of buffers for this pool */
97599d4c6d3SStefan Roese 	int buf_num;
97699d4c6d3SStefan Roese 	/* Pool buffer size */
97799d4c6d3SStefan Roese 	int buf_size;
97899d4c6d3SStefan Roese 	/* Packet size */
97999d4c6d3SStefan Roese 	int pkt_size;
98099d4c6d3SStefan Roese 
98199d4c6d3SStefan Roese 	/* BPPE virtual base address */
982a7c28ff1SStefan Roese 	unsigned long *virt_addr;
9834dae32e6SThomas Petazzoni 	/* BPPE DMA base address */
9844dae32e6SThomas Petazzoni 	dma_addr_t dma_addr;
98599d4c6d3SStefan Roese 
98699d4c6d3SStefan Roese 	/* Ports using BM pool */
98799d4c6d3SStefan Roese 	u32 port_map;
98899d4c6d3SStefan Roese 
98999d4c6d3SStefan Roese 	/* Occupied buffers indicator */
99099d4c6d3SStefan Roese 	int in_use_thresh;
99199d4c6d3SStefan Roese };
99299d4c6d3SStefan Roese 
99399d4c6d3SStefan Roese /* Static declaractions */
99499d4c6d3SStefan Roese 
99599d4c6d3SStefan Roese /* Number of RXQs used by single port */
99699d4c6d3SStefan Roese static int rxq_number = MVPP2_DEFAULT_RXQ;
99799d4c6d3SStefan Roese /* Number of TXQs used by single port */
99899d4c6d3SStefan Roese static int txq_number = MVPP2_DEFAULT_TXQ;
99999d4c6d3SStefan Roese 
100099d4c6d3SStefan Roese #define MVPP2_DRIVER_NAME "mvpp2"
100199d4c6d3SStefan Roese #define MVPP2_DRIVER_VERSION "1.0"
100299d4c6d3SStefan Roese 
100399d4c6d3SStefan Roese /*
100499d4c6d3SStefan Roese  * U-Boot internal data, mostly uncached buffers for descriptors and data
100599d4c6d3SStefan Roese  */
100699d4c6d3SStefan Roese struct buffer_location {
100799d4c6d3SStefan Roese 	struct mvpp2_tx_desc *aggr_tx_descs;
100899d4c6d3SStefan Roese 	struct mvpp2_tx_desc *tx_descs;
100999d4c6d3SStefan Roese 	struct mvpp2_rx_desc *rx_descs;
1010a7c28ff1SStefan Roese 	unsigned long *bm_pool[MVPP2_BM_POOLS_NUM];
1011a7c28ff1SStefan Roese 	unsigned long *rx_buffer[MVPP2_BM_LONG_BUF_NUM];
101299d4c6d3SStefan Roese 	int first_rxq;
101399d4c6d3SStefan Roese };
101499d4c6d3SStefan Roese 
101599d4c6d3SStefan Roese /*
101699d4c6d3SStefan Roese  * All 4 interfaces use the same global buffer, since only one interface
101799d4c6d3SStefan Roese  * can be enabled at once
101899d4c6d3SStefan Roese  */
101999d4c6d3SStefan Roese static struct buffer_location buffer_loc;
102099d4c6d3SStefan Roese 
102199d4c6d3SStefan Roese /*
102299d4c6d3SStefan Roese  * Page table entries are set to 1MB, or multiples of 1MB
102399d4c6d3SStefan Roese  * (not < 1MB). driver uses less bd's so use 1MB bdspace.
102499d4c6d3SStefan Roese  */
102599d4c6d3SStefan Roese #define BD_SPACE	(1 << 20)
102699d4c6d3SStefan Roese 
102799d4c6d3SStefan Roese /* Utility/helper methods */
102899d4c6d3SStefan Roese 
102999d4c6d3SStefan Roese static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
103099d4c6d3SStefan Roese {
103199d4c6d3SStefan Roese 	writel(data, priv->base + offset);
103299d4c6d3SStefan Roese }
103399d4c6d3SStefan Roese 
103499d4c6d3SStefan Roese static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
103599d4c6d3SStefan Roese {
103699d4c6d3SStefan Roese 	return readl(priv->base + offset);
103799d4c6d3SStefan Roese }
103899d4c6d3SStefan Roese 
1039cfa414aeSThomas Petazzoni static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1040cfa414aeSThomas Petazzoni 				      struct mvpp2_tx_desc *tx_desc,
1041cfa414aeSThomas Petazzoni 				      dma_addr_t dma_addr)
1042cfa414aeSThomas Petazzoni {
1043*9a6db0bbSThomas Petazzoni 	tx_desc->pp21.buf_dma_addr = dma_addr;
1044cfa414aeSThomas Petazzoni }
1045cfa414aeSThomas Petazzoni 
1046cfa414aeSThomas Petazzoni static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1047cfa414aeSThomas Petazzoni 				  struct mvpp2_tx_desc *tx_desc,
1048cfa414aeSThomas Petazzoni 				  size_t size)
1049cfa414aeSThomas Petazzoni {
1050*9a6db0bbSThomas Petazzoni 	tx_desc->pp21.data_size = size;
1051cfa414aeSThomas Petazzoni }
1052cfa414aeSThomas Petazzoni 
1053cfa414aeSThomas Petazzoni static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1054cfa414aeSThomas Petazzoni 				 struct mvpp2_tx_desc *tx_desc,
1055cfa414aeSThomas Petazzoni 				 unsigned int txq)
1056cfa414aeSThomas Petazzoni {
1057*9a6db0bbSThomas Petazzoni 	tx_desc->pp21.phys_txq = txq;
1058cfa414aeSThomas Petazzoni }
1059cfa414aeSThomas Petazzoni 
1060cfa414aeSThomas Petazzoni static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1061cfa414aeSThomas Petazzoni 				 struct mvpp2_tx_desc *tx_desc,
1062cfa414aeSThomas Petazzoni 				 unsigned int command)
1063cfa414aeSThomas Petazzoni {
1064*9a6db0bbSThomas Petazzoni 	tx_desc->pp21.command = command;
1065cfa414aeSThomas Petazzoni }
1066cfa414aeSThomas Petazzoni 
1067cfa414aeSThomas Petazzoni static void mvpp2_txdesc_offset_set(struct mvpp2_port *port,
1068cfa414aeSThomas Petazzoni 				    struct mvpp2_tx_desc *tx_desc,
1069cfa414aeSThomas Petazzoni 				    unsigned int offset)
1070cfa414aeSThomas Petazzoni {
1071*9a6db0bbSThomas Petazzoni 	tx_desc->pp21.packet_offset = offset;
1072cfa414aeSThomas Petazzoni }
1073cfa414aeSThomas Petazzoni 
1074cfa414aeSThomas Petazzoni static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1075cfa414aeSThomas Petazzoni 					    struct mvpp2_rx_desc *rx_desc)
1076cfa414aeSThomas Petazzoni {
1077*9a6db0bbSThomas Petazzoni 	return rx_desc->pp21.buf_dma_addr;
1078cfa414aeSThomas Petazzoni }
1079cfa414aeSThomas Petazzoni 
1080cfa414aeSThomas Petazzoni static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1081cfa414aeSThomas Petazzoni 					     struct mvpp2_rx_desc *rx_desc)
1082cfa414aeSThomas Petazzoni {
1083*9a6db0bbSThomas Petazzoni 	return rx_desc->pp21.buf_cookie;
1084cfa414aeSThomas Petazzoni }
1085cfa414aeSThomas Petazzoni 
1086cfa414aeSThomas Petazzoni static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1087cfa414aeSThomas Petazzoni 				    struct mvpp2_rx_desc *rx_desc)
1088cfa414aeSThomas Petazzoni {
1089*9a6db0bbSThomas Petazzoni 	return rx_desc->pp21.data_size;
1090cfa414aeSThomas Petazzoni }
1091cfa414aeSThomas Petazzoni 
1092cfa414aeSThomas Petazzoni static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1093cfa414aeSThomas Petazzoni 				   struct mvpp2_rx_desc *rx_desc)
1094cfa414aeSThomas Petazzoni {
1095*9a6db0bbSThomas Petazzoni 	return rx_desc->pp21.status;
1096cfa414aeSThomas Petazzoni }
1097cfa414aeSThomas Petazzoni 
109899d4c6d3SStefan Roese static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
109999d4c6d3SStefan Roese {
110099d4c6d3SStefan Roese 	txq_pcpu->txq_get_index++;
110199d4c6d3SStefan Roese 	if (txq_pcpu->txq_get_index == txq_pcpu->size)
110299d4c6d3SStefan Roese 		txq_pcpu->txq_get_index = 0;
110399d4c6d3SStefan Roese }
110499d4c6d3SStefan Roese 
110599d4c6d3SStefan Roese /* Get number of physical egress port */
110699d4c6d3SStefan Roese static inline int mvpp2_egress_port(struct mvpp2_port *port)
110799d4c6d3SStefan Roese {
110899d4c6d3SStefan Roese 	return MVPP2_MAX_TCONT + port->id;
110999d4c6d3SStefan Roese }
111099d4c6d3SStefan Roese 
111199d4c6d3SStefan Roese /* Get number of physical TXQ */
111299d4c6d3SStefan Roese static inline int mvpp2_txq_phys(int port, int txq)
111399d4c6d3SStefan Roese {
111499d4c6d3SStefan Roese 	return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
111599d4c6d3SStefan Roese }
111699d4c6d3SStefan Roese 
111799d4c6d3SStefan Roese /* Parser configuration routines */
111899d4c6d3SStefan Roese 
111999d4c6d3SStefan Roese /* Update parser tcam and sram hw entries */
112099d4c6d3SStefan Roese static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
112199d4c6d3SStefan Roese {
112299d4c6d3SStefan Roese 	int i;
112399d4c6d3SStefan Roese 
112499d4c6d3SStefan Roese 	if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
112599d4c6d3SStefan Roese 		return -EINVAL;
112699d4c6d3SStefan Roese 
112799d4c6d3SStefan Roese 	/* Clear entry invalidation bit */
112899d4c6d3SStefan Roese 	pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
112999d4c6d3SStefan Roese 
113099d4c6d3SStefan Roese 	/* Write tcam index - indirect access */
113199d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
113299d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
113399d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
113499d4c6d3SStefan Roese 
113599d4c6d3SStefan Roese 	/* Write sram index - indirect access */
113699d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
113799d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
113899d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
113999d4c6d3SStefan Roese 
114099d4c6d3SStefan Roese 	return 0;
114199d4c6d3SStefan Roese }
114299d4c6d3SStefan Roese 
114399d4c6d3SStefan Roese /* Read tcam entry from hw */
114499d4c6d3SStefan Roese static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
114599d4c6d3SStefan Roese {
114699d4c6d3SStefan Roese 	int i;
114799d4c6d3SStefan Roese 
114899d4c6d3SStefan Roese 	if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
114999d4c6d3SStefan Roese 		return -EINVAL;
115099d4c6d3SStefan Roese 
115199d4c6d3SStefan Roese 	/* Write tcam index - indirect access */
115299d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
115399d4c6d3SStefan Roese 
115499d4c6d3SStefan Roese 	pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
115599d4c6d3SStefan Roese 			      MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
115699d4c6d3SStefan Roese 	if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
115799d4c6d3SStefan Roese 		return MVPP2_PRS_TCAM_ENTRY_INVALID;
115899d4c6d3SStefan Roese 
115999d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
116099d4c6d3SStefan Roese 		pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
116199d4c6d3SStefan Roese 
116299d4c6d3SStefan Roese 	/* Write sram index - indirect access */
116399d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
116499d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
116599d4c6d3SStefan Roese 		pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
116699d4c6d3SStefan Roese 
116799d4c6d3SStefan Roese 	return 0;
116899d4c6d3SStefan Roese }
116999d4c6d3SStefan Roese 
117099d4c6d3SStefan Roese /* Invalidate tcam hw entry */
117199d4c6d3SStefan Roese static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
117299d4c6d3SStefan Roese {
117399d4c6d3SStefan Roese 	/* Write index - indirect access */
117499d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
117599d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
117699d4c6d3SStefan Roese 		    MVPP2_PRS_TCAM_INV_MASK);
117799d4c6d3SStefan Roese }
117899d4c6d3SStefan Roese 
117999d4c6d3SStefan Roese /* Enable shadow table entry and set its lookup ID */
118099d4c6d3SStefan Roese static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
118199d4c6d3SStefan Roese {
118299d4c6d3SStefan Roese 	priv->prs_shadow[index].valid = true;
118399d4c6d3SStefan Roese 	priv->prs_shadow[index].lu = lu;
118499d4c6d3SStefan Roese }
118599d4c6d3SStefan Roese 
118699d4c6d3SStefan Roese /* Update ri fields in shadow table entry */
118799d4c6d3SStefan Roese static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
118899d4c6d3SStefan Roese 				    unsigned int ri, unsigned int ri_mask)
118999d4c6d3SStefan Roese {
119099d4c6d3SStefan Roese 	priv->prs_shadow[index].ri_mask = ri_mask;
119199d4c6d3SStefan Roese 	priv->prs_shadow[index].ri = ri;
119299d4c6d3SStefan Roese }
119399d4c6d3SStefan Roese 
119499d4c6d3SStefan Roese /* Update lookup field in tcam sw entry */
119599d4c6d3SStefan Roese static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
119699d4c6d3SStefan Roese {
119799d4c6d3SStefan Roese 	int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
119899d4c6d3SStefan Roese 
119999d4c6d3SStefan Roese 	pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
120099d4c6d3SStefan Roese 	pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
120199d4c6d3SStefan Roese }
120299d4c6d3SStefan Roese 
120399d4c6d3SStefan Roese /* Update mask for single port in tcam sw entry */
120499d4c6d3SStefan Roese static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
120599d4c6d3SStefan Roese 				    unsigned int port, bool add)
120699d4c6d3SStefan Roese {
120799d4c6d3SStefan Roese 	int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
120899d4c6d3SStefan Roese 
120999d4c6d3SStefan Roese 	if (add)
121099d4c6d3SStefan Roese 		pe->tcam.byte[enable_off] &= ~(1 << port);
121199d4c6d3SStefan Roese 	else
121299d4c6d3SStefan Roese 		pe->tcam.byte[enable_off] |= 1 << port;
121399d4c6d3SStefan Roese }
121499d4c6d3SStefan Roese 
121599d4c6d3SStefan Roese /* Update port map in tcam sw entry */
121699d4c6d3SStefan Roese static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
121799d4c6d3SStefan Roese 					unsigned int ports)
121899d4c6d3SStefan Roese {
121999d4c6d3SStefan Roese 	unsigned char port_mask = MVPP2_PRS_PORT_MASK;
122099d4c6d3SStefan Roese 	int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
122199d4c6d3SStefan Roese 
122299d4c6d3SStefan Roese 	pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
122399d4c6d3SStefan Roese 	pe->tcam.byte[enable_off] &= ~port_mask;
122499d4c6d3SStefan Roese 	pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
122599d4c6d3SStefan Roese }
122699d4c6d3SStefan Roese 
122799d4c6d3SStefan Roese /* Obtain port map from tcam sw entry */
122899d4c6d3SStefan Roese static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
122999d4c6d3SStefan Roese {
123099d4c6d3SStefan Roese 	int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
123199d4c6d3SStefan Roese 
123299d4c6d3SStefan Roese 	return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
123399d4c6d3SStefan Roese }
123499d4c6d3SStefan Roese 
123599d4c6d3SStefan Roese /* Set byte of data and its enable bits in tcam sw entry */
123699d4c6d3SStefan Roese static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
123799d4c6d3SStefan Roese 					 unsigned int offs, unsigned char byte,
123899d4c6d3SStefan Roese 					 unsigned char enable)
123999d4c6d3SStefan Roese {
124099d4c6d3SStefan Roese 	pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
124199d4c6d3SStefan Roese 	pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
124299d4c6d3SStefan Roese }
124399d4c6d3SStefan Roese 
124499d4c6d3SStefan Roese /* Get byte of data and its enable bits from tcam sw entry */
124599d4c6d3SStefan Roese static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
124699d4c6d3SStefan Roese 					 unsigned int offs, unsigned char *byte,
124799d4c6d3SStefan Roese 					 unsigned char *enable)
124899d4c6d3SStefan Roese {
124999d4c6d3SStefan Roese 	*byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
125099d4c6d3SStefan Roese 	*enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
125199d4c6d3SStefan Roese }
125299d4c6d3SStefan Roese 
125399d4c6d3SStefan Roese /* Set ethertype in tcam sw entry */
125499d4c6d3SStefan Roese static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
125599d4c6d3SStefan Roese 				  unsigned short ethertype)
125699d4c6d3SStefan Roese {
125799d4c6d3SStefan Roese 	mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
125899d4c6d3SStefan Roese 	mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
125999d4c6d3SStefan Roese }
126099d4c6d3SStefan Roese 
126199d4c6d3SStefan Roese /* Set bits in sram sw entry */
126299d4c6d3SStefan Roese static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
126399d4c6d3SStefan Roese 				    int val)
126499d4c6d3SStefan Roese {
126599d4c6d3SStefan Roese 	pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
126699d4c6d3SStefan Roese }
126799d4c6d3SStefan Roese 
126899d4c6d3SStefan Roese /* Clear bits in sram sw entry */
126999d4c6d3SStefan Roese static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
127099d4c6d3SStefan Roese 				      int val)
127199d4c6d3SStefan Roese {
127299d4c6d3SStefan Roese 	pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
127399d4c6d3SStefan Roese }
127499d4c6d3SStefan Roese 
127599d4c6d3SStefan Roese /* Update ri bits in sram sw entry */
127699d4c6d3SStefan Roese static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
127799d4c6d3SStefan Roese 				     unsigned int bits, unsigned int mask)
127899d4c6d3SStefan Roese {
127999d4c6d3SStefan Roese 	unsigned int i;
128099d4c6d3SStefan Roese 
128199d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
128299d4c6d3SStefan Roese 		int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
128399d4c6d3SStefan Roese 
128499d4c6d3SStefan Roese 		if (!(mask & BIT(i)))
128599d4c6d3SStefan Roese 			continue;
128699d4c6d3SStefan Roese 
128799d4c6d3SStefan Roese 		if (bits & BIT(i))
128899d4c6d3SStefan Roese 			mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
128999d4c6d3SStefan Roese 		else
129099d4c6d3SStefan Roese 			mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
129199d4c6d3SStefan Roese 
129299d4c6d3SStefan Roese 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
129399d4c6d3SStefan Roese 	}
129499d4c6d3SStefan Roese }
129599d4c6d3SStefan Roese 
129699d4c6d3SStefan Roese /* Update ai bits in sram sw entry */
129799d4c6d3SStefan Roese static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
129899d4c6d3SStefan Roese 				     unsigned int bits, unsigned int mask)
129999d4c6d3SStefan Roese {
130099d4c6d3SStefan Roese 	unsigned int i;
130199d4c6d3SStefan Roese 	int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
130299d4c6d3SStefan Roese 
130399d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
130499d4c6d3SStefan Roese 
130599d4c6d3SStefan Roese 		if (!(mask & BIT(i)))
130699d4c6d3SStefan Roese 			continue;
130799d4c6d3SStefan Roese 
130899d4c6d3SStefan Roese 		if (bits & BIT(i))
130999d4c6d3SStefan Roese 			mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
131099d4c6d3SStefan Roese 		else
131199d4c6d3SStefan Roese 			mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
131299d4c6d3SStefan Roese 
131399d4c6d3SStefan Roese 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
131499d4c6d3SStefan Roese 	}
131599d4c6d3SStefan Roese }
131699d4c6d3SStefan Roese 
131799d4c6d3SStefan Roese /* Read ai bits from sram sw entry */
131899d4c6d3SStefan Roese static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
131999d4c6d3SStefan Roese {
132099d4c6d3SStefan Roese 	u8 bits;
132199d4c6d3SStefan Roese 	int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
132299d4c6d3SStefan Roese 	int ai_en_off = ai_off + 1;
132399d4c6d3SStefan Roese 	int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
132499d4c6d3SStefan Roese 
132599d4c6d3SStefan Roese 	bits = (pe->sram.byte[ai_off] >> ai_shift) |
132699d4c6d3SStefan Roese 	       (pe->sram.byte[ai_en_off] << (8 - ai_shift));
132799d4c6d3SStefan Roese 
132899d4c6d3SStefan Roese 	return bits;
132999d4c6d3SStefan Roese }
133099d4c6d3SStefan Roese 
133199d4c6d3SStefan Roese /* In sram sw entry set lookup ID field of the tcam key to be used in the next
133299d4c6d3SStefan Roese  * lookup interation
133399d4c6d3SStefan Roese  */
133499d4c6d3SStefan Roese static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
133599d4c6d3SStefan Roese 				       unsigned int lu)
133699d4c6d3SStefan Roese {
133799d4c6d3SStefan Roese 	int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
133899d4c6d3SStefan Roese 
133999d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_clear(pe, sram_next_off,
134099d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_NEXT_LU_MASK);
134199d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
134299d4c6d3SStefan Roese }
134399d4c6d3SStefan Roese 
134499d4c6d3SStefan Roese /* In the sram sw entry set sign and value of the next lookup offset
134599d4c6d3SStefan Roese  * and the offset value generated to the classifier
134699d4c6d3SStefan Roese  */
134799d4c6d3SStefan Roese static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
134899d4c6d3SStefan Roese 				     unsigned int op)
134999d4c6d3SStefan Roese {
135099d4c6d3SStefan Roese 	/* Set sign */
135199d4c6d3SStefan Roese 	if (shift < 0) {
135299d4c6d3SStefan Roese 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
135399d4c6d3SStefan Roese 		shift = 0 - shift;
135499d4c6d3SStefan Roese 	} else {
135599d4c6d3SStefan Roese 		mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
135699d4c6d3SStefan Roese 	}
135799d4c6d3SStefan Roese 
135899d4c6d3SStefan Roese 	/* Set value */
135999d4c6d3SStefan Roese 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
136099d4c6d3SStefan Roese 							   (unsigned char)shift;
136199d4c6d3SStefan Roese 
136299d4c6d3SStefan Roese 	/* Reset and set operation */
136399d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
136499d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
136599d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
136699d4c6d3SStefan Roese 
136799d4c6d3SStefan Roese 	/* Set base offset as current */
136899d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
136999d4c6d3SStefan Roese }
137099d4c6d3SStefan Roese 
137199d4c6d3SStefan Roese /* In the sram sw entry set sign and value of the user defined offset
137299d4c6d3SStefan Roese  * generated to the classifier
137399d4c6d3SStefan Roese  */
137499d4c6d3SStefan Roese static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
137599d4c6d3SStefan Roese 				      unsigned int type, int offset,
137699d4c6d3SStefan Roese 				      unsigned int op)
137799d4c6d3SStefan Roese {
137899d4c6d3SStefan Roese 	/* Set sign */
137999d4c6d3SStefan Roese 	if (offset < 0) {
138099d4c6d3SStefan Roese 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
138199d4c6d3SStefan Roese 		offset = 0 - offset;
138299d4c6d3SStefan Roese 	} else {
138399d4c6d3SStefan Roese 		mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
138499d4c6d3SStefan Roese 	}
138599d4c6d3SStefan Roese 
138699d4c6d3SStefan Roese 	/* Set value */
138799d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
138899d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_UDF_MASK);
138999d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
139099d4c6d3SStefan Roese 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
139199d4c6d3SStefan Roese 					MVPP2_PRS_SRAM_UDF_BITS)] &=
139299d4c6d3SStefan Roese 	      ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
139399d4c6d3SStefan Roese 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
139499d4c6d3SStefan Roese 					MVPP2_PRS_SRAM_UDF_BITS)] |=
139599d4c6d3SStefan Roese 				(offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
139699d4c6d3SStefan Roese 
139799d4c6d3SStefan Roese 	/* Set offset type */
139899d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
139999d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_UDF_TYPE_MASK);
140099d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
140199d4c6d3SStefan Roese 
140299d4c6d3SStefan Roese 	/* Set offset operation */
140399d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
140499d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
140599d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
140699d4c6d3SStefan Roese 
140799d4c6d3SStefan Roese 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
140899d4c6d3SStefan Roese 					MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
140999d4c6d3SStefan Roese 					     ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
141099d4c6d3SStefan Roese 				    (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
141199d4c6d3SStefan Roese 
141299d4c6d3SStefan Roese 	pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
141399d4c6d3SStefan Roese 					MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
141499d4c6d3SStefan Roese 			     (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
141599d4c6d3SStefan Roese 
141699d4c6d3SStefan Roese 	/* Set base offset as current */
141799d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
141899d4c6d3SStefan Roese }
141999d4c6d3SStefan Roese 
142099d4c6d3SStefan Roese /* Find parser flow entry */
142199d4c6d3SStefan Roese static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
142299d4c6d3SStefan Roese {
142399d4c6d3SStefan Roese 	struct mvpp2_prs_entry *pe;
142499d4c6d3SStefan Roese 	int tid;
142599d4c6d3SStefan Roese 
142699d4c6d3SStefan Roese 	pe = kzalloc(sizeof(*pe), GFP_KERNEL);
142799d4c6d3SStefan Roese 	if (!pe)
142899d4c6d3SStefan Roese 		return NULL;
142999d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
143099d4c6d3SStefan Roese 
143199d4c6d3SStefan Roese 	/* Go through the all entires with MVPP2_PRS_LU_FLOWS */
143299d4c6d3SStefan Roese 	for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
143399d4c6d3SStefan Roese 		u8 bits;
143499d4c6d3SStefan Roese 
143599d4c6d3SStefan Roese 		if (!priv->prs_shadow[tid].valid ||
143699d4c6d3SStefan Roese 		    priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
143799d4c6d3SStefan Roese 			continue;
143899d4c6d3SStefan Roese 
143999d4c6d3SStefan Roese 		pe->index = tid;
144099d4c6d3SStefan Roese 		mvpp2_prs_hw_read(priv, pe);
144199d4c6d3SStefan Roese 		bits = mvpp2_prs_sram_ai_get(pe);
144299d4c6d3SStefan Roese 
144399d4c6d3SStefan Roese 		/* Sram store classification lookup ID in AI bits [5:0] */
144499d4c6d3SStefan Roese 		if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
144599d4c6d3SStefan Roese 			return pe;
144699d4c6d3SStefan Roese 	}
144799d4c6d3SStefan Roese 	kfree(pe);
144899d4c6d3SStefan Roese 
144999d4c6d3SStefan Roese 	return NULL;
145099d4c6d3SStefan Roese }
145199d4c6d3SStefan Roese 
145299d4c6d3SStefan Roese /* Return first free tcam index, seeking from start to end */
145399d4c6d3SStefan Roese static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
145499d4c6d3SStefan Roese 				     unsigned char end)
145599d4c6d3SStefan Roese {
145699d4c6d3SStefan Roese 	int tid;
145799d4c6d3SStefan Roese 
145899d4c6d3SStefan Roese 	if (start > end)
145999d4c6d3SStefan Roese 		swap(start, end);
146099d4c6d3SStefan Roese 
146199d4c6d3SStefan Roese 	if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
146299d4c6d3SStefan Roese 		end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
146399d4c6d3SStefan Roese 
146499d4c6d3SStefan Roese 	for (tid = start; tid <= end; tid++) {
146599d4c6d3SStefan Roese 		if (!priv->prs_shadow[tid].valid)
146699d4c6d3SStefan Roese 			return tid;
146799d4c6d3SStefan Roese 	}
146899d4c6d3SStefan Roese 
146999d4c6d3SStefan Roese 	return -EINVAL;
147099d4c6d3SStefan Roese }
147199d4c6d3SStefan Roese 
147299d4c6d3SStefan Roese /* Enable/disable dropping all mac da's */
147399d4c6d3SStefan Roese static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
147499d4c6d3SStefan Roese {
147599d4c6d3SStefan Roese 	struct mvpp2_prs_entry pe;
147699d4c6d3SStefan Roese 
147799d4c6d3SStefan Roese 	if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
147899d4c6d3SStefan Roese 		/* Entry exist - update port only */
147999d4c6d3SStefan Roese 		pe.index = MVPP2_PE_DROP_ALL;
148099d4c6d3SStefan Roese 		mvpp2_prs_hw_read(priv, &pe);
148199d4c6d3SStefan Roese 	} else {
148299d4c6d3SStefan Roese 		/* Entry doesn't exist - create new */
148399d4c6d3SStefan Roese 		memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
148499d4c6d3SStefan Roese 		mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
148599d4c6d3SStefan Roese 		pe.index = MVPP2_PE_DROP_ALL;
148699d4c6d3SStefan Roese 
148799d4c6d3SStefan Roese 		/* Non-promiscuous mode for all ports - DROP unknown packets */
148899d4c6d3SStefan Roese 		mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
148999d4c6d3SStefan Roese 					 MVPP2_PRS_RI_DROP_MASK);
149099d4c6d3SStefan Roese 
149199d4c6d3SStefan Roese 		mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
149299d4c6d3SStefan Roese 		mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
149399d4c6d3SStefan Roese 
149499d4c6d3SStefan Roese 		/* Update shadow table */
149599d4c6d3SStefan Roese 		mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
149699d4c6d3SStefan Roese 
149799d4c6d3SStefan Roese 		/* Mask all ports */
149899d4c6d3SStefan Roese 		mvpp2_prs_tcam_port_map_set(&pe, 0);
149999d4c6d3SStefan Roese 	}
150099d4c6d3SStefan Roese 
150199d4c6d3SStefan Roese 	/* Update port mask */
150299d4c6d3SStefan Roese 	mvpp2_prs_tcam_port_set(&pe, port, add);
150399d4c6d3SStefan Roese 
150499d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
150599d4c6d3SStefan Roese }
150699d4c6d3SStefan Roese 
150799d4c6d3SStefan Roese /* Set port to promiscuous mode */
150899d4c6d3SStefan Roese static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add)
150999d4c6d3SStefan Roese {
151099d4c6d3SStefan Roese 	struct mvpp2_prs_entry pe;
151199d4c6d3SStefan Roese 
151299d4c6d3SStefan Roese 	/* Promiscuous mode - Accept unknown packets */
151399d4c6d3SStefan Roese 
151499d4c6d3SStefan Roese 	if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) {
151599d4c6d3SStefan Roese 		/* Entry exist - update port only */
151699d4c6d3SStefan Roese 		pe.index = MVPP2_PE_MAC_PROMISCUOUS;
151799d4c6d3SStefan Roese 		mvpp2_prs_hw_read(priv, &pe);
151899d4c6d3SStefan Roese 	} else {
151999d4c6d3SStefan Roese 		/* Entry doesn't exist - create new */
152099d4c6d3SStefan Roese 		memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
152199d4c6d3SStefan Roese 		mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
152299d4c6d3SStefan Roese 		pe.index = MVPP2_PE_MAC_PROMISCUOUS;
152399d4c6d3SStefan Roese 
152499d4c6d3SStefan Roese 		/* Continue - set next lookup */
152599d4c6d3SStefan Roese 		mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
152699d4c6d3SStefan Roese 
152799d4c6d3SStefan Roese 		/* Set result info bits */
152899d4c6d3SStefan Roese 		mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST,
152999d4c6d3SStefan Roese 					 MVPP2_PRS_RI_L2_CAST_MASK);
153099d4c6d3SStefan Roese 
153199d4c6d3SStefan Roese 		/* Shift to ethertype */
153299d4c6d3SStefan Roese 		mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
153399d4c6d3SStefan Roese 					 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
153499d4c6d3SStefan Roese 
153599d4c6d3SStefan Roese 		/* Mask all ports */
153699d4c6d3SStefan Roese 		mvpp2_prs_tcam_port_map_set(&pe, 0);
153799d4c6d3SStefan Roese 
153899d4c6d3SStefan Roese 		/* Update shadow table */
153999d4c6d3SStefan Roese 		mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
154099d4c6d3SStefan Roese 	}
154199d4c6d3SStefan Roese 
154299d4c6d3SStefan Roese 	/* Update port mask */
154399d4c6d3SStefan Roese 	mvpp2_prs_tcam_port_set(&pe, port, add);
154499d4c6d3SStefan Roese 
154599d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
154699d4c6d3SStefan Roese }
154799d4c6d3SStefan Roese 
154899d4c6d3SStefan Roese /* Accept multicast */
154999d4c6d3SStefan Roese static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index,
155099d4c6d3SStefan Roese 				    bool add)
155199d4c6d3SStefan Roese {
155299d4c6d3SStefan Roese 	struct mvpp2_prs_entry pe;
155399d4c6d3SStefan Roese 	unsigned char da_mc;
155499d4c6d3SStefan Roese 
155599d4c6d3SStefan Roese 	/* Ethernet multicast address first byte is
155699d4c6d3SStefan Roese 	 * 0x01 for IPv4 and 0x33 for IPv6
155799d4c6d3SStefan Roese 	 */
155899d4c6d3SStefan Roese 	da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33;
155999d4c6d3SStefan Roese 
156099d4c6d3SStefan Roese 	if (priv->prs_shadow[index].valid) {
156199d4c6d3SStefan Roese 		/* Entry exist - update port only */
156299d4c6d3SStefan Roese 		pe.index = index;
156399d4c6d3SStefan Roese 		mvpp2_prs_hw_read(priv, &pe);
156499d4c6d3SStefan Roese 	} else {
156599d4c6d3SStefan Roese 		/* Entry doesn't exist - create new */
156699d4c6d3SStefan Roese 		memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
156799d4c6d3SStefan Roese 		mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
156899d4c6d3SStefan Roese 		pe.index = index;
156999d4c6d3SStefan Roese 
157099d4c6d3SStefan Roese 		/* Continue - set next lookup */
157199d4c6d3SStefan Roese 		mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
157299d4c6d3SStefan Roese 
157399d4c6d3SStefan Roese 		/* Set result info bits */
157499d4c6d3SStefan Roese 		mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST,
157599d4c6d3SStefan Roese 					 MVPP2_PRS_RI_L2_CAST_MASK);
157699d4c6d3SStefan Roese 
157799d4c6d3SStefan Roese 		/* Update tcam entry data first byte */
157899d4c6d3SStefan Roese 		mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff);
157999d4c6d3SStefan Roese 
158099d4c6d3SStefan Roese 		/* Shift to ethertype */
158199d4c6d3SStefan Roese 		mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
158299d4c6d3SStefan Roese 					 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
158399d4c6d3SStefan Roese 
158499d4c6d3SStefan Roese 		/* Mask all ports */
158599d4c6d3SStefan Roese 		mvpp2_prs_tcam_port_map_set(&pe, 0);
158699d4c6d3SStefan Roese 
158799d4c6d3SStefan Roese 		/* Update shadow table */
158899d4c6d3SStefan Roese 		mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
158999d4c6d3SStefan Roese 	}
159099d4c6d3SStefan Roese 
159199d4c6d3SStefan Roese 	/* Update port mask */
159299d4c6d3SStefan Roese 	mvpp2_prs_tcam_port_set(&pe, port, add);
159399d4c6d3SStefan Roese 
159499d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
159599d4c6d3SStefan Roese }
159699d4c6d3SStefan Roese 
159799d4c6d3SStefan Roese /* Parser per-port initialization */
159899d4c6d3SStefan Roese static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
159999d4c6d3SStefan Roese 				   int lu_max, int offset)
160099d4c6d3SStefan Roese {
160199d4c6d3SStefan Roese 	u32 val;
160299d4c6d3SStefan Roese 
160399d4c6d3SStefan Roese 	/* Set lookup ID */
160499d4c6d3SStefan Roese 	val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
160599d4c6d3SStefan Roese 	val &= ~MVPP2_PRS_PORT_LU_MASK(port);
160699d4c6d3SStefan Roese 	val |=  MVPP2_PRS_PORT_LU_VAL(port, lu_first);
160799d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
160899d4c6d3SStefan Roese 
160999d4c6d3SStefan Roese 	/* Set maximum number of loops for packet received from port */
161099d4c6d3SStefan Roese 	val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
161199d4c6d3SStefan Roese 	val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
161299d4c6d3SStefan Roese 	val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
161399d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
161499d4c6d3SStefan Roese 
161599d4c6d3SStefan Roese 	/* Set initial offset for packet header extraction for the first
161699d4c6d3SStefan Roese 	 * searching loop
161799d4c6d3SStefan Roese 	 */
161899d4c6d3SStefan Roese 	val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
161999d4c6d3SStefan Roese 	val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
162099d4c6d3SStefan Roese 	val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
162199d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
162299d4c6d3SStefan Roese }
162399d4c6d3SStefan Roese 
162499d4c6d3SStefan Roese /* Default flow entries initialization for all ports */
162599d4c6d3SStefan Roese static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
162699d4c6d3SStefan Roese {
162799d4c6d3SStefan Roese 	struct mvpp2_prs_entry pe;
162899d4c6d3SStefan Roese 	int port;
162999d4c6d3SStefan Roese 
163099d4c6d3SStefan Roese 	for (port = 0; port < MVPP2_MAX_PORTS; port++) {
163199d4c6d3SStefan Roese 		memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
163299d4c6d3SStefan Roese 		mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
163399d4c6d3SStefan Roese 		pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
163499d4c6d3SStefan Roese 
163599d4c6d3SStefan Roese 		/* Mask all ports */
163699d4c6d3SStefan Roese 		mvpp2_prs_tcam_port_map_set(&pe, 0);
163799d4c6d3SStefan Roese 
163899d4c6d3SStefan Roese 		/* Set flow ID*/
163999d4c6d3SStefan Roese 		mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
164099d4c6d3SStefan Roese 		mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
164199d4c6d3SStefan Roese 
164299d4c6d3SStefan Roese 		/* Update shadow table and hw entry */
164399d4c6d3SStefan Roese 		mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
164499d4c6d3SStefan Roese 		mvpp2_prs_hw_write(priv, &pe);
164599d4c6d3SStefan Roese 	}
164699d4c6d3SStefan Roese }
164799d4c6d3SStefan Roese 
164899d4c6d3SStefan Roese /* Set default entry for Marvell Header field */
164999d4c6d3SStefan Roese static void mvpp2_prs_mh_init(struct mvpp2 *priv)
165099d4c6d3SStefan Roese {
165199d4c6d3SStefan Roese 	struct mvpp2_prs_entry pe;
165299d4c6d3SStefan Roese 
165399d4c6d3SStefan Roese 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
165499d4c6d3SStefan Roese 
165599d4c6d3SStefan Roese 	pe.index = MVPP2_PE_MH_DEFAULT;
165699d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
165799d4c6d3SStefan Roese 	mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
165899d4c6d3SStefan Roese 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
165999d4c6d3SStefan Roese 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
166099d4c6d3SStefan Roese 
166199d4c6d3SStefan Roese 	/* Unmask all ports */
166299d4c6d3SStefan Roese 	mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
166399d4c6d3SStefan Roese 
166499d4c6d3SStefan Roese 	/* Update shadow table and hw entry */
166599d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
166699d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
166799d4c6d3SStefan Roese }
166899d4c6d3SStefan Roese 
166999d4c6d3SStefan Roese /* Set default entires (place holder) for promiscuous, non-promiscuous and
167099d4c6d3SStefan Roese  * multicast MAC addresses
167199d4c6d3SStefan Roese  */
167299d4c6d3SStefan Roese static void mvpp2_prs_mac_init(struct mvpp2 *priv)
167399d4c6d3SStefan Roese {
167499d4c6d3SStefan Roese 	struct mvpp2_prs_entry pe;
167599d4c6d3SStefan Roese 
167699d4c6d3SStefan Roese 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
167799d4c6d3SStefan Roese 
167899d4c6d3SStefan Roese 	/* Non-promiscuous mode for all ports - DROP unknown packets */
167999d4c6d3SStefan Roese 	pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
168099d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
168199d4c6d3SStefan Roese 
168299d4c6d3SStefan Roese 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
168399d4c6d3SStefan Roese 				 MVPP2_PRS_RI_DROP_MASK);
168499d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
168599d4c6d3SStefan Roese 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
168699d4c6d3SStefan Roese 
168799d4c6d3SStefan Roese 	/* Unmask all ports */
168899d4c6d3SStefan Roese 	mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
168999d4c6d3SStefan Roese 
169099d4c6d3SStefan Roese 	/* Update shadow table and hw entry */
169199d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
169299d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
169399d4c6d3SStefan Roese 
169499d4c6d3SStefan Roese 	/* place holders only - no ports */
169599d4c6d3SStefan Roese 	mvpp2_prs_mac_drop_all_set(priv, 0, false);
169699d4c6d3SStefan Roese 	mvpp2_prs_mac_promisc_set(priv, 0, false);
169799d4c6d3SStefan Roese 	mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_ALL, 0, false);
169899d4c6d3SStefan Roese 	mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_IP6, 0, false);
169999d4c6d3SStefan Roese }
170099d4c6d3SStefan Roese 
170199d4c6d3SStefan Roese /* Match basic ethertypes */
170299d4c6d3SStefan Roese static int mvpp2_prs_etype_init(struct mvpp2 *priv)
170399d4c6d3SStefan Roese {
170499d4c6d3SStefan Roese 	struct mvpp2_prs_entry pe;
170599d4c6d3SStefan Roese 	int tid;
170699d4c6d3SStefan Roese 
170799d4c6d3SStefan Roese 	/* Ethertype: PPPoE */
170899d4c6d3SStefan Roese 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
170999d4c6d3SStefan Roese 					MVPP2_PE_LAST_FREE_TID);
171099d4c6d3SStefan Roese 	if (tid < 0)
171199d4c6d3SStefan Roese 		return tid;
171299d4c6d3SStefan Roese 
171399d4c6d3SStefan Roese 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
171499d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
171599d4c6d3SStefan Roese 	pe.index = tid;
171699d4c6d3SStefan Roese 
171799d4c6d3SStefan Roese 	mvpp2_prs_match_etype(&pe, 0, PROT_PPP_SES);
171899d4c6d3SStefan Roese 
171999d4c6d3SStefan Roese 	mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
172099d4c6d3SStefan Roese 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
172199d4c6d3SStefan Roese 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
172299d4c6d3SStefan Roese 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
172399d4c6d3SStefan Roese 				 MVPP2_PRS_RI_PPPOE_MASK);
172499d4c6d3SStefan Roese 
172599d4c6d3SStefan Roese 	/* Update shadow table and hw entry */
172699d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
172799d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
172899d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].finish = false;
172999d4c6d3SStefan Roese 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
173099d4c6d3SStefan Roese 				MVPP2_PRS_RI_PPPOE_MASK);
173199d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
173299d4c6d3SStefan Roese 
173399d4c6d3SStefan Roese 	/* Ethertype: ARP */
173499d4c6d3SStefan Roese 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
173599d4c6d3SStefan Roese 					MVPP2_PE_LAST_FREE_TID);
173699d4c6d3SStefan Roese 	if (tid < 0)
173799d4c6d3SStefan Roese 		return tid;
173899d4c6d3SStefan Roese 
173999d4c6d3SStefan Roese 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
174099d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
174199d4c6d3SStefan Roese 	pe.index = tid;
174299d4c6d3SStefan Roese 
174399d4c6d3SStefan Roese 	mvpp2_prs_match_etype(&pe, 0, PROT_ARP);
174499d4c6d3SStefan Roese 
174599d4c6d3SStefan Roese 	/* Generate flow in the next iteration*/
174699d4c6d3SStefan Roese 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
174799d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
174899d4c6d3SStefan Roese 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
174999d4c6d3SStefan Roese 				 MVPP2_PRS_RI_L3_PROTO_MASK);
175099d4c6d3SStefan Roese 	/* Set L3 offset */
175199d4c6d3SStefan Roese 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
175299d4c6d3SStefan Roese 				  MVPP2_ETH_TYPE_LEN,
175399d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
175499d4c6d3SStefan Roese 
175599d4c6d3SStefan Roese 	/* Update shadow table and hw entry */
175699d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
175799d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
175899d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].finish = true;
175999d4c6d3SStefan Roese 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
176099d4c6d3SStefan Roese 				MVPP2_PRS_RI_L3_PROTO_MASK);
176199d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
176299d4c6d3SStefan Roese 
176399d4c6d3SStefan Roese 	/* Ethertype: LBTD */
176499d4c6d3SStefan Roese 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
176599d4c6d3SStefan Roese 					MVPP2_PE_LAST_FREE_TID);
176699d4c6d3SStefan Roese 	if (tid < 0)
176799d4c6d3SStefan Roese 		return tid;
176899d4c6d3SStefan Roese 
176999d4c6d3SStefan Roese 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
177099d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
177199d4c6d3SStefan Roese 	pe.index = tid;
177299d4c6d3SStefan Roese 
177399d4c6d3SStefan Roese 	mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
177499d4c6d3SStefan Roese 
177599d4c6d3SStefan Roese 	/* Generate flow in the next iteration*/
177699d4c6d3SStefan Roese 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
177799d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
177899d4c6d3SStefan Roese 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
177999d4c6d3SStefan Roese 				 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
178099d4c6d3SStefan Roese 				 MVPP2_PRS_RI_CPU_CODE_MASK |
178199d4c6d3SStefan Roese 				 MVPP2_PRS_RI_UDF3_MASK);
178299d4c6d3SStefan Roese 	/* Set L3 offset */
178399d4c6d3SStefan Roese 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
178499d4c6d3SStefan Roese 				  MVPP2_ETH_TYPE_LEN,
178599d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
178699d4c6d3SStefan Roese 
178799d4c6d3SStefan Roese 	/* Update shadow table and hw entry */
178899d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
178999d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
179099d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].finish = true;
179199d4c6d3SStefan Roese 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
179299d4c6d3SStefan Roese 				MVPP2_PRS_RI_UDF3_RX_SPECIAL,
179399d4c6d3SStefan Roese 				MVPP2_PRS_RI_CPU_CODE_MASK |
179499d4c6d3SStefan Roese 				MVPP2_PRS_RI_UDF3_MASK);
179599d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
179699d4c6d3SStefan Roese 
179799d4c6d3SStefan Roese 	/* Ethertype: IPv4 without options */
179899d4c6d3SStefan Roese 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
179999d4c6d3SStefan Roese 					MVPP2_PE_LAST_FREE_TID);
180099d4c6d3SStefan Roese 	if (tid < 0)
180199d4c6d3SStefan Roese 		return tid;
180299d4c6d3SStefan Roese 
180399d4c6d3SStefan Roese 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
180499d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
180599d4c6d3SStefan Roese 	pe.index = tid;
180699d4c6d3SStefan Roese 
180799d4c6d3SStefan Roese 	mvpp2_prs_match_etype(&pe, 0, PROT_IP);
180899d4c6d3SStefan Roese 	mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
180999d4c6d3SStefan Roese 				     MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
181099d4c6d3SStefan Roese 				     MVPP2_PRS_IPV4_HEAD_MASK |
181199d4c6d3SStefan Roese 				     MVPP2_PRS_IPV4_IHL_MASK);
181299d4c6d3SStefan Roese 
181399d4c6d3SStefan Roese 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
181499d4c6d3SStefan Roese 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
181599d4c6d3SStefan Roese 				 MVPP2_PRS_RI_L3_PROTO_MASK);
181699d4c6d3SStefan Roese 	/* Skip eth_type + 4 bytes of IP header */
181799d4c6d3SStefan Roese 	mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
181899d4c6d3SStefan Roese 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
181999d4c6d3SStefan Roese 	/* Set L3 offset */
182099d4c6d3SStefan Roese 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
182199d4c6d3SStefan Roese 				  MVPP2_ETH_TYPE_LEN,
182299d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
182399d4c6d3SStefan Roese 
182499d4c6d3SStefan Roese 	/* Update shadow table and hw entry */
182599d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
182699d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
182799d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].finish = false;
182899d4c6d3SStefan Roese 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
182999d4c6d3SStefan Roese 				MVPP2_PRS_RI_L3_PROTO_MASK);
183099d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
183199d4c6d3SStefan Roese 
183299d4c6d3SStefan Roese 	/* Ethertype: IPv4 with options */
183399d4c6d3SStefan Roese 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
183499d4c6d3SStefan Roese 					MVPP2_PE_LAST_FREE_TID);
183599d4c6d3SStefan Roese 	if (tid < 0)
183699d4c6d3SStefan Roese 		return tid;
183799d4c6d3SStefan Roese 
183899d4c6d3SStefan Roese 	pe.index = tid;
183999d4c6d3SStefan Roese 
184099d4c6d3SStefan Roese 	/* Clear tcam data before updating */
184199d4c6d3SStefan Roese 	pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
184299d4c6d3SStefan Roese 	pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
184399d4c6d3SStefan Roese 
184499d4c6d3SStefan Roese 	mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
184599d4c6d3SStefan Roese 				     MVPP2_PRS_IPV4_HEAD,
184699d4c6d3SStefan Roese 				     MVPP2_PRS_IPV4_HEAD_MASK);
184799d4c6d3SStefan Roese 
184899d4c6d3SStefan Roese 	/* Clear ri before updating */
184999d4c6d3SStefan Roese 	pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
185099d4c6d3SStefan Roese 	pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
185199d4c6d3SStefan Roese 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
185299d4c6d3SStefan Roese 				 MVPP2_PRS_RI_L3_PROTO_MASK);
185399d4c6d3SStefan Roese 
185499d4c6d3SStefan Roese 	/* Update shadow table and hw entry */
185599d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
185699d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
185799d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].finish = false;
185899d4c6d3SStefan Roese 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
185999d4c6d3SStefan Roese 				MVPP2_PRS_RI_L3_PROTO_MASK);
186099d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
186199d4c6d3SStefan Roese 
186299d4c6d3SStefan Roese 	/* Ethertype: IPv6 without options */
186399d4c6d3SStefan Roese 	tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
186499d4c6d3SStefan Roese 					MVPP2_PE_LAST_FREE_TID);
186599d4c6d3SStefan Roese 	if (tid < 0)
186699d4c6d3SStefan Roese 		return tid;
186799d4c6d3SStefan Roese 
186899d4c6d3SStefan Roese 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
186999d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
187099d4c6d3SStefan Roese 	pe.index = tid;
187199d4c6d3SStefan Roese 
187299d4c6d3SStefan Roese 	mvpp2_prs_match_etype(&pe, 0, PROT_IPV6);
187399d4c6d3SStefan Roese 
187499d4c6d3SStefan Roese 	/* Skip DIP of IPV6 header */
187599d4c6d3SStefan Roese 	mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
187699d4c6d3SStefan Roese 				 MVPP2_MAX_L3_ADDR_SIZE,
187799d4c6d3SStefan Roese 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
187899d4c6d3SStefan Roese 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
187999d4c6d3SStefan Roese 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
188099d4c6d3SStefan Roese 				 MVPP2_PRS_RI_L3_PROTO_MASK);
188199d4c6d3SStefan Roese 	/* Set L3 offset */
188299d4c6d3SStefan Roese 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
188399d4c6d3SStefan Roese 				  MVPP2_ETH_TYPE_LEN,
188499d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
188599d4c6d3SStefan Roese 
188699d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
188799d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
188899d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].finish = false;
188999d4c6d3SStefan Roese 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
189099d4c6d3SStefan Roese 				MVPP2_PRS_RI_L3_PROTO_MASK);
189199d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
189299d4c6d3SStefan Roese 
189399d4c6d3SStefan Roese 	/* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
189499d4c6d3SStefan Roese 	memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
189599d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
189699d4c6d3SStefan Roese 	pe.index = MVPP2_PE_ETH_TYPE_UN;
189799d4c6d3SStefan Roese 
189899d4c6d3SStefan Roese 	/* Unmask all ports */
189999d4c6d3SStefan Roese 	mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
190099d4c6d3SStefan Roese 
190199d4c6d3SStefan Roese 	/* Generate flow in the next iteration*/
190299d4c6d3SStefan Roese 	mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
190399d4c6d3SStefan Roese 	mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
190499d4c6d3SStefan Roese 	mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
190599d4c6d3SStefan Roese 				 MVPP2_PRS_RI_L3_PROTO_MASK);
190699d4c6d3SStefan Roese 	/* Set L3 offset even it's unknown L3 */
190799d4c6d3SStefan Roese 	mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
190899d4c6d3SStefan Roese 				  MVPP2_ETH_TYPE_LEN,
190999d4c6d3SStefan Roese 				  MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
191099d4c6d3SStefan Roese 
191199d4c6d3SStefan Roese 	/* Update shadow table and hw entry */
191299d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
191399d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
191499d4c6d3SStefan Roese 	priv->prs_shadow[pe.index].finish = true;
191599d4c6d3SStefan Roese 	mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
191699d4c6d3SStefan Roese 				MVPP2_PRS_RI_L3_PROTO_MASK);
191799d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, &pe);
191899d4c6d3SStefan Roese 
191999d4c6d3SStefan Roese 	return 0;
192099d4c6d3SStefan Roese }
192199d4c6d3SStefan Roese 
192299d4c6d3SStefan Roese /* Parser default initialization */
192399d4c6d3SStefan Roese static int mvpp2_prs_default_init(struct udevice *dev,
192499d4c6d3SStefan Roese 				  struct mvpp2 *priv)
192599d4c6d3SStefan Roese {
192699d4c6d3SStefan Roese 	int err, index, i;
192799d4c6d3SStefan Roese 
192899d4c6d3SStefan Roese 	/* Enable tcam table */
192999d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
193099d4c6d3SStefan Roese 
193199d4c6d3SStefan Roese 	/* Clear all tcam and sram entries */
193299d4c6d3SStefan Roese 	for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
193399d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
193499d4c6d3SStefan Roese 		for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
193599d4c6d3SStefan Roese 			mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
193699d4c6d3SStefan Roese 
193799d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
193899d4c6d3SStefan Roese 		for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
193999d4c6d3SStefan Roese 			mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
194099d4c6d3SStefan Roese 	}
194199d4c6d3SStefan Roese 
194299d4c6d3SStefan Roese 	/* Invalidate all tcam entries */
194399d4c6d3SStefan Roese 	for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
194499d4c6d3SStefan Roese 		mvpp2_prs_hw_inv(priv, index);
194599d4c6d3SStefan Roese 
194699d4c6d3SStefan Roese 	priv->prs_shadow = devm_kcalloc(dev, MVPP2_PRS_TCAM_SRAM_SIZE,
194799d4c6d3SStefan Roese 					sizeof(struct mvpp2_prs_shadow),
194899d4c6d3SStefan Roese 					GFP_KERNEL);
194999d4c6d3SStefan Roese 	if (!priv->prs_shadow)
195099d4c6d3SStefan Roese 		return -ENOMEM;
195199d4c6d3SStefan Roese 
195299d4c6d3SStefan Roese 	/* Always start from lookup = 0 */
195399d4c6d3SStefan Roese 	for (index = 0; index < MVPP2_MAX_PORTS; index++)
195499d4c6d3SStefan Roese 		mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
195599d4c6d3SStefan Roese 				       MVPP2_PRS_PORT_LU_MAX, 0);
195699d4c6d3SStefan Roese 
195799d4c6d3SStefan Roese 	mvpp2_prs_def_flow_init(priv);
195899d4c6d3SStefan Roese 
195999d4c6d3SStefan Roese 	mvpp2_prs_mh_init(priv);
196099d4c6d3SStefan Roese 
196199d4c6d3SStefan Roese 	mvpp2_prs_mac_init(priv);
196299d4c6d3SStefan Roese 
196399d4c6d3SStefan Roese 	err = mvpp2_prs_etype_init(priv);
196499d4c6d3SStefan Roese 	if (err)
196599d4c6d3SStefan Roese 		return err;
196699d4c6d3SStefan Roese 
196799d4c6d3SStefan Roese 	return 0;
196899d4c6d3SStefan Roese }
196999d4c6d3SStefan Roese 
197099d4c6d3SStefan Roese /* Compare MAC DA with tcam entry data */
197199d4c6d3SStefan Roese static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
197299d4c6d3SStefan Roese 				       const u8 *da, unsigned char *mask)
197399d4c6d3SStefan Roese {
197499d4c6d3SStefan Roese 	unsigned char tcam_byte, tcam_mask;
197599d4c6d3SStefan Roese 	int index;
197699d4c6d3SStefan Roese 
197799d4c6d3SStefan Roese 	for (index = 0; index < ETH_ALEN; index++) {
197899d4c6d3SStefan Roese 		mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
197999d4c6d3SStefan Roese 		if (tcam_mask != mask[index])
198099d4c6d3SStefan Roese 			return false;
198199d4c6d3SStefan Roese 
198299d4c6d3SStefan Roese 		if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
198399d4c6d3SStefan Roese 			return false;
198499d4c6d3SStefan Roese 	}
198599d4c6d3SStefan Roese 
198699d4c6d3SStefan Roese 	return true;
198799d4c6d3SStefan Roese }
198899d4c6d3SStefan Roese 
198999d4c6d3SStefan Roese /* Find tcam entry with matched pair <MAC DA, port> */
199099d4c6d3SStefan Roese static struct mvpp2_prs_entry *
199199d4c6d3SStefan Roese mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
199299d4c6d3SStefan Roese 			    unsigned char *mask, int udf_type)
199399d4c6d3SStefan Roese {
199499d4c6d3SStefan Roese 	struct mvpp2_prs_entry *pe;
199599d4c6d3SStefan Roese 	int tid;
199699d4c6d3SStefan Roese 
199799d4c6d3SStefan Roese 	pe = kzalloc(sizeof(*pe), GFP_KERNEL);
199899d4c6d3SStefan Roese 	if (!pe)
199999d4c6d3SStefan Roese 		return NULL;
200099d4c6d3SStefan Roese 	mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
200199d4c6d3SStefan Roese 
200299d4c6d3SStefan Roese 	/* Go through the all entires with MVPP2_PRS_LU_MAC */
200399d4c6d3SStefan Roese 	for (tid = MVPP2_PE_FIRST_FREE_TID;
200499d4c6d3SStefan Roese 	     tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
200599d4c6d3SStefan Roese 		unsigned int entry_pmap;
200699d4c6d3SStefan Roese 
200799d4c6d3SStefan Roese 		if (!priv->prs_shadow[tid].valid ||
200899d4c6d3SStefan Roese 		    (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
200999d4c6d3SStefan Roese 		    (priv->prs_shadow[tid].udf != udf_type))
201099d4c6d3SStefan Roese 			continue;
201199d4c6d3SStefan Roese 
201299d4c6d3SStefan Roese 		pe->index = tid;
201399d4c6d3SStefan Roese 		mvpp2_prs_hw_read(priv, pe);
201499d4c6d3SStefan Roese 		entry_pmap = mvpp2_prs_tcam_port_map_get(pe);
201599d4c6d3SStefan Roese 
201699d4c6d3SStefan Roese 		if (mvpp2_prs_mac_range_equals(pe, da, mask) &&
201799d4c6d3SStefan Roese 		    entry_pmap == pmap)
201899d4c6d3SStefan Roese 			return pe;
201999d4c6d3SStefan Roese 	}
202099d4c6d3SStefan Roese 	kfree(pe);
202199d4c6d3SStefan Roese 
202299d4c6d3SStefan Roese 	return NULL;
202399d4c6d3SStefan Roese }
202499d4c6d3SStefan Roese 
202599d4c6d3SStefan Roese /* Update parser's mac da entry */
202699d4c6d3SStefan Roese static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port,
202799d4c6d3SStefan Roese 				   const u8 *da, bool add)
202899d4c6d3SStefan Roese {
202999d4c6d3SStefan Roese 	struct mvpp2_prs_entry *pe;
203099d4c6d3SStefan Roese 	unsigned int pmap, len, ri;
203199d4c6d3SStefan Roese 	unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
203299d4c6d3SStefan Roese 	int tid;
203399d4c6d3SStefan Roese 
203499d4c6d3SStefan Roese 	/* Scan TCAM and see if entry with this <MAC DA, port> already exist */
203599d4c6d3SStefan Roese 	pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask,
203699d4c6d3SStefan Roese 					 MVPP2_PRS_UDF_MAC_DEF);
203799d4c6d3SStefan Roese 
203899d4c6d3SStefan Roese 	/* No such entry */
203999d4c6d3SStefan Roese 	if (!pe) {
204099d4c6d3SStefan Roese 		if (!add)
204199d4c6d3SStefan Roese 			return 0;
204299d4c6d3SStefan Roese 
204399d4c6d3SStefan Roese 		/* Create new TCAM entry */
204499d4c6d3SStefan Roese 		/* Find first range mac entry*/
204599d4c6d3SStefan Roese 		for (tid = MVPP2_PE_FIRST_FREE_TID;
204699d4c6d3SStefan Roese 		     tid <= MVPP2_PE_LAST_FREE_TID; tid++)
204799d4c6d3SStefan Roese 			if (priv->prs_shadow[tid].valid &&
204899d4c6d3SStefan Roese 			    (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) &&
204999d4c6d3SStefan Roese 			    (priv->prs_shadow[tid].udf ==
205099d4c6d3SStefan Roese 						       MVPP2_PRS_UDF_MAC_RANGE))
205199d4c6d3SStefan Roese 				break;
205299d4c6d3SStefan Roese 
205399d4c6d3SStefan Roese 		/* Go through the all entries from first to last */
205499d4c6d3SStefan Roese 		tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
205599d4c6d3SStefan Roese 						tid - 1);
205699d4c6d3SStefan Roese 		if (tid < 0)
205799d4c6d3SStefan Roese 			return tid;
205899d4c6d3SStefan Roese 
205999d4c6d3SStefan Roese 		pe = kzalloc(sizeof(*pe), GFP_KERNEL);
206099d4c6d3SStefan Roese 		if (!pe)
206199d4c6d3SStefan Roese 			return -1;
206299d4c6d3SStefan Roese 		mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
206399d4c6d3SStefan Roese 		pe->index = tid;
206499d4c6d3SStefan Roese 
206599d4c6d3SStefan Roese 		/* Mask all ports */
206699d4c6d3SStefan Roese 		mvpp2_prs_tcam_port_map_set(pe, 0);
206799d4c6d3SStefan Roese 	}
206899d4c6d3SStefan Roese 
206999d4c6d3SStefan Roese 	/* Update port mask */
207099d4c6d3SStefan Roese 	mvpp2_prs_tcam_port_set(pe, port, add);
207199d4c6d3SStefan Roese 
207299d4c6d3SStefan Roese 	/* Invalidate the entry if no ports are left enabled */
207399d4c6d3SStefan Roese 	pmap = mvpp2_prs_tcam_port_map_get(pe);
207499d4c6d3SStefan Roese 	if (pmap == 0) {
207599d4c6d3SStefan Roese 		if (add) {
207699d4c6d3SStefan Roese 			kfree(pe);
207799d4c6d3SStefan Roese 			return -1;
207899d4c6d3SStefan Roese 		}
207999d4c6d3SStefan Roese 		mvpp2_prs_hw_inv(priv, pe->index);
208099d4c6d3SStefan Roese 		priv->prs_shadow[pe->index].valid = false;
208199d4c6d3SStefan Roese 		kfree(pe);
208299d4c6d3SStefan Roese 		return 0;
208399d4c6d3SStefan Roese 	}
208499d4c6d3SStefan Roese 
208599d4c6d3SStefan Roese 	/* Continue - set next lookup */
208699d4c6d3SStefan Roese 	mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA);
208799d4c6d3SStefan Roese 
208899d4c6d3SStefan Roese 	/* Set match on DA */
208999d4c6d3SStefan Roese 	len = ETH_ALEN;
209099d4c6d3SStefan Roese 	while (len--)
209199d4c6d3SStefan Roese 		mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff);
209299d4c6d3SStefan Roese 
209399d4c6d3SStefan Roese 	/* Set result info bits */
209499d4c6d3SStefan Roese 	ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK;
209599d4c6d3SStefan Roese 
209699d4c6d3SStefan Roese 	mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
209799d4c6d3SStefan Roese 				 MVPP2_PRS_RI_MAC_ME_MASK);
209899d4c6d3SStefan Roese 	mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
209999d4c6d3SStefan Roese 				MVPP2_PRS_RI_MAC_ME_MASK);
210099d4c6d3SStefan Roese 
210199d4c6d3SStefan Roese 	/* Shift to ethertype */
210299d4c6d3SStefan Roese 	mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN,
210399d4c6d3SStefan Roese 				 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
210499d4c6d3SStefan Roese 
210599d4c6d3SStefan Roese 	/* Update shadow table and hw entry */
210699d4c6d3SStefan Roese 	priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF;
210799d4c6d3SStefan Roese 	mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC);
210899d4c6d3SStefan Roese 	mvpp2_prs_hw_write(priv, pe);
210999d4c6d3SStefan Roese 
211099d4c6d3SStefan Roese 	kfree(pe);
211199d4c6d3SStefan Roese 
211299d4c6d3SStefan Roese 	return 0;
211399d4c6d3SStefan Roese }
211499d4c6d3SStefan Roese 
211599d4c6d3SStefan Roese static int mvpp2_prs_update_mac_da(struct mvpp2_port *port, const u8 *da)
211699d4c6d3SStefan Roese {
211799d4c6d3SStefan Roese 	int err;
211899d4c6d3SStefan Roese 
211999d4c6d3SStefan Roese 	/* Remove old parser entry */
212099d4c6d3SStefan Roese 	err = mvpp2_prs_mac_da_accept(port->priv, port->id, port->dev_addr,
212199d4c6d3SStefan Roese 				      false);
212299d4c6d3SStefan Roese 	if (err)
212399d4c6d3SStefan Roese 		return err;
212499d4c6d3SStefan Roese 
212599d4c6d3SStefan Roese 	/* Add new parser entry */
212699d4c6d3SStefan Roese 	err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true);
212799d4c6d3SStefan Roese 	if (err)
212899d4c6d3SStefan Roese 		return err;
212999d4c6d3SStefan Roese 
213099d4c6d3SStefan Roese 	/* Set addr in the device */
213199d4c6d3SStefan Roese 	memcpy(port->dev_addr, da, ETH_ALEN);
213299d4c6d3SStefan Roese 
213399d4c6d3SStefan Roese 	return 0;
213499d4c6d3SStefan Roese }
213599d4c6d3SStefan Roese 
213699d4c6d3SStefan Roese /* Set prs flow for the port */
213799d4c6d3SStefan Roese static int mvpp2_prs_def_flow(struct mvpp2_port *port)
213899d4c6d3SStefan Roese {
213999d4c6d3SStefan Roese 	struct mvpp2_prs_entry *pe;
214099d4c6d3SStefan Roese 	int tid;
214199d4c6d3SStefan Roese 
214299d4c6d3SStefan Roese 	pe = mvpp2_prs_flow_find(port->priv, port->id);
214399d4c6d3SStefan Roese 
214499d4c6d3SStefan Roese 	/* Such entry not exist */
214599d4c6d3SStefan Roese 	if (!pe) {
214699d4c6d3SStefan Roese 		/* Go through the all entires from last to first */
214799d4c6d3SStefan Roese 		tid = mvpp2_prs_tcam_first_free(port->priv,
214899d4c6d3SStefan Roese 						MVPP2_PE_LAST_FREE_TID,
214999d4c6d3SStefan Roese 					       MVPP2_PE_FIRST_FREE_TID);
215099d4c6d3SStefan Roese 		if (tid < 0)
215199d4c6d3SStefan Roese 			return tid;
215299d4c6d3SStefan Roese 
215399d4c6d3SStefan Roese 		pe = kzalloc(sizeof(*pe), GFP_KERNEL);
215499d4c6d3SStefan Roese 		if (!pe)
215599d4c6d3SStefan Roese 			return -ENOMEM;
215699d4c6d3SStefan Roese 
215799d4c6d3SStefan Roese 		mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
215899d4c6d3SStefan Roese 		pe->index = tid;
215999d4c6d3SStefan Roese 
216099d4c6d3SStefan Roese 		/* Set flow ID*/
216199d4c6d3SStefan Roese 		mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
216299d4c6d3SStefan Roese 		mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
216399d4c6d3SStefan Roese 
216499d4c6d3SStefan Roese 		/* Update shadow table */
216599d4c6d3SStefan Roese 		mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS);
216699d4c6d3SStefan Roese 	}
216799d4c6d3SStefan Roese 
216899d4c6d3SStefan Roese 	mvpp2_prs_tcam_port_map_set(pe, (1 << port->id));
216999d4c6d3SStefan Roese 	mvpp2_prs_hw_write(port->priv, pe);
217099d4c6d3SStefan Roese 	kfree(pe);
217199d4c6d3SStefan Roese 
217299d4c6d3SStefan Roese 	return 0;
217399d4c6d3SStefan Roese }
217499d4c6d3SStefan Roese 
217599d4c6d3SStefan Roese /* Classifier configuration routines */
217699d4c6d3SStefan Roese 
217799d4c6d3SStefan Roese /* Update classification flow table registers */
217899d4c6d3SStefan Roese static void mvpp2_cls_flow_write(struct mvpp2 *priv,
217999d4c6d3SStefan Roese 				 struct mvpp2_cls_flow_entry *fe)
218099d4c6d3SStefan Roese {
218199d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
218299d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG,  fe->data[0]);
218399d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG,  fe->data[1]);
218499d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG,  fe->data[2]);
218599d4c6d3SStefan Roese }
218699d4c6d3SStefan Roese 
218799d4c6d3SStefan Roese /* Update classification lookup table register */
218899d4c6d3SStefan Roese static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
218999d4c6d3SStefan Roese 				   struct mvpp2_cls_lookup_entry *le)
219099d4c6d3SStefan Roese {
219199d4c6d3SStefan Roese 	u32 val;
219299d4c6d3SStefan Roese 
219399d4c6d3SStefan Roese 	val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
219499d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
219599d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
219699d4c6d3SStefan Roese }
219799d4c6d3SStefan Roese 
219899d4c6d3SStefan Roese /* Classifier default initialization */
219999d4c6d3SStefan Roese static void mvpp2_cls_init(struct mvpp2 *priv)
220099d4c6d3SStefan Roese {
220199d4c6d3SStefan Roese 	struct mvpp2_cls_lookup_entry le;
220299d4c6d3SStefan Roese 	struct mvpp2_cls_flow_entry fe;
220399d4c6d3SStefan Roese 	int index;
220499d4c6d3SStefan Roese 
220599d4c6d3SStefan Roese 	/* Enable classifier */
220699d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
220799d4c6d3SStefan Roese 
220899d4c6d3SStefan Roese 	/* Clear classifier flow table */
220999d4c6d3SStefan Roese 	memset(&fe.data, 0, MVPP2_CLS_FLOWS_TBL_DATA_WORDS);
221099d4c6d3SStefan Roese 	for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
221199d4c6d3SStefan Roese 		fe.index = index;
221299d4c6d3SStefan Roese 		mvpp2_cls_flow_write(priv, &fe);
221399d4c6d3SStefan Roese 	}
221499d4c6d3SStefan Roese 
221599d4c6d3SStefan Roese 	/* Clear classifier lookup table */
221699d4c6d3SStefan Roese 	le.data = 0;
221799d4c6d3SStefan Roese 	for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
221899d4c6d3SStefan Roese 		le.lkpid = index;
221999d4c6d3SStefan Roese 		le.way = 0;
222099d4c6d3SStefan Roese 		mvpp2_cls_lookup_write(priv, &le);
222199d4c6d3SStefan Roese 
222299d4c6d3SStefan Roese 		le.way = 1;
222399d4c6d3SStefan Roese 		mvpp2_cls_lookup_write(priv, &le);
222499d4c6d3SStefan Roese 	}
222599d4c6d3SStefan Roese }
222699d4c6d3SStefan Roese 
222799d4c6d3SStefan Roese static void mvpp2_cls_port_config(struct mvpp2_port *port)
222899d4c6d3SStefan Roese {
222999d4c6d3SStefan Roese 	struct mvpp2_cls_lookup_entry le;
223099d4c6d3SStefan Roese 	u32 val;
223199d4c6d3SStefan Roese 
223299d4c6d3SStefan Roese 	/* Set way for the port */
223399d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
223499d4c6d3SStefan Roese 	val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
223599d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
223699d4c6d3SStefan Roese 
223799d4c6d3SStefan Roese 	/* Pick the entry to be accessed in lookup ID decoding table
223899d4c6d3SStefan Roese 	 * according to the way and lkpid.
223999d4c6d3SStefan Roese 	 */
224099d4c6d3SStefan Roese 	le.lkpid = port->id;
224199d4c6d3SStefan Roese 	le.way = 0;
224299d4c6d3SStefan Roese 	le.data = 0;
224399d4c6d3SStefan Roese 
224499d4c6d3SStefan Roese 	/* Set initial CPU queue for receiving packets */
224599d4c6d3SStefan Roese 	le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
224699d4c6d3SStefan Roese 	le.data |= port->first_rxq;
224799d4c6d3SStefan Roese 
224899d4c6d3SStefan Roese 	/* Disable classification engines */
224999d4c6d3SStefan Roese 	le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
225099d4c6d3SStefan Roese 
225199d4c6d3SStefan Roese 	/* Update lookup ID table entry */
225299d4c6d3SStefan Roese 	mvpp2_cls_lookup_write(port->priv, &le);
225399d4c6d3SStefan Roese }
225499d4c6d3SStefan Roese 
225599d4c6d3SStefan Roese /* Set CPU queue number for oversize packets */
225699d4c6d3SStefan Roese static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
225799d4c6d3SStefan Roese {
225899d4c6d3SStefan Roese 	u32 val;
225999d4c6d3SStefan Roese 
226099d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
226199d4c6d3SStefan Roese 		    port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
226299d4c6d3SStefan Roese 
226399d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
226499d4c6d3SStefan Roese 		    (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
226599d4c6d3SStefan Roese 
226699d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
226799d4c6d3SStefan Roese 	val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
226899d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
226999d4c6d3SStefan Roese }
227099d4c6d3SStefan Roese 
227199d4c6d3SStefan Roese /* Buffer Manager configuration routines */
227299d4c6d3SStefan Roese 
227399d4c6d3SStefan Roese /* Create pool */
227499d4c6d3SStefan Roese static int mvpp2_bm_pool_create(struct udevice *dev,
227599d4c6d3SStefan Roese 				struct mvpp2 *priv,
227699d4c6d3SStefan Roese 				struct mvpp2_bm_pool *bm_pool, int size)
227799d4c6d3SStefan Roese {
227899d4c6d3SStefan Roese 	u32 val;
227999d4c6d3SStefan Roese 
228099d4c6d3SStefan Roese 	bm_pool->virt_addr = buffer_loc.bm_pool[bm_pool->id];
22814dae32e6SThomas Petazzoni 	bm_pool->dma_addr = (dma_addr_t)buffer_loc.bm_pool[bm_pool->id];
228299d4c6d3SStefan Roese 	if (!bm_pool->virt_addr)
228399d4c6d3SStefan Roese 		return -ENOMEM;
228499d4c6d3SStefan Roese 
2285d1d075a5SThomas Petazzoni 	if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
2286d1d075a5SThomas Petazzoni 			MVPP2_BM_POOL_PTR_ALIGN)) {
228799d4c6d3SStefan Roese 		dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
228899d4c6d3SStefan Roese 			bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
228999d4c6d3SStefan Roese 		return -ENOMEM;
229099d4c6d3SStefan Roese 	}
229199d4c6d3SStefan Roese 
229299d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
22934dae32e6SThomas Petazzoni 		    bm_pool->dma_addr);
229499d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
229599d4c6d3SStefan Roese 
229699d4c6d3SStefan Roese 	val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
229799d4c6d3SStefan Roese 	val |= MVPP2_BM_START_MASK;
229899d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
229999d4c6d3SStefan Roese 
230099d4c6d3SStefan Roese 	bm_pool->type = MVPP2_BM_FREE;
230199d4c6d3SStefan Roese 	bm_pool->size = size;
230299d4c6d3SStefan Roese 	bm_pool->pkt_size = 0;
230399d4c6d3SStefan Roese 	bm_pool->buf_num = 0;
230499d4c6d3SStefan Roese 
230599d4c6d3SStefan Roese 	return 0;
230699d4c6d3SStefan Roese }
230799d4c6d3SStefan Roese 
230899d4c6d3SStefan Roese /* Set pool buffer size */
230999d4c6d3SStefan Roese static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
231099d4c6d3SStefan Roese 				      struct mvpp2_bm_pool *bm_pool,
231199d4c6d3SStefan Roese 				      int buf_size)
231299d4c6d3SStefan Roese {
231399d4c6d3SStefan Roese 	u32 val;
231499d4c6d3SStefan Roese 
231599d4c6d3SStefan Roese 	bm_pool->buf_size = buf_size;
231699d4c6d3SStefan Roese 
231799d4c6d3SStefan Roese 	val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
231899d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
231999d4c6d3SStefan Roese }
232099d4c6d3SStefan Roese 
232199d4c6d3SStefan Roese /* Free all buffers from the pool */
232299d4c6d3SStefan Roese static void mvpp2_bm_bufs_free(struct udevice *dev, struct mvpp2 *priv,
232399d4c6d3SStefan Roese 			       struct mvpp2_bm_pool *bm_pool)
232499d4c6d3SStefan Roese {
232599d4c6d3SStefan Roese 	bm_pool->buf_num = 0;
232699d4c6d3SStefan Roese }
232799d4c6d3SStefan Roese 
232899d4c6d3SStefan Roese /* Cleanup pool */
232999d4c6d3SStefan Roese static int mvpp2_bm_pool_destroy(struct udevice *dev,
233099d4c6d3SStefan Roese 				 struct mvpp2 *priv,
233199d4c6d3SStefan Roese 				 struct mvpp2_bm_pool *bm_pool)
233299d4c6d3SStefan Roese {
233399d4c6d3SStefan Roese 	u32 val;
233499d4c6d3SStefan Roese 
233599d4c6d3SStefan Roese 	mvpp2_bm_bufs_free(dev, priv, bm_pool);
233699d4c6d3SStefan Roese 	if (bm_pool->buf_num) {
233799d4c6d3SStefan Roese 		dev_err(dev, "cannot free all buffers in pool %d\n", bm_pool->id);
233899d4c6d3SStefan Roese 		return 0;
233999d4c6d3SStefan Roese 	}
234099d4c6d3SStefan Roese 
234199d4c6d3SStefan Roese 	val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
234299d4c6d3SStefan Roese 	val |= MVPP2_BM_STOP_MASK;
234399d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
234499d4c6d3SStefan Roese 
234599d4c6d3SStefan Roese 	return 0;
234699d4c6d3SStefan Roese }
234799d4c6d3SStefan Roese 
234899d4c6d3SStefan Roese static int mvpp2_bm_pools_init(struct udevice *dev,
234999d4c6d3SStefan Roese 			       struct mvpp2 *priv)
235099d4c6d3SStefan Roese {
235199d4c6d3SStefan Roese 	int i, err, size;
235299d4c6d3SStefan Roese 	struct mvpp2_bm_pool *bm_pool;
235399d4c6d3SStefan Roese 
235499d4c6d3SStefan Roese 	/* Create all pools with maximum size */
235599d4c6d3SStefan Roese 	size = MVPP2_BM_POOL_SIZE_MAX;
235699d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
235799d4c6d3SStefan Roese 		bm_pool = &priv->bm_pools[i];
235899d4c6d3SStefan Roese 		bm_pool->id = i;
235999d4c6d3SStefan Roese 		err = mvpp2_bm_pool_create(dev, priv, bm_pool, size);
236099d4c6d3SStefan Roese 		if (err)
236199d4c6d3SStefan Roese 			goto err_unroll_pools;
236299d4c6d3SStefan Roese 		mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
236399d4c6d3SStefan Roese 	}
236499d4c6d3SStefan Roese 	return 0;
236599d4c6d3SStefan Roese 
236699d4c6d3SStefan Roese err_unroll_pools:
236799d4c6d3SStefan Roese 	dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
236899d4c6d3SStefan Roese 	for (i = i - 1; i >= 0; i--)
236999d4c6d3SStefan Roese 		mvpp2_bm_pool_destroy(dev, priv, &priv->bm_pools[i]);
237099d4c6d3SStefan Roese 	return err;
237199d4c6d3SStefan Roese }
237299d4c6d3SStefan Roese 
237399d4c6d3SStefan Roese static int mvpp2_bm_init(struct udevice *dev, struct mvpp2 *priv)
237499d4c6d3SStefan Roese {
237599d4c6d3SStefan Roese 	int i, err;
237699d4c6d3SStefan Roese 
237799d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
237899d4c6d3SStefan Roese 		/* Mask BM all interrupts */
237999d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
238099d4c6d3SStefan Roese 		/* Clear BM cause register */
238199d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
238299d4c6d3SStefan Roese 	}
238399d4c6d3SStefan Roese 
238499d4c6d3SStefan Roese 	/* Allocate and initialize BM pools */
238599d4c6d3SStefan Roese 	priv->bm_pools = devm_kcalloc(dev, MVPP2_BM_POOLS_NUM,
238699d4c6d3SStefan Roese 				     sizeof(struct mvpp2_bm_pool), GFP_KERNEL);
238799d4c6d3SStefan Roese 	if (!priv->bm_pools)
238899d4c6d3SStefan Roese 		return -ENOMEM;
238999d4c6d3SStefan Roese 
239099d4c6d3SStefan Roese 	err = mvpp2_bm_pools_init(dev, priv);
239199d4c6d3SStefan Roese 	if (err < 0)
239299d4c6d3SStefan Roese 		return err;
239399d4c6d3SStefan Roese 	return 0;
239499d4c6d3SStefan Roese }
239599d4c6d3SStefan Roese 
239699d4c6d3SStefan Roese /* Attach long pool to rxq */
239799d4c6d3SStefan Roese static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
239899d4c6d3SStefan Roese 				    int lrxq, int long_pool)
239999d4c6d3SStefan Roese {
240099d4c6d3SStefan Roese 	u32 val;
240199d4c6d3SStefan Roese 	int prxq;
240299d4c6d3SStefan Roese 
240399d4c6d3SStefan Roese 	/* Get queue physical ID */
240499d4c6d3SStefan Roese 	prxq = port->rxqs[lrxq]->id;
240599d4c6d3SStefan Roese 
240699d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
240799d4c6d3SStefan Roese 	val &= ~MVPP2_RXQ_POOL_LONG_MASK;
240899d4c6d3SStefan Roese 	val |= ((long_pool << MVPP2_RXQ_POOL_LONG_OFFS) &
240999d4c6d3SStefan Roese 		    MVPP2_RXQ_POOL_LONG_MASK);
241099d4c6d3SStefan Roese 
241199d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
241299d4c6d3SStefan Roese }
241399d4c6d3SStefan Roese 
241499d4c6d3SStefan Roese /* Set pool number in a BM cookie */
241599d4c6d3SStefan Roese static inline u32 mvpp2_bm_cookie_pool_set(u32 cookie, int pool)
241699d4c6d3SStefan Roese {
241799d4c6d3SStefan Roese 	u32 bm;
241899d4c6d3SStefan Roese 
241999d4c6d3SStefan Roese 	bm = cookie & ~(0xFF << MVPP2_BM_COOKIE_POOL_OFFS);
242099d4c6d3SStefan Roese 	bm |= ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS);
242199d4c6d3SStefan Roese 
242299d4c6d3SStefan Roese 	return bm;
242399d4c6d3SStefan Roese }
242499d4c6d3SStefan Roese 
242599d4c6d3SStefan Roese /* Get pool number from a BM cookie */
2426d1d075a5SThomas Petazzoni static inline int mvpp2_bm_cookie_pool_get(unsigned long cookie)
242799d4c6d3SStefan Roese {
242899d4c6d3SStefan Roese 	return (cookie >> MVPP2_BM_COOKIE_POOL_OFFS) & 0xFF;
242999d4c6d3SStefan Roese }
243099d4c6d3SStefan Roese 
243199d4c6d3SStefan Roese /* Release buffer to BM */
243299d4c6d3SStefan Roese static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
24334dae32e6SThomas Petazzoni 				     dma_addr_t buf_dma_addr,
2434cd9ee192SThomas Petazzoni 				     unsigned long buf_phys_addr)
243599d4c6d3SStefan Roese {
2436cd9ee192SThomas Petazzoni 	/* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
2437cd9ee192SThomas Petazzoni 	 * returned in the "cookie" field of the RX
2438cd9ee192SThomas Petazzoni 	 * descriptor. Instead of storing the virtual address, we
2439cd9ee192SThomas Petazzoni 	 * store the physical address
2440cd9ee192SThomas Petazzoni 	 */
2441cd9ee192SThomas Petazzoni 	mvpp2_write(port->priv, MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
24424dae32e6SThomas Petazzoni 	mvpp2_write(port->priv, MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
244399d4c6d3SStefan Roese }
244499d4c6d3SStefan Roese 
244599d4c6d3SStefan Roese /* Refill BM pool */
244699d4c6d3SStefan Roese static void mvpp2_pool_refill(struct mvpp2_port *port, u32 bm,
24474dae32e6SThomas Petazzoni 			      dma_addr_t dma_addr,
2448cd9ee192SThomas Petazzoni 			      phys_addr_t phys_addr)
244999d4c6d3SStefan Roese {
245099d4c6d3SStefan Roese 	int pool = mvpp2_bm_cookie_pool_get(bm);
245199d4c6d3SStefan Roese 
2452cd9ee192SThomas Petazzoni 	mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
245399d4c6d3SStefan Roese }
245499d4c6d3SStefan Roese 
245599d4c6d3SStefan Roese /* Allocate buffers for the pool */
245699d4c6d3SStefan Roese static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
245799d4c6d3SStefan Roese 			     struct mvpp2_bm_pool *bm_pool, int buf_num)
245899d4c6d3SStefan Roese {
245999d4c6d3SStefan Roese 	int i;
246099d4c6d3SStefan Roese 
246199d4c6d3SStefan Roese 	if (buf_num < 0 ||
246299d4c6d3SStefan Roese 	    (buf_num + bm_pool->buf_num > bm_pool->size)) {
246399d4c6d3SStefan Roese 		netdev_err(port->dev,
246499d4c6d3SStefan Roese 			   "cannot allocate %d buffers for pool %d\n",
246599d4c6d3SStefan Roese 			   buf_num, bm_pool->id);
246699d4c6d3SStefan Roese 		return 0;
246799d4c6d3SStefan Roese 	}
246899d4c6d3SStefan Roese 
246999d4c6d3SStefan Roese 	for (i = 0; i < buf_num; i++) {
2470f1060f0dSThomas Petazzoni 		mvpp2_bm_pool_put(port, bm_pool->id,
2471d1d075a5SThomas Petazzoni 				  (dma_addr_t)buffer_loc.rx_buffer[i],
2472d1d075a5SThomas Petazzoni 				  (unsigned long)buffer_loc.rx_buffer[i]);
2473f1060f0dSThomas Petazzoni 
247499d4c6d3SStefan Roese 	}
247599d4c6d3SStefan Roese 
247699d4c6d3SStefan Roese 	/* Update BM driver with number of buffers added to pool */
247799d4c6d3SStefan Roese 	bm_pool->buf_num += i;
247899d4c6d3SStefan Roese 	bm_pool->in_use_thresh = bm_pool->buf_num / 4;
247999d4c6d3SStefan Roese 
248099d4c6d3SStefan Roese 	return i;
248199d4c6d3SStefan Roese }
248299d4c6d3SStefan Roese 
248399d4c6d3SStefan Roese /* Notify the driver that BM pool is being used as specific type and return the
248499d4c6d3SStefan Roese  * pool pointer on success
248599d4c6d3SStefan Roese  */
248699d4c6d3SStefan Roese static struct mvpp2_bm_pool *
248799d4c6d3SStefan Roese mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type,
248899d4c6d3SStefan Roese 		  int pkt_size)
248999d4c6d3SStefan Roese {
249099d4c6d3SStefan Roese 	struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
249199d4c6d3SStefan Roese 	int num;
249299d4c6d3SStefan Roese 
249399d4c6d3SStefan Roese 	if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) {
249499d4c6d3SStefan Roese 		netdev_err(port->dev, "mixing pool types is forbidden\n");
249599d4c6d3SStefan Roese 		return NULL;
249699d4c6d3SStefan Roese 	}
249799d4c6d3SStefan Roese 
249899d4c6d3SStefan Roese 	if (new_pool->type == MVPP2_BM_FREE)
249999d4c6d3SStefan Roese 		new_pool->type = type;
250099d4c6d3SStefan Roese 
250199d4c6d3SStefan Roese 	/* Allocate buffers in case BM pool is used as long pool, but packet
250299d4c6d3SStefan Roese 	 * size doesn't match MTU or BM pool hasn't being used yet
250399d4c6d3SStefan Roese 	 */
250499d4c6d3SStefan Roese 	if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) ||
250599d4c6d3SStefan Roese 	    (new_pool->pkt_size == 0)) {
250699d4c6d3SStefan Roese 		int pkts_num;
250799d4c6d3SStefan Roese 
250899d4c6d3SStefan Roese 		/* Set default buffer number or free all the buffers in case
250999d4c6d3SStefan Roese 		 * the pool is not empty
251099d4c6d3SStefan Roese 		 */
251199d4c6d3SStefan Roese 		pkts_num = new_pool->buf_num;
251299d4c6d3SStefan Roese 		if (pkts_num == 0)
251399d4c6d3SStefan Roese 			pkts_num = type == MVPP2_BM_SWF_LONG ?
251499d4c6d3SStefan Roese 				   MVPP2_BM_LONG_BUF_NUM :
251599d4c6d3SStefan Roese 				   MVPP2_BM_SHORT_BUF_NUM;
251699d4c6d3SStefan Roese 		else
251799d4c6d3SStefan Roese 			mvpp2_bm_bufs_free(NULL,
251899d4c6d3SStefan Roese 					   port->priv, new_pool);
251999d4c6d3SStefan Roese 
252099d4c6d3SStefan Roese 		new_pool->pkt_size = pkt_size;
252199d4c6d3SStefan Roese 
252299d4c6d3SStefan Roese 		/* Allocate buffers for this pool */
252399d4c6d3SStefan Roese 		num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
252499d4c6d3SStefan Roese 		if (num != pkts_num) {
252599d4c6d3SStefan Roese 			dev_err(dev, "pool %d: %d of %d allocated\n",
252699d4c6d3SStefan Roese 				new_pool->id, num, pkts_num);
252799d4c6d3SStefan Roese 			return NULL;
252899d4c6d3SStefan Roese 		}
252999d4c6d3SStefan Roese 	}
253099d4c6d3SStefan Roese 
253199d4c6d3SStefan Roese 	mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
253299d4c6d3SStefan Roese 				  MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
253399d4c6d3SStefan Roese 
253499d4c6d3SStefan Roese 	return new_pool;
253599d4c6d3SStefan Roese }
253699d4c6d3SStefan Roese 
253799d4c6d3SStefan Roese /* Initialize pools for swf */
253899d4c6d3SStefan Roese static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
253999d4c6d3SStefan Roese {
254099d4c6d3SStefan Roese 	int rxq;
254199d4c6d3SStefan Roese 
254299d4c6d3SStefan Roese 	if (!port->pool_long) {
254399d4c6d3SStefan Roese 		port->pool_long =
254499d4c6d3SStefan Roese 		       mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id),
254599d4c6d3SStefan Roese 					 MVPP2_BM_SWF_LONG,
254699d4c6d3SStefan Roese 					 port->pkt_size);
254799d4c6d3SStefan Roese 		if (!port->pool_long)
254899d4c6d3SStefan Roese 			return -ENOMEM;
254999d4c6d3SStefan Roese 
255099d4c6d3SStefan Roese 		port->pool_long->port_map |= (1 << port->id);
255199d4c6d3SStefan Roese 
255299d4c6d3SStefan Roese 		for (rxq = 0; rxq < rxq_number; rxq++)
255399d4c6d3SStefan Roese 			mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
255499d4c6d3SStefan Roese 	}
255599d4c6d3SStefan Roese 
255699d4c6d3SStefan Roese 	return 0;
255799d4c6d3SStefan Roese }
255899d4c6d3SStefan Roese 
255999d4c6d3SStefan Roese /* Port configuration routines */
256099d4c6d3SStefan Roese 
256199d4c6d3SStefan Roese static void mvpp2_port_mii_set(struct mvpp2_port *port)
256299d4c6d3SStefan Roese {
256399d4c6d3SStefan Roese 	u32 val;
256499d4c6d3SStefan Roese 
256599d4c6d3SStefan Roese 	val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
256699d4c6d3SStefan Roese 
256799d4c6d3SStefan Roese 	switch (port->phy_interface) {
256899d4c6d3SStefan Roese 	case PHY_INTERFACE_MODE_SGMII:
256999d4c6d3SStefan Roese 		val |= MVPP2_GMAC_INBAND_AN_MASK;
257099d4c6d3SStefan Roese 		break;
257199d4c6d3SStefan Roese 	case PHY_INTERFACE_MODE_RGMII:
257299d4c6d3SStefan Roese 		val |= MVPP2_GMAC_PORT_RGMII_MASK;
257399d4c6d3SStefan Roese 	default:
257499d4c6d3SStefan Roese 		val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
257599d4c6d3SStefan Roese 	}
257699d4c6d3SStefan Roese 
257799d4c6d3SStefan Roese 	writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
257899d4c6d3SStefan Roese }
257999d4c6d3SStefan Roese 
258099d4c6d3SStefan Roese static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
258199d4c6d3SStefan Roese {
258299d4c6d3SStefan Roese 	u32 val;
258399d4c6d3SStefan Roese 
258499d4c6d3SStefan Roese 	val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
258599d4c6d3SStefan Roese 	val |= MVPP2_GMAC_FC_ADV_EN;
258699d4c6d3SStefan Roese 	writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
258799d4c6d3SStefan Roese }
258899d4c6d3SStefan Roese 
258999d4c6d3SStefan Roese static void mvpp2_port_enable(struct mvpp2_port *port)
259099d4c6d3SStefan Roese {
259199d4c6d3SStefan Roese 	u32 val;
259299d4c6d3SStefan Roese 
259399d4c6d3SStefan Roese 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
259499d4c6d3SStefan Roese 	val |= MVPP2_GMAC_PORT_EN_MASK;
259599d4c6d3SStefan Roese 	val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
259699d4c6d3SStefan Roese 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
259799d4c6d3SStefan Roese }
259899d4c6d3SStefan Roese 
259999d4c6d3SStefan Roese static void mvpp2_port_disable(struct mvpp2_port *port)
260099d4c6d3SStefan Roese {
260199d4c6d3SStefan Roese 	u32 val;
260299d4c6d3SStefan Roese 
260399d4c6d3SStefan Roese 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
260499d4c6d3SStefan Roese 	val &= ~(MVPP2_GMAC_PORT_EN_MASK);
260599d4c6d3SStefan Roese 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
260699d4c6d3SStefan Roese }
260799d4c6d3SStefan Roese 
260899d4c6d3SStefan Roese /* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
260999d4c6d3SStefan Roese static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
261099d4c6d3SStefan Roese {
261199d4c6d3SStefan Roese 	u32 val;
261299d4c6d3SStefan Roese 
261399d4c6d3SStefan Roese 	val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
261499d4c6d3SStefan Roese 		    ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
261599d4c6d3SStefan Roese 	writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
261699d4c6d3SStefan Roese }
261799d4c6d3SStefan Roese 
261899d4c6d3SStefan Roese /* Configure loopback port */
261999d4c6d3SStefan Roese static void mvpp2_port_loopback_set(struct mvpp2_port *port)
262099d4c6d3SStefan Roese {
262199d4c6d3SStefan Roese 	u32 val;
262299d4c6d3SStefan Roese 
262399d4c6d3SStefan Roese 	val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
262499d4c6d3SStefan Roese 
262599d4c6d3SStefan Roese 	if (port->speed == 1000)
262699d4c6d3SStefan Roese 		val |= MVPP2_GMAC_GMII_LB_EN_MASK;
262799d4c6d3SStefan Roese 	else
262899d4c6d3SStefan Roese 		val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
262999d4c6d3SStefan Roese 
263099d4c6d3SStefan Roese 	if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
263199d4c6d3SStefan Roese 		val |= MVPP2_GMAC_PCS_LB_EN_MASK;
263299d4c6d3SStefan Roese 	else
263399d4c6d3SStefan Roese 		val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
263499d4c6d3SStefan Roese 
263599d4c6d3SStefan Roese 	writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
263699d4c6d3SStefan Roese }
263799d4c6d3SStefan Roese 
263899d4c6d3SStefan Roese static void mvpp2_port_reset(struct mvpp2_port *port)
263999d4c6d3SStefan Roese {
264099d4c6d3SStefan Roese 	u32 val;
264199d4c6d3SStefan Roese 
264299d4c6d3SStefan Roese 	val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
264399d4c6d3SStefan Roese 		    ~MVPP2_GMAC_PORT_RESET_MASK;
264499d4c6d3SStefan Roese 	writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
264599d4c6d3SStefan Roese 
264699d4c6d3SStefan Roese 	while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
264799d4c6d3SStefan Roese 	       MVPP2_GMAC_PORT_RESET_MASK)
264899d4c6d3SStefan Roese 		continue;
264999d4c6d3SStefan Roese }
265099d4c6d3SStefan Roese 
265199d4c6d3SStefan Roese /* Change maximum receive size of the port */
265299d4c6d3SStefan Roese static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
265399d4c6d3SStefan Roese {
265499d4c6d3SStefan Roese 	u32 val;
265599d4c6d3SStefan Roese 
265699d4c6d3SStefan Roese 	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
265799d4c6d3SStefan Roese 	val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
265899d4c6d3SStefan Roese 	val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
265999d4c6d3SStefan Roese 		    MVPP2_GMAC_MAX_RX_SIZE_OFFS);
266099d4c6d3SStefan Roese 	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
266199d4c6d3SStefan Roese }
266299d4c6d3SStefan Roese 
266399d4c6d3SStefan Roese /* Set defaults to the MVPP2 port */
266499d4c6d3SStefan Roese static void mvpp2_defaults_set(struct mvpp2_port *port)
266599d4c6d3SStefan Roese {
266699d4c6d3SStefan Roese 	int tx_port_num, val, queue, ptxq, lrxq;
266799d4c6d3SStefan Roese 
266899d4c6d3SStefan Roese 	/* Configure port to loopback if needed */
266999d4c6d3SStefan Roese 	if (port->flags & MVPP2_F_LOOPBACK)
267099d4c6d3SStefan Roese 		mvpp2_port_loopback_set(port);
267199d4c6d3SStefan Roese 
267299d4c6d3SStefan Roese 	/* Update TX FIFO MIN Threshold */
267399d4c6d3SStefan Roese 	val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
267499d4c6d3SStefan Roese 	val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
267599d4c6d3SStefan Roese 	/* Min. TX threshold must be less than minimal packet length */
267699d4c6d3SStefan Roese 	val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
267799d4c6d3SStefan Roese 	writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
267899d4c6d3SStefan Roese 
267999d4c6d3SStefan Roese 	/* Disable Legacy WRR, Disable EJP, Release from reset */
268099d4c6d3SStefan Roese 	tx_port_num = mvpp2_egress_port(port);
268199d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
268299d4c6d3SStefan Roese 		    tx_port_num);
268399d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
268499d4c6d3SStefan Roese 
268599d4c6d3SStefan Roese 	/* Close bandwidth for all queues */
268699d4c6d3SStefan Roese 	for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
268799d4c6d3SStefan Roese 		ptxq = mvpp2_txq_phys(port->id, queue);
268899d4c6d3SStefan Roese 		mvpp2_write(port->priv,
268999d4c6d3SStefan Roese 			    MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
269099d4c6d3SStefan Roese 	}
269199d4c6d3SStefan Roese 
269299d4c6d3SStefan Roese 	/* Set refill period to 1 usec, refill tokens
269399d4c6d3SStefan Roese 	 * and bucket size to maximum
269499d4c6d3SStefan Roese 	 */
269599d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG, 0xc8);
269699d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
269799d4c6d3SStefan Roese 	val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
269899d4c6d3SStefan Roese 	val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
269999d4c6d3SStefan Roese 	val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
270099d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
270199d4c6d3SStefan Roese 	val = MVPP2_TXP_TOKEN_SIZE_MAX;
270299d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
270399d4c6d3SStefan Roese 
270499d4c6d3SStefan Roese 	/* Set MaximumLowLatencyPacketSize value to 256 */
270599d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
270699d4c6d3SStefan Roese 		    MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
270799d4c6d3SStefan Roese 		    MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
270899d4c6d3SStefan Roese 
270999d4c6d3SStefan Roese 	/* Enable Rx cache snoop */
271099d4c6d3SStefan Roese 	for (lrxq = 0; lrxq < rxq_number; lrxq++) {
271199d4c6d3SStefan Roese 		queue = port->rxqs[lrxq]->id;
271299d4c6d3SStefan Roese 		val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
271399d4c6d3SStefan Roese 		val |= MVPP2_SNOOP_PKT_SIZE_MASK |
271499d4c6d3SStefan Roese 			   MVPP2_SNOOP_BUF_HDR_MASK;
271599d4c6d3SStefan Roese 		mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
271699d4c6d3SStefan Roese 	}
271799d4c6d3SStefan Roese }
271899d4c6d3SStefan Roese 
271999d4c6d3SStefan Roese /* Enable/disable receiving packets */
272099d4c6d3SStefan Roese static void mvpp2_ingress_enable(struct mvpp2_port *port)
272199d4c6d3SStefan Roese {
272299d4c6d3SStefan Roese 	u32 val;
272399d4c6d3SStefan Roese 	int lrxq, queue;
272499d4c6d3SStefan Roese 
272599d4c6d3SStefan Roese 	for (lrxq = 0; lrxq < rxq_number; lrxq++) {
272699d4c6d3SStefan Roese 		queue = port->rxqs[lrxq]->id;
272799d4c6d3SStefan Roese 		val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
272899d4c6d3SStefan Roese 		val &= ~MVPP2_RXQ_DISABLE_MASK;
272999d4c6d3SStefan Roese 		mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
273099d4c6d3SStefan Roese 	}
273199d4c6d3SStefan Roese }
273299d4c6d3SStefan Roese 
273399d4c6d3SStefan Roese static void mvpp2_ingress_disable(struct mvpp2_port *port)
273499d4c6d3SStefan Roese {
273599d4c6d3SStefan Roese 	u32 val;
273699d4c6d3SStefan Roese 	int lrxq, queue;
273799d4c6d3SStefan Roese 
273899d4c6d3SStefan Roese 	for (lrxq = 0; lrxq < rxq_number; lrxq++) {
273999d4c6d3SStefan Roese 		queue = port->rxqs[lrxq]->id;
274099d4c6d3SStefan Roese 		val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
274199d4c6d3SStefan Roese 		val |= MVPP2_RXQ_DISABLE_MASK;
274299d4c6d3SStefan Roese 		mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
274399d4c6d3SStefan Roese 	}
274499d4c6d3SStefan Roese }
274599d4c6d3SStefan Roese 
274699d4c6d3SStefan Roese /* Enable transmit via physical egress queue
274799d4c6d3SStefan Roese  * - HW starts take descriptors from DRAM
274899d4c6d3SStefan Roese  */
274999d4c6d3SStefan Roese static void mvpp2_egress_enable(struct mvpp2_port *port)
275099d4c6d3SStefan Roese {
275199d4c6d3SStefan Roese 	u32 qmap;
275299d4c6d3SStefan Roese 	int queue;
275399d4c6d3SStefan Roese 	int tx_port_num = mvpp2_egress_port(port);
275499d4c6d3SStefan Roese 
275599d4c6d3SStefan Roese 	/* Enable all initialized TXs. */
275699d4c6d3SStefan Roese 	qmap = 0;
275799d4c6d3SStefan Roese 	for (queue = 0; queue < txq_number; queue++) {
275899d4c6d3SStefan Roese 		struct mvpp2_tx_queue *txq = port->txqs[queue];
275999d4c6d3SStefan Roese 
276099d4c6d3SStefan Roese 		if (txq->descs != NULL)
276199d4c6d3SStefan Roese 			qmap |= (1 << queue);
276299d4c6d3SStefan Roese 	}
276399d4c6d3SStefan Roese 
276499d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
276599d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
276699d4c6d3SStefan Roese }
276799d4c6d3SStefan Roese 
276899d4c6d3SStefan Roese /* Disable transmit via physical egress queue
276999d4c6d3SStefan Roese  * - HW doesn't take descriptors from DRAM
277099d4c6d3SStefan Roese  */
277199d4c6d3SStefan Roese static void mvpp2_egress_disable(struct mvpp2_port *port)
277299d4c6d3SStefan Roese {
277399d4c6d3SStefan Roese 	u32 reg_data;
277499d4c6d3SStefan Roese 	int delay;
277599d4c6d3SStefan Roese 	int tx_port_num = mvpp2_egress_port(port);
277699d4c6d3SStefan Roese 
277799d4c6d3SStefan Roese 	/* Issue stop command for active channels only */
277899d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
277999d4c6d3SStefan Roese 	reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
278099d4c6d3SStefan Roese 		    MVPP2_TXP_SCHED_ENQ_MASK;
278199d4c6d3SStefan Roese 	if (reg_data != 0)
278299d4c6d3SStefan Roese 		mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
278399d4c6d3SStefan Roese 			    (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
278499d4c6d3SStefan Roese 
278599d4c6d3SStefan Roese 	/* Wait for all Tx activity to terminate. */
278699d4c6d3SStefan Roese 	delay = 0;
278799d4c6d3SStefan Roese 	do {
278899d4c6d3SStefan Roese 		if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
278999d4c6d3SStefan Roese 			netdev_warn(port->dev,
279099d4c6d3SStefan Roese 				    "Tx stop timed out, status=0x%08x\n",
279199d4c6d3SStefan Roese 				    reg_data);
279299d4c6d3SStefan Roese 			break;
279399d4c6d3SStefan Roese 		}
279499d4c6d3SStefan Roese 		mdelay(1);
279599d4c6d3SStefan Roese 		delay++;
279699d4c6d3SStefan Roese 
279799d4c6d3SStefan Roese 		/* Check port TX Command register that all
279899d4c6d3SStefan Roese 		 * Tx queues are stopped
279999d4c6d3SStefan Roese 		 */
280099d4c6d3SStefan Roese 		reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
280199d4c6d3SStefan Roese 	} while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
280299d4c6d3SStefan Roese }
280399d4c6d3SStefan Roese 
280499d4c6d3SStefan Roese /* Rx descriptors helper methods */
280599d4c6d3SStefan Roese 
280699d4c6d3SStefan Roese /* Get number of Rx descriptors occupied by received packets */
280799d4c6d3SStefan Roese static inline int
280899d4c6d3SStefan Roese mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
280999d4c6d3SStefan Roese {
281099d4c6d3SStefan Roese 	u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
281199d4c6d3SStefan Roese 
281299d4c6d3SStefan Roese 	return val & MVPP2_RXQ_OCCUPIED_MASK;
281399d4c6d3SStefan Roese }
281499d4c6d3SStefan Roese 
281599d4c6d3SStefan Roese /* Update Rx queue status with the number of occupied and available
281699d4c6d3SStefan Roese  * Rx descriptor slots.
281799d4c6d3SStefan Roese  */
281899d4c6d3SStefan Roese static inline void
281999d4c6d3SStefan Roese mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
282099d4c6d3SStefan Roese 			int used_count, int free_count)
282199d4c6d3SStefan Roese {
282299d4c6d3SStefan Roese 	/* Decrement the number of used descriptors and increment count
282399d4c6d3SStefan Roese 	 * increment the number of free descriptors.
282499d4c6d3SStefan Roese 	 */
282599d4c6d3SStefan Roese 	u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
282699d4c6d3SStefan Roese 
282799d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
282899d4c6d3SStefan Roese }
282999d4c6d3SStefan Roese 
283099d4c6d3SStefan Roese /* Get pointer to next RX descriptor to be processed by SW */
283199d4c6d3SStefan Roese static inline struct mvpp2_rx_desc *
283299d4c6d3SStefan Roese mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
283399d4c6d3SStefan Roese {
283499d4c6d3SStefan Roese 	int rx_desc = rxq->next_desc_to_proc;
283599d4c6d3SStefan Roese 
283699d4c6d3SStefan Roese 	rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
283799d4c6d3SStefan Roese 	prefetch(rxq->descs + rxq->next_desc_to_proc);
283899d4c6d3SStefan Roese 	return rxq->descs + rx_desc;
283999d4c6d3SStefan Roese }
284099d4c6d3SStefan Roese 
284199d4c6d3SStefan Roese /* Set rx queue offset */
284299d4c6d3SStefan Roese static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
284399d4c6d3SStefan Roese 				 int prxq, int offset)
284499d4c6d3SStefan Roese {
284599d4c6d3SStefan Roese 	u32 val;
284699d4c6d3SStefan Roese 
284799d4c6d3SStefan Roese 	/* Convert offset from bytes to units of 32 bytes */
284899d4c6d3SStefan Roese 	offset = offset >> 5;
284999d4c6d3SStefan Roese 
285099d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
285199d4c6d3SStefan Roese 	val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
285299d4c6d3SStefan Roese 
285399d4c6d3SStefan Roese 	/* Offset is in */
285499d4c6d3SStefan Roese 	val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
285599d4c6d3SStefan Roese 		    MVPP2_RXQ_PACKET_OFFSET_MASK);
285699d4c6d3SStefan Roese 
285799d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
285899d4c6d3SStefan Roese }
285999d4c6d3SStefan Roese 
286099d4c6d3SStefan Roese /* Obtain BM cookie information from descriptor */
2861cfa414aeSThomas Petazzoni static u32 mvpp2_bm_cookie_build(struct mvpp2_port *port,
2862cfa414aeSThomas Petazzoni 				 struct mvpp2_rx_desc *rx_desc)
286399d4c6d3SStefan Roese {
286499d4c6d3SStefan Roese 	int cpu = smp_processor_id();
2865cfa414aeSThomas Petazzoni 	int pool;
2866cfa414aeSThomas Petazzoni 
2867cfa414aeSThomas Petazzoni 	pool = (mvpp2_rxdesc_status_get(port, rx_desc) &
2868cfa414aeSThomas Petazzoni 		MVPP2_RXD_BM_POOL_ID_MASK) >>
2869cfa414aeSThomas Petazzoni 		MVPP2_RXD_BM_POOL_ID_OFFS;
287099d4c6d3SStefan Roese 
287199d4c6d3SStefan Roese 	return ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS) |
287299d4c6d3SStefan Roese 	       ((cpu & 0xFF) << MVPP2_BM_COOKIE_CPU_OFFS);
287399d4c6d3SStefan Roese }
287499d4c6d3SStefan Roese 
287599d4c6d3SStefan Roese /* Tx descriptors helper methods */
287699d4c6d3SStefan Roese 
287799d4c6d3SStefan Roese /* Get number of Tx descriptors waiting to be transmitted by HW */
287899d4c6d3SStefan Roese static int mvpp2_txq_pend_desc_num_get(struct mvpp2_port *port,
287999d4c6d3SStefan Roese 				       struct mvpp2_tx_queue *txq)
288099d4c6d3SStefan Roese {
288199d4c6d3SStefan Roese 	u32 val;
288299d4c6d3SStefan Roese 
288399d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
288499d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TXQ_PENDING_REG);
288599d4c6d3SStefan Roese 
288699d4c6d3SStefan Roese 	return val & MVPP2_TXQ_PENDING_MASK;
288799d4c6d3SStefan Roese }
288899d4c6d3SStefan Roese 
288999d4c6d3SStefan Roese /* Get pointer to next Tx descriptor to be processed (send) by HW */
289099d4c6d3SStefan Roese static struct mvpp2_tx_desc *
289199d4c6d3SStefan Roese mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
289299d4c6d3SStefan Roese {
289399d4c6d3SStefan Roese 	int tx_desc = txq->next_desc_to_proc;
289499d4c6d3SStefan Roese 
289599d4c6d3SStefan Roese 	txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
289699d4c6d3SStefan Roese 	return txq->descs + tx_desc;
289799d4c6d3SStefan Roese }
289899d4c6d3SStefan Roese 
289999d4c6d3SStefan Roese /* Update HW with number of aggregated Tx descriptors to be sent */
290099d4c6d3SStefan Roese static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
290199d4c6d3SStefan Roese {
290299d4c6d3SStefan Roese 	/* aggregated access - relevant TXQ number is written in TX desc */
290399d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_AGGR_TXQ_UPDATE_REG, pending);
290499d4c6d3SStefan Roese }
290599d4c6d3SStefan Roese 
290699d4c6d3SStefan Roese /* Get number of sent descriptors and decrement counter.
290799d4c6d3SStefan Roese  * The number of sent descriptors is returned.
290899d4c6d3SStefan Roese  * Per-CPU access
290999d4c6d3SStefan Roese  */
291099d4c6d3SStefan Roese static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
291199d4c6d3SStefan Roese 					   struct mvpp2_tx_queue *txq)
291299d4c6d3SStefan Roese {
291399d4c6d3SStefan Roese 	u32 val;
291499d4c6d3SStefan Roese 
291599d4c6d3SStefan Roese 	/* Reading status reg resets transmitted descriptor counter */
291699d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TXQ_SENT_REG(txq->id));
291799d4c6d3SStefan Roese 
291899d4c6d3SStefan Roese 	return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
291999d4c6d3SStefan Roese 		MVPP2_TRANSMITTED_COUNT_OFFSET;
292099d4c6d3SStefan Roese }
292199d4c6d3SStefan Roese 
292299d4c6d3SStefan Roese static void mvpp2_txq_sent_counter_clear(void *arg)
292399d4c6d3SStefan Roese {
292499d4c6d3SStefan Roese 	struct mvpp2_port *port = arg;
292599d4c6d3SStefan Roese 	int queue;
292699d4c6d3SStefan Roese 
292799d4c6d3SStefan Roese 	for (queue = 0; queue < txq_number; queue++) {
292899d4c6d3SStefan Roese 		int id = port->txqs[queue]->id;
292999d4c6d3SStefan Roese 
293099d4c6d3SStefan Roese 		mvpp2_read(port->priv, MVPP2_TXQ_SENT_REG(id));
293199d4c6d3SStefan Roese 	}
293299d4c6d3SStefan Roese }
293399d4c6d3SStefan Roese 
293499d4c6d3SStefan Roese /* Set max sizes for Tx queues */
293599d4c6d3SStefan Roese static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
293699d4c6d3SStefan Roese {
293799d4c6d3SStefan Roese 	u32	val, size, mtu;
293899d4c6d3SStefan Roese 	int	txq, tx_port_num;
293999d4c6d3SStefan Roese 
294099d4c6d3SStefan Roese 	mtu = port->pkt_size * 8;
294199d4c6d3SStefan Roese 	if (mtu > MVPP2_TXP_MTU_MAX)
294299d4c6d3SStefan Roese 		mtu = MVPP2_TXP_MTU_MAX;
294399d4c6d3SStefan Roese 
294499d4c6d3SStefan Roese 	/* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
294599d4c6d3SStefan Roese 	mtu = 3 * mtu;
294699d4c6d3SStefan Roese 
294799d4c6d3SStefan Roese 	/* Indirect access to registers */
294899d4c6d3SStefan Roese 	tx_port_num = mvpp2_egress_port(port);
294999d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
295099d4c6d3SStefan Roese 
295199d4c6d3SStefan Roese 	/* Set MTU */
295299d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
295399d4c6d3SStefan Roese 	val &= ~MVPP2_TXP_MTU_MAX;
295499d4c6d3SStefan Roese 	val |= mtu;
295599d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
295699d4c6d3SStefan Roese 
295799d4c6d3SStefan Roese 	/* TXP token size and all TXQs token size must be larger that MTU */
295899d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
295999d4c6d3SStefan Roese 	size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
296099d4c6d3SStefan Roese 	if (size < mtu) {
296199d4c6d3SStefan Roese 		size = mtu;
296299d4c6d3SStefan Roese 		val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
296399d4c6d3SStefan Roese 		val |= size;
296499d4c6d3SStefan Roese 		mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
296599d4c6d3SStefan Roese 	}
296699d4c6d3SStefan Roese 
296799d4c6d3SStefan Roese 	for (txq = 0; txq < txq_number; txq++) {
296899d4c6d3SStefan Roese 		val = mvpp2_read(port->priv,
296999d4c6d3SStefan Roese 				 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
297099d4c6d3SStefan Roese 		size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
297199d4c6d3SStefan Roese 
297299d4c6d3SStefan Roese 		if (size < mtu) {
297399d4c6d3SStefan Roese 			size = mtu;
297499d4c6d3SStefan Roese 			val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
297599d4c6d3SStefan Roese 			val |= size;
297699d4c6d3SStefan Roese 			mvpp2_write(port->priv,
297799d4c6d3SStefan Roese 				    MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
297899d4c6d3SStefan Roese 				    val);
297999d4c6d3SStefan Roese 		}
298099d4c6d3SStefan Roese 	}
298199d4c6d3SStefan Roese }
298299d4c6d3SStefan Roese 
298399d4c6d3SStefan Roese /* Free Tx queue skbuffs */
298499d4c6d3SStefan Roese static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
298599d4c6d3SStefan Roese 				struct mvpp2_tx_queue *txq,
298699d4c6d3SStefan Roese 				struct mvpp2_txq_pcpu *txq_pcpu, int num)
298799d4c6d3SStefan Roese {
298899d4c6d3SStefan Roese 	int i;
298999d4c6d3SStefan Roese 
299099d4c6d3SStefan Roese 	for (i = 0; i < num; i++)
299199d4c6d3SStefan Roese 		mvpp2_txq_inc_get(txq_pcpu);
299299d4c6d3SStefan Roese }
299399d4c6d3SStefan Roese 
299499d4c6d3SStefan Roese static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
299599d4c6d3SStefan Roese 							u32 cause)
299699d4c6d3SStefan Roese {
299799d4c6d3SStefan Roese 	int queue = fls(cause) - 1;
299899d4c6d3SStefan Roese 
299999d4c6d3SStefan Roese 	return port->rxqs[queue];
300099d4c6d3SStefan Roese }
300199d4c6d3SStefan Roese 
300299d4c6d3SStefan Roese static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
300399d4c6d3SStefan Roese 							u32 cause)
300499d4c6d3SStefan Roese {
300599d4c6d3SStefan Roese 	int queue = fls(cause) - 1;
300699d4c6d3SStefan Roese 
300799d4c6d3SStefan Roese 	return port->txqs[queue];
300899d4c6d3SStefan Roese }
300999d4c6d3SStefan Roese 
301099d4c6d3SStefan Roese /* Rx/Tx queue initialization/cleanup methods */
301199d4c6d3SStefan Roese 
301299d4c6d3SStefan Roese /* Allocate and initialize descriptors for aggr TXQ */
301399d4c6d3SStefan Roese static int mvpp2_aggr_txq_init(struct udevice *dev,
301499d4c6d3SStefan Roese 			       struct mvpp2_tx_queue *aggr_txq,
301599d4c6d3SStefan Roese 			       int desc_num, int cpu,
301699d4c6d3SStefan Roese 			       struct mvpp2 *priv)
301799d4c6d3SStefan Roese {
301899d4c6d3SStefan Roese 	/* Allocate memory for TX descriptors */
301999d4c6d3SStefan Roese 	aggr_txq->descs = buffer_loc.aggr_tx_descs;
30204dae32e6SThomas Petazzoni 	aggr_txq->descs_dma = (dma_addr_t)buffer_loc.aggr_tx_descs;
302199d4c6d3SStefan Roese 	if (!aggr_txq->descs)
302299d4c6d3SStefan Roese 		return -ENOMEM;
302399d4c6d3SStefan Roese 
302499d4c6d3SStefan Roese 	/* Make sure descriptor address is cache line size aligned  */
302599d4c6d3SStefan Roese 	BUG_ON(aggr_txq->descs !=
302699d4c6d3SStefan Roese 	       PTR_ALIGN(aggr_txq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE));
302799d4c6d3SStefan Roese 
302899d4c6d3SStefan Roese 	aggr_txq->last_desc = aggr_txq->size - 1;
302999d4c6d3SStefan Roese 
303099d4c6d3SStefan Roese 	/* Aggr TXQ no reset WA */
303199d4c6d3SStefan Roese 	aggr_txq->next_desc_to_proc = mvpp2_read(priv,
303299d4c6d3SStefan Roese 						 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
303399d4c6d3SStefan Roese 
303499d4c6d3SStefan Roese 	/* Set Tx descriptors queue starting address */
303599d4c6d3SStefan Roese 	/* indirect access */
303699d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu),
30374dae32e6SThomas Petazzoni 		    aggr_txq->descs_dma);
303899d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu), desc_num);
303999d4c6d3SStefan Roese 
304099d4c6d3SStefan Roese 	return 0;
304199d4c6d3SStefan Roese }
304299d4c6d3SStefan Roese 
304399d4c6d3SStefan Roese /* Create a specified Rx queue */
304499d4c6d3SStefan Roese static int mvpp2_rxq_init(struct mvpp2_port *port,
304599d4c6d3SStefan Roese 			  struct mvpp2_rx_queue *rxq)
304699d4c6d3SStefan Roese 
304799d4c6d3SStefan Roese {
304899d4c6d3SStefan Roese 	rxq->size = port->rx_ring_size;
304999d4c6d3SStefan Roese 
305099d4c6d3SStefan Roese 	/* Allocate memory for RX descriptors */
305199d4c6d3SStefan Roese 	rxq->descs = buffer_loc.rx_descs;
30524dae32e6SThomas Petazzoni 	rxq->descs_dma = (dma_addr_t)buffer_loc.rx_descs;
305399d4c6d3SStefan Roese 	if (!rxq->descs)
305499d4c6d3SStefan Roese 		return -ENOMEM;
305599d4c6d3SStefan Roese 
305699d4c6d3SStefan Roese 	BUG_ON(rxq->descs !=
305799d4c6d3SStefan Roese 	       PTR_ALIGN(rxq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE));
305899d4c6d3SStefan Roese 
305999d4c6d3SStefan Roese 	rxq->last_desc = rxq->size - 1;
306099d4c6d3SStefan Roese 
306199d4c6d3SStefan Roese 	/* Zero occupied and non-occupied counters - direct access */
306299d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
306399d4c6d3SStefan Roese 
306499d4c6d3SStefan Roese 	/* Set Rx descriptors queue starting address - indirect access */
306599d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_NUM_REG, rxq->id);
30664dae32e6SThomas Petazzoni 	mvpp2_write(port->priv, MVPP2_RXQ_DESC_ADDR_REG, rxq->descs_dma);
306799d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
306899d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_INDEX_REG, 0);
306999d4c6d3SStefan Roese 
307099d4c6d3SStefan Roese 	/* Set Offset */
307199d4c6d3SStefan Roese 	mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
307299d4c6d3SStefan Roese 
307399d4c6d3SStefan Roese 	/* Add number of descriptors ready for receiving packets */
307499d4c6d3SStefan Roese 	mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
307599d4c6d3SStefan Roese 
307699d4c6d3SStefan Roese 	return 0;
307799d4c6d3SStefan Roese }
307899d4c6d3SStefan Roese 
307999d4c6d3SStefan Roese /* Push packets received by the RXQ to BM pool */
308099d4c6d3SStefan Roese static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
308199d4c6d3SStefan Roese 				struct mvpp2_rx_queue *rxq)
308299d4c6d3SStefan Roese {
308399d4c6d3SStefan Roese 	int rx_received, i;
308499d4c6d3SStefan Roese 
308599d4c6d3SStefan Roese 	rx_received = mvpp2_rxq_received(port, rxq->id);
308699d4c6d3SStefan Roese 	if (!rx_received)
308799d4c6d3SStefan Roese 		return;
308899d4c6d3SStefan Roese 
308999d4c6d3SStefan Roese 	for (i = 0; i < rx_received; i++) {
309099d4c6d3SStefan Roese 		struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
3091cfa414aeSThomas Petazzoni 		u32 bm = mvpp2_bm_cookie_build(port, rx_desc);
309299d4c6d3SStefan Roese 
3093cfa414aeSThomas Petazzoni 		mvpp2_pool_refill(port, bm,
3094cfa414aeSThomas Petazzoni 				  mvpp2_rxdesc_dma_addr_get(port, rx_desc),
3095cfa414aeSThomas Petazzoni 				  mvpp2_rxdesc_cookie_get(port, rx_desc));
309699d4c6d3SStefan Roese 	}
309799d4c6d3SStefan Roese 	mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
309899d4c6d3SStefan Roese }
309999d4c6d3SStefan Roese 
310099d4c6d3SStefan Roese /* Cleanup Rx queue */
310199d4c6d3SStefan Roese static void mvpp2_rxq_deinit(struct mvpp2_port *port,
310299d4c6d3SStefan Roese 			     struct mvpp2_rx_queue *rxq)
310399d4c6d3SStefan Roese {
310499d4c6d3SStefan Roese 	mvpp2_rxq_drop_pkts(port, rxq);
310599d4c6d3SStefan Roese 
310699d4c6d3SStefan Roese 	rxq->descs             = NULL;
310799d4c6d3SStefan Roese 	rxq->last_desc         = 0;
310899d4c6d3SStefan Roese 	rxq->next_desc_to_proc = 0;
31094dae32e6SThomas Petazzoni 	rxq->descs_dma         = 0;
311099d4c6d3SStefan Roese 
311199d4c6d3SStefan Roese 	/* Clear Rx descriptors queue starting address and size;
311299d4c6d3SStefan Roese 	 * free descriptor number
311399d4c6d3SStefan Roese 	 */
311499d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
311599d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_NUM_REG, rxq->id);
311699d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_DESC_ADDR_REG, 0);
311799d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_RXQ_DESC_SIZE_REG, 0);
311899d4c6d3SStefan Roese }
311999d4c6d3SStefan Roese 
312099d4c6d3SStefan Roese /* Create and initialize a Tx queue */
312199d4c6d3SStefan Roese static int mvpp2_txq_init(struct mvpp2_port *port,
312299d4c6d3SStefan Roese 			  struct mvpp2_tx_queue *txq)
312399d4c6d3SStefan Roese {
312499d4c6d3SStefan Roese 	u32 val;
312599d4c6d3SStefan Roese 	int cpu, desc, desc_per_txq, tx_port_num;
312699d4c6d3SStefan Roese 	struct mvpp2_txq_pcpu *txq_pcpu;
312799d4c6d3SStefan Roese 
312899d4c6d3SStefan Roese 	txq->size = port->tx_ring_size;
312999d4c6d3SStefan Roese 
313099d4c6d3SStefan Roese 	/* Allocate memory for Tx descriptors */
313199d4c6d3SStefan Roese 	txq->descs = buffer_loc.tx_descs;
31324dae32e6SThomas Petazzoni 	txq->descs_dma = (dma_addr_t)buffer_loc.tx_descs;
313399d4c6d3SStefan Roese 	if (!txq->descs)
313499d4c6d3SStefan Roese 		return -ENOMEM;
313599d4c6d3SStefan Roese 
313699d4c6d3SStefan Roese 	/* Make sure descriptor address is cache line size aligned  */
313799d4c6d3SStefan Roese 	BUG_ON(txq->descs !=
313899d4c6d3SStefan Roese 	       PTR_ALIGN(txq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE));
313999d4c6d3SStefan Roese 
314099d4c6d3SStefan Roese 	txq->last_desc = txq->size - 1;
314199d4c6d3SStefan Roese 
314299d4c6d3SStefan Roese 	/* Set Tx descriptors queue starting address - indirect access */
314399d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
31444dae32e6SThomas Petazzoni 	mvpp2_write(port->priv, MVPP2_TXQ_DESC_ADDR_REG, txq->descs_dma);
314599d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_DESC_SIZE_REG, txq->size &
314699d4c6d3SStefan Roese 					     MVPP2_TXQ_DESC_SIZE_MASK);
314799d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_INDEX_REG, 0);
314899d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_RSVD_CLR_REG,
314999d4c6d3SStefan Roese 		    txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
315099d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TXQ_PENDING_REG);
315199d4c6d3SStefan Roese 	val &= ~MVPP2_TXQ_PENDING_MASK;
315299d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_PENDING_REG, val);
315399d4c6d3SStefan Roese 
315499d4c6d3SStefan Roese 	/* Calculate base address in prefetch buffer. We reserve 16 descriptors
315599d4c6d3SStefan Roese 	 * for each existing TXQ.
315699d4c6d3SStefan Roese 	 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
315799d4c6d3SStefan Roese 	 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
315899d4c6d3SStefan Roese 	 */
315999d4c6d3SStefan Roese 	desc_per_txq = 16;
316099d4c6d3SStefan Roese 	desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
316199d4c6d3SStefan Roese 	       (txq->log_id * desc_per_txq);
316299d4c6d3SStefan Roese 
316399d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG,
316499d4c6d3SStefan Roese 		    MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
316599d4c6d3SStefan Roese 		    MVPP2_PREF_BUF_THRESH(desc_per_txq/2));
316699d4c6d3SStefan Roese 
316799d4c6d3SStefan Roese 	/* WRR / EJP configuration - indirect access */
316899d4c6d3SStefan Roese 	tx_port_num = mvpp2_egress_port(port);
316999d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
317099d4c6d3SStefan Roese 
317199d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
317299d4c6d3SStefan Roese 	val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
317399d4c6d3SStefan Roese 	val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
317499d4c6d3SStefan Roese 	val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
317599d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
317699d4c6d3SStefan Roese 
317799d4c6d3SStefan Roese 	val = MVPP2_TXQ_TOKEN_SIZE_MAX;
317899d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
317999d4c6d3SStefan Roese 		    val);
318099d4c6d3SStefan Roese 
318199d4c6d3SStefan Roese 	for_each_present_cpu(cpu) {
318299d4c6d3SStefan Roese 		txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
318399d4c6d3SStefan Roese 		txq_pcpu->size = txq->size;
318499d4c6d3SStefan Roese 	}
318599d4c6d3SStefan Roese 
318699d4c6d3SStefan Roese 	return 0;
318799d4c6d3SStefan Roese }
318899d4c6d3SStefan Roese 
318999d4c6d3SStefan Roese /* Free allocated TXQ resources */
319099d4c6d3SStefan Roese static void mvpp2_txq_deinit(struct mvpp2_port *port,
319199d4c6d3SStefan Roese 			     struct mvpp2_tx_queue *txq)
319299d4c6d3SStefan Roese {
319399d4c6d3SStefan Roese 	txq->descs             = NULL;
319499d4c6d3SStefan Roese 	txq->last_desc         = 0;
319599d4c6d3SStefan Roese 	txq->next_desc_to_proc = 0;
31964dae32e6SThomas Petazzoni 	txq->descs_dma         = 0;
319799d4c6d3SStefan Roese 
319899d4c6d3SStefan Roese 	/* Set minimum bandwidth for disabled TXQs */
319999d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
320099d4c6d3SStefan Roese 
320199d4c6d3SStefan Roese 	/* Set Tx descriptors queue starting address and size */
320299d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
320399d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_DESC_ADDR_REG, 0);
320499d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_DESC_SIZE_REG, 0);
320599d4c6d3SStefan Roese }
320699d4c6d3SStefan Roese 
320799d4c6d3SStefan Roese /* Cleanup Tx ports */
320899d4c6d3SStefan Roese static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
320999d4c6d3SStefan Roese {
321099d4c6d3SStefan Roese 	struct mvpp2_txq_pcpu *txq_pcpu;
321199d4c6d3SStefan Roese 	int delay, pending, cpu;
321299d4c6d3SStefan Roese 	u32 val;
321399d4c6d3SStefan Roese 
321499d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
321599d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TXQ_PREF_BUF_REG);
321699d4c6d3SStefan Roese 	val |= MVPP2_TXQ_DRAIN_EN_MASK;
321799d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val);
321899d4c6d3SStefan Roese 
321999d4c6d3SStefan Roese 	/* The napi queue has been stopped so wait for all packets
322099d4c6d3SStefan Roese 	 * to be transmitted.
322199d4c6d3SStefan Roese 	 */
322299d4c6d3SStefan Roese 	delay = 0;
322399d4c6d3SStefan Roese 	do {
322499d4c6d3SStefan Roese 		if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
322599d4c6d3SStefan Roese 			netdev_warn(port->dev,
322699d4c6d3SStefan Roese 				    "port %d: cleaning queue %d timed out\n",
322799d4c6d3SStefan Roese 				    port->id, txq->log_id);
322899d4c6d3SStefan Roese 			break;
322999d4c6d3SStefan Roese 		}
323099d4c6d3SStefan Roese 		mdelay(1);
323199d4c6d3SStefan Roese 		delay++;
323299d4c6d3SStefan Roese 
323399d4c6d3SStefan Roese 		pending = mvpp2_txq_pend_desc_num_get(port, txq);
323499d4c6d3SStefan Roese 	} while (pending);
323599d4c6d3SStefan Roese 
323699d4c6d3SStefan Roese 	val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
323799d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val);
323899d4c6d3SStefan Roese 
323999d4c6d3SStefan Roese 	for_each_present_cpu(cpu) {
324099d4c6d3SStefan Roese 		txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
324199d4c6d3SStefan Roese 
324299d4c6d3SStefan Roese 		/* Release all packets */
324399d4c6d3SStefan Roese 		mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
324499d4c6d3SStefan Roese 
324599d4c6d3SStefan Roese 		/* Reset queue */
324699d4c6d3SStefan Roese 		txq_pcpu->count = 0;
324799d4c6d3SStefan Roese 		txq_pcpu->txq_put_index = 0;
324899d4c6d3SStefan Roese 		txq_pcpu->txq_get_index = 0;
324999d4c6d3SStefan Roese 	}
325099d4c6d3SStefan Roese }
325199d4c6d3SStefan Roese 
325299d4c6d3SStefan Roese /* Cleanup all Tx queues */
325399d4c6d3SStefan Roese static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
325499d4c6d3SStefan Roese {
325599d4c6d3SStefan Roese 	struct mvpp2_tx_queue *txq;
325699d4c6d3SStefan Roese 	int queue;
325799d4c6d3SStefan Roese 	u32 val;
325899d4c6d3SStefan Roese 
325999d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
326099d4c6d3SStefan Roese 
326199d4c6d3SStefan Roese 	/* Reset Tx ports and delete Tx queues */
326299d4c6d3SStefan Roese 	val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
326399d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
326499d4c6d3SStefan Roese 
326599d4c6d3SStefan Roese 	for (queue = 0; queue < txq_number; queue++) {
326699d4c6d3SStefan Roese 		txq = port->txqs[queue];
326799d4c6d3SStefan Roese 		mvpp2_txq_clean(port, txq);
326899d4c6d3SStefan Roese 		mvpp2_txq_deinit(port, txq);
326999d4c6d3SStefan Roese 	}
327099d4c6d3SStefan Roese 
327199d4c6d3SStefan Roese 	mvpp2_txq_sent_counter_clear(port);
327299d4c6d3SStefan Roese 
327399d4c6d3SStefan Roese 	val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
327499d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
327599d4c6d3SStefan Roese }
327699d4c6d3SStefan Roese 
327799d4c6d3SStefan Roese /* Cleanup all Rx queues */
327899d4c6d3SStefan Roese static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
327999d4c6d3SStefan Roese {
328099d4c6d3SStefan Roese 	int queue;
328199d4c6d3SStefan Roese 
328299d4c6d3SStefan Roese 	for (queue = 0; queue < rxq_number; queue++)
328399d4c6d3SStefan Roese 		mvpp2_rxq_deinit(port, port->rxqs[queue]);
328499d4c6d3SStefan Roese }
328599d4c6d3SStefan Roese 
328699d4c6d3SStefan Roese /* Init all Rx queues for port */
328799d4c6d3SStefan Roese static int mvpp2_setup_rxqs(struct mvpp2_port *port)
328899d4c6d3SStefan Roese {
328999d4c6d3SStefan Roese 	int queue, err;
329099d4c6d3SStefan Roese 
329199d4c6d3SStefan Roese 	for (queue = 0; queue < rxq_number; queue++) {
329299d4c6d3SStefan Roese 		err = mvpp2_rxq_init(port, port->rxqs[queue]);
329399d4c6d3SStefan Roese 		if (err)
329499d4c6d3SStefan Roese 			goto err_cleanup;
329599d4c6d3SStefan Roese 	}
329699d4c6d3SStefan Roese 	return 0;
329799d4c6d3SStefan Roese 
329899d4c6d3SStefan Roese err_cleanup:
329999d4c6d3SStefan Roese 	mvpp2_cleanup_rxqs(port);
330099d4c6d3SStefan Roese 	return err;
330199d4c6d3SStefan Roese }
330299d4c6d3SStefan Roese 
330399d4c6d3SStefan Roese /* Init all tx queues for port */
330499d4c6d3SStefan Roese static int mvpp2_setup_txqs(struct mvpp2_port *port)
330599d4c6d3SStefan Roese {
330699d4c6d3SStefan Roese 	struct mvpp2_tx_queue *txq;
330799d4c6d3SStefan Roese 	int queue, err;
330899d4c6d3SStefan Roese 
330999d4c6d3SStefan Roese 	for (queue = 0; queue < txq_number; queue++) {
331099d4c6d3SStefan Roese 		txq = port->txqs[queue];
331199d4c6d3SStefan Roese 		err = mvpp2_txq_init(port, txq);
331299d4c6d3SStefan Roese 		if (err)
331399d4c6d3SStefan Roese 			goto err_cleanup;
331499d4c6d3SStefan Roese 	}
331599d4c6d3SStefan Roese 
331699d4c6d3SStefan Roese 	mvpp2_txq_sent_counter_clear(port);
331799d4c6d3SStefan Roese 	return 0;
331899d4c6d3SStefan Roese 
331999d4c6d3SStefan Roese err_cleanup:
332099d4c6d3SStefan Roese 	mvpp2_cleanup_txqs(port);
332199d4c6d3SStefan Roese 	return err;
332299d4c6d3SStefan Roese }
332399d4c6d3SStefan Roese 
332499d4c6d3SStefan Roese /* Adjust link */
332599d4c6d3SStefan Roese static void mvpp2_link_event(struct mvpp2_port *port)
332699d4c6d3SStefan Roese {
332799d4c6d3SStefan Roese 	struct phy_device *phydev = port->phy_dev;
332899d4c6d3SStefan Roese 	int status_change = 0;
332999d4c6d3SStefan Roese 	u32 val;
333099d4c6d3SStefan Roese 
333199d4c6d3SStefan Roese 	if (phydev->link) {
333299d4c6d3SStefan Roese 		if ((port->speed != phydev->speed) ||
333399d4c6d3SStefan Roese 		    (port->duplex != phydev->duplex)) {
333499d4c6d3SStefan Roese 			u32 val;
333599d4c6d3SStefan Roese 
333699d4c6d3SStefan Roese 			val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
333799d4c6d3SStefan Roese 			val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
333899d4c6d3SStefan Roese 				 MVPP2_GMAC_CONFIG_GMII_SPEED |
333999d4c6d3SStefan Roese 				 MVPP2_GMAC_CONFIG_FULL_DUPLEX |
334099d4c6d3SStefan Roese 				 MVPP2_GMAC_AN_SPEED_EN |
334199d4c6d3SStefan Roese 				 MVPP2_GMAC_AN_DUPLEX_EN);
334299d4c6d3SStefan Roese 
334399d4c6d3SStefan Roese 			if (phydev->duplex)
334499d4c6d3SStefan Roese 				val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
334599d4c6d3SStefan Roese 
334699d4c6d3SStefan Roese 			if (phydev->speed == SPEED_1000)
334799d4c6d3SStefan Roese 				val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
334899d4c6d3SStefan Roese 			else if (phydev->speed == SPEED_100)
334999d4c6d3SStefan Roese 				val |= MVPP2_GMAC_CONFIG_MII_SPEED;
335099d4c6d3SStefan Roese 
335199d4c6d3SStefan Roese 			writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
335299d4c6d3SStefan Roese 
335399d4c6d3SStefan Roese 			port->duplex = phydev->duplex;
335499d4c6d3SStefan Roese 			port->speed  = phydev->speed;
335599d4c6d3SStefan Roese 		}
335699d4c6d3SStefan Roese 	}
335799d4c6d3SStefan Roese 
335899d4c6d3SStefan Roese 	if (phydev->link != port->link) {
335999d4c6d3SStefan Roese 		if (!phydev->link) {
336099d4c6d3SStefan Roese 			port->duplex = -1;
336199d4c6d3SStefan Roese 			port->speed = 0;
336299d4c6d3SStefan Roese 		}
336399d4c6d3SStefan Roese 
336499d4c6d3SStefan Roese 		port->link = phydev->link;
336599d4c6d3SStefan Roese 		status_change = 1;
336699d4c6d3SStefan Roese 	}
336799d4c6d3SStefan Roese 
336899d4c6d3SStefan Roese 	if (status_change) {
336999d4c6d3SStefan Roese 		if (phydev->link) {
337099d4c6d3SStefan Roese 			val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
337199d4c6d3SStefan Roese 			val |= (MVPP2_GMAC_FORCE_LINK_PASS |
337299d4c6d3SStefan Roese 				MVPP2_GMAC_FORCE_LINK_DOWN);
337399d4c6d3SStefan Roese 			writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
337499d4c6d3SStefan Roese 			mvpp2_egress_enable(port);
337599d4c6d3SStefan Roese 			mvpp2_ingress_enable(port);
337699d4c6d3SStefan Roese 		} else {
337799d4c6d3SStefan Roese 			mvpp2_ingress_disable(port);
337899d4c6d3SStefan Roese 			mvpp2_egress_disable(port);
337999d4c6d3SStefan Roese 		}
338099d4c6d3SStefan Roese 	}
338199d4c6d3SStefan Roese }
338299d4c6d3SStefan Roese 
338399d4c6d3SStefan Roese /* Main RX/TX processing routines */
338499d4c6d3SStefan Roese 
338599d4c6d3SStefan Roese /* Display more error info */
338699d4c6d3SStefan Roese static void mvpp2_rx_error(struct mvpp2_port *port,
338799d4c6d3SStefan Roese 			   struct mvpp2_rx_desc *rx_desc)
338899d4c6d3SStefan Roese {
3389cfa414aeSThomas Petazzoni 	u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
3390cfa414aeSThomas Petazzoni 	size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
339199d4c6d3SStefan Roese 
339299d4c6d3SStefan Roese 	switch (status & MVPP2_RXD_ERR_CODE_MASK) {
339399d4c6d3SStefan Roese 	case MVPP2_RXD_ERR_CRC:
3394cfa414aeSThomas Petazzoni 		netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
3395cfa414aeSThomas Petazzoni 			   status, sz);
339699d4c6d3SStefan Roese 		break;
339799d4c6d3SStefan Roese 	case MVPP2_RXD_ERR_OVERRUN:
3398cfa414aeSThomas Petazzoni 		netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
3399cfa414aeSThomas Petazzoni 			   status, sz);
340099d4c6d3SStefan Roese 		break;
340199d4c6d3SStefan Roese 	case MVPP2_RXD_ERR_RESOURCE:
3402cfa414aeSThomas Petazzoni 		netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
3403cfa414aeSThomas Petazzoni 			   status, sz);
340499d4c6d3SStefan Roese 		break;
340599d4c6d3SStefan Roese 	}
340699d4c6d3SStefan Roese }
340799d4c6d3SStefan Roese 
340899d4c6d3SStefan Roese /* Reuse skb if possible, or allocate a new skb and add it to BM pool */
340999d4c6d3SStefan Roese static int mvpp2_rx_refill(struct mvpp2_port *port,
341099d4c6d3SStefan Roese 			   struct mvpp2_bm_pool *bm_pool,
34114dae32e6SThomas Petazzoni 			   u32 bm, dma_addr_t dma_addr)
341299d4c6d3SStefan Roese {
34134dae32e6SThomas Petazzoni 	mvpp2_pool_refill(port, bm, dma_addr, (unsigned long)dma_addr);
341499d4c6d3SStefan Roese 	return 0;
341599d4c6d3SStefan Roese }
341699d4c6d3SStefan Roese 
341799d4c6d3SStefan Roese /* Set hw internals when starting port */
341899d4c6d3SStefan Roese static void mvpp2_start_dev(struct mvpp2_port *port)
341999d4c6d3SStefan Roese {
342099d4c6d3SStefan Roese 	mvpp2_gmac_max_rx_size_set(port);
342199d4c6d3SStefan Roese 	mvpp2_txp_max_tx_size_set(port);
342299d4c6d3SStefan Roese 
342399d4c6d3SStefan Roese 	mvpp2_port_enable(port);
342499d4c6d3SStefan Roese }
342599d4c6d3SStefan Roese 
342699d4c6d3SStefan Roese /* Set hw internals when stopping port */
342799d4c6d3SStefan Roese static void mvpp2_stop_dev(struct mvpp2_port *port)
342899d4c6d3SStefan Roese {
342999d4c6d3SStefan Roese 	/* Stop new packets from arriving to RXQs */
343099d4c6d3SStefan Roese 	mvpp2_ingress_disable(port);
343199d4c6d3SStefan Roese 
343299d4c6d3SStefan Roese 	mvpp2_egress_disable(port);
343399d4c6d3SStefan Roese 	mvpp2_port_disable(port);
343499d4c6d3SStefan Roese }
343599d4c6d3SStefan Roese 
343699d4c6d3SStefan Roese static int mvpp2_phy_connect(struct udevice *dev, struct mvpp2_port *port)
343799d4c6d3SStefan Roese {
343899d4c6d3SStefan Roese 	struct phy_device *phy_dev;
343999d4c6d3SStefan Roese 
344099d4c6d3SStefan Roese 	if (!port->init || port->link == 0) {
344199d4c6d3SStefan Roese 		phy_dev = phy_connect(port->priv->bus, port->phyaddr, dev,
344299d4c6d3SStefan Roese 				      port->phy_interface);
344399d4c6d3SStefan Roese 		port->phy_dev = phy_dev;
344499d4c6d3SStefan Roese 		if (!phy_dev) {
344599d4c6d3SStefan Roese 			netdev_err(port->dev, "cannot connect to phy\n");
344699d4c6d3SStefan Roese 			return -ENODEV;
344799d4c6d3SStefan Roese 		}
344899d4c6d3SStefan Roese 		phy_dev->supported &= PHY_GBIT_FEATURES;
344999d4c6d3SStefan Roese 		phy_dev->advertising = phy_dev->supported;
345099d4c6d3SStefan Roese 
345199d4c6d3SStefan Roese 		port->phy_dev = phy_dev;
345299d4c6d3SStefan Roese 		port->link    = 0;
345399d4c6d3SStefan Roese 		port->duplex  = 0;
345499d4c6d3SStefan Roese 		port->speed   = 0;
345599d4c6d3SStefan Roese 
345699d4c6d3SStefan Roese 		phy_config(phy_dev);
345799d4c6d3SStefan Roese 		phy_startup(phy_dev);
345899d4c6d3SStefan Roese 		if (!phy_dev->link) {
345999d4c6d3SStefan Roese 			printf("%s: No link\n", phy_dev->dev->name);
346099d4c6d3SStefan Roese 			return -1;
346199d4c6d3SStefan Roese 		}
346299d4c6d3SStefan Roese 
346399d4c6d3SStefan Roese 		port->init = 1;
346499d4c6d3SStefan Roese 	} else {
346599d4c6d3SStefan Roese 		mvpp2_egress_enable(port);
346699d4c6d3SStefan Roese 		mvpp2_ingress_enable(port);
346799d4c6d3SStefan Roese 	}
346899d4c6d3SStefan Roese 
346999d4c6d3SStefan Roese 	return 0;
347099d4c6d3SStefan Roese }
347199d4c6d3SStefan Roese 
347299d4c6d3SStefan Roese static int mvpp2_open(struct udevice *dev, struct mvpp2_port *port)
347399d4c6d3SStefan Roese {
347499d4c6d3SStefan Roese 	unsigned char mac_bcast[ETH_ALEN] = {
347599d4c6d3SStefan Roese 			0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
347699d4c6d3SStefan Roese 	int err;
347799d4c6d3SStefan Roese 
347899d4c6d3SStefan Roese 	err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true);
347999d4c6d3SStefan Roese 	if (err) {
348099d4c6d3SStefan Roese 		netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
348199d4c6d3SStefan Roese 		return err;
348299d4c6d3SStefan Roese 	}
348399d4c6d3SStefan Roese 	err = mvpp2_prs_mac_da_accept(port->priv, port->id,
348499d4c6d3SStefan Roese 				      port->dev_addr, true);
348599d4c6d3SStefan Roese 	if (err) {
348699d4c6d3SStefan Roese 		netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n");
348799d4c6d3SStefan Roese 		return err;
348899d4c6d3SStefan Roese 	}
348999d4c6d3SStefan Roese 	err = mvpp2_prs_def_flow(port);
349099d4c6d3SStefan Roese 	if (err) {
349199d4c6d3SStefan Roese 		netdev_err(dev, "mvpp2_prs_def_flow failed\n");
349299d4c6d3SStefan Roese 		return err;
349399d4c6d3SStefan Roese 	}
349499d4c6d3SStefan Roese 
349599d4c6d3SStefan Roese 	/* Allocate the Rx/Tx queues */
349699d4c6d3SStefan Roese 	err = mvpp2_setup_rxqs(port);
349799d4c6d3SStefan Roese 	if (err) {
349899d4c6d3SStefan Roese 		netdev_err(port->dev, "cannot allocate Rx queues\n");
349999d4c6d3SStefan Roese 		return err;
350099d4c6d3SStefan Roese 	}
350199d4c6d3SStefan Roese 
350299d4c6d3SStefan Roese 	err = mvpp2_setup_txqs(port);
350399d4c6d3SStefan Roese 	if (err) {
350499d4c6d3SStefan Roese 		netdev_err(port->dev, "cannot allocate Tx queues\n");
350599d4c6d3SStefan Roese 		return err;
350699d4c6d3SStefan Roese 	}
350799d4c6d3SStefan Roese 
350899d4c6d3SStefan Roese 	err = mvpp2_phy_connect(dev, port);
350999d4c6d3SStefan Roese 	if (err < 0)
351099d4c6d3SStefan Roese 		return err;
351199d4c6d3SStefan Roese 
351299d4c6d3SStefan Roese 	mvpp2_link_event(port);
351399d4c6d3SStefan Roese 
351499d4c6d3SStefan Roese 	mvpp2_start_dev(port);
351599d4c6d3SStefan Roese 
351699d4c6d3SStefan Roese 	return 0;
351799d4c6d3SStefan Roese }
351899d4c6d3SStefan Roese 
351999d4c6d3SStefan Roese /* No Device ops here in U-Boot */
352099d4c6d3SStefan Roese 
352199d4c6d3SStefan Roese /* Driver initialization */
352299d4c6d3SStefan Roese 
352399d4c6d3SStefan Roese static void mvpp2_port_power_up(struct mvpp2_port *port)
352499d4c6d3SStefan Roese {
352599d4c6d3SStefan Roese 	mvpp2_port_mii_set(port);
352699d4c6d3SStefan Roese 	mvpp2_port_periodic_xon_disable(port);
352799d4c6d3SStefan Roese 	mvpp2_port_fc_adv_enable(port);
352899d4c6d3SStefan Roese 	mvpp2_port_reset(port);
352999d4c6d3SStefan Roese }
353099d4c6d3SStefan Roese 
353199d4c6d3SStefan Roese /* Initialize port HW */
353299d4c6d3SStefan Roese static int mvpp2_port_init(struct udevice *dev, struct mvpp2_port *port)
353399d4c6d3SStefan Roese {
353499d4c6d3SStefan Roese 	struct mvpp2 *priv = port->priv;
353599d4c6d3SStefan Roese 	struct mvpp2_txq_pcpu *txq_pcpu;
353699d4c6d3SStefan Roese 	int queue, cpu, err;
353799d4c6d3SStefan Roese 
353899d4c6d3SStefan Roese 	if (port->first_rxq + rxq_number > MVPP2_RXQ_TOTAL_NUM)
353999d4c6d3SStefan Roese 		return -EINVAL;
354099d4c6d3SStefan Roese 
354199d4c6d3SStefan Roese 	/* Disable port */
354299d4c6d3SStefan Roese 	mvpp2_egress_disable(port);
354399d4c6d3SStefan Roese 	mvpp2_port_disable(port);
354499d4c6d3SStefan Roese 
354599d4c6d3SStefan Roese 	port->txqs = devm_kcalloc(dev, txq_number, sizeof(*port->txqs),
354699d4c6d3SStefan Roese 				  GFP_KERNEL);
354799d4c6d3SStefan Roese 	if (!port->txqs)
354899d4c6d3SStefan Roese 		return -ENOMEM;
354999d4c6d3SStefan Roese 
355099d4c6d3SStefan Roese 	/* Associate physical Tx queues to this port and initialize.
355199d4c6d3SStefan Roese 	 * The mapping is predefined.
355299d4c6d3SStefan Roese 	 */
355399d4c6d3SStefan Roese 	for (queue = 0; queue < txq_number; queue++) {
355499d4c6d3SStefan Roese 		int queue_phy_id = mvpp2_txq_phys(port->id, queue);
355599d4c6d3SStefan Roese 		struct mvpp2_tx_queue *txq;
355699d4c6d3SStefan Roese 
355799d4c6d3SStefan Roese 		txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
355899d4c6d3SStefan Roese 		if (!txq)
355999d4c6d3SStefan Roese 			return -ENOMEM;
356099d4c6d3SStefan Roese 
356199d4c6d3SStefan Roese 		txq->pcpu = devm_kzalloc(dev, sizeof(struct mvpp2_txq_pcpu),
356299d4c6d3SStefan Roese 					 GFP_KERNEL);
356399d4c6d3SStefan Roese 		if (!txq->pcpu)
356499d4c6d3SStefan Roese 			return -ENOMEM;
356599d4c6d3SStefan Roese 
356699d4c6d3SStefan Roese 		txq->id = queue_phy_id;
356799d4c6d3SStefan Roese 		txq->log_id = queue;
356899d4c6d3SStefan Roese 		txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
356999d4c6d3SStefan Roese 		for_each_present_cpu(cpu) {
357099d4c6d3SStefan Roese 			txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
357199d4c6d3SStefan Roese 			txq_pcpu->cpu = cpu;
357299d4c6d3SStefan Roese 		}
357399d4c6d3SStefan Roese 
357499d4c6d3SStefan Roese 		port->txqs[queue] = txq;
357599d4c6d3SStefan Roese 	}
357699d4c6d3SStefan Roese 
357799d4c6d3SStefan Roese 	port->rxqs = devm_kcalloc(dev, rxq_number, sizeof(*port->rxqs),
357899d4c6d3SStefan Roese 				  GFP_KERNEL);
357999d4c6d3SStefan Roese 	if (!port->rxqs)
358099d4c6d3SStefan Roese 		return -ENOMEM;
358199d4c6d3SStefan Roese 
358299d4c6d3SStefan Roese 	/* Allocate and initialize Rx queue for this port */
358399d4c6d3SStefan Roese 	for (queue = 0; queue < rxq_number; queue++) {
358499d4c6d3SStefan Roese 		struct mvpp2_rx_queue *rxq;
358599d4c6d3SStefan Roese 
358699d4c6d3SStefan Roese 		/* Map physical Rx queue to port's logical Rx queue */
358799d4c6d3SStefan Roese 		rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
358899d4c6d3SStefan Roese 		if (!rxq)
358999d4c6d3SStefan Roese 			return -ENOMEM;
359099d4c6d3SStefan Roese 		/* Map this Rx queue to a physical queue */
359199d4c6d3SStefan Roese 		rxq->id = port->first_rxq + queue;
359299d4c6d3SStefan Roese 		rxq->port = port->id;
359399d4c6d3SStefan Roese 		rxq->logic_rxq = queue;
359499d4c6d3SStefan Roese 
359599d4c6d3SStefan Roese 		port->rxqs[queue] = rxq;
359699d4c6d3SStefan Roese 	}
359799d4c6d3SStefan Roese 
359899d4c6d3SStefan Roese 	/* Configure Rx queue group interrupt for this port */
359999d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_ISR_RXQ_GROUP_REG(port->id), CONFIG_MV_ETH_RXQ);
360099d4c6d3SStefan Roese 
360199d4c6d3SStefan Roese 	/* Create Rx descriptor rings */
360299d4c6d3SStefan Roese 	for (queue = 0; queue < rxq_number; queue++) {
360399d4c6d3SStefan Roese 		struct mvpp2_rx_queue *rxq = port->rxqs[queue];
360499d4c6d3SStefan Roese 
360599d4c6d3SStefan Roese 		rxq->size = port->rx_ring_size;
360699d4c6d3SStefan Roese 		rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
360799d4c6d3SStefan Roese 		rxq->time_coal = MVPP2_RX_COAL_USEC;
360899d4c6d3SStefan Roese 	}
360999d4c6d3SStefan Roese 
361099d4c6d3SStefan Roese 	mvpp2_ingress_disable(port);
361199d4c6d3SStefan Roese 
361299d4c6d3SStefan Roese 	/* Port default configuration */
361399d4c6d3SStefan Roese 	mvpp2_defaults_set(port);
361499d4c6d3SStefan Roese 
361599d4c6d3SStefan Roese 	/* Port's classifier configuration */
361699d4c6d3SStefan Roese 	mvpp2_cls_oversize_rxq_set(port);
361799d4c6d3SStefan Roese 	mvpp2_cls_port_config(port);
361899d4c6d3SStefan Roese 
361999d4c6d3SStefan Roese 	/* Provide an initial Rx packet size */
362099d4c6d3SStefan Roese 	port->pkt_size = MVPP2_RX_PKT_SIZE(PKTSIZE_ALIGN);
362199d4c6d3SStefan Roese 
362299d4c6d3SStefan Roese 	/* Initialize pools for swf */
362399d4c6d3SStefan Roese 	err = mvpp2_swf_bm_pool_init(port);
362499d4c6d3SStefan Roese 	if (err)
362599d4c6d3SStefan Roese 		return err;
362699d4c6d3SStefan Roese 
362799d4c6d3SStefan Roese 	return 0;
362899d4c6d3SStefan Roese }
362999d4c6d3SStefan Roese 
363099d4c6d3SStefan Roese /* Ports initialization */
363199d4c6d3SStefan Roese static int mvpp2_port_probe(struct udevice *dev,
363299d4c6d3SStefan Roese 			    struct mvpp2_port *port,
363399d4c6d3SStefan Roese 			    int port_node,
363499d4c6d3SStefan Roese 			    struct mvpp2 *priv,
363599d4c6d3SStefan Roese 			    int *next_first_rxq)
363699d4c6d3SStefan Roese {
363799d4c6d3SStefan Roese 	int phy_node;
363899d4c6d3SStefan Roese 	u32 id;
363999d4c6d3SStefan Roese 	u32 phyaddr;
364099d4c6d3SStefan Roese 	const char *phy_mode_str;
364199d4c6d3SStefan Roese 	int phy_mode = -1;
364299d4c6d3SStefan Roese 	int priv_common_regs_num = 2;
364399d4c6d3SStefan Roese 	int err;
364499d4c6d3SStefan Roese 
364599d4c6d3SStefan Roese 	phy_node = fdtdec_lookup_phandle(gd->fdt_blob, port_node, "phy");
364699d4c6d3SStefan Roese 	if (phy_node < 0) {
364799d4c6d3SStefan Roese 		dev_err(&pdev->dev, "missing phy\n");
364899d4c6d3SStefan Roese 		return -ENODEV;
364999d4c6d3SStefan Roese 	}
365099d4c6d3SStefan Roese 
365199d4c6d3SStefan Roese 	phy_mode_str = fdt_getprop(gd->fdt_blob, port_node, "phy-mode", NULL);
365299d4c6d3SStefan Roese 	if (phy_mode_str)
365399d4c6d3SStefan Roese 		phy_mode = phy_get_interface_by_name(phy_mode_str);
365499d4c6d3SStefan Roese 	if (phy_mode == -1) {
365599d4c6d3SStefan Roese 		dev_err(&pdev->dev, "incorrect phy mode\n");
365699d4c6d3SStefan Roese 		return -EINVAL;
365799d4c6d3SStefan Roese 	}
365899d4c6d3SStefan Roese 
365999d4c6d3SStefan Roese 	id = fdtdec_get_int(gd->fdt_blob, port_node, "port-id", -1);
366099d4c6d3SStefan Roese 	if (id == -1) {
366199d4c6d3SStefan Roese 		dev_err(&pdev->dev, "missing port-id value\n");
366299d4c6d3SStefan Roese 		return -EINVAL;
366399d4c6d3SStefan Roese 	}
366499d4c6d3SStefan Roese 
366599d4c6d3SStefan Roese 	phyaddr = fdtdec_get_int(gd->fdt_blob, phy_node, "reg", 0);
366699d4c6d3SStefan Roese 
366799d4c6d3SStefan Roese 	port->priv = priv;
366899d4c6d3SStefan Roese 	port->id = id;
366999d4c6d3SStefan Roese 	port->first_rxq = *next_first_rxq;
367099d4c6d3SStefan Roese 	port->phy_node = phy_node;
367199d4c6d3SStefan Roese 	port->phy_interface = phy_mode;
367299d4c6d3SStefan Roese 	port->phyaddr = phyaddr;
367399d4c6d3SStefan Roese 
367499d4c6d3SStefan Roese 	port->base = (void __iomem *)dev_get_addr_index(dev->parent,
367599d4c6d3SStefan Roese 							priv_common_regs_num
367699d4c6d3SStefan Roese 							+ id);
367799d4c6d3SStefan Roese 	if (IS_ERR(port->base))
367899d4c6d3SStefan Roese 		return PTR_ERR(port->base);
367999d4c6d3SStefan Roese 
368099d4c6d3SStefan Roese 	port->tx_ring_size = MVPP2_MAX_TXD;
368199d4c6d3SStefan Roese 	port->rx_ring_size = MVPP2_MAX_RXD;
368299d4c6d3SStefan Roese 
368399d4c6d3SStefan Roese 	err = mvpp2_port_init(dev, port);
368499d4c6d3SStefan Roese 	if (err < 0) {
368599d4c6d3SStefan Roese 		dev_err(&pdev->dev, "failed to init port %d\n", id);
368699d4c6d3SStefan Roese 		return err;
368799d4c6d3SStefan Roese 	}
368899d4c6d3SStefan Roese 	mvpp2_port_power_up(port);
368999d4c6d3SStefan Roese 
369099d4c6d3SStefan Roese 	/* Increment the first Rx queue number to be used by the next port */
369199d4c6d3SStefan Roese 	*next_first_rxq += CONFIG_MV_ETH_RXQ;
369299d4c6d3SStefan Roese 	priv->port_list[id] = port;
369399d4c6d3SStefan Roese 	return 0;
369499d4c6d3SStefan Roese }
369599d4c6d3SStefan Roese 
369699d4c6d3SStefan Roese /* Initialize decoding windows */
369799d4c6d3SStefan Roese static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
369899d4c6d3SStefan Roese 				    struct mvpp2 *priv)
369999d4c6d3SStefan Roese {
370099d4c6d3SStefan Roese 	u32 win_enable;
370199d4c6d3SStefan Roese 	int i;
370299d4c6d3SStefan Roese 
370399d4c6d3SStefan Roese 	for (i = 0; i < 6; i++) {
370499d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
370599d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
370699d4c6d3SStefan Roese 
370799d4c6d3SStefan Roese 		if (i < 4)
370899d4c6d3SStefan Roese 			mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
370999d4c6d3SStefan Roese 	}
371099d4c6d3SStefan Roese 
371199d4c6d3SStefan Roese 	win_enable = 0;
371299d4c6d3SStefan Roese 
371399d4c6d3SStefan Roese 	for (i = 0; i < dram->num_cs; i++) {
371499d4c6d3SStefan Roese 		const struct mbus_dram_window *cs = dram->cs + i;
371599d4c6d3SStefan Roese 
371699d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_WIN_BASE(i),
371799d4c6d3SStefan Roese 			    (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
371899d4c6d3SStefan Roese 			    dram->mbus_dram_target_id);
371999d4c6d3SStefan Roese 
372099d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_WIN_SIZE(i),
372199d4c6d3SStefan Roese 			    (cs->size - 1) & 0xffff0000);
372299d4c6d3SStefan Roese 
372399d4c6d3SStefan Roese 		win_enable |= (1 << i);
372499d4c6d3SStefan Roese 	}
372599d4c6d3SStefan Roese 
372699d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
372799d4c6d3SStefan Roese }
372899d4c6d3SStefan Roese 
372999d4c6d3SStefan Roese /* Initialize Rx FIFO's */
373099d4c6d3SStefan Roese static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
373199d4c6d3SStefan Roese {
373299d4c6d3SStefan Roese 	int port;
373399d4c6d3SStefan Roese 
373499d4c6d3SStefan Roese 	for (port = 0; port < MVPP2_MAX_PORTS; port++) {
373599d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
373699d4c6d3SStefan Roese 			    MVPP2_RX_FIFO_PORT_DATA_SIZE);
373799d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
373899d4c6d3SStefan Roese 			    MVPP2_RX_FIFO_PORT_ATTR_SIZE);
373999d4c6d3SStefan Roese 	}
374099d4c6d3SStefan Roese 
374199d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
374299d4c6d3SStefan Roese 		    MVPP2_RX_FIFO_PORT_MIN_PKT);
374399d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
374499d4c6d3SStefan Roese }
374599d4c6d3SStefan Roese 
374699d4c6d3SStefan Roese /* Initialize network controller common part HW */
374799d4c6d3SStefan Roese static int mvpp2_init(struct udevice *dev, struct mvpp2 *priv)
374899d4c6d3SStefan Roese {
374999d4c6d3SStefan Roese 	const struct mbus_dram_target_info *dram_target_info;
375099d4c6d3SStefan Roese 	int err, i;
375199d4c6d3SStefan Roese 	u32 val;
375299d4c6d3SStefan Roese 
375399d4c6d3SStefan Roese 	/* Checks for hardware constraints (U-Boot uses only one rxq) */
375499d4c6d3SStefan Roese 	if ((rxq_number > MVPP2_MAX_RXQ) || (txq_number > MVPP2_MAX_TXQ)) {
375599d4c6d3SStefan Roese 		dev_err(&pdev->dev, "invalid queue size parameter\n");
375699d4c6d3SStefan Roese 		return -EINVAL;
375799d4c6d3SStefan Roese 	}
375899d4c6d3SStefan Roese 
375999d4c6d3SStefan Roese 	/* MBUS windows configuration */
376099d4c6d3SStefan Roese 	dram_target_info = mvebu_mbus_dram_info();
376199d4c6d3SStefan Roese 	if (dram_target_info)
376299d4c6d3SStefan Roese 		mvpp2_conf_mbus_windows(dram_target_info, priv);
376399d4c6d3SStefan Roese 
376499d4c6d3SStefan Roese 	/* Disable HW PHY polling */
376599d4c6d3SStefan Roese 	val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
376699d4c6d3SStefan Roese 	val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
376799d4c6d3SStefan Roese 	writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
376899d4c6d3SStefan Roese 
376999d4c6d3SStefan Roese 	/* Allocate and initialize aggregated TXQs */
377099d4c6d3SStefan Roese 	priv->aggr_txqs = devm_kcalloc(dev, num_present_cpus(),
377199d4c6d3SStefan Roese 				       sizeof(struct mvpp2_tx_queue),
377299d4c6d3SStefan Roese 				       GFP_KERNEL);
377399d4c6d3SStefan Roese 	if (!priv->aggr_txqs)
377499d4c6d3SStefan Roese 		return -ENOMEM;
377599d4c6d3SStefan Roese 
377699d4c6d3SStefan Roese 	for_each_present_cpu(i) {
377799d4c6d3SStefan Roese 		priv->aggr_txqs[i].id = i;
377899d4c6d3SStefan Roese 		priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
377999d4c6d3SStefan Roese 		err = mvpp2_aggr_txq_init(dev, &priv->aggr_txqs[i],
378099d4c6d3SStefan Roese 					  MVPP2_AGGR_TXQ_SIZE, i, priv);
378199d4c6d3SStefan Roese 		if (err < 0)
378299d4c6d3SStefan Roese 			return err;
378399d4c6d3SStefan Roese 	}
378499d4c6d3SStefan Roese 
378599d4c6d3SStefan Roese 	/* Rx Fifo Init */
378699d4c6d3SStefan Roese 	mvpp2_rx_fifo_init(priv);
378799d4c6d3SStefan Roese 
378899d4c6d3SStefan Roese 	/* Reset Rx queue group interrupt configuration */
378999d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_MAX_PORTS; i++)
379099d4c6d3SStefan Roese 		mvpp2_write(priv, MVPP2_ISR_RXQ_GROUP_REG(i),
379199d4c6d3SStefan Roese 			    CONFIG_MV_ETH_RXQ);
379299d4c6d3SStefan Roese 
379399d4c6d3SStefan Roese 	writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
379499d4c6d3SStefan Roese 	       priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
379599d4c6d3SStefan Roese 
379699d4c6d3SStefan Roese 	/* Allow cache snoop when transmiting packets */
379799d4c6d3SStefan Roese 	mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
379899d4c6d3SStefan Roese 
379999d4c6d3SStefan Roese 	/* Buffer Manager initialization */
380099d4c6d3SStefan Roese 	err = mvpp2_bm_init(dev, priv);
380199d4c6d3SStefan Roese 	if (err < 0)
380299d4c6d3SStefan Roese 		return err;
380399d4c6d3SStefan Roese 
380499d4c6d3SStefan Roese 	/* Parser default initialization */
380599d4c6d3SStefan Roese 	err = mvpp2_prs_default_init(dev, priv);
380699d4c6d3SStefan Roese 	if (err < 0)
380799d4c6d3SStefan Roese 		return err;
380899d4c6d3SStefan Roese 
380999d4c6d3SStefan Roese 	/* Classifier default initialization */
381099d4c6d3SStefan Roese 	mvpp2_cls_init(priv);
381199d4c6d3SStefan Roese 
381299d4c6d3SStefan Roese 	return 0;
381399d4c6d3SStefan Roese }
381499d4c6d3SStefan Roese 
381599d4c6d3SStefan Roese /* SMI / MDIO functions */
381699d4c6d3SStefan Roese 
381799d4c6d3SStefan Roese static int smi_wait_ready(struct mvpp2 *priv)
381899d4c6d3SStefan Roese {
381999d4c6d3SStefan Roese 	u32 timeout = MVPP2_SMI_TIMEOUT;
382099d4c6d3SStefan Roese 	u32 smi_reg;
382199d4c6d3SStefan Roese 
382299d4c6d3SStefan Roese 	/* wait till the SMI is not busy */
382399d4c6d3SStefan Roese 	do {
382499d4c6d3SStefan Roese 		/* read smi register */
382599d4c6d3SStefan Roese 		smi_reg = readl(priv->lms_base + MVPP2_SMI);
382699d4c6d3SStefan Roese 		if (timeout-- == 0) {
382799d4c6d3SStefan Roese 			printf("Error: SMI busy timeout\n");
382899d4c6d3SStefan Roese 			return -EFAULT;
382999d4c6d3SStefan Roese 		}
383099d4c6d3SStefan Roese 	} while (smi_reg & MVPP2_SMI_BUSY);
383199d4c6d3SStefan Roese 
383299d4c6d3SStefan Roese 	return 0;
383399d4c6d3SStefan Roese }
383499d4c6d3SStefan Roese 
383599d4c6d3SStefan Roese /*
383699d4c6d3SStefan Roese  * mpp2_mdio_read - miiphy_read callback function.
383799d4c6d3SStefan Roese  *
383899d4c6d3SStefan Roese  * Returns 16bit phy register value, or 0xffff on error
383999d4c6d3SStefan Roese  */
384099d4c6d3SStefan Roese static int mpp2_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
384199d4c6d3SStefan Roese {
384299d4c6d3SStefan Roese 	struct mvpp2 *priv = bus->priv;
384399d4c6d3SStefan Roese 	u32 smi_reg;
384499d4c6d3SStefan Roese 	u32 timeout;
384599d4c6d3SStefan Roese 
384699d4c6d3SStefan Roese 	/* check parameters */
384799d4c6d3SStefan Roese 	if (addr > MVPP2_PHY_ADDR_MASK) {
384899d4c6d3SStefan Roese 		printf("Error: Invalid PHY address %d\n", addr);
384999d4c6d3SStefan Roese 		return -EFAULT;
385099d4c6d3SStefan Roese 	}
385199d4c6d3SStefan Roese 
385299d4c6d3SStefan Roese 	if (reg > MVPP2_PHY_REG_MASK) {
385399d4c6d3SStefan Roese 		printf("Err: Invalid register offset %d\n", reg);
385499d4c6d3SStefan Roese 		return -EFAULT;
385599d4c6d3SStefan Roese 	}
385699d4c6d3SStefan Roese 
385799d4c6d3SStefan Roese 	/* wait till the SMI is not busy */
385899d4c6d3SStefan Roese 	if (smi_wait_ready(priv) < 0)
385999d4c6d3SStefan Roese 		return -EFAULT;
386099d4c6d3SStefan Roese 
386199d4c6d3SStefan Roese 	/* fill the phy address and regiser offset and read opcode */
386299d4c6d3SStefan Roese 	smi_reg = (addr << MVPP2_SMI_DEV_ADDR_OFFS)
386399d4c6d3SStefan Roese 		| (reg << MVPP2_SMI_REG_ADDR_OFFS)
386499d4c6d3SStefan Roese 		| MVPP2_SMI_OPCODE_READ;
386599d4c6d3SStefan Roese 
386699d4c6d3SStefan Roese 	/* write the smi register */
386799d4c6d3SStefan Roese 	writel(smi_reg, priv->lms_base + MVPP2_SMI);
386899d4c6d3SStefan Roese 
386999d4c6d3SStefan Roese 	/* wait till read value is ready */
387099d4c6d3SStefan Roese 	timeout = MVPP2_SMI_TIMEOUT;
387199d4c6d3SStefan Roese 
387299d4c6d3SStefan Roese 	do {
387399d4c6d3SStefan Roese 		/* read smi register */
387499d4c6d3SStefan Roese 		smi_reg = readl(priv->lms_base + MVPP2_SMI);
387599d4c6d3SStefan Roese 		if (timeout-- == 0) {
387699d4c6d3SStefan Roese 			printf("Err: SMI read ready timeout\n");
387799d4c6d3SStefan Roese 			return -EFAULT;
387899d4c6d3SStefan Roese 		}
387999d4c6d3SStefan Roese 	} while (!(smi_reg & MVPP2_SMI_READ_VALID));
388099d4c6d3SStefan Roese 
388199d4c6d3SStefan Roese 	/* Wait for the data to update in the SMI register */
388299d4c6d3SStefan Roese 	for (timeout = 0; timeout < MVPP2_SMI_TIMEOUT; timeout++)
388399d4c6d3SStefan Roese 		;
388499d4c6d3SStefan Roese 
388599d4c6d3SStefan Roese 	return readl(priv->lms_base + MVPP2_SMI) & MVPP2_SMI_DATA_MASK;
388699d4c6d3SStefan Roese }
388799d4c6d3SStefan Roese 
388899d4c6d3SStefan Roese /*
388999d4c6d3SStefan Roese  * mpp2_mdio_write - miiphy_write callback function.
389099d4c6d3SStefan Roese  *
389199d4c6d3SStefan Roese  * Returns 0 if write succeed, -EINVAL on bad parameters
389299d4c6d3SStefan Roese  * -ETIME on timeout
389399d4c6d3SStefan Roese  */
389499d4c6d3SStefan Roese static int mpp2_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
389599d4c6d3SStefan Roese 			   u16 value)
389699d4c6d3SStefan Roese {
389799d4c6d3SStefan Roese 	struct mvpp2 *priv = bus->priv;
389899d4c6d3SStefan Roese 	u32 smi_reg;
389999d4c6d3SStefan Roese 
390099d4c6d3SStefan Roese 	/* check parameters */
390199d4c6d3SStefan Roese 	if (addr > MVPP2_PHY_ADDR_MASK) {
390299d4c6d3SStefan Roese 		printf("Error: Invalid PHY address %d\n", addr);
390399d4c6d3SStefan Roese 		return -EFAULT;
390499d4c6d3SStefan Roese 	}
390599d4c6d3SStefan Roese 
390699d4c6d3SStefan Roese 	if (reg > MVPP2_PHY_REG_MASK) {
390799d4c6d3SStefan Roese 		printf("Err: Invalid register offset %d\n", reg);
390899d4c6d3SStefan Roese 		return -EFAULT;
390999d4c6d3SStefan Roese 	}
391099d4c6d3SStefan Roese 
391199d4c6d3SStefan Roese 	/* wait till the SMI is not busy */
391299d4c6d3SStefan Roese 	if (smi_wait_ready(priv) < 0)
391399d4c6d3SStefan Roese 		return -EFAULT;
391499d4c6d3SStefan Roese 
391599d4c6d3SStefan Roese 	/* fill the phy addr and reg offset and write opcode and data */
391699d4c6d3SStefan Roese 	smi_reg = value << MVPP2_SMI_DATA_OFFS;
391799d4c6d3SStefan Roese 	smi_reg |= (addr << MVPP2_SMI_DEV_ADDR_OFFS)
391899d4c6d3SStefan Roese 		| (reg << MVPP2_SMI_REG_ADDR_OFFS);
391999d4c6d3SStefan Roese 	smi_reg &= ~MVPP2_SMI_OPCODE_READ;
392099d4c6d3SStefan Roese 
392199d4c6d3SStefan Roese 	/* write the smi register */
392299d4c6d3SStefan Roese 	writel(smi_reg, priv->lms_base + MVPP2_SMI);
392399d4c6d3SStefan Roese 
392499d4c6d3SStefan Roese 	return 0;
392599d4c6d3SStefan Roese }
392699d4c6d3SStefan Roese 
392799d4c6d3SStefan Roese static int mvpp2_recv(struct udevice *dev, int flags, uchar **packetp)
392899d4c6d3SStefan Roese {
392999d4c6d3SStefan Roese 	struct mvpp2_port *port = dev_get_priv(dev);
393099d4c6d3SStefan Roese 	struct mvpp2_rx_desc *rx_desc;
393199d4c6d3SStefan Roese 	struct mvpp2_bm_pool *bm_pool;
39324dae32e6SThomas Petazzoni 	dma_addr_t dma_addr;
393399d4c6d3SStefan Roese 	u32 bm, rx_status;
393499d4c6d3SStefan Roese 	int pool, rx_bytes, err;
393599d4c6d3SStefan Roese 	int rx_received;
393699d4c6d3SStefan Roese 	struct mvpp2_rx_queue *rxq;
393799d4c6d3SStefan Roese 	u32 cause_rx_tx, cause_rx, cause_misc;
393899d4c6d3SStefan Roese 	u8 *data;
393999d4c6d3SStefan Roese 
394099d4c6d3SStefan Roese 	cause_rx_tx = mvpp2_read(port->priv,
394199d4c6d3SStefan Roese 				 MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
394299d4c6d3SStefan Roese 	cause_rx_tx &= ~MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
394399d4c6d3SStefan Roese 	cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
394499d4c6d3SStefan Roese 	if (!cause_rx_tx && !cause_misc)
394599d4c6d3SStefan Roese 		return 0;
394699d4c6d3SStefan Roese 
394799d4c6d3SStefan Roese 	cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
394899d4c6d3SStefan Roese 
394999d4c6d3SStefan Roese 	/* Process RX packets */
395099d4c6d3SStefan Roese 	cause_rx |= port->pending_cause_rx;
395199d4c6d3SStefan Roese 	rxq = mvpp2_get_rx_queue(port, cause_rx);
395299d4c6d3SStefan Roese 
395399d4c6d3SStefan Roese 	/* Get number of received packets and clamp the to-do */
395499d4c6d3SStefan Roese 	rx_received = mvpp2_rxq_received(port, rxq->id);
395599d4c6d3SStefan Roese 
395699d4c6d3SStefan Roese 	/* Return if no packets are received */
395799d4c6d3SStefan Roese 	if (!rx_received)
395899d4c6d3SStefan Roese 		return 0;
395999d4c6d3SStefan Roese 
396099d4c6d3SStefan Roese 	rx_desc = mvpp2_rxq_next_desc_get(rxq);
3961cfa414aeSThomas Petazzoni 	rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
3962cfa414aeSThomas Petazzoni 	rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
3963cfa414aeSThomas Petazzoni 	rx_bytes -= MVPP2_MH_SIZE;
3964cfa414aeSThomas Petazzoni 	dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
396599d4c6d3SStefan Roese 
3966cfa414aeSThomas Petazzoni 	bm = mvpp2_bm_cookie_build(port, rx_desc);
396799d4c6d3SStefan Roese 	pool = mvpp2_bm_cookie_pool_get(bm);
396899d4c6d3SStefan Roese 	bm_pool = &port->priv->bm_pools[pool];
396999d4c6d3SStefan Roese 
397099d4c6d3SStefan Roese 	/* In case of an error, release the requested buffer pointer
397199d4c6d3SStefan Roese 	 * to the Buffer Manager. This request process is controlled
397299d4c6d3SStefan Roese 	 * by the hardware, and the information about the buffer is
397399d4c6d3SStefan Roese 	 * comprised by the RX descriptor.
397499d4c6d3SStefan Roese 	 */
397599d4c6d3SStefan Roese 	if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
397699d4c6d3SStefan Roese 		mvpp2_rx_error(port, rx_desc);
397799d4c6d3SStefan Roese 		/* Return the buffer to the pool */
3978cfa414aeSThomas Petazzoni 		mvpp2_pool_refill(port, bm, dma_addr, dma_addr);
397999d4c6d3SStefan Roese 		return 0;
398099d4c6d3SStefan Roese 	}
398199d4c6d3SStefan Roese 
39824dae32e6SThomas Petazzoni 	err = mvpp2_rx_refill(port, bm_pool, bm, dma_addr);
398399d4c6d3SStefan Roese 	if (err) {
398499d4c6d3SStefan Roese 		netdev_err(port->dev, "failed to refill BM pools\n");
398599d4c6d3SStefan Roese 		return 0;
398699d4c6d3SStefan Roese 	}
398799d4c6d3SStefan Roese 
398899d4c6d3SStefan Roese 	/* Update Rx queue management counters */
398999d4c6d3SStefan Roese 	mb();
399099d4c6d3SStefan Roese 	mvpp2_rxq_status_update(port, rxq->id, 1, 1);
399199d4c6d3SStefan Roese 
399299d4c6d3SStefan Roese 	/* give packet to stack - skip on first n bytes */
39934dae32e6SThomas Petazzoni 	data = (u8 *)dma_addr + 2 + 32;
399499d4c6d3SStefan Roese 
399599d4c6d3SStefan Roese 	if (rx_bytes <= 0)
399699d4c6d3SStefan Roese 		return 0;
399799d4c6d3SStefan Roese 
399899d4c6d3SStefan Roese 	/*
399999d4c6d3SStefan Roese 	 * No cache invalidation needed here, since the rx_buffer's are
400099d4c6d3SStefan Roese 	 * located in a uncached memory region
400199d4c6d3SStefan Roese 	 */
400299d4c6d3SStefan Roese 	*packetp = data;
400399d4c6d3SStefan Roese 
400499d4c6d3SStefan Roese 	return rx_bytes;
400599d4c6d3SStefan Roese }
400699d4c6d3SStefan Roese 
400799d4c6d3SStefan Roese /* Drain Txq */
400899d4c6d3SStefan Roese static void mvpp2_txq_drain(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
400999d4c6d3SStefan Roese 			    int enable)
401099d4c6d3SStefan Roese {
401199d4c6d3SStefan Roese 	u32 val;
401299d4c6d3SStefan Roese 
401399d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
401499d4c6d3SStefan Roese 	val = mvpp2_read(port->priv, MVPP2_TXQ_PREF_BUF_REG);
401599d4c6d3SStefan Roese 	if (enable)
401699d4c6d3SStefan Roese 		val |= MVPP2_TXQ_DRAIN_EN_MASK;
401799d4c6d3SStefan Roese 	else
401899d4c6d3SStefan Roese 		val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
401999d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val);
402099d4c6d3SStefan Roese }
402199d4c6d3SStefan Roese 
402299d4c6d3SStefan Roese static int mvpp2_send(struct udevice *dev, void *packet, int length)
402399d4c6d3SStefan Roese {
402499d4c6d3SStefan Roese 	struct mvpp2_port *port = dev_get_priv(dev);
402599d4c6d3SStefan Roese 	struct mvpp2_tx_queue *txq, *aggr_txq;
402699d4c6d3SStefan Roese 	struct mvpp2_tx_desc *tx_desc;
402799d4c6d3SStefan Roese 	int tx_done;
402899d4c6d3SStefan Roese 	int timeout;
402999d4c6d3SStefan Roese 
403099d4c6d3SStefan Roese 	txq = port->txqs[0];
403199d4c6d3SStefan Roese 	aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
403299d4c6d3SStefan Roese 
403399d4c6d3SStefan Roese 	/* Get a descriptor for the first part of the packet */
403499d4c6d3SStefan Roese 	tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
4035cfa414aeSThomas Petazzoni 	mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
4036cfa414aeSThomas Petazzoni 	mvpp2_txdesc_size_set(port, tx_desc, length);
4037cfa414aeSThomas Petazzoni 	mvpp2_txdesc_offset_set(port, tx_desc,
4038cfa414aeSThomas Petazzoni 				(dma_addr_t)packet & MVPP2_TX_DESC_ALIGN);
4039cfa414aeSThomas Petazzoni 	mvpp2_txdesc_dma_addr_set(port, tx_desc,
4040cfa414aeSThomas Petazzoni 				  (dma_addr_t)packet & ~MVPP2_TX_DESC_ALIGN);
404199d4c6d3SStefan Roese 	/* First and Last descriptor */
4042cfa414aeSThomas Petazzoni 	mvpp2_txdesc_cmd_set(port, tx_desc,
4043cfa414aeSThomas Petazzoni 			     MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE
4044cfa414aeSThomas Petazzoni 			     | MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC);
404599d4c6d3SStefan Roese 
404699d4c6d3SStefan Roese 	/* Flush tx data */
4047f811e04aSStefan Roese 	flush_dcache_range((unsigned long)packet,
4048f811e04aSStefan Roese 			   (unsigned long)packet + ALIGN(length, PKTALIGN));
404999d4c6d3SStefan Roese 
405099d4c6d3SStefan Roese 	/* Enable transmit */
405199d4c6d3SStefan Roese 	mb();
405299d4c6d3SStefan Roese 	mvpp2_aggr_txq_pend_desc_add(port, 1);
405399d4c6d3SStefan Roese 
405499d4c6d3SStefan Roese 	mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
405599d4c6d3SStefan Roese 
405699d4c6d3SStefan Roese 	timeout = 0;
405799d4c6d3SStefan Roese 	do {
405899d4c6d3SStefan Roese 		if (timeout++ > 10000) {
405999d4c6d3SStefan Roese 			printf("timeout: packet not sent from aggregated to phys TXQ\n");
406099d4c6d3SStefan Roese 			return 0;
406199d4c6d3SStefan Roese 		}
406299d4c6d3SStefan Roese 		tx_done = mvpp2_txq_pend_desc_num_get(port, txq);
406399d4c6d3SStefan Roese 	} while (tx_done);
406499d4c6d3SStefan Roese 
406599d4c6d3SStefan Roese 	/* Enable TXQ drain */
406699d4c6d3SStefan Roese 	mvpp2_txq_drain(port, txq, 1);
406799d4c6d3SStefan Roese 
406899d4c6d3SStefan Roese 	timeout = 0;
406999d4c6d3SStefan Roese 	do {
407099d4c6d3SStefan Roese 		if (timeout++ > 10000) {
407199d4c6d3SStefan Roese 			printf("timeout: packet not sent\n");
407299d4c6d3SStefan Roese 			return 0;
407399d4c6d3SStefan Roese 		}
407499d4c6d3SStefan Roese 		tx_done = mvpp2_txq_sent_desc_proc(port, txq);
407599d4c6d3SStefan Roese 	} while (!tx_done);
407699d4c6d3SStefan Roese 
407799d4c6d3SStefan Roese 	/* Disable TXQ drain */
407899d4c6d3SStefan Roese 	mvpp2_txq_drain(port, txq, 0);
407999d4c6d3SStefan Roese 
408099d4c6d3SStefan Roese 	return 0;
408199d4c6d3SStefan Roese }
408299d4c6d3SStefan Roese 
408399d4c6d3SStefan Roese static int mvpp2_start(struct udevice *dev)
408499d4c6d3SStefan Roese {
408599d4c6d3SStefan Roese 	struct eth_pdata *pdata = dev_get_platdata(dev);
408699d4c6d3SStefan Roese 	struct mvpp2_port *port = dev_get_priv(dev);
408799d4c6d3SStefan Roese 
408899d4c6d3SStefan Roese 	/* Load current MAC address */
408999d4c6d3SStefan Roese 	memcpy(port->dev_addr, pdata->enetaddr, ETH_ALEN);
409099d4c6d3SStefan Roese 
409199d4c6d3SStefan Roese 	/* Reconfigure parser accept the original MAC address */
409299d4c6d3SStefan Roese 	mvpp2_prs_update_mac_da(port, port->dev_addr);
409399d4c6d3SStefan Roese 
409499d4c6d3SStefan Roese 	mvpp2_port_power_up(port);
409599d4c6d3SStefan Roese 
409699d4c6d3SStefan Roese 	mvpp2_open(dev, port);
409799d4c6d3SStefan Roese 
409899d4c6d3SStefan Roese 	return 0;
409999d4c6d3SStefan Roese }
410099d4c6d3SStefan Roese 
410199d4c6d3SStefan Roese static void mvpp2_stop(struct udevice *dev)
410299d4c6d3SStefan Roese {
410399d4c6d3SStefan Roese 	struct mvpp2_port *port = dev_get_priv(dev);
410499d4c6d3SStefan Roese 
410599d4c6d3SStefan Roese 	mvpp2_stop_dev(port);
410699d4c6d3SStefan Roese 	mvpp2_cleanup_rxqs(port);
410799d4c6d3SStefan Roese 	mvpp2_cleanup_txqs(port);
410899d4c6d3SStefan Roese }
410999d4c6d3SStefan Roese 
411099d4c6d3SStefan Roese static int mvpp2_probe(struct udevice *dev)
411199d4c6d3SStefan Roese {
411299d4c6d3SStefan Roese 	struct mvpp2_port *port = dev_get_priv(dev);
411399d4c6d3SStefan Roese 	struct mvpp2 *priv = dev_get_priv(dev->parent);
411499d4c6d3SStefan Roese 	int err;
411599d4c6d3SStefan Roese 
411699d4c6d3SStefan Roese 	/* Initialize network controller */
411799d4c6d3SStefan Roese 	err = mvpp2_init(dev, priv);
411899d4c6d3SStefan Roese 	if (err < 0) {
411999d4c6d3SStefan Roese 		dev_err(&pdev->dev, "failed to initialize controller\n");
412099d4c6d3SStefan Roese 		return err;
412199d4c6d3SStefan Roese 	}
412299d4c6d3SStefan Roese 
4123e160f7d4SSimon Glass 	return mvpp2_port_probe(dev, port, dev_of_offset(dev), priv,
412499d4c6d3SStefan Roese 				&buffer_loc.first_rxq);
412599d4c6d3SStefan Roese }
412699d4c6d3SStefan Roese 
412799d4c6d3SStefan Roese static const struct eth_ops mvpp2_ops = {
412899d4c6d3SStefan Roese 	.start		= mvpp2_start,
412999d4c6d3SStefan Roese 	.send		= mvpp2_send,
413099d4c6d3SStefan Roese 	.recv		= mvpp2_recv,
413199d4c6d3SStefan Roese 	.stop		= mvpp2_stop,
413299d4c6d3SStefan Roese };
413399d4c6d3SStefan Roese 
413499d4c6d3SStefan Roese static struct driver mvpp2_driver = {
413599d4c6d3SStefan Roese 	.name	= "mvpp2",
413699d4c6d3SStefan Roese 	.id	= UCLASS_ETH,
413799d4c6d3SStefan Roese 	.probe	= mvpp2_probe,
413899d4c6d3SStefan Roese 	.ops	= &mvpp2_ops,
413999d4c6d3SStefan Roese 	.priv_auto_alloc_size = sizeof(struct mvpp2_port),
414099d4c6d3SStefan Roese 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
414199d4c6d3SStefan Roese };
414299d4c6d3SStefan Roese 
414399d4c6d3SStefan Roese /*
414499d4c6d3SStefan Roese  * Use a MISC device to bind the n instances (child nodes) of the
414599d4c6d3SStefan Roese  * network base controller in UCLASS_ETH.
414699d4c6d3SStefan Roese  */
414799d4c6d3SStefan Roese static int mvpp2_base_probe(struct udevice *dev)
414899d4c6d3SStefan Roese {
414999d4c6d3SStefan Roese 	struct mvpp2 *priv = dev_get_priv(dev);
415099d4c6d3SStefan Roese 	struct mii_dev *bus;
415199d4c6d3SStefan Roese 	void *bd_space;
415299d4c6d3SStefan Roese 	u32 size = 0;
415399d4c6d3SStefan Roese 	int i;
415499d4c6d3SStefan Roese 
415516a9898dSThomas Petazzoni 	/* Save hw-version */
415616a9898dSThomas Petazzoni 	priv->hw_version = dev_get_driver_data(dev);
415716a9898dSThomas Petazzoni 
415899d4c6d3SStefan Roese 	/*
415999d4c6d3SStefan Roese 	 * U-Boot special buffer handling:
416099d4c6d3SStefan Roese 	 *
416199d4c6d3SStefan Roese 	 * Allocate buffer area for descs and rx_buffers. This is only
416299d4c6d3SStefan Roese 	 * done once for all interfaces. As only one interface can
416399d4c6d3SStefan Roese 	 * be active. Make this area DMA-safe by disabling the D-cache
416499d4c6d3SStefan Roese 	 */
416599d4c6d3SStefan Roese 
416699d4c6d3SStefan Roese 	/* Align buffer area for descs and rx_buffers to 1MiB */
416799d4c6d3SStefan Roese 	bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
4168a7c28ff1SStefan Roese 	mmu_set_region_dcache_behaviour((unsigned long)bd_space,
4169a7c28ff1SStefan Roese 					BD_SPACE, DCACHE_OFF);
417099d4c6d3SStefan Roese 
417199d4c6d3SStefan Roese 	buffer_loc.aggr_tx_descs = (struct mvpp2_tx_desc *)bd_space;
417299d4c6d3SStefan Roese 	size += MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE;
417399d4c6d3SStefan Roese 
4174a7c28ff1SStefan Roese 	buffer_loc.tx_descs =
4175a7c28ff1SStefan Roese 		(struct mvpp2_tx_desc *)((unsigned long)bd_space + size);
417699d4c6d3SStefan Roese 	size += MVPP2_MAX_TXD * MVPP2_DESC_ALIGNED_SIZE;
417799d4c6d3SStefan Roese 
4178a7c28ff1SStefan Roese 	buffer_loc.rx_descs =
4179a7c28ff1SStefan Roese 		(struct mvpp2_rx_desc *)((unsigned long)bd_space + size);
418099d4c6d3SStefan Roese 	size += MVPP2_MAX_RXD * MVPP2_DESC_ALIGNED_SIZE;
418199d4c6d3SStefan Roese 
418299d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
4183a7c28ff1SStefan Roese 		buffer_loc.bm_pool[i] =
4184a7c28ff1SStefan Roese 			(unsigned long *)((unsigned long)bd_space + size);
418599d4c6d3SStefan Roese 		size += MVPP2_BM_POOL_SIZE_MAX * sizeof(u32);
418699d4c6d3SStefan Roese 	}
418799d4c6d3SStefan Roese 
418899d4c6d3SStefan Roese 	for (i = 0; i < MVPP2_BM_LONG_BUF_NUM; i++) {
4189a7c28ff1SStefan Roese 		buffer_loc.rx_buffer[i] =
4190a7c28ff1SStefan Roese 			(unsigned long *)((unsigned long)bd_space + size);
419199d4c6d3SStefan Roese 		size += RX_BUFFER_SIZE;
419299d4c6d3SStefan Roese 	}
419399d4c6d3SStefan Roese 
419499d4c6d3SStefan Roese 	/* Save base addresses for later use */
419599d4c6d3SStefan Roese 	priv->base = (void *)dev_get_addr_index(dev, 0);
419699d4c6d3SStefan Roese 	if (IS_ERR(priv->base))
419799d4c6d3SStefan Roese 		return PTR_ERR(priv->base);
419899d4c6d3SStefan Roese 
419999d4c6d3SStefan Roese 	priv->lms_base = (void *)dev_get_addr_index(dev, 1);
420099d4c6d3SStefan Roese 	if (IS_ERR(priv->lms_base))
420199d4c6d3SStefan Roese 		return PTR_ERR(priv->lms_base);
420299d4c6d3SStefan Roese 
420399d4c6d3SStefan Roese 	/* Finally create and register the MDIO bus driver */
420499d4c6d3SStefan Roese 	bus = mdio_alloc();
420599d4c6d3SStefan Roese 	if (!bus) {
420699d4c6d3SStefan Roese 		printf("Failed to allocate MDIO bus\n");
420799d4c6d3SStefan Roese 		return -ENOMEM;
420899d4c6d3SStefan Roese 	}
420999d4c6d3SStefan Roese 
421099d4c6d3SStefan Roese 	bus->read = mpp2_mdio_read;
421199d4c6d3SStefan Roese 	bus->write = mpp2_mdio_write;
421299d4c6d3SStefan Roese 	snprintf(bus->name, sizeof(bus->name), dev->name);
421399d4c6d3SStefan Roese 	bus->priv = (void *)priv;
421499d4c6d3SStefan Roese 	priv->bus = bus;
421599d4c6d3SStefan Roese 
421699d4c6d3SStefan Roese 	return mdio_register(bus);
421799d4c6d3SStefan Roese }
421899d4c6d3SStefan Roese 
421999d4c6d3SStefan Roese static int mvpp2_base_bind(struct udevice *parent)
422099d4c6d3SStefan Roese {
422199d4c6d3SStefan Roese 	const void *blob = gd->fdt_blob;
4222e160f7d4SSimon Glass 	int node = dev_of_offset(parent);
422399d4c6d3SStefan Roese 	struct uclass_driver *drv;
422499d4c6d3SStefan Roese 	struct udevice *dev;
422599d4c6d3SStefan Roese 	struct eth_pdata *plat;
422699d4c6d3SStefan Roese 	char *name;
422799d4c6d3SStefan Roese 	int subnode;
422899d4c6d3SStefan Roese 	u32 id;
422999d4c6d3SStefan Roese 
423099d4c6d3SStefan Roese 	/* Lookup eth driver */
423199d4c6d3SStefan Roese 	drv = lists_uclass_lookup(UCLASS_ETH);
423299d4c6d3SStefan Roese 	if (!drv) {
423399d4c6d3SStefan Roese 		puts("Cannot find eth driver\n");
423499d4c6d3SStefan Roese 		return -ENOENT;
423599d4c6d3SStefan Roese 	}
423699d4c6d3SStefan Roese 
4237df87e6b1SSimon Glass 	fdt_for_each_subnode(subnode, blob, node) {
423899d4c6d3SStefan Roese 		/* Skip disabled ports */
423999d4c6d3SStefan Roese 		if (!fdtdec_get_is_enabled(blob, subnode))
424099d4c6d3SStefan Roese 			continue;
424199d4c6d3SStefan Roese 
424299d4c6d3SStefan Roese 		plat = calloc(1, sizeof(*plat));
424399d4c6d3SStefan Roese 		if (!plat)
424499d4c6d3SStefan Roese 			return -ENOMEM;
424599d4c6d3SStefan Roese 
424699d4c6d3SStefan Roese 		id = fdtdec_get_int(blob, subnode, "port-id", -1);
424799d4c6d3SStefan Roese 
424899d4c6d3SStefan Roese 		name = calloc(1, 16);
424999d4c6d3SStefan Roese 		sprintf(name, "mvpp2-%d", id);
425099d4c6d3SStefan Roese 
425199d4c6d3SStefan Roese 		/* Create child device UCLASS_ETH and bind it */
425299d4c6d3SStefan Roese 		device_bind(parent, &mvpp2_driver, name, plat, subnode, &dev);
4253e160f7d4SSimon Glass 		dev_set_of_offset(dev, subnode);
425499d4c6d3SStefan Roese 	}
425599d4c6d3SStefan Roese 
425699d4c6d3SStefan Roese 	return 0;
425799d4c6d3SStefan Roese }
425899d4c6d3SStefan Roese 
425999d4c6d3SStefan Roese static const struct udevice_id mvpp2_ids[] = {
426016a9898dSThomas Petazzoni 	{
426116a9898dSThomas Petazzoni 		.compatible = "marvell,armada-375-pp2",
426216a9898dSThomas Petazzoni 		.data = MVPP21,
426316a9898dSThomas Petazzoni 	},
426499d4c6d3SStefan Roese 	{ }
426599d4c6d3SStefan Roese };
426699d4c6d3SStefan Roese 
426799d4c6d3SStefan Roese U_BOOT_DRIVER(mvpp2_base) = {
426899d4c6d3SStefan Roese 	.name	= "mvpp2_base",
426999d4c6d3SStefan Roese 	.id	= UCLASS_MISC,
427099d4c6d3SStefan Roese 	.of_match = mvpp2_ids,
427199d4c6d3SStefan Roese 	.bind	= mvpp2_base_bind,
427299d4c6d3SStefan Roese 	.probe	= mvpp2_base_probe,
427399d4c6d3SStefan Roese 	.priv_auto_alloc_size = sizeof(struct mvpp2),
427499d4c6d3SStefan Roese };
4275