199d4c6d3SStefan Roese /*
299d4c6d3SStefan Roese * Driver for Marvell PPv2 network controller for Armada 375 SoC.
399d4c6d3SStefan Roese *
499d4c6d3SStefan Roese * Copyright (C) 2014 Marvell
599d4c6d3SStefan Roese *
699d4c6d3SStefan Roese * Marcin Wojtas <mw@semihalf.com>
799d4c6d3SStefan Roese *
899d4c6d3SStefan Roese * U-Boot version:
9c9607c93SStefan Roese * Copyright (C) 2016-2017 Stefan Roese <sr@denx.de>
1099d4c6d3SStefan Roese *
1199d4c6d3SStefan Roese * This file is licensed under the terms of the GNU General Public
1299d4c6d3SStefan Roese * License version 2. This program is licensed "as is" without any
1399d4c6d3SStefan Roese * warranty of any kind, whether express or implied.
1499d4c6d3SStefan Roese */
1599d4c6d3SStefan Roese
1699d4c6d3SStefan Roese #include <common.h>
1799d4c6d3SStefan Roese #include <dm.h>
1899d4c6d3SStefan Roese #include <dm/device-internal.h>
1999d4c6d3SStefan Roese #include <dm/lists.h>
2099d4c6d3SStefan Roese #include <net.h>
2199d4c6d3SStefan Roese #include <netdev.h>
2299d4c6d3SStefan Roese #include <config.h>
2399d4c6d3SStefan Roese #include <malloc.h>
2499d4c6d3SStefan Roese #include <asm/io.h>
251221ce45SMasahiro Yamada #include <linux/errno.h>
2699d4c6d3SStefan Roese #include <phy.h>
2799d4c6d3SStefan Roese #include <miiphy.h>
2899d4c6d3SStefan Roese #include <watchdog.h>
2999d4c6d3SStefan Roese #include <asm/arch/cpu.h>
3099d4c6d3SStefan Roese #include <asm/arch/soc.h>
3199d4c6d3SStefan Roese #include <linux/compat.h>
3299d4c6d3SStefan Roese #include <linux/mbus.h>
334189373aSStefan Chulski #include <asm-generic/gpio.h>
34377883f1SStefan Chulski #include <fdt_support.h>
3599d4c6d3SStefan Roese
3699d4c6d3SStefan Roese DECLARE_GLOBAL_DATA_PTR;
3799d4c6d3SStefan Roese
3899d4c6d3SStefan Roese /* Some linux -> U-Boot compatibility stuff */
3999d4c6d3SStefan Roese #define netdev_err(dev, fmt, args...) \
4099d4c6d3SStefan Roese printf(fmt, ##args)
4199d4c6d3SStefan Roese #define netdev_warn(dev, fmt, args...) \
4299d4c6d3SStefan Roese printf(fmt, ##args)
4399d4c6d3SStefan Roese #define netdev_info(dev, fmt, args...) \
4499d4c6d3SStefan Roese printf(fmt, ##args)
4599d4c6d3SStefan Roese #define netdev_dbg(dev, fmt, args...) \
4699d4c6d3SStefan Roese printf(fmt, ##args)
4799d4c6d3SStefan Roese
4899d4c6d3SStefan Roese #define ETH_ALEN 6 /* Octets in one ethernet addr */
4999d4c6d3SStefan Roese
5099d4c6d3SStefan Roese #define __verify_pcpu_ptr(ptr) \
5199d4c6d3SStefan Roese do { \
5299d4c6d3SStefan Roese const void __percpu *__vpp_verify = (typeof((ptr) + 0))NULL; \
5399d4c6d3SStefan Roese (void)__vpp_verify; \
5499d4c6d3SStefan Roese } while (0)
5599d4c6d3SStefan Roese
5699d4c6d3SStefan Roese #define VERIFY_PERCPU_PTR(__p) \
5799d4c6d3SStefan Roese ({ \
5899d4c6d3SStefan Roese __verify_pcpu_ptr(__p); \
5999d4c6d3SStefan Roese (typeof(*(__p)) __kernel __force *)(__p); \
6099d4c6d3SStefan Roese })
6199d4c6d3SStefan Roese
6299d4c6d3SStefan Roese #define per_cpu_ptr(ptr, cpu) ({ (void)(cpu); VERIFY_PERCPU_PTR(ptr); })
6399d4c6d3SStefan Roese #define smp_processor_id() 0
6499d4c6d3SStefan Roese #define num_present_cpus() 1
6599d4c6d3SStefan Roese #define for_each_present_cpu(cpu) \
6699d4c6d3SStefan Roese for ((cpu) = 0; (cpu) < 1; (cpu)++)
6799d4c6d3SStefan Roese
6899d4c6d3SStefan Roese #define NET_SKB_PAD max(32, MVPP2_CPU_D_CACHE_LINE_SIZE)
6999d4c6d3SStefan Roese
7099d4c6d3SStefan Roese #define CONFIG_NR_CPUS 1
7199d4c6d3SStefan Roese #define ETH_HLEN ETHER_HDR_SIZE /* Total octets in header */
7299d4c6d3SStefan Roese
7399d4c6d3SStefan Roese /* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */
7499d4c6d3SStefan Roese #define WRAP (2 + ETH_HLEN + 4 + 32)
7599d4c6d3SStefan Roese #define MTU 1500
7699d4c6d3SStefan Roese #define RX_BUFFER_SIZE (ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN))
7799d4c6d3SStefan Roese
7899d4c6d3SStefan Roese #define MVPP2_SMI_TIMEOUT 10000
7999d4c6d3SStefan Roese
8099d4c6d3SStefan Roese /* RX Fifo Registers */
8199d4c6d3SStefan Roese #define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
8299d4c6d3SStefan Roese #define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
8399d4c6d3SStefan Roese #define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
8499d4c6d3SStefan Roese #define MVPP2_RX_FIFO_INIT_REG 0x64
8599d4c6d3SStefan Roese
8699d4c6d3SStefan Roese /* RX DMA Top Registers */
8799d4c6d3SStefan Roese #define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
8899d4c6d3SStefan Roese #define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
8999d4c6d3SStefan Roese #define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
9099d4c6d3SStefan Roese #define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
9199d4c6d3SStefan Roese #define MVPP2_POOL_BUF_SIZE_OFFSET 5
9299d4c6d3SStefan Roese #define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
9399d4c6d3SStefan Roese #define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
9499d4c6d3SStefan Roese #define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
9599d4c6d3SStefan Roese #define MVPP2_RXQ_POOL_SHORT_OFFS 20
968f3e4c38SThomas Petazzoni #define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
978f3e4c38SThomas Petazzoni #define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
9899d4c6d3SStefan Roese #define MVPP2_RXQ_POOL_LONG_OFFS 24
998f3e4c38SThomas Petazzoni #define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
1008f3e4c38SThomas Petazzoni #define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
10199d4c6d3SStefan Roese #define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
10299d4c6d3SStefan Roese #define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
10399d4c6d3SStefan Roese #define MVPP2_RXQ_DISABLE_MASK BIT(31)
10499d4c6d3SStefan Roese
10599d4c6d3SStefan Roese /* Parser Registers */
10699d4c6d3SStefan Roese #define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
10799d4c6d3SStefan Roese #define MVPP2_PRS_PORT_LU_MAX 0xf
10899d4c6d3SStefan Roese #define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
10999d4c6d3SStefan Roese #define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
11099d4c6d3SStefan Roese #define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
11199d4c6d3SStefan Roese #define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
11299d4c6d3SStefan Roese #define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
11399d4c6d3SStefan Roese #define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
11499d4c6d3SStefan Roese #define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
11599d4c6d3SStefan Roese #define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
11699d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_IDX_REG 0x1100
11799d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
11899d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_INV_MASK BIT(31)
11999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_IDX_REG 0x1200
12099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
12199d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_CTRL_REG 0x1230
12299d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_EN_MASK BIT(0)
12399d4c6d3SStefan Roese
12499d4c6d3SStefan Roese /* Classifier Registers */
12599d4c6d3SStefan Roese #define MVPP2_CLS_MODE_REG 0x1800
12699d4c6d3SStefan Roese #define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
12799d4c6d3SStefan Roese #define MVPP2_CLS_PORT_WAY_REG 0x1810
12899d4c6d3SStefan Roese #define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
12999d4c6d3SStefan Roese #define MVPP2_CLS_LKP_INDEX_REG 0x1814
13099d4c6d3SStefan Roese #define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
13199d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_REG 0x1818
13299d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
13399d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
13499d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_INDEX_REG 0x1820
13599d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_TBL0_REG 0x1824
13699d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_TBL1_REG 0x1828
13799d4c6d3SStefan Roese #define MVPP2_CLS_FLOW_TBL2_REG 0x182c
13899d4c6d3SStefan Roese #define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
13999d4c6d3SStefan Roese #define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
14099d4c6d3SStefan Roese #define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
14199d4c6d3SStefan Roese #define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
14299d4c6d3SStefan Roese #define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
14399d4c6d3SStefan Roese #define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
14499d4c6d3SStefan Roese
14599d4c6d3SStefan Roese /* Descriptor Manager Top Registers */
14699d4c6d3SStefan Roese #define MVPP2_RXQ_NUM_REG 0x2040
14799d4c6d3SStefan Roese #define MVPP2_RXQ_DESC_ADDR_REG 0x2044
14880350f55SThomas Petazzoni #define MVPP22_DESC_ADDR_OFFS 8
14999d4c6d3SStefan Roese #define MVPP2_RXQ_DESC_SIZE_REG 0x2048
15099d4c6d3SStefan Roese #define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
15199d4c6d3SStefan Roese #define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
15299d4c6d3SStefan Roese #define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
15399d4c6d3SStefan Roese #define MVPP2_RXQ_NUM_NEW_OFFSET 16
15499d4c6d3SStefan Roese #define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
15599d4c6d3SStefan Roese #define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
15699d4c6d3SStefan Roese #define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
15799d4c6d3SStefan Roese #define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
15899d4c6d3SStefan Roese #define MVPP2_RXQ_THRESH_REG 0x204c
15999d4c6d3SStefan Roese #define MVPP2_OCCUPIED_THRESH_OFFSET 0
16099d4c6d3SStefan Roese #define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
16199d4c6d3SStefan Roese #define MVPP2_RXQ_INDEX_REG 0x2050
16299d4c6d3SStefan Roese #define MVPP2_TXQ_NUM_REG 0x2080
16399d4c6d3SStefan Roese #define MVPP2_TXQ_DESC_ADDR_REG 0x2084
16499d4c6d3SStefan Roese #define MVPP2_TXQ_DESC_SIZE_REG 0x2088
16599d4c6d3SStefan Roese #define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
16699d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
16799d4c6d3SStefan Roese #define MVPP2_TXQ_THRESH_REG 0x2094
16899d4c6d3SStefan Roese #define MVPP2_TRANSMITTED_THRESH_OFFSET 16
16999d4c6d3SStefan Roese #define MVPP2_TRANSMITTED_THRESH_MASK 0x3fff0000
17099d4c6d3SStefan Roese #define MVPP2_TXQ_INDEX_REG 0x2098
17199d4c6d3SStefan Roese #define MVPP2_TXQ_PREF_BUF_REG 0x209c
17299d4c6d3SStefan Roese #define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
17399d4c6d3SStefan Roese #define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
17499d4c6d3SStefan Roese #define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
17599d4c6d3SStefan Roese #define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
17699d4c6d3SStefan Roese #define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
17799d4c6d3SStefan Roese #define MVPP2_TXQ_PENDING_REG 0x20a0
17899d4c6d3SStefan Roese #define MVPP2_TXQ_PENDING_MASK 0x3fff
17999d4c6d3SStefan Roese #define MVPP2_TXQ_INT_STATUS_REG 0x20a4
18099d4c6d3SStefan Roese #define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
18199d4c6d3SStefan Roese #define MVPP2_TRANSMITTED_COUNT_OFFSET 16
18299d4c6d3SStefan Roese #define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
18399d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
18499d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
18599d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
18699d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
18799d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
18899d4c6d3SStefan Roese #define MVPP2_TXQ_RSVD_CLR_OFFSET 16
18999d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
19080350f55SThomas Petazzoni #define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
19199d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
19299d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
19399d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
19499d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
19599d4c6d3SStefan Roese #define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
19699d4c6d3SStefan Roese
19799d4c6d3SStefan Roese /* MBUS bridge registers */
19899d4c6d3SStefan Roese #define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
19999d4c6d3SStefan Roese #define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
20099d4c6d3SStefan Roese #define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
20199d4c6d3SStefan Roese #define MVPP2_BASE_ADDR_ENABLE 0x4060
20299d4c6d3SStefan Roese
203cdf77799SThomas Petazzoni /* AXI Bridge Registers */
204cdf77799SThomas Petazzoni #define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
205cdf77799SThomas Petazzoni #define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
206cdf77799SThomas Petazzoni #define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
207cdf77799SThomas Petazzoni #define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
208cdf77799SThomas Petazzoni #define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
209cdf77799SThomas Petazzoni #define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
210cdf77799SThomas Petazzoni #define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
211cdf77799SThomas Petazzoni #define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
212cdf77799SThomas Petazzoni #define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
213cdf77799SThomas Petazzoni #define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
214cdf77799SThomas Petazzoni #define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
215cdf77799SThomas Petazzoni #define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
216cdf77799SThomas Petazzoni
217cdf77799SThomas Petazzoni /* Values for AXI Bridge registers */
218cdf77799SThomas Petazzoni #define MVPP22_AXI_ATTR_CACHE_OFFS 0
219cdf77799SThomas Petazzoni #define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
220cdf77799SThomas Petazzoni
221cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_CACHE_OFFS 0
222cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_DOMAIN_OFFS 4
223cdf77799SThomas Petazzoni
224cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
225cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
226cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
227cdf77799SThomas Petazzoni
228cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
229cdf77799SThomas Petazzoni #define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
230cdf77799SThomas Petazzoni
23199d4c6d3SStefan Roese /* Interrupt Cause and Mask registers */
23299d4c6d3SStefan Roese #define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
233bc0bbf41SThomas Petazzoni #define MVPP21_ISR_RXQ_GROUP_REG(rxq) (0x5400 + 4 * (rxq))
234bc0bbf41SThomas Petazzoni
235bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
236bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
237bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
238bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
239bc0bbf41SThomas Petazzoni
240bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
241bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
242bc0bbf41SThomas Petazzoni
243bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
244bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
245bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
246bc0bbf41SThomas Petazzoni #define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
247bc0bbf41SThomas Petazzoni
24899d4c6d3SStefan Roese #define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
24999d4c6d3SStefan Roese #define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
25099d4c6d3SStefan Roese #define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
25199d4c6d3SStefan Roese #define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
25299d4c6d3SStefan Roese #define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
25399d4c6d3SStefan Roese #define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
25499d4c6d3SStefan Roese #define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
25599d4c6d3SStefan Roese #define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
25699d4c6d3SStefan Roese #define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
25799d4c6d3SStefan Roese #define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
25899d4c6d3SStefan Roese #define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
25999d4c6d3SStefan Roese #define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
26099d4c6d3SStefan Roese #define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
26199d4c6d3SStefan Roese #define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
26299d4c6d3SStefan Roese #define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
26399d4c6d3SStefan Roese #define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
26499d4c6d3SStefan Roese #define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
26599d4c6d3SStefan Roese #define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
26699d4c6d3SStefan Roese
26799d4c6d3SStefan Roese /* Buffer Manager registers */
26899d4c6d3SStefan Roese #define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
26999d4c6d3SStefan Roese #define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
27099d4c6d3SStefan Roese #define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
27199d4c6d3SStefan Roese #define MVPP2_BM_POOL_SIZE_MASK 0xfff0
27299d4c6d3SStefan Roese #define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
27399d4c6d3SStefan Roese #define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
27499d4c6d3SStefan Roese #define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
27599d4c6d3SStefan Roese #define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
27699d4c6d3SStefan Roese #define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
27799d4c6d3SStefan Roese #define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
27899d4c6d3SStefan Roese #define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
27999d4c6d3SStefan Roese #define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
28099d4c6d3SStefan Roese #define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
28199d4c6d3SStefan Roese #define MVPP2_BM_START_MASK BIT(0)
28299d4c6d3SStefan Roese #define MVPP2_BM_STOP_MASK BIT(1)
28399d4c6d3SStefan Roese #define MVPP2_BM_STATE_MASK BIT(4)
28499d4c6d3SStefan Roese #define MVPP2_BM_LOW_THRESH_OFFS 8
28599d4c6d3SStefan Roese #define MVPP2_BM_LOW_THRESH_MASK 0x7f00
28699d4c6d3SStefan Roese #define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
28799d4c6d3SStefan Roese MVPP2_BM_LOW_THRESH_OFFS)
28899d4c6d3SStefan Roese #define MVPP2_BM_HIGH_THRESH_OFFS 16
28999d4c6d3SStefan Roese #define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
29099d4c6d3SStefan Roese #define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
29199d4c6d3SStefan Roese MVPP2_BM_HIGH_THRESH_OFFS)
29299d4c6d3SStefan Roese #define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
29399d4c6d3SStefan Roese #define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
29499d4c6d3SStefan Roese #define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
29599d4c6d3SStefan Roese #define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
29699d4c6d3SStefan Roese #define MVPP2_BM_BPPE_FULL_MASK BIT(3)
29799d4c6d3SStefan Roese #define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
29899d4c6d3SStefan Roese #define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
29999d4c6d3SStefan Roese #define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
30099d4c6d3SStefan Roese #define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
30199d4c6d3SStefan Roese #define MVPP2_BM_VIRT_ALLOC_REG 0x6440
302c8feeb2bSThomas Petazzoni #define MVPP2_BM_ADDR_HIGH_ALLOC 0x6444
303c8feeb2bSThomas Petazzoni #define MVPP2_BM_ADDR_HIGH_PHYS_MASK 0xff
304c8feeb2bSThomas Petazzoni #define MVPP2_BM_ADDR_HIGH_VIRT_MASK 0xff00
305c8feeb2bSThomas Petazzoni #define MVPP2_BM_ADDR_HIGH_VIRT_SHIFT 8
30699d4c6d3SStefan Roese #define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
30799d4c6d3SStefan Roese #define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
30899d4c6d3SStefan Roese #define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
30999d4c6d3SStefan Roese #define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
31099d4c6d3SStefan Roese #define MVPP2_BM_VIRT_RLS_REG 0x64c0
311c8feeb2bSThomas Petazzoni #define MVPP21_BM_MC_RLS_REG 0x64c4
31299d4c6d3SStefan Roese #define MVPP2_BM_MC_ID_MASK 0xfff
31399d4c6d3SStefan Roese #define MVPP2_BM_FORCE_RELEASE_MASK BIT(12)
314c8feeb2bSThomas Petazzoni #define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
315c8feeb2bSThomas Petazzoni #define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
316c8feeb2bSThomas Petazzoni #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
317c8feeb2bSThomas Petazzoni #define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
318c8feeb2bSThomas Petazzoni #define MVPP22_BM_MC_RLS_REG 0x64d4
319783e7856SStefan Chulski #define MVPP22_BM_POOL_BASE_HIGH_REG 0x6310
320783e7856SStefan Chulski #define MVPP22_BM_POOL_BASE_HIGH_MASK 0xff
32199d4c6d3SStefan Roese
32299d4c6d3SStefan Roese /* TX Scheduler registers */
32399d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
32499d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
32599d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_ENQ_MASK 0xff
32699d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_DISQ_OFFSET 8
32799d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
32899d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
32999d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_MTU_REG 0x801c
33099d4c6d3SStefan Roese #define MVPP2_TXP_MTU_MAX 0x7FFFF
33199d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_REFILL_REG 0x8020
33299d4c6d3SStefan Roese #define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
33399d4c6d3SStefan Roese #define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
33499d4c6d3SStefan Roese #define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
33599d4c6d3SStefan Roese #define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
33699d4c6d3SStefan Roese #define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
33799d4c6d3SStefan Roese #define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
33899d4c6d3SStefan Roese #define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
33999d4c6d3SStefan Roese #define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
34099d4c6d3SStefan Roese #define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
34199d4c6d3SStefan Roese #define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
34299d4c6d3SStefan Roese #define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
34399d4c6d3SStefan Roese #define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
34499d4c6d3SStefan Roese #define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
34599d4c6d3SStefan Roese
34699d4c6d3SStefan Roese /* TX general registers */
34799d4c6d3SStefan Roese #define MVPP2_TX_SNOOP_REG 0x8800
34899d4c6d3SStefan Roese #define MVPP2_TX_PORT_FLUSH_REG 0x8810
34999d4c6d3SStefan Roese #define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
35099d4c6d3SStefan Roese
35199d4c6d3SStefan Roese /* LMS registers */
35299d4c6d3SStefan Roese #define MVPP2_SRC_ADDR_MIDDLE 0x24
35399d4c6d3SStefan Roese #define MVPP2_SRC_ADDR_HIGH 0x28
35499d4c6d3SStefan Roese #define MVPP2_PHY_AN_CFG0_REG 0x34
35599d4c6d3SStefan Roese #define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
35699d4c6d3SStefan Roese #define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
35799d4c6d3SStefan Roese #define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
35899d4c6d3SStefan Roese
35999d4c6d3SStefan Roese /* Per-port registers */
36099d4c6d3SStefan Roese #define MVPP2_GMAC_CTRL_0_REG 0x0
36199d4c6d3SStefan Roese #define MVPP2_GMAC_PORT_EN_MASK BIT(0)
36231aa1e38SStefan Roese #define MVPP2_GMAC_PORT_TYPE_MASK BIT(1)
36399d4c6d3SStefan Roese #define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
36499d4c6d3SStefan Roese #define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
36599d4c6d3SStefan Roese #define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
36699d4c6d3SStefan Roese #define MVPP2_GMAC_CTRL_1_REG 0x4
36799d4c6d3SStefan Roese #define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
36899d4c6d3SStefan Roese #define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
36999d4c6d3SStefan Roese #define MVPP2_GMAC_PCS_LB_EN_BIT 6
37099d4c6d3SStefan Roese #define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
37199d4c6d3SStefan Roese #define MVPP2_GMAC_SA_LOW_OFFS 7
37299d4c6d3SStefan Roese #define MVPP2_GMAC_CTRL_2_REG 0x8
37399d4c6d3SStefan Roese #define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
37431aa1e38SStefan Roese #define MVPP2_GMAC_SGMII_MODE_MASK BIT(0)
37599d4c6d3SStefan Roese #define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
37699d4c6d3SStefan Roese #define MVPP2_GMAC_PORT_RGMII_MASK BIT(4)
37731aa1e38SStefan Roese #define MVPP2_GMAC_PORT_DIS_PADING_MASK BIT(5)
37899d4c6d3SStefan Roese #define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
37931aa1e38SStefan Roese #define MVPP2_GMAC_CLK_125_BYPS_EN_MASK BIT(9)
38099d4c6d3SStefan Roese #define MVPP2_GMAC_AUTONEG_CONFIG 0xc
38199d4c6d3SStefan Roese #define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
38299d4c6d3SStefan Roese #define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
38331aa1e38SStefan Roese #define MVPP2_GMAC_EN_PCS_AN BIT(2)
38431aa1e38SStefan Roese #define MVPP2_GMAC_AN_BYPASS_EN BIT(3)
38599d4c6d3SStefan Roese #define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
38699d4c6d3SStefan Roese #define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
38799d4c6d3SStefan Roese #define MVPP2_GMAC_AN_SPEED_EN BIT(7)
38899d4c6d3SStefan Roese #define MVPP2_GMAC_FC_ADV_EN BIT(9)
38931aa1e38SStefan Roese #define MVPP2_GMAC_EN_FC_AN BIT(11)
39099d4c6d3SStefan Roese #define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
39199d4c6d3SStefan Roese #define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
39231aa1e38SStefan Roese #define MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG BIT(15)
39399d4c6d3SStefan Roese #define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
39499d4c6d3SStefan Roese #define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
39599d4c6d3SStefan Roese #define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
39699d4c6d3SStefan Roese #define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
39799d4c6d3SStefan Roese MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
39831aa1e38SStefan Roese #define MVPP2_GMAC_CTRL_4_REG 0x90
39931aa1e38SStefan Roese #define MVPP2_GMAC_CTRL4_EXT_PIN_GMII_SEL_MASK BIT(0)
40031aa1e38SStefan Roese #define MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK BIT(5)
40131aa1e38SStefan Roese #define MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK BIT(6)
40231aa1e38SStefan Roese #define MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK BIT(7)
40399d4c6d3SStefan Roese
40431aa1e38SStefan Roese /*
40531aa1e38SStefan Roese * Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
40631aa1e38SStefan Roese * relative to port->base.
40731aa1e38SStefan Roese */
40831aa1e38SStefan Roese
40931aa1e38SStefan Roese /* Port Mac Control0 */
41031aa1e38SStefan Roese #define MVPP22_XLG_CTRL0_REG 0x100
41131aa1e38SStefan Roese #define MVPP22_XLG_PORT_EN BIT(0)
41231aa1e38SStefan Roese #define MVPP22_XLG_MAC_RESETN BIT(1)
41331aa1e38SStefan Roese #define MVPP22_XLG_RX_FC_EN BIT(7)
41431aa1e38SStefan Roese #define MVPP22_XLG_MIBCNT_DIS BIT(13)
41531aa1e38SStefan Roese /* Port Mac Control1 */
41631aa1e38SStefan Roese #define MVPP22_XLG_CTRL1_REG 0x104
41731aa1e38SStefan Roese #define MVPP22_XLG_MAX_RX_SIZE_OFFS 0
41831aa1e38SStefan Roese #define MVPP22_XLG_MAX_RX_SIZE_MASK 0x1fff
41931aa1e38SStefan Roese /* Port Interrupt Mask */
42031aa1e38SStefan Roese #define MVPP22_XLG_INTERRUPT_MASK_REG 0x118
42131aa1e38SStefan Roese #define MVPP22_XLG_INTERRUPT_LINK_CHANGE BIT(1)
42231aa1e38SStefan Roese /* Port Mac Control3 */
42331aa1e38SStefan Roese #define MVPP22_XLG_CTRL3_REG 0x11c
42431aa1e38SStefan Roese #define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
42531aa1e38SStefan Roese #define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
42631aa1e38SStefan Roese #define MVPP22_XLG_CTRL3_MACMODESELECT_10GMAC (1 << 13)
42731aa1e38SStefan Roese /* Port Mac Control4 */
42831aa1e38SStefan Roese #define MVPP22_XLG_CTRL4_REG 0x184
42931aa1e38SStefan Roese #define MVPP22_XLG_FORWARD_802_3X_FC_EN BIT(5)
43031aa1e38SStefan Roese #define MVPP22_XLG_FORWARD_PFC_EN BIT(6)
43131aa1e38SStefan Roese #define MVPP22_XLG_MODE_DMA_1G BIT(12)
43231aa1e38SStefan Roese #define MVPP22_XLG_EN_IDLE_CHECK_FOR_LINK BIT(14)
43331aa1e38SStefan Roese
43431aa1e38SStefan Roese /* XPCS registers */
43531aa1e38SStefan Roese
43631aa1e38SStefan Roese /* Global Configuration 0 */
43731aa1e38SStefan Roese #define MVPP22_XPCS_GLOBAL_CFG_0_REG 0x0
43831aa1e38SStefan Roese #define MVPP22_XPCS_PCSRESET BIT(0)
43931aa1e38SStefan Roese #define MVPP22_XPCS_PCSMODE_OFFS 3
44031aa1e38SStefan Roese #define MVPP22_XPCS_PCSMODE_MASK (0x3 << \
44131aa1e38SStefan Roese MVPP22_XPCS_PCSMODE_OFFS)
44231aa1e38SStefan Roese #define MVPP22_XPCS_LANEACTIVE_OFFS 5
44331aa1e38SStefan Roese #define MVPP22_XPCS_LANEACTIVE_MASK (0x3 << \
44431aa1e38SStefan Roese MVPP22_XPCS_LANEACTIVE_OFFS)
44531aa1e38SStefan Roese
44631aa1e38SStefan Roese /* MPCS registers */
44731aa1e38SStefan Roese
44831aa1e38SStefan Roese #define PCS40G_COMMON_CONTROL 0x14
449e09d0c83SStefan Chulski #define FORWARD_ERROR_CORRECTION_MASK BIT(10)
45031aa1e38SStefan Roese
45131aa1e38SStefan Roese #define PCS_CLOCK_RESET 0x14c
45231aa1e38SStefan Roese #define TX_SD_CLK_RESET_MASK BIT(0)
45331aa1e38SStefan Roese #define RX_SD_CLK_RESET_MASK BIT(1)
45431aa1e38SStefan Roese #define MAC_CLK_RESET_MASK BIT(2)
45531aa1e38SStefan Roese #define CLK_DIVISION_RATIO_OFFS 4
45631aa1e38SStefan Roese #define CLK_DIVISION_RATIO_MASK (0x7 << CLK_DIVISION_RATIO_OFFS)
45731aa1e38SStefan Roese #define CLK_DIV_PHASE_SET_MASK BIT(11)
45831aa1e38SStefan Roese
45931aa1e38SStefan Roese /* System Soft Reset 1 */
46031aa1e38SStefan Roese #define GOP_SOFT_RESET_1_REG 0x108
46131aa1e38SStefan Roese #define NETC_GOP_SOFT_RESET_OFFS 6
46231aa1e38SStefan Roese #define NETC_GOP_SOFT_RESET_MASK (0x1 << \
46331aa1e38SStefan Roese NETC_GOP_SOFT_RESET_OFFS)
46431aa1e38SStefan Roese
46531aa1e38SStefan Roese /* Ports Control 0 */
46631aa1e38SStefan Roese #define NETCOMP_PORTS_CONTROL_0_REG 0x110
46731aa1e38SStefan Roese #define NETC_BUS_WIDTH_SELECT_OFFS 1
46831aa1e38SStefan Roese #define NETC_BUS_WIDTH_SELECT_MASK (0x1 << \
46931aa1e38SStefan Roese NETC_BUS_WIDTH_SELECT_OFFS)
47031aa1e38SStefan Roese #define NETC_GIG_RX_DATA_SAMPLE_OFFS 29
47131aa1e38SStefan Roese #define NETC_GIG_RX_DATA_SAMPLE_MASK (0x1 << \
47231aa1e38SStefan Roese NETC_GIG_RX_DATA_SAMPLE_OFFS)
47331aa1e38SStefan Roese #define NETC_CLK_DIV_PHASE_OFFS 31
47431aa1e38SStefan Roese #define NETC_CLK_DIV_PHASE_MASK (0x1 << NETC_CLK_DIV_PHASE_OFFS)
47531aa1e38SStefan Roese /* Ports Control 1 */
47631aa1e38SStefan Roese #define NETCOMP_PORTS_CONTROL_1_REG 0x114
47731aa1e38SStefan Roese #define NETC_PORTS_ACTIVE_OFFSET(p) (0 + p)
47831aa1e38SStefan Roese #define NETC_PORTS_ACTIVE_MASK(p) (0x1 << \
47931aa1e38SStefan Roese NETC_PORTS_ACTIVE_OFFSET(p))
48031aa1e38SStefan Roese #define NETC_PORT_GIG_RF_RESET_OFFS(p) (28 + p)
48131aa1e38SStefan Roese #define NETC_PORT_GIG_RF_RESET_MASK(p) (0x1 << \
48231aa1e38SStefan Roese NETC_PORT_GIG_RF_RESET_OFFS(p))
48331aa1e38SStefan Roese #define NETCOMP_CONTROL_0_REG 0x120
48431aa1e38SStefan Roese #define NETC_GBE_PORT0_SGMII_MODE_OFFS 0
48531aa1e38SStefan Roese #define NETC_GBE_PORT0_SGMII_MODE_MASK (0x1 << \
48631aa1e38SStefan Roese NETC_GBE_PORT0_SGMII_MODE_OFFS)
48731aa1e38SStefan Roese #define NETC_GBE_PORT1_SGMII_MODE_OFFS 1
48831aa1e38SStefan Roese #define NETC_GBE_PORT1_SGMII_MODE_MASK (0x1 << \
48931aa1e38SStefan Roese NETC_GBE_PORT1_SGMII_MODE_OFFS)
49031aa1e38SStefan Roese #define NETC_GBE_PORT1_MII_MODE_OFFS 2
49131aa1e38SStefan Roese #define NETC_GBE_PORT1_MII_MODE_MASK (0x1 << \
49231aa1e38SStefan Roese NETC_GBE_PORT1_MII_MODE_OFFS)
49331aa1e38SStefan Roese
49431aa1e38SStefan Roese #define MVPP22_SMI_MISC_CFG_REG (MVPP22_SMI + 0x04)
4957c7311f1SThomas Petazzoni #define MVPP22_SMI_POLLING_EN BIT(10)
4967c7311f1SThomas Petazzoni
49731aa1e38SStefan Roese #define MVPP22_SMI_PHY_ADDR_REG(port) (MVPP22_SMI + 0x04 + \
49831aa1e38SStefan Roese (0x4 * (port)))
49926a5278cSThomas Petazzoni
50099d4c6d3SStefan Roese #define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
50199d4c6d3SStefan Roese
50299d4c6d3SStefan Roese /* Descriptor ring Macros */
50399d4c6d3SStefan Roese #define MVPP2_QUEUE_NEXT_DESC(q, index) \
50499d4c6d3SStefan Roese (((index) < (q)->last_desc) ? ((index) + 1) : 0)
50599d4c6d3SStefan Roese
50699d4c6d3SStefan Roese /* SMI: 0xc0054 -> offset 0x54 to lms_base */
5070a61e9adSStefan Roese #define MVPP21_SMI 0x0054
5080a61e9adSStefan Roese /* PP2.2: SMI: 0x12a200 -> offset 0x1200 to iface_base */
5090a61e9adSStefan Roese #define MVPP22_SMI 0x1200
51099d4c6d3SStefan Roese #define MVPP2_PHY_REG_MASK 0x1f
51199d4c6d3SStefan Roese /* SMI register fields */
51299d4c6d3SStefan Roese #define MVPP2_SMI_DATA_OFFS 0 /* Data */
51399d4c6d3SStefan Roese #define MVPP2_SMI_DATA_MASK (0xffff << MVPP2_SMI_DATA_OFFS)
51499d4c6d3SStefan Roese #define MVPP2_SMI_DEV_ADDR_OFFS 16 /* PHY device address */
51599d4c6d3SStefan Roese #define MVPP2_SMI_REG_ADDR_OFFS 21 /* PHY device reg addr*/
51699d4c6d3SStefan Roese #define MVPP2_SMI_OPCODE_OFFS 26 /* Write/Read opcode */
51799d4c6d3SStefan Roese #define MVPP2_SMI_OPCODE_READ (1 << MVPP2_SMI_OPCODE_OFFS)
51899d4c6d3SStefan Roese #define MVPP2_SMI_READ_VALID (1 << 27) /* Read Valid */
51999d4c6d3SStefan Roese #define MVPP2_SMI_BUSY (1 << 28) /* Busy */
52099d4c6d3SStefan Roese
52199d4c6d3SStefan Roese #define MVPP2_PHY_ADDR_MASK 0x1f
52299d4c6d3SStefan Roese #define MVPP2_PHY_REG_MASK 0x1f
52399d4c6d3SStefan Roese
52431aa1e38SStefan Roese /* Additional PPv2.2 offsets */
52531aa1e38SStefan Roese #define MVPP22_MPCS 0x007000
52631aa1e38SStefan Roese #define MVPP22_XPCS 0x007400
52731aa1e38SStefan Roese #define MVPP22_PORT_BASE 0x007e00
52831aa1e38SStefan Roese #define MVPP22_PORT_OFFSET 0x001000
52931aa1e38SStefan Roese #define MVPP22_RFU1 0x318000
53031aa1e38SStefan Roese
53131aa1e38SStefan Roese /* Maximum number of ports */
53231aa1e38SStefan Roese #define MVPP22_GOP_MAC_NUM 4
53331aa1e38SStefan Roese
53431aa1e38SStefan Roese /* Sets the field located at the specified in data */
53531aa1e38SStefan Roese #define MVPP2_RGMII_TX_FIFO_MIN_TH 0x41
53631aa1e38SStefan Roese #define MVPP2_SGMII_TX_FIFO_MIN_TH 0x5
53731aa1e38SStefan Roese #define MVPP2_SGMII2_5_TX_FIFO_MIN_TH 0xb
53831aa1e38SStefan Roese
53931aa1e38SStefan Roese /* Net Complex */
54031aa1e38SStefan Roese enum mv_netc_topology {
54131aa1e38SStefan Roese MV_NETC_GE_MAC2_SGMII = BIT(0),
54231aa1e38SStefan Roese MV_NETC_GE_MAC3_SGMII = BIT(1),
54331aa1e38SStefan Roese MV_NETC_GE_MAC3_RGMII = BIT(2),
54431aa1e38SStefan Roese };
54531aa1e38SStefan Roese
54631aa1e38SStefan Roese enum mv_netc_phase {
54731aa1e38SStefan Roese MV_NETC_FIRST_PHASE,
54831aa1e38SStefan Roese MV_NETC_SECOND_PHASE,
54931aa1e38SStefan Roese };
55031aa1e38SStefan Roese
55131aa1e38SStefan Roese enum mv_netc_sgmii_xmi_mode {
55231aa1e38SStefan Roese MV_NETC_GBE_SGMII,
55331aa1e38SStefan Roese MV_NETC_GBE_XMII,
55431aa1e38SStefan Roese };
55531aa1e38SStefan Roese
55631aa1e38SStefan Roese enum mv_netc_mii_mode {
55731aa1e38SStefan Roese MV_NETC_GBE_RGMII,
55831aa1e38SStefan Roese MV_NETC_GBE_MII,
55931aa1e38SStefan Roese };
56031aa1e38SStefan Roese
56131aa1e38SStefan Roese enum mv_netc_lanes {
56231aa1e38SStefan Roese MV_NETC_LANE_23,
56331aa1e38SStefan Roese MV_NETC_LANE_45,
56431aa1e38SStefan Roese };
56531aa1e38SStefan Roese
56699d4c6d3SStefan Roese /* Various constants */
56799d4c6d3SStefan Roese
56899d4c6d3SStefan Roese /* Coalescing */
56999d4c6d3SStefan Roese #define MVPP2_TXDONE_COAL_PKTS_THRESH 15
57099d4c6d3SStefan Roese #define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
57199d4c6d3SStefan Roese #define MVPP2_RX_COAL_PKTS 32
57299d4c6d3SStefan Roese #define MVPP2_RX_COAL_USEC 100
57399d4c6d3SStefan Roese
57499d4c6d3SStefan Roese /* The two bytes Marvell header. Either contains a special value used
57599d4c6d3SStefan Roese * by Marvell switches when a specific hardware mode is enabled (not
57699d4c6d3SStefan Roese * supported by this driver) or is filled automatically by zeroes on
57799d4c6d3SStefan Roese * the RX side. Those two bytes being at the front of the Ethernet
57899d4c6d3SStefan Roese * header, they allow to have the IP header aligned on a 4 bytes
57999d4c6d3SStefan Roese * boundary automatically: the hardware skips those two bytes on its
58099d4c6d3SStefan Roese * own.
58199d4c6d3SStefan Roese */
58299d4c6d3SStefan Roese #define MVPP2_MH_SIZE 2
58399d4c6d3SStefan Roese #define MVPP2_ETH_TYPE_LEN 2
58499d4c6d3SStefan Roese #define MVPP2_PPPOE_HDR_SIZE 8
58599d4c6d3SStefan Roese #define MVPP2_VLAN_TAG_LEN 4
58699d4c6d3SStefan Roese
58799d4c6d3SStefan Roese /* Lbtd 802.3 type */
58899d4c6d3SStefan Roese #define MVPP2_IP_LBDT_TYPE 0xfffa
58999d4c6d3SStefan Roese
59099d4c6d3SStefan Roese #define MVPP2_CPU_D_CACHE_LINE_SIZE 32
59199d4c6d3SStefan Roese #define MVPP2_TX_CSUM_MAX_SIZE 9800
59299d4c6d3SStefan Roese
59399d4c6d3SStefan Roese /* Timeout constants */
59499d4c6d3SStefan Roese #define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
59599d4c6d3SStefan Roese #define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
59699d4c6d3SStefan Roese
59799d4c6d3SStefan Roese #define MVPP2_TX_MTU_MAX 0x7ffff
59899d4c6d3SStefan Roese
59999d4c6d3SStefan Roese /* Maximum number of T-CONTs of PON port */
60099d4c6d3SStefan Roese #define MVPP2_MAX_TCONT 16
60199d4c6d3SStefan Roese
60299d4c6d3SStefan Roese /* Maximum number of supported ports */
60399d4c6d3SStefan Roese #define MVPP2_MAX_PORTS 4
60499d4c6d3SStefan Roese
60599d4c6d3SStefan Roese /* Maximum number of TXQs used by single port */
60699d4c6d3SStefan Roese #define MVPP2_MAX_TXQ 8
60799d4c6d3SStefan Roese
60899d4c6d3SStefan Roese /* Default number of TXQs in use */
60999d4c6d3SStefan Roese #define MVPP2_DEFAULT_TXQ 1
61099d4c6d3SStefan Roese
61199d4c6d3SStefan Roese /* Dfault number of RXQs in use */
61299d4c6d3SStefan Roese #define MVPP2_DEFAULT_RXQ 1
61399d4c6d3SStefan Roese #define CONFIG_MV_ETH_RXQ 8 /* increment by 8 */
61499d4c6d3SStefan Roese
61599d4c6d3SStefan Roese /* Max number of Rx descriptors */
61699d4c6d3SStefan Roese #define MVPP2_MAX_RXD 16
61799d4c6d3SStefan Roese
61899d4c6d3SStefan Roese /* Max number of Tx descriptors */
61999d4c6d3SStefan Roese #define MVPP2_MAX_TXD 16
62099d4c6d3SStefan Roese
62199d4c6d3SStefan Roese /* Amount of Tx descriptors that can be reserved at once by CPU */
622f0e970fdSStefan Chulski #define MVPP2_CPU_DESC_CHUNK 16
62399d4c6d3SStefan Roese
62499d4c6d3SStefan Roese /* Max number of Tx descriptors in each aggregated queue */
625f0e970fdSStefan Chulski #define MVPP2_AGGR_TXQ_SIZE 16
62699d4c6d3SStefan Roese
62799d4c6d3SStefan Roese /* Descriptor aligned size */
62899d4c6d3SStefan Roese #define MVPP2_DESC_ALIGNED_SIZE 32
62999d4c6d3SStefan Roese
63099d4c6d3SStefan Roese /* Descriptor alignment mask */
63199d4c6d3SStefan Roese #define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
63299d4c6d3SStefan Roese
63399d4c6d3SStefan Roese /* RX FIFO constants */
634ff572c6dSStefan Roese #define MVPP21_RX_FIFO_PORT_DATA_SIZE 0x2000
635ff572c6dSStefan Roese #define MVPP21_RX_FIFO_PORT_ATTR_SIZE 0x80
636ff572c6dSStefan Roese #define MVPP22_RX_FIFO_10GB_PORT_DATA_SIZE 0x8000
637ff572c6dSStefan Roese #define MVPP22_RX_FIFO_2_5GB_PORT_DATA_SIZE 0x2000
638ff572c6dSStefan Roese #define MVPP22_RX_FIFO_1GB_PORT_DATA_SIZE 0x1000
639ff572c6dSStefan Roese #define MVPP22_RX_FIFO_10GB_PORT_ATTR_SIZE 0x200
640ff572c6dSStefan Roese #define MVPP22_RX_FIFO_2_5GB_PORT_ATTR_SIZE 0x80
641ff572c6dSStefan Roese #define MVPP22_RX_FIFO_1GB_PORT_ATTR_SIZE 0x40
64299d4c6d3SStefan Roese #define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
64399d4c6d3SStefan Roese
644ff572c6dSStefan Roese /* TX general registers */
645ff572c6dSStefan Roese #define MVPP22_TX_FIFO_SIZE_REG(eth_tx_port) (0x8860 + ((eth_tx_port) << 2))
646ff572c6dSStefan Roese #define MVPP22_TX_FIFO_SIZE_MASK 0xf
647ff572c6dSStefan Roese
648ff572c6dSStefan Roese /* TX FIFO constants */
649ff572c6dSStefan Roese #define MVPP2_TX_FIFO_DATA_SIZE_10KB 0xa
650ff572c6dSStefan Roese #define MVPP2_TX_FIFO_DATA_SIZE_3KB 0x3
651ff572c6dSStefan Roese
65299d4c6d3SStefan Roese /* RX buffer constants */
65399d4c6d3SStefan Roese #define MVPP2_SKB_SHINFO_SIZE \
65499d4c6d3SStefan Roese 0
65599d4c6d3SStefan Roese
65699d4c6d3SStefan Roese #define MVPP2_RX_PKT_SIZE(mtu) \
65799d4c6d3SStefan Roese ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
65899d4c6d3SStefan Roese ETH_HLEN + ETH_FCS_LEN, MVPP2_CPU_D_CACHE_LINE_SIZE)
65999d4c6d3SStefan Roese
66099d4c6d3SStefan Roese #define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
66199d4c6d3SStefan Roese #define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
66299d4c6d3SStefan Roese #define MVPP2_RX_MAX_PKT_SIZE(total_size) \
66399d4c6d3SStefan Roese ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
66499d4c6d3SStefan Roese
66599d4c6d3SStefan Roese #define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
66699d4c6d3SStefan Roese
66799d4c6d3SStefan Roese /* IPv6 max L3 address size */
66899d4c6d3SStefan Roese #define MVPP2_MAX_L3_ADDR_SIZE 16
66999d4c6d3SStefan Roese
67099d4c6d3SStefan Roese /* Port flags */
67199d4c6d3SStefan Roese #define MVPP2_F_LOOPBACK BIT(0)
67299d4c6d3SStefan Roese
67399d4c6d3SStefan Roese /* Marvell tag types */
67499d4c6d3SStefan Roese enum mvpp2_tag_type {
67599d4c6d3SStefan Roese MVPP2_TAG_TYPE_NONE = 0,
67699d4c6d3SStefan Roese MVPP2_TAG_TYPE_MH = 1,
67799d4c6d3SStefan Roese MVPP2_TAG_TYPE_DSA = 2,
67899d4c6d3SStefan Roese MVPP2_TAG_TYPE_EDSA = 3,
67999d4c6d3SStefan Roese MVPP2_TAG_TYPE_VLAN = 4,
68099d4c6d3SStefan Roese MVPP2_TAG_TYPE_LAST = 5
68199d4c6d3SStefan Roese };
68299d4c6d3SStefan Roese
68399d4c6d3SStefan Roese /* Parser constants */
68499d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_SRAM_SIZE 256
68599d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_WORDS 6
68699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_WORDS 4
68799d4c6d3SStefan Roese #define MVPP2_PRS_FLOW_ID_SIZE 64
68899d4c6d3SStefan Roese #define MVPP2_PRS_FLOW_ID_MASK 0x3f
68999d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_ENTRY_INVALID 1
69099d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5)
69199d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_HEAD 0x40
69299d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_HEAD_MASK 0xf0
69399d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_MC 0xe0
69499d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_MC_MASK 0xf0
69599d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_BC_MASK 0xff
69699d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_IHL 0x5
69799d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_IHL_MASK 0xf
69899d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_MC 0xff
69999d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_MC_MASK 0xff
70099d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_HOP_MASK 0xff
70199d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_PROTO_MASK 0xff
70299d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f
70399d4c6d3SStefan Roese #define MVPP2_PRS_DBL_VLANS_MAX 100
70499d4c6d3SStefan Roese
70599d4c6d3SStefan Roese /* Tcam structure:
70699d4c6d3SStefan Roese * - lookup ID - 4 bits
70799d4c6d3SStefan Roese * - port ID - 1 byte
70899d4c6d3SStefan Roese * - additional information - 1 byte
70999d4c6d3SStefan Roese * - header data - 8 bytes
71099d4c6d3SStefan Roese * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
71199d4c6d3SStefan Roese */
71299d4c6d3SStefan Roese #define MVPP2_PRS_AI_BITS 8
71399d4c6d3SStefan Roese #define MVPP2_PRS_PORT_MASK 0xff
71499d4c6d3SStefan Roese #define MVPP2_PRS_LU_MASK 0xf
71599d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DATA_BYTE(offs) \
71699d4c6d3SStefan Roese (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
71799d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \
71899d4c6d3SStefan Roese (((offs) * 2) - ((offs) % 2) + 2)
71999d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_AI_BYTE 16
72099d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_PORT_BYTE 17
72199d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_LU_BYTE 20
72299d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2)
72399d4c6d3SStefan Roese #define MVPP2_PRS_TCAM_INV_WORD 5
72499d4c6d3SStefan Roese /* Tcam entries ID */
72599d4c6d3SStefan Roese #define MVPP2_PE_DROP_ALL 0
72699d4c6d3SStefan Roese #define MVPP2_PE_FIRST_FREE_TID 1
72799d4c6d3SStefan Roese #define MVPP2_PE_LAST_FREE_TID (MVPP2_PRS_TCAM_SRAM_SIZE - 31)
72899d4c6d3SStefan Roese #define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30)
72999d4c6d3SStefan Roese #define MVPP2_PE_MAC_MC_IP6 (MVPP2_PRS_TCAM_SRAM_SIZE - 29)
73099d4c6d3SStefan Roese #define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28)
73199d4c6d3SStefan Roese #define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 27)
73299d4c6d3SStefan Roese #define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 26)
73399d4c6d3SStefan Roese #define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 19)
73499d4c6d3SStefan Roese #define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18)
73599d4c6d3SStefan Roese #define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17)
73699d4c6d3SStefan Roese #define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16)
73799d4c6d3SStefan Roese #define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15)
73899d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14)
73999d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 13)
74099d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 12)
74199d4c6d3SStefan Roese #define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 11)
74299d4c6d3SStefan Roese #define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 10)
74399d4c6d3SStefan Roese #define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 9)
74499d4c6d3SStefan Roese #define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 8)
74599d4c6d3SStefan Roese #define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 7)
74699d4c6d3SStefan Roese #define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 6)
74799d4c6d3SStefan Roese #define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 5)
74899d4c6d3SStefan Roese #define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 4)
74999d4c6d3SStefan Roese #define MVPP2_PE_MAC_MC_ALL (MVPP2_PRS_TCAM_SRAM_SIZE - 3)
75099d4c6d3SStefan Roese #define MVPP2_PE_MAC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2)
75199d4c6d3SStefan Roese #define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1)
75299d4c6d3SStefan Roese
75399d4c6d3SStefan Roese /* Sram structure
75499d4c6d3SStefan Roese * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
75599d4c6d3SStefan Roese */
75699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_OFFS 0
75799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_WORD 0
75899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32
75999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_CTRL_WORD 1
76099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_RI_CTRL_BITS 32
76199d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_SHIFT_OFFS 64
76299d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72
76399d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_OFFS 73
76499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_BITS 8
76599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_MASK 0xff
76699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81
76799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82
76899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7
76999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_L3 1
77099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_UDF_TYPE_L4 4
77199d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85
77299d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3
77399d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1
77499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2
77599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3
77699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87
77799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2
77899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3
77999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0
78099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2
78199d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3
78299d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89
78399d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_OFFS 90
78499d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98
78599d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_CTRL_BITS 8
78699d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_AI_MASK 0xff
78799d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106
78899d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf
78999d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_LU_DONE_BIT 110
79099d4c6d3SStefan Roese #define MVPP2_PRS_SRAM_LU_GEN_BIT 111
79199d4c6d3SStefan Roese
79299d4c6d3SStefan Roese /* Sram result info bits assignment */
79399d4c6d3SStefan Roese #define MVPP2_PRS_RI_MAC_ME_MASK 0x1
79499d4c6d3SStefan Roese #define MVPP2_PRS_RI_DSA_MASK 0x2
795c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3))
796c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_VLAN_NONE 0x0
79799d4c6d3SStefan Roese #define MVPP2_PRS_RI_VLAN_SINGLE BIT(2)
79899d4c6d3SStefan Roese #define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3)
79999d4c6d3SStefan Roese #define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3))
80099d4c6d3SStefan Roese #define MVPP2_PRS_RI_CPU_CODE_MASK 0x70
80199d4c6d3SStefan Roese #define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4)
802c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10))
803c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L2_UCAST 0x0
80499d4c6d3SStefan Roese #define MVPP2_PRS_RI_L2_MCAST BIT(9)
80599d4c6d3SStefan Roese #define MVPP2_PRS_RI_L2_BCAST BIT(10)
80699d4c6d3SStefan Roese #define MVPP2_PRS_RI_PPPOE_MASK 0x800
807c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14))
808c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_UN 0x0
80999d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP4 BIT(12)
81099d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP4_OPT BIT(13)
81199d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13))
81299d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP6 BIT(14)
81399d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14))
81499d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14))
815c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16))
816c0abc761SThomas Petazzoni #define MVPP2_PRS_RI_L3_UCAST 0x0
81799d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_MCAST BIT(15)
81899d4c6d3SStefan Roese #define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16))
81999d4c6d3SStefan Roese #define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000
82099d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF3_MASK 0x300000
82199d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21)
82299d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000
82399d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_TCP BIT(22)
82499d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_UDP BIT(23)
82599d4c6d3SStefan Roese #define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23))
82699d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF7_MASK 0x60000000
82799d4c6d3SStefan Roese #define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29)
82899d4c6d3SStefan Roese #define MVPP2_PRS_RI_DROP_MASK 0x80000000
82999d4c6d3SStefan Roese
83099d4c6d3SStefan Roese /* Sram additional info bits assignment */
83199d4c6d3SStefan Roese #define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0)
83299d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0)
83399d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1)
83499d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2)
83599d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3)
83699d4c6d3SStefan Roese #define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4)
83799d4c6d3SStefan Roese #define MVPP2_PRS_SINGLE_VLAN_AI 0
83899d4c6d3SStefan Roese #define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7)
83999d4c6d3SStefan Roese
84099d4c6d3SStefan Roese /* DSA/EDSA type */
84199d4c6d3SStefan Roese #define MVPP2_PRS_TAGGED true
84299d4c6d3SStefan Roese #define MVPP2_PRS_UNTAGGED false
84399d4c6d3SStefan Roese #define MVPP2_PRS_EDSA true
84499d4c6d3SStefan Roese #define MVPP2_PRS_DSA false
84599d4c6d3SStefan Roese
84699d4c6d3SStefan Roese /* MAC entries, shadow udf */
84799d4c6d3SStefan Roese enum mvpp2_prs_udf {
84899d4c6d3SStefan Roese MVPP2_PRS_UDF_MAC_DEF,
84999d4c6d3SStefan Roese MVPP2_PRS_UDF_MAC_RANGE,
85099d4c6d3SStefan Roese MVPP2_PRS_UDF_L2_DEF,
85199d4c6d3SStefan Roese MVPP2_PRS_UDF_L2_DEF_COPY,
85299d4c6d3SStefan Roese MVPP2_PRS_UDF_L2_USER,
85399d4c6d3SStefan Roese };
85499d4c6d3SStefan Roese
85599d4c6d3SStefan Roese /* Lookup ID */
85699d4c6d3SStefan Roese enum mvpp2_prs_lookup {
85799d4c6d3SStefan Roese MVPP2_PRS_LU_MH,
85899d4c6d3SStefan Roese MVPP2_PRS_LU_MAC,
85999d4c6d3SStefan Roese MVPP2_PRS_LU_DSA,
86099d4c6d3SStefan Roese MVPP2_PRS_LU_VLAN,
86199d4c6d3SStefan Roese MVPP2_PRS_LU_L2,
86299d4c6d3SStefan Roese MVPP2_PRS_LU_PPPOE,
86399d4c6d3SStefan Roese MVPP2_PRS_LU_IP4,
86499d4c6d3SStefan Roese MVPP2_PRS_LU_IP6,
86599d4c6d3SStefan Roese MVPP2_PRS_LU_FLOWS,
86699d4c6d3SStefan Roese MVPP2_PRS_LU_LAST,
86799d4c6d3SStefan Roese };
86899d4c6d3SStefan Roese
86999d4c6d3SStefan Roese /* L3 cast enum */
87099d4c6d3SStefan Roese enum mvpp2_prs_l3_cast {
87199d4c6d3SStefan Roese MVPP2_PRS_L3_UNI_CAST,
87299d4c6d3SStefan Roese MVPP2_PRS_L3_MULTI_CAST,
87399d4c6d3SStefan Roese MVPP2_PRS_L3_BROAD_CAST
87499d4c6d3SStefan Roese };
87599d4c6d3SStefan Roese
87699d4c6d3SStefan Roese /* Classifier constants */
87799d4c6d3SStefan Roese #define MVPP2_CLS_FLOWS_TBL_SIZE 512
87899d4c6d3SStefan Roese #define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3
87999d4c6d3SStefan Roese #define MVPP2_CLS_LKP_TBL_SIZE 64
88099d4c6d3SStefan Roese
88199d4c6d3SStefan Roese /* BM constants */
88299d4c6d3SStefan Roese #define MVPP2_BM_POOLS_NUM 1
88399d4c6d3SStefan Roese #define MVPP2_BM_LONG_BUF_NUM 16
88499d4c6d3SStefan Roese #define MVPP2_BM_SHORT_BUF_NUM 16
88599d4c6d3SStefan Roese #define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
88699d4c6d3SStefan Roese #define MVPP2_BM_POOL_PTR_ALIGN 128
88799d4c6d3SStefan Roese #define MVPP2_BM_SWF_LONG_POOL(port) 0
88899d4c6d3SStefan Roese
88999d4c6d3SStefan Roese /* BM cookie (32 bits) definition */
89099d4c6d3SStefan Roese #define MVPP2_BM_COOKIE_POOL_OFFS 8
89199d4c6d3SStefan Roese #define MVPP2_BM_COOKIE_CPU_OFFS 24
89299d4c6d3SStefan Roese
89399d4c6d3SStefan Roese /* BM short pool packet size
89499d4c6d3SStefan Roese * These value assure that for SWF the total number
89599d4c6d3SStefan Roese * of bytes allocated for each buffer will be 512
89699d4c6d3SStefan Roese */
89799d4c6d3SStefan Roese #define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(512)
89899d4c6d3SStefan Roese
89999d4c6d3SStefan Roese enum mvpp2_bm_type {
90099d4c6d3SStefan Roese MVPP2_BM_FREE,
90199d4c6d3SStefan Roese MVPP2_BM_SWF_LONG,
90299d4c6d3SStefan Roese MVPP2_BM_SWF_SHORT
90399d4c6d3SStefan Roese };
90499d4c6d3SStefan Roese
90599d4c6d3SStefan Roese /* Definitions */
90699d4c6d3SStefan Roese
90799d4c6d3SStefan Roese /* Shared Packet Processor resources */
90899d4c6d3SStefan Roese struct mvpp2 {
90999d4c6d3SStefan Roese /* Shared registers' base addresses */
91099d4c6d3SStefan Roese void __iomem *base;
91199d4c6d3SStefan Roese void __iomem *lms_base;
91226a5278cSThomas Petazzoni void __iomem *iface_base;
9130a61e9adSStefan Roese void __iomem *mdio_base;
91499d4c6d3SStefan Roese
91531aa1e38SStefan Roese void __iomem *mpcs_base;
91631aa1e38SStefan Roese void __iomem *xpcs_base;
91731aa1e38SStefan Roese void __iomem *rfu1_base;
91831aa1e38SStefan Roese
91931aa1e38SStefan Roese u32 netc_config;
92031aa1e38SStefan Roese
92199d4c6d3SStefan Roese /* List of pointers to port structures */
92299d4c6d3SStefan Roese struct mvpp2_port **port_list;
92399d4c6d3SStefan Roese
92499d4c6d3SStefan Roese /* Aggregated TXQs */
92599d4c6d3SStefan Roese struct mvpp2_tx_queue *aggr_txqs;
92699d4c6d3SStefan Roese
92799d4c6d3SStefan Roese /* BM pools */
92899d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pools;
92999d4c6d3SStefan Roese
93099d4c6d3SStefan Roese /* PRS shadow table */
93199d4c6d3SStefan Roese struct mvpp2_prs_shadow *prs_shadow;
93299d4c6d3SStefan Roese /* PRS auxiliary table for double vlan entries control */
93399d4c6d3SStefan Roese bool *prs_double_vlans;
93499d4c6d3SStefan Roese
93599d4c6d3SStefan Roese /* Tclk value */
93699d4c6d3SStefan Roese u32 tclk;
93799d4c6d3SStefan Roese
93816a9898dSThomas Petazzoni /* HW version */
93916a9898dSThomas Petazzoni enum { MVPP21, MVPP22 } hw_version;
94016a9898dSThomas Petazzoni
94109b3f948SThomas Petazzoni /* Maximum number of RXQs per port */
94209b3f948SThomas Petazzoni unsigned int max_port_rxqs;
94309b3f948SThomas Petazzoni
94499d4c6d3SStefan Roese struct mii_dev *bus;
9451fabbd07SStefan Roese
9461fabbd07SStefan Roese int probe_done;
947bb915c84SStefan Chulski u8 num_ports;
94899d4c6d3SStefan Roese };
94999d4c6d3SStefan Roese
95099d4c6d3SStefan Roese struct mvpp2_pcpu_stats {
95199d4c6d3SStefan Roese u64 rx_packets;
95299d4c6d3SStefan Roese u64 rx_bytes;
95399d4c6d3SStefan Roese u64 tx_packets;
95499d4c6d3SStefan Roese u64 tx_bytes;
95599d4c6d3SStefan Roese };
95699d4c6d3SStefan Roese
95799d4c6d3SStefan Roese struct mvpp2_port {
95899d4c6d3SStefan Roese u8 id;
95999d4c6d3SStefan Roese
96026a5278cSThomas Petazzoni /* Index of the port from the "group of ports" complex point
96126a5278cSThomas Petazzoni * of view
96226a5278cSThomas Petazzoni */
96326a5278cSThomas Petazzoni int gop_id;
96426a5278cSThomas Petazzoni
96599d4c6d3SStefan Roese int irq;
96699d4c6d3SStefan Roese
96799d4c6d3SStefan Roese struct mvpp2 *priv;
96899d4c6d3SStefan Roese
96999d4c6d3SStefan Roese /* Per-port registers' base address */
97099d4c6d3SStefan Roese void __iomem *base;
97199d4c6d3SStefan Roese
97299d4c6d3SStefan Roese struct mvpp2_rx_queue **rxqs;
97399d4c6d3SStefan Roese struct mvpp2_tx_queue **txqs;
97499d4c6d3SStefan Roese
97599d4c6d3SStefan Roese int pkt_size;
97699d4c6d3SStefan Roese
97799d4c6d3SStefan Roese u32 pending_cause_rx;
97899d4c6d3SStefan Roese
97999d4c6d3SStefan Roese /* Per-CPU port control */
98099d4c6d3SStefan Roese struct mvpp2_port_pcpu __percpu *pcpu;
98199d4c6d3SStefan Roese
98299d4c6d3SStefan Roese /* Flags */
98399d4c6d3SStefan Roese unsigned long flags;
98499d4c6d3SStefan Roese
98599d4c6d3SStefan Roese u16 tx_ring_size;
98699d4c6d3SStefan Roese u16 rx_ring_size;
98799d4c6d3SStefan Roese struct mvpp2_pcpu_stats __percpu *stats;
98899d4c6d3SStefan Roese
98999d4c6d3SStefan Roese struct phy_device *phy_dev;
99099d4c6d3SStefan Roese phy_interface_t phy_interface;
99199d4c6d3SStefan Roese int phy_node;
99299d4c6d3SStefan Roese int phyaddr;
9934189373aSStefan Chulski #ifdef CONFIG_DM_GPIO
9944189373aSStefan Chulski struct gpio_desc phy_reset_gpio;
9954189373aSStefan Chulski struct gpio_desc phy_tx_disable_gpio;
9964189373aSStefan Chulski #endif
99799d4c6d3SStefan Roese int init;
99899d4c6d3SStefan Roese unsigned int link;
99999d4c6d3SStefan Roese unsigned int duplex;
100099d4c6d3SStefan Roese unsigned int speed;
100199d4c6d3SStefan Roese
10029acb7da1SStefan Roese unsigned int phy_speed; /* SGMII 1Gbps vs 2.5Gbps */
10039acb7da1SStefan Roese
100499d4c6d3SStefan Roese struct mvpp2_bm_pool *pool_long;
100599d4c6d3SStefan Roese struct mvpp2_bm_pool *pool_short;
100699d4c6d3SStefan Roese
100799d4c6d3SStefan Roese /* Index of first port's physical RXQ */
100899d4c6d3SStefan Roese u8 first_rxq;
100999d4c6d3SStefan Roese
101099d4c6d3SStefan Roese u8 dev_addr[ETH_ALEN];
101199d4c6d3SStefan Roese };
101299d4c6d3SStefan Roese
101399d4c6d3SStefan Roese /* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
101499d4c6d3SStefan Roese * layout of the transmit and reception DMA descriptors, and their
101599d4c6d3SStefan Roese * layout is therefore defined by the hardware design
101699d4c6d3SStefan Roese */
101799d4c6d3SStefan Roese
101899d4c6d3SStefan Roese #define MVPP2_TXD_L3_OFF_SHIFT 0
101999d4c6d3SStefan Roese #define MVPP2_TXD_IP_HLEN_SHIFT 8
102099d4c6d3SStefan Roese #define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
102199d4c6d3SStefan Roese #define MVPP2_TXD_L4_CSUM_NOT BIT(14)
102299d4c6d3SStefan Roese #define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
102399d4c6d3SStefan Roese #define MVPP2_TXD_PADDING_DISABLE BIT(23)
102499d4c6d3SStefan Roese #define MVPP2_TXD_L4_UDP BIT(24)
102599d4c6d3SStefan Roese #define MVPP2_TXD_L3_IP6 BIT(26)
102699d4c6d3SStefan Roese #define MVPP2_TXD_L_DESC BIT(28)
102799d4c6d3SStefan Roese #define MVPP2_TXD_F_DESC BIT(29)
102899d4c6d3SStefan Roese
102999d4c6d3SStefan Roese #define MVPP2_RXD_ERR_SUMMARY BIT(15)
103099d4c6d3SStefan Roese #define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
103199d4c6d3SStefan Roese #define MVPP2_RXD_ERR_CRC 0x0
103299d4c6d3SStefan Roese #define MVPP2_RXD_ERR_OVERRUN BIT(13)
103399d4c6d3SStefan Roese #define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
103499d4c6d3SStefan Roese #define MVPP2_RXD_BM_POOL_ID_OFFS 16
103599d4c6d3SStefan Roese #define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
103699d4c6d3SStefan Roese #define MVPP2_RXD_HWF_SYNC BIT(21)
103799d4c6d3SStefan Roese #define MVPP2_RXD_L4_CSUM_OK BIT(22)
103899d4c6d3SStefan Roese #define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
103999d4c6d3SStefan Roese #define MVPP2_RXD_L4_TCP BIT(25)
104099d4c6d3SStefan Roese #define MVPP2_RXD_L4_UDP BIT(26)
104199d4c6d3SStefan Roese #define MVPP2_RXD_L3_IP4 BIT(28)
104299d4c6d3SStefan Roese #define MVPP2_RXD_L3_IP6 BIT(30)
104399d4c6d3SStefan Roese #define MVPP2_RXD_BUF_HDR BIT(31)
104499d4c6d3SStefan Roese
10459a6db0bbSThomas Petazzoni /* HW TX descriptor for PPv2.1 */
10469a6db0bbSThomas Petazzoni struct mvpp21_tx_desc {
104799d4c6d3SStefan Roese u32 command; /* Options used by HW for packet transmitting.*/
104899d4c6d3SStefan Roese u8 packet_offset; /* the offset from the buffer beginning */
104999d4c6d3SStefan Roese u8 phys_txq; /* destination queue ID */
105099d4c6d3SStefan Roese u16 data_size; /* data size of transmitted packet in bytes */
10514dae32e6SThomas Petazzoni u32 buf_dma_addr; /* physical addr of transmitted buffer */
105299d4c6d3SStefan Roese u32 buf_cookie; /* cookie for access to TX buffer in tx path */
105399d4c6d3SStefan Roese u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
105499d4c6d3SStefan Roese u32 reserved2; /* reserved (for future use) */
105599d4c6d3SStefan Roese };
105699d4c6d3SStefan Roese
10579a6db0bbSThomas Petazzoni /* HW RX descriptor for PPv2.1 */
10589a6db0bbSThomas Petazzoni struct mvpp21_rx_desc {
105999d4c6d3SStefan Roese u32 status; /* info about received packet */
106099d4c6d3SStefan Roese u16 reserved1; /* parser_info (for future use, PnC) */
106199d4c6d3SStefan Roese u16 data_size; /* size of received packet in bytes */
10624dae32e6SThomas Petazzoni u32 buf_dma_addr; /* physical address of the buffer */
106399d4c6d3SStefan Roese u32 buf_cookie; /* cookie for access to RX buffer in rx path */
106499d4c6d3SStefan Roese u16 reserved2; /* gem_port_id (for future use, PON) */
106599d4c6d3SStefan Roese u16 reserved3; /* csum_l4 (for future use, PnC) */
106699d4c6d3SStefan Roese u8 reserved4; /* bm_qset (for future use, BM) */
106799d4c6d3SStefan Roese u8 reserved5;
106899d4c6d3SStefan Roese u16 reserved6; /* classify_info (for future use, PnC) */
106999d4c6d3SStefan Roese u32 reserved7; /* flow_id (for future use, PnC) */
107099d4c6d3SStefan Roese u32 reserved8;
107199d4c6d3SStefan Roese };
107299d4c6d3SStefan Roese
1073f50a0118SThomas Petazzoni /* HW TX descriptor for PPv2.2 */
1074f50a0118SThomas Petazzoni struct mvpp22_tx_desc {
1075f50a0118SThomas Petazzoni u32 command;
1076f50a0118SThomas Petazzoni u8 packet_offset;
1077f50a0118SThomas Petazzoni u8 phys_txq;
1078f50a0118SThomas Petazzoni u16 data_size;
1079f50a0118SThomas Petazzoni u64 reserved1;
1080f50a0118SThomas Petazzoni u64 buf_dma_addr_ptp;
1081f50a0118SThomas Petazzoni u64 buf_cookie_misc;
1082f50a0118SThomas Petazzoni };
1083f50a0118SThomas Petazzoni
1084f50a0118SThomas Petazzoni /* HW RX descriptor for PPv2.2 */
1085f50a0118SThomas Petazzoni struct mvpp22_rx_desc {
1086f50a0118SThomas Petazzoni u32 status;
1087f50a0118SThomas Petazzoni u16 reserved1;
1088f50a0118SThomas Petazzoni u16 data_size;
1089f50a0118SThomas Petazzoni u32 reserved2;
1090f50a0118SThomas Petazzoni u32 reserved3;
1091f50a0118SThomas Petazzoni u64 buf_dma_addr_key_hash;
1092f50a0118SThomas Petazzoni u64 buf_cookie_misc;
1093f50a0118SThomas Petazzoni };
1094f50a0118SThomas Petazzoni
10959a6db0bbSThomas Petazzoni /* Opaque type used by the driver to manipulate the HW TX and RX
10969a6db0bbSThomas Petazzoni * descriptors
10979a6db0bbSThomas Petazzoni */
10989a6db0bbSThomas Petazzoni struct mvpp2_tx_desc {
10999a6db0bbSThomas Petazzoni union {
11009a6db0bbSThomas Petazzoni struct mvpp21_tx_desc pp21;
1101f50a0118SThomas Petazzoni struct mvpp22_tx_desc pp22;
11029a6db0bbSThomas Petazzoni };
11039a6db0bbSThomas Petazzoni };
11049a6db0bbSThomas Petazzoni
11059a6db0bbSThomas Petazzoni struct mvpp2_rx_desc {
11069a6db0bbSThomas Petazzoni union {
11079a6db0bbSThomas Petazzoni struct mvpp21_rx_desc pp21;
1108f50a0118SThomas Petazzoni struct mvpp22_rx_desc pp22;
11099a6db0bbSThomas Petazzoni };
11109a6db0bbSThomas Petazzoni };
11119a6db0bbSThomas Petazzoni
111299d4c6d3SStefan Roese /* Per-CPU Tx queue control */
111399d4c6d3SStefan Roese struct mvpp2_txq_pcpu {
111499d4c6d3SStefan Roese int cpu;
111599d4c6d3SStefan Roese
111699d4c6d3SStefan Roese /* Number of Tx DMA descriptors in the descriptor ring */
111799d4c6d3SStefan Roese int size;
111899d4c6d3SStefan Roese
111999d4c6d3SStefan Roese /* Number of currently used Tx DMA descriptor in the
112099d4c6d3SStefan Roese * descriptor ring
112199d4c6d3SStefan Roese */
112299d4c6d3SStefan Roese int count;
112399d4c6d3SStefan Roese
112499d4c6d3SStefan Roese /* Number of Tx DMA descriptors reserved for each CPU */
112599d4c6d3SStefan Roese int reserved_num;
112699d4c6d3SStefan Roese
112799d4c6d3SStefan Roese /* Index of last TX DMA descriptor that was inserted */
112899d4c6d3SStefan Roese int txq_put_index;
112999d4c6d3SStefan Roese
113099d4c6d3SStefan Roese /* Index of the TX DMA descriptor to be cleaned up */
113199d4c6d3SStefan Roese int txq_get_index;
113299d4c6d3SStefan Roese };
113399d4c6d3SStefan Roese
113499d4c6d3SStefan Roese struct mvpp2_tx_queue {
113599d4c6d3SStefan Roese /* Physical number of this Tx queue */
113699d4c6d3SStefan Roese u8 id;
113799d4c6d3SStefan Roese
113899d4c6d3SStefan Roese /* Logical number of this Tx queue */
113999d4c6d3SStefan Roese u8 log_id;
114099d4c6d3SStefan Roese
114199d4c6d3SStefan Roese /* Number of Tx DMA descriptors in the descriptor ring */
114299d4c6d3SStefan Roese int size;
114399d4c6d3SStefan Roese
114499d4c6d3SStefan Roese /* Number of currently used Tx DMA descriptor in the descriptor ring */
114599d4c6d3SStefan Roese int count;
114699d4c6d3SStefan Roese
114799d4c6d3SStefan Roese /* Per-CPU control of physical Tx queues */
114899d4c6d3SStefan Roese struct mvpp2_txq_pcpu __percpu *pcpu;
114999d4c6d3SStefan Roese
115099d4c6d3SStefan Roese u32 done_pkts_coal;
115199d4c6d3SStefan Roese
115299d4c6d3SStefan Roese /* Virtual address of thex Tx DMA descriptors array */
115399d4c6d3SStefan Roese struct mvpp2_tx_desc *descs;
115499d4c6d3SStefan Roese
115599d4c6d3SStefan Roese /* DMA address of the Tx DMA descriptors array */
11564dae32e6SThomas Petazzoni dma_addr_t descs_dma;
115799d4c6d3SStefan Roese
115899d4c6d3SStefan Roese /* Index of the last Tx DMA descriptor */
115999d4c6d3SStefan Roese int last_desc;
116099d4c6d3SStefan Roese
116199d4c6d3SStefan Roese /* Index of the next Tx DMA descriptor to process */
116299d4c6d3SStefan Roese int next_desc_to_proc;
116399d4c6d3SStefan Roese };
116499d4c6d3SStefan Roese
116599d4c6d3SStefan Roese struct mvpp2_rx_queue {
116699d4c6d3SStefan Roese /* RX queue number, in the range 0-31 for physical RXQs */
116799d4c6d3SStefan Roese u8 id;
116899d4c6d3SStefan Roese
116999d4c6d3SStefan Roese /* Num of rx descriptors in the rx descriptor ring */
117099d4c6d3SStefan Roese int size;
117199d4c6d3SStefan Roese
117299d4c6d3SStefan Roese u32 pkts_coal;
117399d4c6d3SStefan Roese u32 time_coal;
117499d4c6d3SStefan Roese
117599d4c6d3SStefan Roese /* Virtual address of the RX DMA descriptors array */
117699d4c6d3SStefan Roese struct mvpp2_rx_desc *descs;
117799d4c6d3SStefan Roese
117899d4c6d3SStefan Roese /* DMA address of the RX DMA descriptors array */
11794dae32e6SThomas Petazzoni dma_addr_t descs_dma;
118099d4c6d3SStefan Roese
118199d4c6d3SStefan Roese /* Index of the last RX DMA descriptor */
118299d4c6d3SStefan Roese int last_desc;
118399d4c6d3SStefan Roese
118499d4c6d3SStefan Roese /* Index of the next RX DMA descriptor to process */
118599d4c6d3SStefan Roese int next_desc_to_proc;
118699d4c6d3SStefan Roese
118799d4c6d3SStefan Roese /* ID of port to which physical RXQ is mapped */
118899d4c6d3SStefan Roese int port;
118999d4c6d3SStefan Roese
119099d4c6d3SStefan Roese /* Port's logic RXQ number to which physical RXQ is mapped */
119199d4c6d3SStefan Roese int logic_rxq;
119299d4c6d3SStefan Roese };
119399d4c6d3SStefan Roese
119499d4c6d3SStefan Roese union mvpp2_prs_tcam_entry {
119599d4c6d3SStefan Roese u32 word[MVPP2_PRS_TCAM_WORDS];
119699d4c6d3SStefan Roese u8 byte[MVPP2_PRS_TCAM_WORDS * 4];
119799d4c6d3SStefan Roese };
119899d4c6d3SStefan Roese
119999d4c6d3SStefan Roese union mvpp2_prs_sram_entry {
120099d4c6d3SStefan Roese u32 word[MVPP2_PRS_SRAM_WORDS];
120199d4c6d3SStefan Roese u8 byte[MVPP2_PRS_SRAM_WORDS * 4];
120299d4c6d3SStefan Roese };
120399d4c6d3SStefan Roese
120499d4c6d3SStefan Roese struct mvpp2_prs_entry {
120599d4c6d3SStefan Roese u32 index;
120699d4c6d3SStefan Roese union mvpp2_prs_tcam_entry tcam;
120799d4c6d3SStefan Roese union mvpp2_prs_sram_entry sram;
120899d4c6d3SStefan Roese };
120999d4c6d3SStefan Roese
121099d4c6d3SStefan Roese struct mvpp2_prs_shadow {
121199d4c6d3SStefan Roese bool valid;
121299d4c6d3SStefan Roese bool finish;
121399d4c6d3SStefan Roese
121499d4c6d3SStefan Roese /* Lookup ID */
121599d4c6d3SStefan Roese int lu;
121699d4c6d3SStefan Roese
121799d4c6d3SStefan Roese /* User defined offset */
121899d4c6d3SStefan Roese int udf;
121999d4c6d3SStefan Roese
122099d4c6d3SStefan Roese /* Result info */
122199d4c6d3SStefan Roese u32 ri;
122299d4c6d3SStefan Roese u32 ri_mask;
122399d4c6d3SStefan Roese };
122499d4c6d3SStefan Roese
122599d4c6d3SStefan Roese struct mvpp2_cls_flow_entry {
122699d4c6d3SStefan Roese u32 index;
122799d4c6d3SStefan Roese u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
122899d4c6d3SStefan Roese };
122999d4c6d3SStefan Roese
123099d4c6d3SStefan Roese struct mvpp2_cls_lookup_entry {
123199d4c6d3SStefan Roese u32 lkpid;
123299d4c6d3SStefan Roese u32 way;
123399d4c6d3SStefan Roese u32 data;
123499d4c6d3SStefan Roese };
123599d4c6d3SStefan Roese
123699d4c6d3SStefan Roese struct mvpp2_bm_pool {
123799d4c6d3SStefan Roese /* Pool number in the range 0-7 */
123899d4c6d3SStefan Roese int id;
123999d4c6d3SStefan Roese enum mvpp2_bm_type type;
124099d4c6d3SStefan Roese
124199d4c6d3SStefan Roese /* Buffer Pointers Pool External (BPPE) size */
124299d4c6d3SStefan Roese int size;
124399d4c6d3SStefan Roese /* Number of buffers for this pool */
124499d4c6d3SStefan Roese int buf_num;
124599d4c6d3SStefan Roese /* Pool buffer size */
124699d4c6d3SStefan Roese int buf_size;
124799d4c6d3SStefan Roese /* Packet size */
124899d4c6d3SStefan Roese int pkt_size;
124999d4c6d3SStefan Roese
125099d4c6d3SStefan Roese /* BPPE virtual base address */
1251a7c28ff1SStefan Roese unsigned long *virt_addr;
12524dae32e6SThomas Petazzoni /* BPPE DMA base address */
12534dae32e6SThomas Petazzoni dma_addr_t dma_addr;
125499d4c6d3SStefan Roese
125599d4c6d3SStefan Roese /* Ports using BM pool */
125699d4c6d3SStefan Roese u32 port_map;
125799d4c6d3SStefan Roese };
125899d4c6d3SStefan Roese
125999d4c6d3SStefan Roese /* Static declaractions */
126099d4c6d3SStefan Roese
126199d4c6d3SStefan Roese /* Number of RXQs used by single port */
126299d4c6d3SStefan Roese static int rxq_number = MVPP2_DEFAULT_RXQ;
126399d4c6d3SStefan Roese /* Number of TXQs used by single port */
126499d4c6d3SStefan Roese static int txq_number = MVPP2_DEFAULT_TXQ;
126599d4c6d3SStefan Roese
1266c9607c93SStefan Roese static int base_id;
1267c9607c93SStefan Roese
126899d4c6d3SStefan Roese #define MVPP2_DRIVER_NAME "mvpp2"
126999d4c6d3SStefan Roese #define MVPP2_DRIVER_VERSION "1.0"
127099d4c6d3SStefan Roese
127199d4c6d3SStefan Roese /*
127299d4c6d3SStefan Roese * U-Boot internal data, mostly uncached buffers for descriptors and data
127399d4c6d3SStefan Roese */
127499d4c6d3SStefan Roese struct buffer_location {
127599d4c6d3SStefan Roese struct mvpp2_tx_desc *aggr_tx_descs;
127699d4c6d3SStefan Roese struct mvpp2_tx_desc *tx_descs;
127799d4c6d3SStefan Roese struct mvpp2_rx_desc *rx_descs;
1278a7c28ff1SStefan Roese unsigned long *bm_pool[MVPP2_BM_POOLS_NUM];
1279a7c28ff1SStefan Roese unsigned long *rx_buffer[MVPP2_BM_LONG_BUF_NUM];
128099d4c6d3SStefan Roese int first_rxq;
128199d4c6d3SStefan Roese };
128299d4c6d3SStefan Roese
128399d4c6d3SStefan Roese /*
128499d4c6d3SStefan Roese * All 4 interfaces use the same global buffer, since only one interface
128599d4c6d3SStefan Roese * can be enabled at once
128699d4c6d3SStefan Roese */
128799d4c6d3SStefan Roese static struct buffer_location buffer_loc;
128899d4c6d3SStefan Roese
128999d4c6d3SStefan Roese /*
129099d4c6d3SStefan Roese * Page table entries are set to 1MB, or multiples of 1MB
129199d4c6d3SStefan Roese * (not < 1MB). driver uses less bd's so use 1MB bdspace.
129299d4c6d3SStefan Roese */
129399d4c6d3SStefan Roese #define BD_SPACE (1 << 20)
129499d4c6d3SStefan Roese
129599d4c6d3SStefan Roese /* Utility/helper methods */
129699d4c6d3SStefan Roese
mvpp2_write(struct mvpp2 * priv,u32 offset,u32 data)129799d4c6d3SStefan Roese static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
129899d4c6d3SStefan Roese {
129999d4c6d3SStefan Roese writel(data, priv->base + offset);
130099d4c6d3SStefan Roese }
130199d4c6d3SStefan Roese
mvpp2_read(struct mvpp2 * priv,u32 offset)130299d4c6d3SStefan Roese static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
130399d4c6d3SStefan Roese {
130499d4c6d3SStefan Roese return readl(priv->base + offset);
130599d4c6d3SStefan Roese }
130699d4c6d3SStefan Roese
mvpp2_txdesc_dma_addr_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,dma_addr_t dma_addr)1307cfa414aeSThomas Petazzoni static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1308cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc,
1309cfa414aeSThomas Petazzoni dma_addr_t dma_addr)
1310cfa414aeSThomas Petazzoni {
1311f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21) {
13129a6db0bbSThomas Petazzoni tx_desc->pp21.buf_dma_addr = dma_addr;
1313f50a0118SThomas Petazzoni } else {
1314f50a0118SThomas Petazzoni u64 val = (u64)dma_addr;
1315f50a0118SThomas Petazzoni
1316f50a0118SThomas Petazzoni tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0);
1317f50a0118SThomas Petazzoni tx_desc->pp22.buf_dma_addr_ptp |= val;
1318f50a0118SThomas Petazzoni }
1319cfa414aeSThomas Petazzoni }
1320cfa414aeSThomas Petazzoni
mvpp2_txdesc_size_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,size_t size)1321cfa414aeSThomas Petazzoni static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1322cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc,
1323cfa414aeSThomas Petazzoni size_t size)
1324cfa414aeSThomas Petazzoni {
1325f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21)
13269a6db0bbSThomas Petazzoni tx_desc->pp21.data_size = size;
1327f50a0118SThomas Petazzoni else
1328f50a0118SThomas Petazzoni tx_desc->pp22.data_size = size;
1329cfa414aeSThomas Petazzoni }
1330cfa414aeSThomas Petazzoni
mvpp2_txdesc_txq_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,unsigned int txq)1331cfa414aeSThomas Petazzoni static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1332cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc,
1333cfa414aeSThomas Petazzoni unsigned int txq)
1334cfa414aeSThomas Petazzoni {
1335f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21)
13369a6db0bbSThomas Petazzoni tx_desc->pp21.phys_txq = txq;
1337f50a0118SThomas Petazzoni else
1338f50a0118SThomas Petazzoni tx_desc->pp22.phys_txq = txq;
1339cfa414aeSThomas Petazzoni }
1340cfa414aeSThomas Petazzoni
mvpp2_txdesc_cmd_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,unsigned int command)1341cfa414aeSThomas Petazzoni static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1342cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc,
1343cfa414aeSThomas Petazzoni unsigned int command)
1344cfa414aeSThomas Petazzoni {
1345f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21)
13469a6db0bbSThomas Petazzoni tx_desc->pp21.command = command;
1347f50a0118SThomas Petazzoni else
1348f50a0118SThomas Petazzoni tx_desc->pp22.command = command;
1349cfa414aeSThomas Petazzoni }
1350cfa414aeSThomas Petazzoni
mvpp2_txdesc_offset_set(struct mvpp2_port * port,struct mvpp2_tx_desc * tx_desc,unsigned int offset)1351cfa414aeSThomas Petazzoni static void mvpp2_txdesc_offset_set(struct mvpp2_port *port,
1352cfa414aeSThomas Petazzoni struct mvpp2_tx_desc *tx_desc,
1353cfa414aeSThomas Petazzoni unsigned int offset)
1354cfa414aeSThomas Petazzoni {
1355f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21)
13569a6db0bbSThomas Petazzoni tx_desc->pp21.packet_offset = offset;
1357f50a0118SThomas Petazzoni else
1358f50a0118SThomas Petazzoni tx_desc->pp22.packet_offset = offset;
1359cfa414aeSThomas Petazzoni }
1360cfa414aeSThomas Petazzoni
mvpp2_rxdesc_dma_addr_get(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)1361cfa414aeSThomas Petazzoni static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1362cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc)
1363cfa414aeSThomas Petazzoni {
1364f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21)
13659a6db0bbSThomas Petazzoni return rx_desc->pp21.buf_dma_addr;
1366f50a0118SThomas Petazzoni else
1367f50a0118SThomas Petazzoni return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0);
1368cfa414aeSThomas Petazzoni }
1369cfa414aeSThomas Petazzoni
mvpp2_rxdesc_cookie_get(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)1370cfa414aeSThomas Petazzoni static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1371cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc)
1372cfa414aeSThomas Petazzoni {
1373f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21)
13749a6db0bbSThomas Petazzoni return rx_desc->pp21.buf_cookie;
1375f50a0118SThomas Petazzoni else
1376f50a0118SThomas Petazzoni return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0);
1377cfa414aeSThomas Petazzoni }
1378cfa414aeSThomas Petazzoni
mvpp2_rxdesc_size_get(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)1379cfa414aeSThomas Petazzoni static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1380cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc)
1381cfa414aeSThomas Petazzoni {
1382f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21)
13839a6db0bbSThomas Petazzoni return rx_desc->pp21.data_size;
1384f50a0118SThomas Petazzoni else
1385f50a0118SThomas Petazzoni return rx_desc->pp22.data_size;
1386cfa414aeSThomas Petazzoni }
1387cfa414aeSThomas Petazzoni
mvpp2_rxdesc_status_get(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)1388cfa414aeSThomas Petazzoni static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1389cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc)
1390cfa414aeSThomas Petazzoni {
1391f50a0118SThomas Petazzoni if (port->priv->hw_version == MVPP21)
13929a6db0bbSThomas Petazzoni return rx_desc->pp21.status;
1393f50a0118SThomas Petazzoni else
1394f50a0118SThomas Petazzoni return rx_desc->pp22.status;
1395cfa414aeSThomas Petazzoni }
1396cfa414aeSThomas Petazzoni
mvpp2_txq_inc_get(struct mvpp2_txq_pcpu * txq_pcpu)139799d4c6d3SStefan Roese static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
139899d4c6d3SStefan Roese {
139999d4c6d3SStefan Roese txq_pcpu->txq_get_index++;
140099d4c6d3SStefan Roese if (txq_pcpu->txq_get_index == txq_pcpu->size)
140199d4c6d3SStefan Roese txq_pcpu->txq_get_index = 0;
140299d4c6d3SStefan Roese }
140399d4c6d3SStefan Roese
140499d4c6d3SStefan Roese /* Get number of physical egress port */
mvpp2_egress_port(struct mvpp2_port * port)140599d4c6d3SStefan Roese static inline int mvpp2_egress_port(struct mvpp2_port *port)
140699d4c6d3SStefan Roese {
140799d4c6d3SStefan Roese return MVPP2_MAX_TCONT + port->id;
140899d4c6d3SStefan Roese }
140999d4c6d3SStefan Roese
141099d4c6d3SStefan Roese /* Get number of physical TXQ */
mvpp2_txq_phys(int port,int txq)141199d4c6d3SStefan Roese static inline int mvpp2_txq_phys(int port, int txq)
141299d4c6d3SStefan Roese {
141399d4c6d3SStefan Roese return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
141499d4c6d3SStefan Roese }
141599d4c6d3SStefan Roese
141699d4c6d3SStefan Roese /* Parser configuration routines */
141799d4c6d3SStefan Roese
141899d4c6d3SStefan Roese /* Update parser tcam and sram hw entries */
mvpp2_prs_hw_write(struct mvpp2 * priv,struct mvpp2_prs_entry * pe)141999d4c6d3SStefan Roese static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
142099d4c6d3SStefan Roese {
142199d4c6d3SStefan Roese int i;
142299d4c6d3SStefan Roese
142399d4c6d3SStefan Roese if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
142499d4c6d3SStefan Roese return -EINVAL;
142599d4c6d3SStefan Roese
142699d4c6d3SStefan Roese /* Clear entry invalidation bit */
142799d4c6d3SStefan Roese pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
142899d4c6d3SStefan Roese
142999d4c6d3SStefan Roese /* Write tcam index - indirect access */
143099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
143199d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
143299d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
143399d4c6d3SStefan Roese
143499d4c6d3SStefan Roese /* Write sram index - indirect access */
143599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
143699d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
143799d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
143899d4c6d3SStefan Roese
143999d4c6d3SStefan Roese return 0;
144099d4c6d3SStefan Roese }
144199d4c6d3SStefan Roese
144299d4c6d3SStefan Roese /* Read tcam entry from hw */
mvpp2_prs_hw_read(struct mvpp2 * priv,struct mvpp2_prs_entry * pe)144399d4c6d3SStefan Roese static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
144499d4c6d3SStefan Roese {
144599d4c6d3SStefan Roese int i;
144699d4c6d3SStefan Roese
144799d4c6d3SStefan Roese if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
144899d4c6d3SStefan Roese return -EINVAL;
144999d4c6d3SStefan Roese
145099d4c6d3SStefan Roese /* Write tcam index - indirect access */
145199d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
145299d4c6d3SStefan Roese
145399d4c6d3SStefan Roese pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
145499d4c6d3SStefan Roese MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
145599d4c6d3SStefan Roese if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
145699d4c6d3SStefan Roese return MVPP2_PRS_TCAM_ENTRY_INVALID;
145799d4c6d3SStefan Roese
145899d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
145999d4c6d3SStefan Roese pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
146099d4c6d3SStefan Roese
146199d4c6d3SStefan Roese /* Write sram index - indirect access */
146299d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
146399d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
146499d4c6d3SStefan Roese pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
146599d4c6d3SStefan Roese
146699d4c6d3SStefan Roese return 0;
146799d4c6d3SStefan Roese }
146899d4c6d3SStefan Roese
146999d4c6d3SStefan Roese /* Invalidate tcam hw entry */
mvpp2_prs_hw_inv(struct mvpp2 * priv,int index)147099d4c6d3SStefan Roese static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
147199d4c6d3SStefan Roese {
147299d4c6d3SStefan Roese /* Write index - indirect access */
147399d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
147499d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
147599d4c6d3SStefan Roese MVPP2_PRS_TCAM_INV_MASK);
147699d4c6d3SStefan Roese }
147799d4c6d3SStefan Roese
147899d4c6d3SStefan Roese /* Enable shadow table entry and set its lookup ID */
mvpp2_prs_shadow_set(struct mvpp2 * priv,int index,int lu)147999d4c6d3SStefan Roese static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
148099d4c6d3SStefan Roese {
148199d4c6d3SStefan Roese priv->prs_shadow[index].valid = true;
148299d4c6d3SStefan Roese priv->prs_shadow[index].lu = lu;
148399d4c6d3SStefan Roese }
148499d4c6d3SStefan Roese
148599d4c6d3SStefan Roese /* Update ri fields in shadow table entry */
mvpp2_prs_shadow_ri_set(struct mvpp2 * priv,int index,unsigned int ri,unsigned int ri_mask)148699d4c6d3SStefan Roese static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
148799d4c6d3SStefan Roese unsigned int ri, unsigned int ri_mask)
148899d4c6d3SStefan Roese {
148999d4c6d3SStefan Roese priv->prs_shadow[index].ri_mask = ri_mask;
149099d4c6d3SStefan Roese priv->prs_shadow[index].ri = ri;
149199d4c6d3SStefan Roese }
149299d4c6d3SStefan Roese
149399d4c6d3SStefan Roese /* Update lookup field in tcam sw entry */
mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry * pe,unsigned int lu)149499d4c6d3SStefan Roese static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
149599d4c6d3SStefan Roese {
149699d4c6d3SStefan Roese int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
149799d4c6d3SStefan Roese
149899d4c6d3SStefan Roese pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
149999d4c6d3SStefan Roese pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
150099d4c6d3SStefan Roese }
150199d4c6d3SStefan Roese
150299d4c6d3SStefan Roese /* Update mask for single port in tcam sw entry */
mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry * pe,unsigned int port,bool add)150399d4c6d3SStefan Roese static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
150499d4c6d3SStefan Roese unsigned int port, bool add)
150599d4c6d3SStefan Roese {
150699d4c6d3SStefan Roese int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
150799d4c6d3SStefan Roese
150899d4c6d3SStefan Roese if (add)
150999d4c6d3SStefan Roese pe->tcam.byte[enable_off] &= ~(1 << port);
151099d4c6d3SStefan Roese else
151199d4c6d3SStefan Roese pe->tcam.byte[enable_off] |= 1 << port;
151299d4c6d3SStefan Roese }
151399d4c6d3SStefan Roese
151499d4c6d3SStefan Roese /* Update port map in tcam sw entry */
mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry * pe,unsigned int ports)151599d4c6d3SStefan Roese static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
151699d4c6d3SStefan Roese unsigned int ports)
151799d4c6d3SStefan Roese {
151899d4c6d3SStefan Roese unsigned char port_mask = MVPP2_PRS_PORT_MASK;
151999d4c6d3SStefan Roese int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
152099d4c6d3SStefan Roese
152199d4c6d3SStefan Roese pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
152299d4c6d3SStefan Roese pe->tcam.byte[enable_off] &= ~port_mask;
152399d4c6d3SStefan Roese pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
152499d4c6d3SStefan Roese }
152599d4c6d3SStefan Roese
152699d4c6d3SStefan Roese /* Obtain port map from tcam sw entry */
mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry * pe)152799d4c6d3SStefan Roese static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
152899d4c6d3SStefan Roese {
152999d4c6d3SStefan Roese int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
153099d4c6d3SStefan Roese
153199d4c6d3SStefan Roese return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
153299d4c6d3SStefan Roese }
153399d4c6d3SStefan Roese
153499d4c6d3SStefan Roese /* Set byte of data and its enable bits in tcam sw entry */
mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry * pe,unsigned int offs,unsigned char byte,unsigned char enable)153599d4c6d3SStefan Roese static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
153699d4c6d3SStefan Roese unsigned int offs, unsigned char byte,
153799d4c6d3SStefan Roese unsigned char enable)
153899d4c6d3SStefan Roese {
153999d4c6d3SStefan Roese pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
154099d4c6d3SStefan Roese pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
154199d4c6d3SStefan Roese }
154299d4c6d3SStefan Roese
154399d4c6d3SStefan Roese /* Get byte of data and its enable bits from tcam sw entry */
mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry * pe,unsigned int offs,unsigned char * byte,unsigned char * enable)154499d4c6d3SStefan Roese static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
154599d4c6d3SStefan Roese unsigned int offs, unsigned char *byte,
154699d4c6d3SStefan Roese unsigned char *enable)
154799d4c6d3SStefan Roese {
154899d4c6d3SStefan Roese *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
154999d4c6d3SStefan Roese *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
155099d4c6d3SStefan Roese }
155199d4c6d3SStefan Roese
155299d4c6d3SStefan Roese /* Set ethertype in tcam sw entry */
mvpp2_prs_match_etype(struct mvpp2_prs_entry * pe,int offset,unsigned short ethertype)155399d4c6d3SStefan Roese static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
155499d4c6d3SStefan Roese unsigned short ethertype)
155599d4c6d3SStefan Roese {
155699d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
155799d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
155899d4c6d3SStefan Roese }
155999d4c6d3SStefan Roese
156099d4c6d3SStefan Roese /* Set bits in sram sw entry */
mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry * pe,int bit_num,int val)156199d4c6d3SStefan Roese static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
156299d4c6d3SStefan Roese int val)
156399d4c6d3SStefan Roese {
156499d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
156599d4c6d3SStefan Roese }
156699d4c6d3SStefan Roese
156799d4c6d3SStefan Roese /* Clear bits in sram sw entry */
mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry * pe,int bit_num,int val)156899d4c6d3SStefan Roese static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
156999d4c6d3SStefan Roese int val)
157099d4c6d3SStefan Roese {
157199d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
157299d4c6d3SStefan Roese }
157399d4c6d3SStefan Roese
157499d4c6d3SStefan Roese /* Update ri bits in sram sw entry */
mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry * pe,unsigned int bits,unsigned int mask)157599d4c6d3SStefan Roese static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
157699d4c6d3SStefan Roese unsigned int bits, unsigned int mask)
157799d4c6d3SStefan Roese {
157899d4c6d3SStefan Roese unsigned int i;
157999d4c6d3SStefan Roese
158099d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
158199d4c6d3SStefan Roese int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
158299d4c6d3SStefan Roese
158399d4c6d3SStefan Roese if (!(mask & BIT(i)))
158499d4c6d3SStefan Roese continue;
158599d4c6d3SStefan Roese
158699d4c6d3SStefan Roese if (bits & BIT(i))
158799d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
158899d4c6d3SStefan Roese else
158999d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
159099d4c6d3SStefan Roese
159199d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
159299d4c6d3SStefan Roese }
159399d4c6d3SStefan Roese }
159499d4c6d3SStefan Roese
159599d4c6d3SStefan Roese /* Update ai bits in sram sw entry */
mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry * pe,unsigned int bits,unsigned int mask)159699d4c6d3SStefan Roese static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
159799d4c6d3SStefan Roese unsigned int bits, unsigned int mask)
159899d4c6d3SStefan Roese {
159999d4c6d3SStefan Roese unsigned int i;
160099d4c6d3SStefan Roese int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
160199d4c6d3SStefan Roese
160299d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
160399d4c6d3SStefan Roese
160499d4c6d3SStefan Roese if (!(mask & BIT(i)))
160599d4c6d3SStefan Roese continue;
160699d4c6d3SStefan Roese
160799d4c6d3SStefan Roese if (bits & BIT(i))
160899d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
160999d4c6d3SStefan Roese else
161099d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
161199d4c6d3SStefan Roese
161299d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
161399d4c6d3SStefan Roese }
161499d4c6d3SStefan Roese }
161599d4c6d3SStefan Roese
161699d4c6d3SStefan Roese /* Read ai bits from sram sw entry */
mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry * pe)161799d4c6d3SStefan Roese static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
161899d4c6d3SStefan Roese {
161999d4c6d3SStefan Roese u8 bits;
162099d4c6d3SStefan Roese int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
162199d4c6d3SStefan Roese int ai_en_off = ai_off + 1;
162299d4c6d3SStefan Roese int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
162399d4c6d3SStefan Roese
162499d4c6d3SStefan Roese bits = (pe->sram.byte[ai_off] >> ai_shift) |
162599d4c6d3SStefan Roese (pe->sram.byte[ai_en_off] << (8 - ai_shift));
162699d4c6d3SStefan Roese
162799d4c6d3SStefan Roese return bits;
162899d4c6d3SStefan Roese }
162999d4c6d3SStefan Roese
163099d4c6d3SStefan Roese /* In sram sw entry set lookup ID field of the tcam key to be used in the next
163199d4c6d3SStefan Roese * lookup interation
163299d4c6d3SStefan Roese */
mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry * pe,unsigned int lu)163399d4c6d3SStefan Roese static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
163499d4c6d3SStefan Roese unsigned int lu)
163599d4c6d3SStefan Roese {
163699d4c6d3SStefan Roese int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
163799d4c6d3SStefan Roese
163899d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, sram_next_off,
163999d4c6d3SStefan Roese MVPP2_PRS_SRAM_NEXT_LU_MASK);
164099d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
164199d4c6d3SStefan Roese }
164299d4c6d3SStefan Roese
164399d4c6d3SStefan Roese /* In the sram sw entry set sign and value of the next lookup offset
164499d4c6d3SStefan Roese * and the offset value generated to the classifier
164599d4c6d3SStefan Roese */
mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry * pe,int shift,unsigned int op)164699d4c6d3SStefan Roese static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
164799d4c6d3SStefan Roese unsigned int op)
164899d4c6d3SStefan Roese {
164999d4c6d3SStefan Roese /* Set sign */
165099d4c6d3SStefan Roese if (shift < 0) {
165199d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
165299d4c6d3SStefan Roese shift = 0 - shift;
165399d4c6d3SStefan Roese } else {
165499d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
165599d4c6d3SStefan Roese }
165699d4c6d3SStefan Roese
165799d4c6d3SStefan Roese /* Set value */
165899d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
165999d4c6d3SStefan Roese (unsigned char)shift;
166099d4c6d3SStefan Roese
166199d4c6d3SStefan Roese /* Reset and set operation */
166299d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
166399d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
166499d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
166599d4c6d3SStefan Roese
166699d4c6d3SStefan Roese /* Set base offset as current */
166799d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
166899d4c6d3SStefan Roese }
166999d4c6d3SStefan Roese
167099d4c6d3SStefan Roese /* In the sram sw entry set sign and value of the user defined offset
167199d4c6d3SStefan Roese * generated to the classifier
167299d4c6d3SStefan Roese */
mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry * pe,unsigned int type,int offset,unsigned int op)167399d4c6d3SStefan Roese static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
167499d4c6d3SStefan Roese unsigned int type, int offset,
167599d4c6d3SStefan Roese unsigned int op)
167699d4c6d3SStefan Roese {
167799d4c6d3SStefan Roese /* Set sign */
167899d4c6d3SStefan Roese if (offset < 0) {
167999d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
168099d4c6d3SStefan Roese offset = 0 - offset;
168199d4c6d3SStefan Roese } else {
168299d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
168399d4c6d3SStefan Roese }
168499d4c6d3SStefan Roese
168599d4c6d3SStefan Roese /* Set value */
168699d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
168799d4c6d3SStefan Roese MVPP2_PRS_SRAM_UDF_MASK);
168899d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
168999d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
169099d4c6d3SStefan Roese MVPP2_PRS_SRAM_UDF_BITS)] &=
169199d4c6d3SStefan Roese ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
169299d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
169399d4c6d3SStefan Roese MVPP2_PRS_SRAM_UDF_BITS)] |=
169499d4c6d3SStefan Roese (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
169599d4c6d3SStefan Roese
169699d4c6d3SStefan Roese /* Set offset type */
169799d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
169899d4c6d3SStefan Roese MVPP2_PRS_SRAM_UDF_TYPE_MASK);
169999d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
170099d4c6d3SStefan Roese
170199d4c6d3SStefan Roese /* Set offset operation */
170299d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
170399d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
170499d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
170599d4c6d3SStefan Roese
170699d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
170799d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
170899d4c6d3SStefan Roese ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
170999d4c6d3SStefan Roese (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
171099d4c6d3SStefan Roese
171199d4c6d3SStefan Roese pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
171299d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
171399d4c6d3SStefan Roese (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
171499d4c6d3SStefan Roese
171599d4c6d3SStefan Roese /* Set base offset as current */
171699d4c6d3SStefan Roese mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
171799d4c6d3SStefan Roese }
171899d4c6d3SStefan Roese
171999d4c6d3SStefan Roese /* Find parser flow entry */
mvpp2_prs_flow_find(struct mvpp2 * priv,int flow)172099d4c6d3SStefan Roese static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
172199d4c6d3SStefan Roese {
172299d4c6d3SStefan Roese struct mvpp2_prs_entry *pe;
172399d4c6d3SStefan Roese int tid;
172499d4c6d3SStefan Roese
172599d4c6d3SStefan Roese pe = kzalloc(sizeof(*pe), GFP_KERNEL);
172699d4c6d3SStefan Roese if (!pe)
172799d4c6d3SStefan Roese return NULL;
172899d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
172999d4c6d3SStefan Roese
173099d4c6d3SStefan Roese /* Go through the all entires with MVPP2_PRS_LU_FLOWS */
173199d4c6d3SStefan Roese for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
173299d4c6d3SStefan Roese u8 bits;
173399d4c6d3SStefan Roese
173499d4c6d3SStefan Roese if (!priv->prs_shadow[tid].valid ||
173599d4c6d3SStefan Roese priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
173699d4c6d3SStefan Roese continue;
173799d4c6d3SStefan Roese
173899d4c6d3SStefan Roese pe->index = tid;
173999d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, pe);
174099d4c6d3SStefan Roese bits = mvpp2_prs_sram_ai_get(pe);
174199d4c6d3SStefan Roese
174299d4c6d3SStefan Roese /* Sram store classification lookup ID in AI bits [5:0] */
174399d4c6d3SStefan Roese if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
174499d4c6d3SStefan Roese return pe;
174599d4c6d3SStefan Roese }
174699d4c6d3SStefan Roese kfree(pe);
174799d4c6d3SStefan Roese
174899d4c6d3SStefan Roese return NULL;
174999d4c6d3SStefan Roese }
175099d4c6d3SStefan Roese
175199d4c6d3SStefan Roese /* Return first free tcam index, seeking from start to end */
mvpp2_prs_tcam_first_free(struct mvpp2 * priv,unsigned char start,unsigned char end)175299d4c6d3SStefan Roese static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
175399d4c6d3SStefan Roese unsigned char end)
175499d4c6d3SStefan Roese {
175599d4c6d3SStefan Roese int tid;
175699d4c6d3SStefan Roese
175799d4c6d3SStefan Roese if (start > end)
175899d4c6d3SStefan Roese swap(start, end);
175999d4c6d3SStefan Roese
176099d4c6d3SStefan Roese if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
176199d4c6d3SStefan Roese end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
176299d4c6d3SStefan Roese
176399d4c6d3SStefan Roese for (tid = start; tid <= end; tid++) {
176499d4c6d3SStefan Roese if (!priv->prs_shadow[tid].valid)
176599d4c6d3SStefan Roese return tid;
176699d4c6d3SStefan Roese }
176799d4c6d3SStefan Roese
176899d4c6d3SStefan Roese return -EINVAL;
176999d4c6d3SStefan Roese }
177099d4c6d3SStefan Roese
177199d4c6d3SStefan Roese /* Enable/disable dropping all mac da's */
mvpp2_prs_mac_drop_all_set(struct mvpp2 * priv,int port,bool add)177299d4c6d3SStefan Roese static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
177399d4c6d3SStefan Roese {
177499d4c6d3SStefan Roese struct mvpp2_prs_entry pe;
177599d4c6d3SStefan Roese
177699d4c6d3SStefan Roese if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
177799d4c6d3SStefan Roese /* Entry exist - update port only */
177899d4c6d3SStefan Roese pe.index = MVPP2_PE_DROP_ALL;
177999d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, &pe);
178099d4c6d3SStefan Roese } else {
178199d4c6d3SStefan Roese /* Entry doesn't exist - create new */
178299d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
178399d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
178499d4c6d3SStefan Roese pe.index = MVPP2_PE_DROP_ALL;
178599d4c6d3SStefan Roese
178699d4c6d3SStefan Roese /* Non-promiscuous mode for all ports - DROP unknown packets */
178799d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
178899d4c6d3SStefan Roese MVPP2_PRS_RI_DROP_MASK);
178999d4c6d3SStefan Roese
179099d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
179199d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
179299d4c6d3SStefan Roese
179399d4c6d3SStefan Roese /* Update shadow table */
179499d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
179599d4c6d3SStefan Roese
179699d4c6d3SStefan Roese /* Mask all ports */
179799d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, 0);
179899d4c6d3SStefan Roese }
179999d4c6d3SStefan Roese
180099d4c6d3SStefan Roese /* Update port mask */
180199d4c6d3SStefan Roese mvpp2_prs_tcam_port_set(&pe, port, add);
180299d4c6d3SStefan Roese
180399d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
180499d4c6d3SStefan Roese }
180599d4c6d3SStefan Roese
180699d4c6d3SStefan Roese /* Set port to promiscuous mode */
mvpp2_prs_mac_promisc_set(struct mvpp2 * priv,int port,bool add)180799d4c6d3SStefan Roese static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add)
180899d4c6d3SStefan Roese {
180999d4c6d3SStefan Roese struct mvpp2_prs_entry pe;
181099d4c6d3SStefan Roese
181199d4c6d3SStefan Roese /* Promiscuous mode - Accept unknown packets */
181299d4c6d3SStefan Roese
181399d4c6d3SStefan Roese if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) {
181499d4c6d3SStefan Roese /* Entry exist - update port only */
181599d4c6d3SStefan Roese pe.index = MVPP2_PE_MAC_PROMISCUOUS;
181699d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, &pe);
181799d4c6d3SStefan Roese } else {
181899d4c6d3SStefan Roese /* Entry doesn't exist - create new */
181999d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
182099d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
182199d4c6d3SStefan Roese pe.index = MVPP2_PE_MAC_PROMISCUOUS;
182299d4c6d3SStefan Roese
182399d4c6d3SStefan Roese /* Continue - set next lookup */
182499d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
182599d4c6d3SStefan Roese
182699d4c6d3SStefan Roese /* Set result info bits */
182799d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST,
182899d4c6d3SStefan Roese MVPP2_PRS_RI_L2_CAST_MASK);
182999d4c6d3SStefan Roese
183099d4c6d3SStefan Roese /* Shift to ethertype */
183199d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
183299d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
183399d4c6d3SStefan Roese
183499d4c6d3SStefan Roese /* Mask all ports */
183599d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, 0);
183699d4c6d3SStefan Roese
183799d4c6d3SStefan Roese /* Update shadow table */
183899d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
183999d4c6d3SStefan Roese }
184099d4c6d3SStefan Roese
184199d4c6d3SStefan Roese /* Update port mask */
184299d4c6d3SStefan Roese mvpp2_prs_tcam_port_set(&pe, port, add);
184399d4c6d3SStefan Roese
184499d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
184599d4c6d3SStefan Roese }
184699d4c6d3SStefan Roese
184799d4c6d3SStefan Roese /* Accept multicast */
mvpp2_prs_mac_multi_set(struct mvpp2 * priv,int port,int index,bool add)184899d4c6d3SStefan Roese static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index,
184999d4c6d3SStefan Roese bool add)
185099d4c6d3SStefan Roese {
185199d4c6d3SStefan Roese struct mvpp2_prs_entry pe;
185299d4c6d3SStefan Roese unsigned char da_mc;
185399d4c6d3SStefan Roese
185499d4c6d3SStefan Roese /* Ethernet multicast address first byte is
185599d4c6d3SStefan Roese * 0x01 for IPv4 and 0x33 for IPv6
185699d4c6d3SStefan Roese */
185799d4c6d3SStefan Roese da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33;
185899d4c6d3SStefan Roese
185999d4c6d3SStefan Roese if (priv->prs_shadow[index].valid) {
186099d4c6d3SStefan Roese /* Entry exist - update port only */
186199d4c6d3SStefan Roese pe.index = index;
186299d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, &pe);
186399d4c6d3SStefan Roese } else {
186499d4c6d3SStefan Roese /* Entry doesn't exist - create new */
186599d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
186699d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
186799d4c6d3SStefan Roese pe.index = index;
186899d4c6d3SStefan Roese
186999d4c6d3SStefan Roese /* Continue - set next lookup */
187099d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
187199d4c6d3SStefan Roese
187299d4c6d3SStefan Roese /* Set result info bits */
187399d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST,
187499d4c6d3SStefan Roese MVPP2_PRS_RI_L2_CAST_MASK);
187599d4c6d3SStefan Roese
187699d4c6d3SStefan Roese /* Update tcam entry data first byte */
187799d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff);
187899d4c6d3SStefan Roese
187999d4c6d3SStefan Roese /* Shift to ethertype */
188099d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
188199d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
188299d4c6d3SStefan Roese
188399d4c6d3SStefan Roese /* Mask all ports */
188499d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, 0);
188599d4c6d3SStefan Roese
188699d4c6d3SStefan Roese /* Update shadow table */
188799d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
188899d4c6d3SStefan Roese }
188999d4c6d3SStefan Roese
189099d4c6d3SStefan Roese /* Update port mask */
189199d4c6d3SStefan Roese mvpp2_prs_tcam_port_set(&pe, port, add);
189299d4c6d3SStefan Roese
189399d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
189499d4c6d3SStefan Roese }
189599d4c6d3SStefan Roese
189699d4c6d3SStefan Roese /* Parser per-port initialization */
mvpp2_prs_hw_port_init(struct mvpp2 * priv,int port,int lu_first,int lu_max,int offset)189799d4c6d3SStefan Roese static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
189899d4c6d3SStefan Roese int lu_max, int offset)
189999d4c6d3SStefan Roese {
190099d4c6d3SStefan Roese u32 val;
190199d4c6d3SStefan Roese
190299d4c6d3SStefan Roese /* Set lookup ID */
190399d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
190499d4c6d3SStefan Roese val &= ~MVPP2_PRS_PORT_LU_MASK(port);
190599d4c6d3SStefan Roese val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first);
190699d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
190799d4c6d3SStefan Roese
190899d4c6d3SStefan Roese /* Set maximum number of loops for packet received from port */
190999d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
191099d4c6d3SStefan Roese val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
191199d4c6d3SStefan Roese val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
191299d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
191399d4c6d3SStefan Roese
191499d4c6d3SStefan Roese /* Set initial offset for packet header extraction for the first
191599d4c6d3SStefan Roese * searching loop
191699d4c6d3SStefan Roese */
191799d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
191899d4c6d3SStefan Roese val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
191999d4c6d3SStefan Roese val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
192099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
192199d4c6d3SStefan Roese }
192299d4c6d3SStefan Roese
192399d4c6d3SStefan Roese /* Default flow entries initialization for all ports */
mvpp2_prs_def_flow_init(struct mvpp2 * priv)192499d4c6d3SStefan Roese static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
192599d4c6d3SStefan Roese {
192699d4c6d3SStefan Roese struct mvpp2_prs_entry pe;
192799d4c6d3SStefan Roese int port;
192899d4c6d3SStefan Roese
192999d4c6d3SStefan Roese for (port = 0; port < MVPP2_MAX_PORTS; port++) {
193099d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
193199d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
193299d4c6d3SStefan Roese pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
193399d4c6d3SStefan Roese
193499d4c6d3SStefan Roese /* Mask all ports */
193599d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, 0);
193699d4c6d3SStefan Roese
193799d4c6d3SStefan Roese /* Set flow ID*/
193899d4c6d3SStefan Roese mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
193999d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
194099d4c6d3SStefan Roese
194199d4c6d3SStefan Roese /* Update shadow table and hw entry */
194299d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
194399d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
194499d4c6d3SStefan Roese }
194599d4c6d3SStefan Roese }
194699d4c6d3SStefan Roese
194799d4c6d3SStefan Roese /* Set default entry for Marvell Header field */
mvpp2_prs_mh_init(struct mvpp2 * priv)194899d4c6d3SStefan Roese static void mvpp2_prs_mh_init(struct mvpp2 *priv)
194999d4c6d3SStefan Roese {
195099d4c6d3SStefan Roese struct mvpp2_prs_entry pe;
195199d4c6d3SStefan Roese
195299d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
195399d4c6d3SStefan Roese
195499d4c6d3SStefan Roese pe.index = MVPP2_PE_MH_DEFAULT;
195599d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
195699d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
195799d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
195899d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
195999d4c6d3SStefan Roese
196099d4c6d3SStefan Roese /* Unmask all ports */
196199d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
196299d4c6d3SStefan Roese
196399d4c6d3SStefan Roese /* Update shadow table and hw entry */
196499d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
196599d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
196699d4c6d3SStefan Roese }
196799d4c6d3SStefan Roese
196899d4c6d3SStefan Roese /* Set default entires (place holder) for promiscuous, non-promiscuous and
196999d4c6d3SStefan Roese * multicast MAC addresses
197099d4c6d3SStefan Roese */
mvpp2_prs_mac_init(struct mvpp2 * priv)197199d4c6d3SStefan Roese static void mvpp2_prs_mac_init(struct mvpp2 *priv)
197299d4c6d3SStefan Roese {
197399d4c6d3SStefan Roese struct mvpp2_prs_entry pe;
197499d4c6d3SStefan Roese
197599d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
197699d4c6d3SStefan Roese
197799d4c6d3SStefan Roese /* Non-promiscuous mode for all ports - DROP unknown packets */
197899d4c6d3SStefan Roese pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
197999d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
198099d4c6d3SStefan Roese
198199d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
198299d4c6d3SStefan Roese MVPP2_PRS_RI_DROP_MASK);
198399d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
198499d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
198599d4c6d3SStefan Roese
198699d4c6d3SStefan Roese /* Unmask all ports */
198799d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
198899d4c6d3SStefan Roese
198999d4c6d3SStefan Roese /* Update shadow table and hw entry */
199099d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
199199d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
199299d4c6d3SStefan Roese
199399d4c6d3SStefan Roese /* place holders only - no ports */
199499d4c6d3SStefan Roese mvpp2_prs_mac_drop_all_set(priv, 0, false);
199599d4c6d3SStefan Roese mvpp2_prs_mac_promisc_set(priv, 0, false);
199699d4c6d3SStefan Roese mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_ALL, 0, false);
199799d4c6d3SStefan Roese mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_IP6, 0, false);
199899d4c6d3SStefan Roese }
199999d4c6d3SStefan Roese
200099d4c6d3SStefan Roese /* Match basic ethertypes */
mvpp2_prs_etype_init(struct mvpp2 * priv)200199d4c6d3SStefan Roese static int mvpp2_prs_etype_init(struct mvpp2 *priv)
200299d4c6d3SStefan Roese {
200399d4c6d3SStefan Roese struct mvpp2_prs_entry pe;
200499d4c6d3SStefan Roese int tid;
200599d4c6d3SStefan Roese
200699d4c6d3SStefan Roese /* Ethertype: PPPoE */
200799d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
200899d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID);
200999d4c6d3SStefan Roese if (tid < 0)
201099d4c6d3SStefan Roese return tid;
201199d4c6d3SStefan Roese
201299d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
201399d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
201499d4c6d3SStefan Roese pe.index = tid;
201599d4c6d3SStefan Roese
201699d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, PROT_PPP_SES);
201799d4c6d3SStefan Roese
201899d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
201999d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
202099d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
202199d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
202299d4c6d3SStefan Roese MVPP2_PRS_RI_PPPOE_MASK);
202399d4c6d3SStefan Roese
202499d4c6d3SStefan Roese /* Update shadow table and hw entry */
202599d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
202699d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
202799d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = false;
202899d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
202999d4c6d3SStefan Roese MVPP2_PRS_RI_PPPOE_MASK);
203099d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
203199d4c6d3SStefan Roese
203299d4c6d3SStefan Roese /* Ethertype: ARP */
203399d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
203499d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID);
203599d4c6d3SStefan Roese if (tid < 0)
203699d4c6d3SStefan Roese return tid;
203799d4c6d3SStefan Roese
203899d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
203999d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
204099d4c6d3SStefan Roese pe.index = tid;
204199d4c6d3SStefan Roese
204299d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, PROT_ARP);
204399d4c6d3SStefan Roese
204499d4c6d3SStefan Roese /* Generate flow in the next iteration*/
204599d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
204699d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
204799d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
204899d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
204999d4c6d3SStefan Roese /* Set L3 offset */
205099d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
205199d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN,
205299d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
205399d4c6d3SStefan Roese
205499d4c6d3SStefan Roese /* Update shadow table and hw entry */
205599d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
205699d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
205799d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = true;
205899d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
205999d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
206099d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
206199d4c6d3SStefan Roese
206299d4c6d3SStefan Roese /* Ethertype: LBTD */
206399d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
206499d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID);
206599d4c6d3SStefan Roese if (tid < 0)
206699d4c6d3SStefan Roese return tid;
206799d4c6d3SStefan Roese
206899d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
206999d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
207099d4c6d3SStefan Roese pe.index = tid;
207199d4c6d3SStefan Roese
207299d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
207399d4c6d3SStefan Roese
207499d4c6d3SStefan Roese /* Generate flow in the next iteration*/
207599d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
207699d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
207799d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
207899d4c6d3SStefan Roese MVPP2_PRS_RI_UDF3_RX_SPECIAL,
207999d4c6d3SStefan Roese MVPP2_PRS_RI_CPU_CODE_MASK |
208099d4c6d3SStefan Roese MVPP2_PRS_RI_UDF3_MASK);
208199d4c6d3SStefan Roese /* Set L3 offset */
208299d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
208399d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN,
208499d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
208599d4c6d3SStefan Roese
208699d4c6d3SStefan Roese /* Update shadow table and hw entry */
208799d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
208899d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
208999d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = true;
209099d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
209199d4c6d3SStefan Roese MVPP2_PRS_RI_UDF3_RX_SPECIAL,
209299d4c6d3SStefan Roese MVPP2_PRS_RI_CPU_CODE_MASK |
209399d4c6d3SStefan Roese MVPP2_PRS_RI_UDF3_MASK);
209499d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
209599d4c6d3SStefan Roese
209699d4c6d3SStefan Roese /* Ethertype: IPv4 without options */
209799d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
209899d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID);
209999d4c6d3SStefan Roese if (tid < 0)
210099d4c6d3SStefan Roese return tid;
210199d4c6d3SStefan Roese
210299d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
210399d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
210499d4c6d3SStefan Roese pe.index = tid;
210599d4c6d3SStefan Roese
210699d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, PROT_IP);
210799d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
210899d4c6d3SStefan Roese MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
210999d4c6d3SStefan Roese MVPP2_PRS_IPV4_HEAD_MASK |
211099d4c6d3SStefan Roese MVPP2_PRS_IPV4_IHL_MASK);
211199d4c6d3SStefan Roese
211299d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
211399d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
211499d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
211599d4c6d3SStefan Roese /* Skip eth_type + 4 bytes of IP header */
211699d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
211799d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
211899d4c6d3SStefan Roese /* Set L3 offset */
211999d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
212099d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN,
212199d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
212299d4c6d3SStefan Roese
212399d4c6d3SStefan Roese /* Update shadow table and hw entry */
212499d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
212599d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
212699d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = false;
212799d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
212899d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
212999d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
213099d4c6d3SStefan Roese
213199d4c6d3SStefan Roese /* Ethertype: IPv4 with options */
213299d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
213399d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID);
213499d4c6d3SStefan Roese if (tid < 0)
213599d4c6d3SStefan Roese return tid;
213699d4c6d3SStefan Roese
213799d4c6d3SStefan Roese pe.index = tid;
213899d4c6d3SStefan Roese
213999d4c6d3SStefan Roese /* Clear tcam data before updating */
214099d4c6d3SStefan Roese pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
214199d4c6d3SStefan Roese pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
214299d4c6d3SStefan Roese
214399d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
214499d4c6d3SStefan Roese MVPP2_PRS_IPV4_HEAD,
214599d4c6d3SStefan Roese MVPP2_PRS_IPV4_HEAD_MASK);
214699d4c6d3SStefan Roese
214799d4c6d3SStefan Roese /* Clear ri before updating */
214899d4c6d3SStefan Roese pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
214999d4c6d3SStefan Roese pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
215099d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
215199d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
215299d4c6d3SStefan Roese
215399d4c6d3SStefan Roese /* Update shadow table and hw entry */
215499d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
215599d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
215699d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = false;
215799d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
215899d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
215999d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
216099d4c6d3SStefan Roese
216199d4c6d3SStefan Roese /* Ethertype: IPv6 without options */
216299d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
216399d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID);
216499d4c6d3SStefan Roese if (tid < 0)
216599d4c6d3SStefan Roese return tid;
216699d4c6d3SStefan Roese
216799d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
216899d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
216999d4c6d3SStefan Roese pe.index = tid;
217099d4c6d3SStefan Roese
217199d4c6d3SStefan Roese mvpp2_prs_match_etype(&pe, 0, PROT_IPV6);
217299d4c6d3SStefan Roese
217399d4c6d3SStefan Roese /* Skip DIP of IPV6 header */
217499d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
217599d4c6d3SStefan Roese MVPP2_MAX_L3_ADDR_SIZE,
217699d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
217799d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
217899d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
217999d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
218099d4c6d3SStefan Roese /* Set L3 offset */
218199d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
218299d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN,
218399d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
218499d4c6d3SStefan Roese
218599d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
218699d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
218799d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = false;
218899d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
218999d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
219099d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
219199d4c6d3SStefan Roese
219299d4c6d3SStefan Roese /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
219399d4c6d3SStefan Roese memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
219499d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
219599d4c6d3SStefan Roese pe.index = MVPP2_PE_ETH_TYPE_UN;
219699d4c6d3SStefan Roese
219799d4c6d3SStefan Roese /* Unmask all ports */
219899d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
219999d4c6d3SStefan Roese
220099d4c6d3SStefan Roese /* Generate flow in the next iteration*/
220199d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
220299d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
220399d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
220499d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
220599d4c6d3SStefan Roese /* Set L3 offset even it's unknown L3 */
220699d4c6d3SStefan Roese mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
220799d4c6d3SStefan Roese MVPP2_ETH_TYPE_LEN,
220899d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
220999d4c6d3SStefan Roese
221099d4c6d3SStefan Roese /* Update shadow table and hw entry */
221199d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
221299d4c6d3SStefan Roese priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
221399d4c6d3SStefan Roese priv->prs_shadow[pe.index].finish = true;
221499d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
221599d4c6d3SStefan Roese MVPP2_PRS_RI_L3_PROTO_MASK);
221699d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, &pe);
221799d4c6d3SStefan Roese
221899d4c6d3SStefan Roese return 0;
221999d4c6d3SStefan Roese }
222099d4c6d3SStefan Roese
222199d4c6d3SStefan Roese /* Parser default initialization */
mvpp2_prs_default_init(struct udevice * dev,struct mvpp2 * priv)222299d4c6d3SStefan Roese static int mvpp2_prs_default_init(struct udevice *dev,
222399d4c6d3SStefan Roese struct mvpp2 *priv)
222499d4c6d3SStefan Roese {
222599d4c6d3SStefan Roese int err, index, i;
222699d4c6d3SStefan Roese
222799d4c6d3SStefan Roese /* Enable tcam table */
222899d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
222999d4c6d3SStefan Roese
223099d4c6d3SStefan Roese /* Clear all tcam and sram entries */
223199d4c6d3SStefan Roese for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
223299d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
223399d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
223499d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
223599d4c6d3SStefan Roese
223699d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
223799d4c6d3SStefan Roese for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
223899d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
223999d4c6d3SStefan Roese }
224099d4c6d3SStefan Roese
224199d4c6d3SStefan Roese /* Invalidate all tcam entries */
224299d4c6d3SStefan Roese for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
224399d4c6d3SStefan Roese mvpp2_prs_hw_inv(priv, index);
224499d4c6d3SStefan Roese
224599d4c6d3SStefan Roese priv->prs_shadow = devm_kcalloc(dev, MVPP2_PRS_TCAM_SRAM_SIZE,
224699d4c6d3SStefan Roese sizeof(struct mvpp2_prs_shadow),
224799d4c6d3SStefan Roese GFP_KERNEL);
224899d4c6d3SStefan Roese if (!priv->prs_shadow)
224999d4c6d3SStefan Roese return -ENOMEM;
225099d4c6d3SStefan Roese
225199d4c6d3SStefan Roese /* Always start from lookup = 0 */
225299d4c6d3SStefan Roese for (index = 0; index < MVPP2_MAX_PORTS; index++)
225399d4c6d3SStefan Roese mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
225499d4c6d3SStefan Roese MVPP2_PRS_PORT_LU_MAX, 0);
225599d4c6d3SStefan Roese
225699d4c6d3SStefan Roese mvpp2_prs_def_flow_init(priv);
225799d4c6d3SStefan Roese
225899d4c6d3SStefan Roese mvpp2_prs_mh_init(priv);
225999d4c6d3SStefan Roese
226099d4c6d3SStefan Roese mvpp2_prs_mac_init(priv);
226199d4c6d3SStefan Roese
226299d4c6d3SStefan Roese err = mvpp2_prs_etype_init(priv);
226399d4c6d3SStefan Roese if (err)
226499d4c6d3SStefan Roese return err;
226599d4c6d3SStefan Roese
226699d4c6d3SStefan Roese return 0;
226799d4c6d3SStefan Roese }
226899d4c6d3SStefan Roese
226999d4c6d3SStefan Roese /* Compare MAC DA with tcam entry data */
mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry * pe,const u8 * da,unsigned char * mask)227099d4c6d3SStefan Roese static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
227199d4c6d3SStefan Roese const u8 *da, unsigned char *mask)
227299d4c6d3SStefan Roese {
227399d4c6d3SStefan Roese unsigned char tcam_byte, tcam_mask;
227499d4c6d3SStefan Roese int index;
227599d4c6d3SStefan Roese
227699d4c6d3SStefan Roese for (index = 0; index < ETH_ALEN; index++) {
227799d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
227899d4c6d3SStefan Roese if (tcam_mask != mask[index])
227999d4c6d3SStefan Roese return false;
228099d4c6d3SStefan Roese
228199d4c6d3SStefan Roese if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
228299d4c6d3SStefan Roese return false;
228399d4c6d3SStefan Roese }
228499d4c6d3SStefan Roese
228599d4c6d3SStefan Roese return true;
228699d4c6d3SStefan Roese }
228799d4c6d3SStefan Roese
228899d4c6d3SStefan Roese /* Find tcam entry with matched pair <MAC DA, port> */
228999d4c6d3SStefan Roese static struct mvpp2_prs_entry *
mvpp2_prs_mac_da_range_find(struct mvpp2 * priv,int pmap,const u8 * da,unsigned char * mask,int udf_type)229099d4c6d3SStefan Roese mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
229199d4c6d3SStefan Roese unsigned char *mask, int udf_type)
229299d4c6d3SStefan Roese {
229399d4c6d3SStefan Roese struct mvpp2_prs_entry *pe;
229499d4c6d3SStefan Roese int tid;
229599d4c6d3SStefan Roese
229699d4c6d3SStefan Roese pe = kzalloc(sizeof(*pe), GFP_KERNEL);
229799d4c6d3SStefan Roese if (!pe)
229899d4c6d3SStefan Roese return NULL;
229999d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
230099d4c6d3SStefan Roese
230199d4c6d3SStefan Roese /* Go through the all entires with MVPP2_PRS_LU_MAC */
230299d4c6d3SStefan Roese for (tid = MVPP2_PE_FIRST_FREE_TID;
230399d4c6d3SStefan Roese tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
230499d4c6d3SStefan Roese unsigned int entry_pmap;
230599d4c6d3SStefan Roese
230699d4c6d3SStefan Roese if (!priv->prs_shadow[tid].valid ||
230799d4c6d3SStefan Roese (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
230899d4c6d3SStefan Roese (priv->prs_shadow[tid].udf != udf_type))
230999d4c6d3SStefan Roese continue;
231099d4c6d3SStefan Roese
231199d4c6d3SStefan Roese pe->index = tid;
231299d4c6d3SStefan Roese mvpp2_prs_hw_read(priv, pe);
231399d4c6d3SStefan Roese entry_pmap = mvpp2_prs_tcam_port_map_get(pe);
231499d4c6d3SStefan Roese
231599d4c6d3SStefan Roese if (mvpp2_prs_mac_range_equals(pe, da, mask) &&
231699d4c6d3SStefan Roese entry_pmap == pmap)
231799d4c6d3SStefan Roese return pe;
231899d4c6d3SStefan Roese }
231999d4c6d3SStefan Roese kfree(pe);
232099d4c6d3SStefan Roese
232199d4c6d3SStefan Roese return NULL;
232299d4c6d3SStefan Roese }
232399d4c6d3SStefan Roese
232499d4c6d3SStefan Roese /* Update parser's mac da entry */
mvpp2_prs_mac_da_accept(struct mvpp2 * priv,int port,const u8 * da,bool add)232599d4c6d3SStefan Roese static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port,
232699d4c6d3SStefan Roese const u8 *da, bool add)
232799d4c6d3SStefan Roese {
232899d4c6d3SStefan Roese struct mvpp2_prs_entry *pe;
232999d4c6d3SStefan Roese unsigned int pmap, len, ri;
233099d4c6d3SStefan Roese unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
233199d4c6d3SStefan Roese int tid;
233299d4c6d3SStefan Roese
233399d4c6d3SStefan Roese /* Scan TCAM and see if entry with this <MAC DA, port> already exist */
233499d4c6d3SStefan Roese pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask,
233599d4c6d3SStefan Roese MVPP2_PRS_UDF_MAC_DEF);
233699d4c6d3SStefan Roese
233799d4c6d3SStefan Roese /* No such entry */
233899d4c6d3SStefan Roese if (!pe) {
233999d4c6d3SStefan Roese if (!add)
234099d4c6d3SStefan Roese return 0;
234199d4c6d3SStefan Roese
234299d4c6d3SStefan Roese /* Create new TCAM entry */
234399d4c6d3SStefan Roese /* Find first range mac entry*/
234499d4c6d3SStefan Roese for (tid = MVPP2_PE_FIRST_FREE_TID;
234599d4c6d3SStefan Roese tid <= MVPP2_PE_LAST_FREE_TID; tid++)
234699d4c6d3SStefan Roese if (priv->prs_shadow[tid].valid &&
234799d4c6d3SStefan Roese (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) &&
234899d4c6d3SStefan Roese (priv->prs_shadow[tid].udf ==
234999d4c6d3SStefan Roese MVPP2_PRS_UDF_MAC_RANGE))
235099d4c6d3SStefan Roese break;
235199d4c6d3SStefan Roese
235299d4c6d3SStefan Roese /* Go through the all entries from first to last */
235399d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
235499d4c6d3SStefan Roese tid - 1);
235599d4c6d3SStefan Roese if (tid < 0)
235699d4c6d3SStefan Roese return tid;
235799d4c6d3SStefan Roese
235899d4c6d3SStefan Roese pe = kzalloc(sizeof(*pe), GFP_KERNEL);
235999d4c6d3SStefan Roese if (!pe)
236099d4c6d3SStefan Roese return -1;
236199d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
236299d4c6d3SStefan Roese pe->index = tid;
236399d4c6d3SStefan Roese
236499d4c6d3SStefan Roese /* Mask all ports */
236599d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(pe, 0);
236699d4c6d3SStefan Roese }
236799d4c6d3SStefan Roese
236899d4c6d3SStefan Roese /* Update port mask */
236999d4c6d3SStefan Roese mvpp2_prs_tcam_port_set(pe, port, add);
237099d4c6d3SStefan Roese
237199d4c6d3SStefan Roese /* Invalidate the entry if no ports are left enabled */
237299d4c6d3SStefan Roese pmap = mvpp2_prs_tcam_port_map_get(pe);
237399d4c6d3SStefan Roese if (pmap == 0) {
237499d4c6d3SStefan Roese if (add) {
237599d4c6d3SStefan Roese kfree(pe);
237699d4c6d3SStefan Roese return -1;
237799d4c6d3SStefan Roese }
237899d4c6d3SStefan Roese mvpp2_prs_hw_inv(priv, pe->index);
237999d4c6d3SStefan Roese priv->prs_shadow[pe->index].valid = false;
238099d4c6d3SStefan Roese kfree(pe);
238199d4c6d3SStefan Roese return 0;
238299d4c6d3SStefan Roese }
238399d4c6d3SStefan Roese
238499d4c6d3SStefan Roese /* Continue - set next lookup */
238599d4c6d3SStefan Roese mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA);
238699d4c6d3SStefan Roese
238799d4c6d3SStefan Roese /* Set match on DA */
238899d4c6d3SStefan Roese len = ETH_ALEN;
238999d4c6d3SStefan Roese while (len--)
239099d4c6d3SStefan Roese mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff);
239199d4c6d3SStefan Roese
239299d4c6d3SStefan Roese /* Set result info bits */
239399d4c6d3SStefan Roese ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK;
239499d4c6d3SStefan Roese
239599d4c6d3SStefan Roese mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
239699d4c6d3SStefan Roese MVPP2_PRS_RI_MAC_ME_MASK);
239799d4c6d3SStefan Roese mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
239899d4c6d3SStefan Roese MVPP2_PRS_RI_MAC_ME_MASK);
239999d4c6d3SStefan Roese
240099d4c6d3SStefan Roese /* Shift to ethertype */
240199d4c6d3SStefan Roese mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN,
240299d4c6d3SStefan Roese MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
240399d4c6d3SStefan Roese
240499d4c6d3SStefan Roese /* Update shadow table and hw entry */
240599d4c6d3SStefan Roese priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF;
240699d4c6d3SStefan Roese mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC);
240799d4c6d3SStefan Roese mvpp2_prs_hw_write(priv, pe);
240899d4c6d3SStefan Roese
240999d4c6d3SStefan Roese kfree(pe);
241099d4c6d3SStefan Roese
241199d4c6d3SStefan Roese return 0;
241299d4c6d3SStefan Roese }
241399d4c6d3SStefan Roese
mvpp2_prs_update_mac_da(struct mvpp2_port * port,const u8 * da)241499d4c6d3SStefan Roese static int mvpp2_prs_update_mac_da(struct mvpp2_port *port, const u8 *da)
241599d4c6d3SStefan Roese {
241699d4c6d3SStefan Roese int err;
241799d4c6d3SStefan Roese
241899d4c6d3SStefan Roese /* Remove old parser entry */
241999d4c6d3SStefan Roese err = mvpp2_prs_mac_da_accept(port->priv, port->id, port->dev_addr,
242099d4c6d3SStefan Roese false);
242199d4c6d3SStefan Roese if (err)
242299d4c6d3SStefan Roese return err;
242399d4c6d3SStefan Roese
242499d4c6d3SStefan Roese /* Add new parser entry */
242599d4c6d3SStefan Roese err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true);
242699d4c6d3SStefan Roese if (err)
242799d4c6d3SStefan Roese return err;
242899d4c6d3SStefan Roese
242999d4c6d3SStefan Roese /* Set addr in the device */
243099d4c6d3SStefan Roese memcpy(port->dev_addr, da, ETH_ALEN);
243199d4c6d3SStefan Roese
243299d4c6d3SStefan Roese return 0;
243399d4c6d3SStefan Roese }
243499d4c6d3SStefan Roese
243599d4c6d3SStefan Roese /* Set prs flow for the port */
mvpp2_prs_def_flow(struct mvpp2_port * port)243699d4c6d3SStefan Roese static int mvpp2_prs_def_flow(struct mvpp2_port *port)
243799d4c6d3SStefan Roese {
243899d4c6d3SStefan Roese struct mvpp2_prs_entry *pe;
243999d4c6d3SStefan Roese int tid;
244099d4c6d3SStefan Roese
244199d4c6d3SStefan Roese pe = mvpp2_prs_flow_find(port->priv, port->id);
244299d4c6d3SStefan Roese
244399d4c6d3SStefan Roese /* Such entry not exist */
244499d4c6d3SStefan Roese if (!pe) {
244599d4c6d3SStefan Roese /* Go through the all entires from last to first */
244699d4c6d3SStefan Roese tid = mvpp2_prs_tcam_first_free(port->priv,
244799d4c6d3SStefan Roese MVPP2_PE_LAST_FREE_TID,
244899d4c6d3SStefan Roese MVPP2_PE_FIRST_FREE_TID);
244999d4c6d3SStefan Roese if (tid < 0)
245099d4c6d3SStefan Roese return tid;
245199d4c6d3SStefan Roese
245299d4c6d3SStefan Roese pe = kzalloc(sizeof(*pe), GFP_KERNEL);
245399d4c6d3SStefan Roese if (!pe)
245499d4c6d3SStefan Roese return -ENOMEM;
245599d4c6d3SStefan Roese
245699d4c6d3SStefan Roese mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
245799d4c6d3SStefan Roese pe->index = tid;
245899d4c6d3SStefan Roese
245999d4c6d3SStefan Roese /* Set flow ID*/
246099d4c6d3SStefan Roese mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
246199d4c6d3SStefan Roese mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
246299d4c6d3SStefan Roese
246399d4c6d3SStefan Roese /* Update shadow table */
246499d4c6d3SStefan Roese mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS);
246599d4c6d3SStefan Roese }
246699d4c6d3SStefan Roese
246799d4c6d3SStefan Roese mvpp2_prs_tcam_port_map_set(pe, (1 << port->id));
246899d4c6d3SStefan Roese mvpp2_prs_hw_write(port->priv, pe);
246999d4c6d3SStefan Roese kfree(pe);
247099d4c6d3SStefan Roese
247199d4c6d3SStefan Roese return 0;
247299d4c6d3SStefan Roese }
247399d4c6d3SStefan Roese
247499d4c6d3SStefan Roese /* Classifier configuration routines */
247599d4c6d3SStefan Roese
247699d4c6d3SStefan Roese /* Update classification flow table registers */
mvpp2_cls_flow_write(struct mvpp2 * priv,struct mvpp2_cls_flow_entry * fe)247799d4c6d3SStefan Roese static void mvpp2_cls_flow_write(struct mvpp2 *priv,
247899d4c6d3SStefan Roese struct mvpp2_cls_flow_entry *fe)
247999d4c6d3SStefan Roese {
248099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
248199d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]);
248299d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]);
248399d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]);
248499d4c6d3SStefan Roese }
248599d4c6d3SStefan Roese
248699d4c6d3SStefan Roese /* Update classification lookup table register */
mvpp2_cls_lookup_write(struct mvpp2 * priv,struct mvpp2_cls_lookup_entry * le)248799d4c6d3SStefan Roese static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
248899d4c6d3SStefan Roese struct mvpp2_cls_lookup_entry *le)
248999d4c6d3SStefan Roese {
249099d4c6d3SStefan Roese u32 val;
249199d4c6d3SStefan Roese
249299d4c6d3SStefan Roese val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
249399d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
249499d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
249599d4c6d3SStefan Roese }
249699d4c6d3SStefan Roese
249799d4c6d3SStefan Roese /* Classifier default initialization */
mvpp2_cls_init(struct mvpp2 * priv)249899d4c6d3SStefan Roese static void mvpp2_cls_init(struct mvpp2 *priv)
249999d4c6d3SStefan Roese {
250099d4c6d3SStefan Roese struct mvpp2_cls_lookup_entry le;
250199d4c6d3SStefan Roese struct mvpp2_cls_flow_entry fe;
250299d4c6d3SStefan Roese int index;
250399d4c6d3SStefan Roese
250499d4c6d3SStefan Roese /* Enable classifier */
250599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
250699d4c6d3SStefan Roese
250799d4c6d3SStefan Roese /* Clear classifier flow table */
250899d4c6d3SStefan Roese memset(&fe.data, 0, MVPP2_CLS_FLOWS_TBL_DATA_WORDS);
250999d4c6d3SStefan Roese for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
251099d4c6d3SStefan Roese fe.index = index;
251199d4c6d3SStefan Roese mvpp2_cls_flow_write(priv, &fe);
251299d4c6d3SStefan Roese }
251399d4c6d3SStefan Roese
251499d4c6d3SStefan Roese /* Clear classifier lookup table */
251599d4c6d3SStefan Roese le.data = 0;
251699d4c6d3SStefan Roese for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
251799d4c6d3SStefan Roese le.lkpid = index;
251899d4c6d3SStefan Roese le.way = 0;
251999d4c6d3SStefan Roese mvpp2_cls_lookup_write(priv, &le);
252099d4c6d3SStefan Roese
252199d4c6d3SStefan Roese le.way = 1;
252299d4c6d3SStefan Roese mvpp2_cls_lookup_write(priv, &le);
252399d4c6d3SStefan Roese }
252499d4c6d3SStefan Roese }
252599d4c6d3SStefan Roese
mvpp2_cls_port_config(struct mvpp2_port * port)252699d4c6d3SStefan Roese static void mvpp2_cls_port_config(struct mvpp2_port *port)
252799d4c6d3SStefan Roese {
252899d4c6d3SStefan Roese struct mvpp2_cls_lookup_entry le;
252999d4c6d3SStefan Roese u32 val;
253099d4c6d3SStefan Roese
253199d4c6d3SStefan Roese /* Set way for the port */
253299d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
253399d4c6d3SStefan Roese val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
253499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
253599d4c6d3SStefan Roese
253699d4c6d3SStefan Roese /* Pick the entry to be accessed in lookup ID decoding table
253799d4c6d3SStefan Roese * according to the way and lkpid.
253899d4c6d3SStefan Roese */
253999d4c6d3SStefan Roese le.lkpid = port->id;
254099d4c6d3SStefan Roese le.way = 0;
254199d4c6d3SStefan Roese le.data = 0;
254299d4c6d3SStefan Roese
254399d4c6d3SStefan Roese /* Set initial CPU queue for receiving packets */
254499d4c6d3SStefan Roese le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
254599d4c6d3SStefan Roese le.data |= port->first_rxq;
254699d4c6d3SStefan Roese
254799d4c6d3SStefan Roese /* Disable classification engines */
254899d4c6d3SStefan Roese le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
254999d4c6d3SStefan Roese
255099d4c6d3SStefan Roese /* Update lookup ID table entry */
255199d4c6d3SStefan Roese mvpp2_cls_lookup_write(port->priv, &le);
255299d4c6d3SStefan Roese }
255399d4c6d3SStefan Roese
255499d4c6d3SStefan Roese /* Set CPU queue number for oversize packets */
mvpp2_cls_oversize_rxq_set(struct mvpp2_port * port)255599d4c6d3SStefan Roese static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
255699d4c6d3SStefan Roese {
255799d4c6d3SStefan Roese u32 val;
255899d4c6d3SStefan Roese
255999d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
256099d4c6d3SStefan Roese port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
256199d4c6d3SStefan Roese
256299d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
256399d4c6d3SStefan Roese (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
256499d4c6d3SStefan Roese
256599d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
256699d4c6d3SStefan Roese val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
256799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
256899d4c6d3SStefan Roese }
256999d4c6d3SStefan Roese
257099d4c6d3SStefan Roese /* Buffer Manager configuration routines */
257199d4c6d3SStefan Roese
257299d4c6d3SStefan Roese /* Create pool */
mvpp2_bm_pool_create(struct udevice * dev,struct mvpp2 * priv,struct mvpp2_bm_pool * bm_pool,int size)257399d4c6d3SStefan Roese static int mvpp2_bm_pool_create(struct udevice *dev,
257499d4c6d3SStefan Roese struct mvpp2 *priv,
257599d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool, int size)
257699d4c6d3SStefan Roese {
257799d4c6d3SStefan Roese u32 val;
257899d4c6d3SStefan Roese
2579c8feeb2bSThomas Petazzoni /* Number of buffer pointers must be a multiple of 16, as per
2580c8feeb2bSThomas Petazzoni * hardware constraints
2581c8feeb2bSThomas Petazzoni */
2582c8feeb2bSThomas Petazzoni if (!IS_ALIGNED(size, 16))
2583c8feeb2bSThomas Petazzoni return -EINVAL;
2584c8feeb2bSThomas Petazzoni
258599d4c6d3SStefan Roese bm_pool->virt_addr = buffer_loc.bm_pool[bm_pool->id];
25864dae32e6SThomas Petazzoni bm_pool->dma_addr = (dma_addr_t)buffer_loc.bm_pool[bm_pool->id];
258799d4c6d3SStefan Roese if (!bm_pool->virt_addr)
258899d4c6d3SStefan Roese return -ENOMEM;
258999d4c6d3SStefan Roese
2590d1d075a5SThomas Petazzoni if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
2591d1d075a5SThomas Petazzoni MVPP2_BM_POOL_PTR_ALIGN)) {
259299d4c6d3SStefan Roese dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
259399d4c6d3SStefan Roese bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
259499d4c6d3SStefan Roese return -ENOMEM;
259599d4c6d3SStefan Roese }
259699d4c6d3SStefan Roese
259799d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
2598c8feeb2bSThomas Petazzoni lower_32_bits(bm_pool->dma_addr));
2599783e7856SStefan Chulski if (priv->hw_version == MVPP22)
2600783e7856SStefan Chulski mvpp2_write(priv, MVPP22_BM_POOL_BASE_HIGH_REG,
2601783e7856SStefan Chulski (upper_32_bits(bm_pool->dma_addr) &
2602783e7856SStefan Chulski MVPP22_BM_POOL_BASE_HIGH_MASK));
260399d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
260499d4c6d3SStefan Roese
260599d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
260699d4c6d3SStefan Roese val |= MVPP2_BM_START_MASK;
260799d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
260899d4c6d3SStefan Roese
260999d4c6d3SStefan Roese bm_pool->type = MVPP2_BM_FREE;
261099d4c6d3SStefan Roese bm_pool->size = size;
261199d4c6d3SStefan Roese bm_pool->pkt_size = 0;
261299d4c6d3SStefan Roese bm_pool->buf_num = 0;
261399d4c6d3SStefan Roese
261499d4c6d3SStefan Roese return 0;
261599d4c6d3SStefan Roese }
261699d4c6d3SStefan Roese
261799d4c6d3SStefan Roese /* Set pool buffer size */
mvpp2_bm_pool_bufsize_set(struct mvpp2 * priv,struct mvpp2_bm_pool * bm_pool,int buf_size)261899d4c6d3SStefan Roese static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
261999d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool,
262099d4c6d3SStefan Roese int buf_size)
262199d4c6d3SStefan Roese {
262299d4c6d3SStefan Roese u32 val;
262399d4c6d3SStefan Roese
262499d4c6d3SStefan Roese bm_pool->buf_size = buf_size;
262599d4c6d3SStefan Roese
262699d4c6d3SStefan Roese val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
262799d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
262899d4c6d3SStefan Roese }
262999d4c6d3SStefan Roese
263099d4c6d3SStefan Roese /* Free all buffers from the pool */
mvpp2_bm_bufs_free(struct udevice * dev,struct mvpp2 * priv,struct mvpp2_bm_pool * bm_pool)263199d4c6d3SStefan Roese static void mvpp2_bm_bufs_free(struct udevice *dev, struct mvpp2 *priv,
263299d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool)
263399d4c6d3SStefan Roese {
26342f720f19SStefan Roese int i;
26352f720f19SStefan Roese
26362f720f19SStefan Roese for (i = 0; i < bm_pool->buf_num; i++) {
26372f720f19SStefan Roese /* Allocate buffer back from the buffer manager */
26382f720f19SStefan Roese mvpp2_read(priv, MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
26392f720f19SStefan Roese }
26402f720f19SStefan Roese
264199d4c6d3SStefan Roese bm_pool->buf_num = 0;
264299d4c6d3SStefan Roese }
264399d4c6d3SStefan Roese
264499d4c6d3SStefan Roese /* Cleanup pool */
mvpp2_bm_pool_destroy(struct udevice * dev,struct mvpp2 * priv,struct mvpp2_bm_pool * bm_pool)264599d4c6d3SStefan Roese static int mvpp2_bm_pool_destroy(struct udevice *dev,
264699d4c6d3SStefan Roese struct mvpp2 *priv,
264799d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool)
264899d4c6d3SStefan Roese {
264999d4c6d3SStefan Roese u32 val;
265099d4c6d3SStefan Roese
265199d4c6d3SStefan Roese mvpp2_bm_bufs_free(dev, priv, bm_pool);
265299d4c6d3SStefan Roese if (bm_pool->buf_num) {
265399d4c6d3SStefan Roese dev_err(dev, "cannot free all buffers in pool %d\n", bm_pool->id);
265499d4c6d3SStefan Roese return 0;
265599d4c6d3SStefan Roese }
265699d4c6d3SStefan Roese
265799d4c6d3SStefan Roese val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
265899d4c6d3SStefan Roese val |= MVPP2_BM_STOP_MASK;
265999d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
266099d4c6d3SStefan Roese
266199d4c6d3SStefan Roese return 0;
266299d4c6d3SStefan Roese }
266399d4c6d3SStefan Roese
mvpp2_bm_pools_init(struct udevice * dev,struct mvpp2 * priv)266499d4c6d3SStefan Roese static int mvpp2_bm_pools_init(struct udevice *dev,
266599d4c6d3SStefan Roese struct mvpp2 *priv)
266699d4c6d3SStefan Roese {
266799d4c6d3SStefan Roese int i, err, size;
266899d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool;
266999d4c6d3SStefan Roese
267099d4c6d3SStefan Roese /* Create all pools with maximum size */
267199d4c6d3SStefan Roese size = MVPP2_BM_POOL_SIZE_MAX;
267299d4c6d3SStefan Roese for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
267399d4c6d3SStefan Roese bm_pool = &priv->bm_pools[i];
267499d4c6d3SStefan Roese bm_pool->id = i;
267599d4c6d3SStefan Roese err = mvpp2_bm_pool_create(dev, priv, bm_pool, size);
267699d4c6d3SStefan Roese if (err)
267799d4c6d3SStefan Roese goto err_unroll_pools;
2678*ceec6c48SStefan Chulski mvpp2_bm_pool_bufsize_set(priv, bm_pool, RX_BUFFER_SIZE);
267999d4c6d3SStefan Roese }
268099d4c6d3SStefan Roese return 0;
268199d4c6d3SStefan Roese
268299d4c6d3SStefan Roese err_unroll_pools:
268399d4c6d3SStefan Roese dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
268499d4c6d3SStefan Roese for (i = i - 1; i >= 0; i--)
268599d4c6d3SStefan Roese mvpp2_bm_pool_destroy(dev, priv, &priv->bm_pools[i]);
268699d4c6d3SStefan Roese return err;
268799d4c6d3SStefan Roese }
268899d4c6d3SStefan Roese
mvpp2_bm_init(struct udevice * dev,struct mvpp2 * priv)268999d4c6d3SStefan Roese static int mvpp2_bm_init(struct udevice *dev, struct mvpp2 *priv)
269099d4c6d3SStefan Roese {
269199d4c6d3SStefan Roese int i, err;
269299d4c6d3SStefan Roese
269399d4c6d3SStefan Roese for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
269499d4c6d3SStefan Roese /* Mask BM all interrupts */
269599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
269699d4c6d3SStefan Roese /* Clear BM cause register */
269799d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
269899d4c6d3SStefan Roese }
269999d4c6d3SStefan Roese
270099d4c6d3SStefan Roese /* Allocate and initialize BM pools */
270199d4c6d3SStefan Roese priv->bm_pools = devm_kcalloc(dev, MVPP2_BM_POOLS_NUM,
270299d4c6d3SStefan Roese sizeof(struct mvpp2_bm_pool), GFP_KERNEL);
270399d4c6d3SStefan Roese if (!priv->bm_pools)
270499d4c6d3SStefan Roese return -ENOMEM;
270599d4c6d3SStefan Roese
270699d4c6d3SStefan Roese err = mvpp2_bm_pools_init(dev, priv);
270799d4c6d3SStefan Roese if (err < 0)
270899d4c6d3SStefan Roese return err;
270999d4c6d3SStefan Roese return 0;
271099d4c6d3SStefan Roese }
271199d4c6d3SStefan Roese
271299d4c6d3SStefan Roese /* Attach long pool to rxq */
mvpp2_rxq_long_pool_set(struct mvpp2_port * port,int lrxq,int long_pool)271399d4c6d3SStefan Roese static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
271499d4c6d3SStefan Roese int lrxq, int long_pool)
271599d4c6d3SStefan Roese {
27168f3e4c38SThomas Petazzoni u32 val, mask;
271799d4c6d3SStefan Roese int prxq;
271899d4c6d3SStefan Roese
271999d4c6d3SStefan Roese /* Get queue physical ID */
272099d4c6d3SStefan Roese prxq = port->rxqs[lrxq]->id;
272199d4c6d3SStefan Roese
27228f3e4c38SThomas Petazzoni if (port->priv->hw_version == MVPP21)
27238f3e4c38SThomas Petazzoni mask = MVPP21_RXQ_POOL_LONG_MASK;
27248f3e4c38SThomas Petazzoni else
27258f3e4c38SThomas Petazzoni mask = MVPP22_RXQ_POOL_LONG_MASK;
272699d4c6d3SStefan Roese
27278f3e4c38SThomas Petazzoni val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
27288f3e4c38SThomas Petazzoni val &= ~mask;
27298f3e4c38SThomas Petazzoni val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
273099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
273199d4c6d3SStefan Roese }
273299d4c6d3SStefan Roese
273399d4c6d3SStefan Roese /* Set pool number in a BM cookie */
mvpp2_bm_cookie_pool_set(u32 cookie,int pool)273499d4c6d3SStefan Roese static inline u32 mvpp2_bm_cookie_pool_set(u32 cookie, int pool)
273599d4c6d3SStefan Roese {
273699d4c6d3SStefan Roese u32 bm;
273799d4c6d3SStefan Roese
273899d4c6d3SStefan Roese bm = cookie & ~(0xFF << MVPP2_BM_COOKIE_POOL_OFFS);
273999d4c6d3SStefan Roese bm |= ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS);
274099d4c6d3SStefan Roese
274199d4c6d3SStefan Roese return bm;
274299d4c6d3SStefan Roese }
274399d4c6d3SStefan Roese
274499d4c6d3SStefan Roese /* Get pool number from a BM cookie */
mvpp2_bm_cookie_pool_get(unsigned long cookie)2745d1d075a5SThomas Petazzoni static inline int mvpp2_bm_cookie_pool_get(unsigned long cookie)
274699d4c6d3SStefan Roese {
274799d4c6d3SStefan Roese return (cookie >> MVPP2_BM_COOKIE_POOL_OFFS) & 0xFF;
274899d4c6d3SStefan Roese }
274999d4c6d3SStefan Roese
275099d4c6d3SStefan Roese /* Release buffer to BM */
mvpp2_bm_pool_put(struct mvpp2_port * port,int pool,dma_addr_t buf_dma_addr,unsigned long buf_phys_addr)275199d4c6d3SStefan Roese static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
27524dae32e6SThomas Petazzoni dma_addr_t buf_dma_addr,
2753cd9ee192SThomas Petazzoni unsigned long buf_phys_addr)
275499d4c6d3SStefan Roese {
2755c8feeb2bSThomas Petazzoni if (port->priv->hw_version == MVPP22) {
2756c8feeb2bSThomas Petazzoni u32 val = 0;
2757c8feeb2bSThomas Petazzoni
2758c8feeb2bSThomas Petazzoni if (sizeof(dma_addr_t) == 8)
2759c8feeb2bSThomas Petazzoni val |= upper_32_bits(buf_dma_addr) &
2760c8feeb2bSThomas Petazzoni MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
2761c8feeb2bSThomas Petazzoni
2762c8feeb2bSThomas Petazzoni if (sizeof(phys_addr_t) == 8)
2763c8feeb2bSThomas Petazzoni val |= (upper_32_bits(buf_phys_addr)
2764c8feeb2bSThomas Petazzoni << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
2765c8feeb2bSThomas Petazzoni MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
2766c8feeb2bSThomas Petazzoni
2767c8feeb2bSThomas Petazzoni mvpp2_write(port->priv, MVPP22_BM_ADDR_HIGH_RLS_REG, val);
2768c8feeb2bSThomas Petazzoni }
2769c8feeb2bSThomas Petazzoni
2770cd9ee192SThomas Petazzoni /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
2771cd9ee192SThomas Petazzoni * returned in the "cookie" field of the RX
2772cd9ee192SThomas Petazzoni * descriptor. Instead of storing the virtual address, we
2773cd9ee192SThomas Petazzoni * store the physical address
2774cd9ee192SThomas Petazzoni */
2775cd9ee192SThomas Petazzoni mvpp2_write(port->priv, MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
27764dae32e6SThomas Petazzoni mvpp2_write(port->priv, MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
277799d4c6d3SStefan Roese }
277899d4c6d3SStefan Roese
277999d4c6d3SStefan Roese /* Refill BM pool */
mvpp2_pool_refill(struct mvpp2_port * port,u32 bm,dma_addr_t dma_addr,phys_addr_t phys_addr)278099d4c6d3SStefan Roese static void mvpp2_pool_refill(struct mvpp2_port *port, u32 bm,
27814dae32e6SThomas Petazzoni dma_addr_t dma_addr,
2782cd9ee192SThomas Petazzoni phys_addr_t phys_addr)
278399d4c6d3SStefan Roese {
278499d4c6d3SStefan Roese int pool = mvpp2_bm_cookie_pool_get(bm);
278599d4c6d3SStefan Roese
2786cd9ee192SThomas Petazzoni mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
278799d4c6d3SStefan Roese }
278899d4c6d3SStefan Roese
278999d4c6d3SStefan Roese /* Allocate buffers for the pool */
mvpp2_bm_bufs_add(struct mvpp2_port * port,struct mvpp2_bm_pool * bm_pool,int buf_num)279099d4c6d3SStefan Roese static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
279199d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool, int buf_num)
279299d4c6d3SStefan Roese {
279399d4c6d3SStefan Roese int i;
279499d4c6d3SStefan Roese
279599d4c6d3SStefan Roese if (buf_num < 0 ||
279699d4c6d3SStefan Roese (buf_num + bm_pool->buf_num > bm_pool->size)) {
279799d4c6d3SStefan Roese netdev_err(port->dev,
279899d4c6d3SStefan Roese "cannot allocate %d buffers for pool %d\n",
279999d4c6d3SStefan Roese buf_num, bm_pool->id);
280099d4c6d3SStefan Roese return 0;
280199d4c6d3SStefan Roese }
280299d4c6d3SStefan Roese
280399d4c6d3SStefan Roese for (i = 0; i < buf_num; i++) {
2804f1060f0dSThomas Petazzoni mvpp2_bm_pool_put(port, bm_pool->id,
2805d1d075a5SThomas Petazzoni (dma_addr_t)buffer_loc.rx_buffer[i],
2806d1d075a5SThomas Petazzoni (unsigned long)buffer_loc.rx_buffer[i]);
2807f1060f0dSThomas Petazzoni
280899d4c6d3SStefan Roese }
280999d4c6d3SStefan Roese
281099d4c6d3SStefan Roese /* Update BM driver with number of buffers added to pool */
281199d4c6d3SStefan Roese bm_pool->buf_num += i;
281299d4c6d3SStefan Roese
281399d4c6d3SStefan Roese return i;
281499d4c6d3SStefan Roese }
281599d4c6d3SStefan Roese
281699d4c6d3SStefan Roese /* Notify the driver that BM pool is being used as specific type and return the
281799d4c6d3SStefan Roese * pool pointer on success
281899d4c6d3SStefan Roese */
281999d4c6d3SStefan Roese static struct mvpp2_bm_pool *
mvpp2_bm_pool_use(struct mvpp2_port * port,int pool,enum mvpp2_bm_type type,int pkt_size)282099d4c6d3SStefan Roese mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type,
282199d4c6d3SStefan Roese int pkt_size)
282299d4c6d3SStefan Roese {
282399d4c6d3SStefan Roese struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
282499d4c6d3SStefan Roese int num;
282599d4c6d3SStefan Roese
282699d4c6d3SStefan Roese if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) {
282799d4c6d3SStefan Roese netdev_err(port->dev, "mixing pool types is forbidden\n");
282899d4c6d3SStefan Roese return NULL;
282999d4c6d3SStefan Roese }
283099d4c6d3SStefan Roese
283199d4c6d3SStefan Roese if (new_pool->type == MVPP2_BM_FREE)
283299d4c6d3SStefan Roese new_pool->type = type;
283399d4c6d3SStefan Roese
283499d4c6d3SStefan Roese /* Allocate buffers in case BM pool is used as long pool, but packet
283599d4c6d3SStefan Roese * size doesn't match MTU or BM pool hasn't being used yet
283699d4c6d3SStefan Roese */
283799d4c6d3SStefan Roese if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) ||
283899d4c6d3SStefan Roese (new_pool->pkt_size == 0)) {
283999d4c6d3SStefan Roese int pkts_num;
284099d4c6d3SStefan Roese
284199d4c6d3SStefan Roese /* Set default buffer number or free all the buffers in case
284299d4c6d3SStefan Roese * the pool is not empty
284399d4c6d3SStefan Roese */
284499d4c6d3SStefan Roese pkts_num = new_pool->buf_num;
284599d4c6d3SStefan Roese if (pkts_num == 0)
284699d4c6d3SStefan Roese pkts_num = type == MVPP2_BM_SWF_LONG ?
284799d4c6d3SStefan Roese MVPP2_BM_LONG_BUF_NUM :
284899d4c6d3SStefan Roese MVPP2_BM_SHORT_BUF_NUM;
284999d4c6d3SStefan Roese else
285099d4c6d3SStefan Roese mvpp2_bm_bufs_free(NULL,
285199d4c6d3SStefan Roese port->priv, new_pool);
285299d4c6d3SStefan Roese
285399d4c6d3SStefan Roese new_pool->pkt_size = pkt_size;
285499d4c6d3SStefan Roese
285599d4c6d3SStefan Roese /* Allocate buffers for this pool */
285699d4c6d3SStefan Roese num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
285799d4c6d3SStefan Roese if (num != pkts_num) {
285899d4c6d3SStefan Roese dev_err(dev, "pool %d: %d of %d allocated\n",
285999d4c6d3SStefan Roese new_pool->id, num, pkts_num);
286099d4c6d3SStefan Roese return NULL;
286199d4c6d3SStefan Roese }
286299d4c6d3SStefan Roese }
286399d4c6d3SStefan Roese
286499d4c6d3SStefan Roese return new_pool;
286599d4c6d3SStefan Roese }
286699d4c6d3SStefan Roese
286799d4c6d3SStefan Roese /* Initialize pools for swf */
mvpp2_swf_bm_pool_init(struct mvpp2_port * port)286899d4c6d3SStefan Roese static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
286999d4c6d3SStefan Roese {
287099d4c6d3SStefan Roese int rxq;
287199d4c6d3SStefan Roese
287299d4c6d3SStefan Roese if (!port->pool_long) {
287399d4c6d3SStefan Roese port->pool_long =
287499d4c6d3SStefan Roese mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id),
287599d4c6d3SStefan Roese MVPP2_BM_SWF_LONG,
287699d4c6d3SStefan Roese port->pkt_size);
287799d4c6d3SStefan Roese if (!port->pool_long)
287899d4c6d3SStefan Roese return -ENOMEM;
287999d4c6d3SStefan Roese
288099d4c6d3SStefan Roese port->pool_long->port_map |= (1 << port->id);
288199d4c6d3SStefan Roese
288299d4c6d3SStefan Roese for (rxq = 0; rxq < rxq_number; rxq++)
288399d4c6d3SStefan Roese mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
288499d4c6d3SStefan Roese }
288599d4c6d3SStefan Roese
288699d4c6d3SStefan Roese return 0;
288799d4c6d3SStefan Roese }
288899d4c6d3SStefan Roese
288999d4c6d3SStefan Roese /* Port configuration routines */
289099d4c6d3SStefan Roese
mvpp2_port_mii_set(struct mvpp2_port * port)289199d4c6d3SStefan Roese static void mvpp2_port_mii_set(struct mvpp2_port *port)
289299d4c6d3SStefan Roese {
289399d4c6d3SStefan Roese u32 val;
289499d4c6d3SStefan Roese
289599d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
289699d4c6d3SStefan Roese
289799d4c6d3SStefan Roese switch (port->phy_interface) {
289899d4c6d3SStefan Roese case PHY_INTERFACE_MODE_SGMII:
289999d4c6d3SStefan Roese val |= MVPP2_GMAC_INBAND_AN_MASK;
290099d4c6d3SStefan Roese break;
290199d4c6d3SStefan Roese case PHY_INTERFACE_MODE_RGMII:
2902025e5921SStefan Roese case PHY_INTERFACE_MODE_RGMII_ID:
290399d4c6d3SStefan Roese val |= MVPP2_GMAC_PORT_RGMII_MASK;
290499d4c6d3SStefan Roese default:
290599d4c6d3SStefan Roese val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
290699d4c6d3SStefan Roese }
290799d4c6d3SStefan Roese
290899d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
290999d4c6d3SStefan Roese }
291099d4c6d3SStefan Roese
mvpp2_port_fc_adv_enable(struct mvpp2_port * port)291199d4c6d3SStefan Roese static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
291299d4c6d3SStefan Roese {
291399d4c6d3SStefan Roese u32 val;
291499d4c6d3SStefan Roese
291599d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
291699d4c6d3SStefan Roese val |= MVPP2_GMAC_FC_ADV_EN;
291799d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
291899d4c6d3SStefan Roese }
291999d4c6d3SStefan Roese
mvpp2_port_enable(struct mvpp2_port * port)292099d4c6d3SStefan Roese static void mvpp2_port_enable(struct mvpp2_port *port)
292199d4c6d3SStefan Roese {
292299d4c6d3SStefan Roese u32 val;
292399d4c6d3SStefan Roese
292499d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
292599d4c6d3SStefan Roese val |= MVPP2_GMAC_PORT_EN_MASK;
292699d4c6d3SStefan Roese val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
292799d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
292899d4c6d3SStefan Roese }
292999d4c6d3SStefan Roese
mvpp2_port_disable(struct mvpp2_port * port)293099d4c6d3SStefan Roese static void mvpp2_port_disable(struct mvpp2_port *port)
293199d4c6d3SStefan Roese {
293299d4c6d3SStefan Roese u32 val;
293399d4c6d3SStefan Roese
293499d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
293599d4c6d3SStefan Roese val &= ~(MVPP2_GMAC_PORT_EN_MASK);
293699d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
293799d4c6d3SStefan Roese }
293899d4c6d3SStefan Roese
293999d4c6d3SStefan Roese /* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
mvpp2_port_periodic_xon_disable(struct mvpp2_port * port)294099d4c6d3SStefan Roese static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
294199d4c6d3SStefan Roese {
294299d4c6d3SStefan Roese u32 val;
294399d4c6d3SStefan Roese
294499d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
294599d4c6d3SStefan Roese ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
294699d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
294799d4c6d3SStefan Roese }
294899d4c6d3SStefan Roese
294999d4c6d3SStefan Roese /* Configure loopback port */
mvpp2_port_loopback_set(struct mvpp2_port * port)295099d4c6d3SStefan Roese static void mvpp2_port_loopback_set(struct mvpp2_port *port)
295199d4c6d3SStefan Roese {
295299d4c6d3SStefan Roese u32 val;
295399d4c6d3SStefan Roese
295499d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
295599d4c6d3SStefan Roese
295699d4c6d3SStefan Roese if (port->speed == 1000)
295799d4c6d3SStefan Roese val |= MVPP2_GMAC_GMII_LB_EN_MASK;
295899d4c6d3SStefan Roese else
295999d4c6d3SStefan Roese val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
296099d4c6d3SStefan Roese
296199d4c6d3SStefan Roese if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
296299d4c6d3SStefan Roese val |= MVPP2_GMAC_PCS_LB_EN_MASK;
296399d4c6d3SStefan Roese else
296499d4c6d3SStefan Roese val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
296599d4c6d3SStefan Roese
296699d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
296799d4c6d3SStefan Roese }
296899d4c6d3SStefan Roese
mvpp2_port_reset(struct mvpp2_port * port)296999d4c6d3SStefan Roese static void mvpp2_port_reset(struct mvpp2_port *port)
297099d4c6d3SStefan Roese {
297199d4c6d3SStefan Roese u32 val;
297299d4c6d3SStefan Roese
297399d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
297499d4c6d3SStefan Roese ~MVPP2_GMAC_PORT_RESET_MASK;
297599d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
297699d4c6d3SStefan Roese
297799d4c6d3SStefan Roese while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
297899d4c6d3SStefan Roese MVPP2_GMAC_PORT_RESET_MASK)
297999d4c6d3SStefan Roese continue;
298099d4c6d3SStefan Roese }
298199d4c6d3SStefan Roese
298299d4c6d3SStefan Roese /* Change maximum receive size of the port */
mvpp2_gmac_max_rx_size_set(struct mvpp2_port * port)298399d4c6d3SStefan Roese static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
298499d4c6d3SStefan Roese {
298599d4c6d3SStefan Roese u32 val;
298699d4c6d3SStefan Roese
298799d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
298899d4c6d3SStefan Roese val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
298999d4c6d3SStefan Roese val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
299099d4c6d3SStefan Roese MVPP2_GMAC_MAX_RX_SIZE_OFFS);
299199d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
299299d4c6d3SStefan Roese }
299399d4c6d3SStefan Roese
299431aa1e38SStefan Roese /* PPv2.2 GoP/GMAC config */
299531aa1e38SStefan Roese
299631aa1e38SStefan Roese /* Set the MAC to reset or exit from reset */
gop_gmac_reset(struct mvpp2_port * port,int reset)299731aa1e38SStefan Roese static int gop_gmac_reset(struct mvpp2_port *port, int reset)
299831aa1e38SStefan Roese {
299931aa1e38SStefan Roese u32 val;
300031aa1e38SStefan Roese
300131aa1e38SStefan Roese /* read - modify - write */
300231aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
300331aa1e38SStefan Roese if (reset)
300431aa1e38SStefan Roese val |= MVPP2_GMAC_PORT_RESET_MASK;
300531aa1e38SStefan Roese else
300631aa1e38SStefan Roese val &= ~MVPP2_GMAC_PORT_RESET_MASK;
300731aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
300831aa1e38SStefan Roese
300931aa1e38SStefan Roese return 0;
301031aa1e38SStefan Roese }
301131aa1e38SStefan Roese
301231aa1e38SStefan Roese /*
301331aa1e38SStefan Roese * gop_gpcs_mode_cfg
301431aa1e38SStefan Roese *
301531aa1e38SStefan Roese * Configure port to working with Gig PCS or don't.
301631aa1e38SStefan Roese */
gop_gpcs_mode_cfg(struct mvpp2_port * port,int en)301731aa1e38SStefan Roese static int gop_gpcs_mode_cfg(struct mvpp2_port *port, int en)
301831aa1e38SStefan Roese {
301931aa1e38SStefan Roese u32 val;
302031aa1e38SStefan Roese
302131aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
302231aa1e38SStefan Roese if (en)
302331aa1e38SStefan Roese val |= MVPP2_GMAC_PCS_ENABLE_MASK;
302431aa1e38SStefan Roese else
302531aa1e38SStefan Roese val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
302631aa1e38SStefan Roese /* enable / disable PCS on this port */
302731aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
302831aa1e38SStefan Roese
302931aa1e38SStefan Roese return 0;
303031aa1e38SStefan Roese }
303131aa1e38SStefan Roese
gop_bypass_clk_cfg(struct mvpp2_port * port,int en)303231aa1e38SStefan Roese static int gop_bypass_clk_cfg(struct mvpp2_port *port, int en)
303331aa1e38SStefan Roese {
303431aa1e38SStefan Roese u32 val;
303531aa1e38SStefan Roese
303631aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
303731aa1e38SStefan Roese if (en)
303831aa1e38SStefan Roese val |= MVPP2_GMAC_CLK_125_BYPS_EN_MASK;
303931aa1e38SStefan Roese else
304031aa1e38SStefan Roese val &= ~MVPP2_GMAC_CLK_125_BYPS_EN_MASK;
304131aa1e38SStefan Roese /* enable / disable PCS on this port */
304231aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
304331aa1e38SStefan Roese
304431aa1e38SStefan Roese return 0;
304531aa1e38SStefan Roese }
304631aa1e38SStefan Roese
gop_gmac_sgmii2_5_cfg(struct mvpp2_port * port)304731aa1e38SStefan Roese static void gop_gmac_sgmii2_5_cfg(struct mvpp2_port *port)
304831aa1e38SStefan Roese {
304931aa1e38SStefan Roese u32 val, thresh;
305031aa1e38SStefan Roese
305131aa1e38SStefan Roese /*
305231aa1e38SStefan Roese * Configure minimal level of the Tx FIFO before the lower part
305331aa1e38SStefan Roese * starts to read a packet
305431aa1e38SStefan Roese */
305531aa1e38SStefan Roese thresh = MVPP2_SGMII2_5_TX_FIFO_MIN_TH;
305631aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
305731aa1e38SStefan Roese val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
305831aa1e38SStefan Roese val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(thresh);
305931aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
306031aa1e38SStefan Roese
306131aa1e38SStefan Roese /* Disable bypass of sync module */
306231aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_4_REG);
306331aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK;
306431aa1e38SStefan Roese /* configure DP clock select according to mode */
306531aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK;
306631aa1e38SStefan Roese /* configure QSGMII bypass according to mode */
306731aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK;
306831aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_4_REG);
306931aa1e38SStefan Roese
307031aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
307131aa1e38SStefan Roese /*
307231aa1e38SStefan Roese * Configure GIG MAC to 1000Base-X mode connected to a fiber
307331aa1e38SStefan Roese * transceiver
307431aa1e38SStefan Roese */
307531aa1e38SStefan Roese val |= MVPP2_GMAC_PORT_TYPE_MASK;
307631aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
307731aa1e38SStefan Roese
307831aa1e38SStefan Roese /* configure AN 0x9268 */
307931aa1e38SStefan Roese val = MVPP2_GMAC_EN_PCS_AN |
308031aa1e38SStefan Roese MVPP2_GMAC_AN_BYPASS_EN |
308131aa1e38SStefan Roese MVPP2_GMAC_CONFIG_MII_SPEED |
308231aa1e38SStefan Roese MVPP2_GMAC_CONFIG_GMII_SPEED |
308331aa1e38SStefan Roese MVPP2_GMAC_FC_ADV_EN |
308431aa1e38SStefan Roese MVPP2_GMAC_CONFIG_FULL_DUPLEX |
308531aa1e38SStefan Roese MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG;
308631aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
308731aa1e38SStefan Roese }
308831aa1e38SStefan Roese
gop_gmac_sgmii_cfg(struct mvpp2_port * port)308931aa1e38SStefan Roese static void gop_gmac_sgmii_cfg(struct mvpp2_port *port)
309031aa1e38SStefan Roese {
309131aa1e38SStefan Roese u32 val, thresh;
309231aa1e38SStefan Roese
309331aa1e38SStefan Roese /*
309431aa1e38SStefan Roese * Configure minimal level of the Tx FIFO before the lower part
309531aa1e38SStefan Roese * starts to read a packet
309631aa1e38SStefan Roese */
309731aa1e38SStefan Roese thresh = MVPP2_SGMII_TX_FIFO_MIN_TH;
309831aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
309931aa1e38SStefan Roese val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
310031aa1e38SStefan Roese val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(thresh);
310131aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
310231aa1e38SStefan Roese
310331aa1e38SStefan Roese /* Disable bypass of sync module */
310431aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_4_REG);
310531aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK;
310631aa1e38SStefan Roese /* configure DP clock select according to mode */
310731aa1e38SStefan Roese val &= ~MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK;
310831aa1e38SStefan Roese /* configure QSGMII bypass according to mode */
310931aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK;
311031aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_4_REG);
311131aa1e38SStefan Roese
311231aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
311331aa1e38SStefan Roese /* configure GIG MAC to SGMII mode */
311431aa1e38SStefan Roese val &= ~MVPP2_GMAC_PORT_TYPE_MASK;
311531aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
311631aa1e38SStefan Roese
311731aa1e38SStefan Roese /* configure AN */
311831aa1e38SStefan Roese val = MVPP2_GMAC_EN_PCS_AN |
311931aa1e38SStefan Roese MVPP2_GMAC_AN_BYPASS_EN |
312031aa1e38SStefan Roese MVPP2_GMAC_AN_SPEED_EN |
312131aa1e38SStefan Roese MVPP2_GMAC_EN_FC_AN |
312231aa1e38SStefan Roese MVPP2_GMAC_AN_DUPLEX_EN |
312331aa1e38SStefan Roese MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG;
312431aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
312531aa1e38SStefan Roese }
312631aa1e38SStefan Roese
gop_gmac_rgmii_cfg(struct mvpp2_port * port)312731aa1e38SStefan Roese static void gop_gmac_rgmii_cfg(struct mvpp2_port *port)
312831aa1e38SStefan Roese {
312931aa1e38SStefan Roese u32 val, thresh;
313031aa1e38SStefan Roese
313131aa1e38SStefan Roese /*
313231aa1e38SStefan Roese * Configure minimal level of the Tx FIFO before the lower part
313331aa1e38SStefan Roese * starts to read a packet
313431aa1e38SStefan Roese */
313531aa1e38SStefan Roese thresh = MVPP2_RGMII_TX_FIFO_MIN_TH;
313631aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
313731aa1e38SStefan Roese val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
313831aa1e38SStefan Roese val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(thresh);
313931aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
314031aa1e38SStefan Roese
314131aa1e38SStefan Roese /* Disable bypass of sync module */
314231aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_4_REG);
314331aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_SYNC_BYPASS_MASK;
314431aa1e38SStefan Roese /* configure DP clock select according to mode */
314531aa1e38SStefan Roese val &= ~MVPP2_GMAC_CTRL4_DP_CLK_SEL_MASK;
314631aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_QSGMII_BYPASS_ACTIVE_MASK;
314731aa1e38SStefan Roese val |= MVPP2_GMAC_CTRL4_EXT_PIN_GMII_SEL_MASK;
314831aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_4_REG);
314931aa1e38SStefan Roese
315031aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
315131aa1e38SStefan Roese /* configure GIG MAC to SGMII mode */
315231aa1e38SStefan Roese val &= ~MVPP2_GMAC_PORT_TYPE_MASK;
315331aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
315431aa1e38SStefan Roese
315531aa1e38SStefan Roese /* configure AN 0xb8e8 */
315631aa1e38SStefan Roese val = MVPP2_GMAC_AN_BYPASS_EN |
315731aa1e38SStefan Roese MVPP2_GMAC_AN_SPEED_EN |
315831aa1e38SStefan Roese MVPP2_GMAC_EN_FC_AN |
315931aa1e38SStefan Roese MVPP2_GMAC_AN_DUPLEX_EN |
316031aa1e38SStefan Roese MVPP2_GMAC_CHOOSE_SAMPLE_TX_CONFIG;
316131aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
316231aa1e38SStefan Roese }
316331aa1e38SStefan Roese
316431aa1e38SStefan Roese /* Set the internal mux's to the required MAC in the GOP */
gop_gmac_mode_cfg(struct mvpp2_port * port)316531aa1e38SStefan Roese static int gop_gmac_mode_cfg(struct mvpp2_port *port)
316631aa1e38SStefan Roese {
316731aa1e38SStefan Roese u32 val;
316831aa1e38SStefan Roese
316931aa1e38SStefan Roese /* Set TX FIFO thresholds */
317031aa1e38SStefan Roese switch (port->phy_interface) {
317131aa1e38SStefan Roese case PHY_INTERFACE_MODE_SGMII:
317231aa1e38SStefan Roese if (port->phy_speed == 2500)
317331aa1e38SStefan Roese gop_gmac_sgmii2_5_cfg(port);
317431aa1e38SStefan Roese else
317531aa1e38SStefan Roese gop_gmac_sgmii_cfg(port);
317631aa1e38SStefan Roese break;
317731aa1e38SStefan Roese
317831aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII:
317931aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII_ID:
318031aa1e38SStefan Roese gop_gmac_rgmii_cfg(port);
318131aa1e38SStefan Roese break;
318231aa1e38SStefan Roese
318331aa1e38SStefan Roese default:
318431aa1e38SStefan Roese return -1;
318531aa1e38SStefan Roese }
318631aa1e38SStefan Roese
318731aa1e38SStefan Roese /* Jumbo frame support - 0x1400*2= 0x2800 bytes */
318831aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
318931aa1e38SStefan Roese val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
319031aa1e38SStefan Roese val |= 0x1400 << MVPP2_GMAC_MAX_RX_SIZE_OFFS;
319131aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
319231aa1e38SStefan Roese
319331aa1e38SStefan Roese /* PeriodicXonEn disable */
319431aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
319531aa1e38SStefan Roese val &= ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
319631aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
319731aa1e38SStefan Roese
319831aa1e38SStefan Roese return 0;
319931aa1e38SStefan Roese }
320031aa1e38SStefan Roese
gop_xlg_2_gig_mac_cfg(struct mvpp2_port * port)320131aa1e38SStefan Roese static void gop_xlg_2_gig_mac_cfg(struct mvpp2_port *port)
320231aa1e38SStefan Roese {
320331aa1e38SStefan Roese u32 val;
320431aa1e38SStefan Roese
320531aa1e38SStefan Roese /* relevant only for MAC0 (XLG0 and GMAC0) */
320631aa1e38SStefan Roese if (port->gop_id > 0)
320731aa1e38SStefan Roese return;
320831aa1e38SStefan Roese
320931aa1e38SStefan Roese /* configure 1Gig MAC mode */
321031aa1e38SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL3_REG);
321131aa1e38SStefan Roese val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
321231aa1e38SStefan Roese val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
321331aa1e38SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL3_REG);
321431aa1e38SStefan Roese }
321531aa1e38SStefan Roese
gop_gpcs_reset(struct mvpp2_port * port,int reset)321631aa1e38SStefan Roese static int gop_gpcs_reset(struct mvpp2_port *port, int reset)
321731aa1e38SStefan Roese {
321831aa1e38SStefan Roese u32 val;
321931aa1e38SStefan Roese
322031aa1e38SStefan Roese val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
322131aa1e38SStefan Roese if (reset)
322231aa1e38SStefan Roese val &= ~MVPP2_GMAC_SGMII_MODE_MASK;
322331aa1e38SStefan Roese else
322431aa1e38SStefan Roese val |= MVPP2_GMAC_SGMII_MODE_MASK;
322531aa1e38SStefan Roese writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
322631aa1e38SStefan Roese
322731aa1e38SStefan Roese return 0;
322831aa1e38SStefan Roese }
322931aa1e38SStefan Roese
32302fe23044SStefan Roese /* Set the internal mux's to the required PCS in the PI */
gop_xpcs_mode(struct mvpp2_port * port,int num_of_lanes)32312fe23044SStefan Roese static int gop_xpcs_mode(struct mvpp2_port *port, int num_of_lanes)
32322fe23044SStefan Roese {
32332fe23044SStefan Roese u32 val;
32342fe23044SStefan Roese int lane;
32352fe23044SStefan Roese
32362fe23044SStefan Roese switch (num_of_lanes) {
32372fe23044SStefan Roese case 1:
32382fe23044SStefan Roese lane = 0;
32392fe23044SStefan Roese break;
32402fe23044SStefan Roese case 2:
32412fe23044SStefan Roese lane = 1;
32422fe23044SStefan Roese break;
32432fe23044SStefan Roese case 4:
32442fe23044SStefan Roese lane = 2;
32452fe23044SStefan Roese break;
32462fe23044SStefan Roese default:
32472fe23044SStefan Roese return -1;
32482fe23044SStefan Roese }
32492fe23044SStefan Roese
32502fe23044SStefan Roese /* configure XG MAC mode */
32512fe23044SStefan Roese val = readl(port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG);
3252e09d0c83SStefan Chulski val &= ~MVPP22_XPCS_PCSMODE_MASK;
32532fe23044SStefan Roese val &= ~MVPP22_XPCS_LANEACTIVE_MASK;
32542fe23044SStefan Roese val |= (2 * lane) << MVPP22_XPCS_LANEACTIVE_OFFS;
32552fe23044SStefan Roese writel(val, port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG);
32562fe23044SStefan Roese
32572fe23044SStefan Roese return 0;
32582fe23044SStefan Roese }
32592fe23044SStefan Roese
gop_mpcs_mode(struct mvpp2_port * port)32602fe23044SStefan Roese static int gop_mpcs_mode(struct mvpp2_port *port)
32612fe23044SStefan Roese {
32622fe23044SStefan Roese u32 val;
32632fe23044SStefan Roese
32642fe23044SStefan Roese /* configure PCS40G COMMON CONTROL */
32652fe23044SStefan Roese val = readl(port->priv->mpcs_base + PCS40G_COMMON_CONTROL);
32662fe23044SStefan Roese val &= ~FORWARD_ERROR_CORRECTION_MASK;
32672fe23044SStefan Roese writel(val, port->priv->mpcs_base + PCS40G_COMMON_CONTROL);
32682fe23044SStefan Roese
32692fe23044SStefan Roese /* configure PCS CLOCK RESET */
32702fe23044SStefan Roese val = readl(port->priv->mpcs_base + PCS_CLOCK_RESET);
32712fe23044SStefan Roese val &= ~CLK_DIVISION_RATIO_MASK;
32722fe23044SStefan Roese val |= 1 << CLK_DIVISION_RATIO_OFFS;
32732fe23044SStefan Roese writel(val, port->priv->mpcs_base + PCS_CLOCK_RESET);
32742fe23044SStefan Roese
32752fe23044SStefan Roese val &= ~CLK_DIV_PHASE_SET_MASK;
32762fe23044SStefan Roese val |= MAC_CLK_RESET_MASK;
32772fe23044SStefan Roese val |= RX_SD_CLK_RESET_MASK;
32782fe23044SStefan Roese val |= TX_SD_CLK_RESET_MASK;
32792fe23044SStefan Roese writel(val, port->priv->mpcs_base + PCS_CLOCK_RESET);
32802fe23044SStefan Roese
32812fe23044SStefan Roese return 0;
32822fe23044SStefan Roese }
32832fe23044SStefan Roese
32842fe23044SStefan Roese /* Set the internal mux's to the required MAC in the GOP */
gop_xlg_mac_mode_cfg(struct mvpp2_port * port,int num_of_act_lanes)32852fe23044SStefan Roese static int gop_xlg_mac_mode_cfg(struct mvpp2_port *port, int num_of_act_lanes)
32862fe23044SStefan Roese {
32872fe23044SStefan Roese u32 val;
32882fe23044SStefan Roese
32892fe23044SStefan Roese /* configure 10G MAC mode */
32902fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL0_REG);
32912fe23044SStefan Roese val |= MVPP22_XLG_RX_FC_EN;
32922fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL0_REG);
32932fe23044SStefan Roese
32942fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL3_REG);
32952fe23044SStefan Roese val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
32962fe23044SStefan Roese val |= MVPP22_XLG_CTRL3_MACMODESELECT_10GMAC;
32972fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL3_REG);
32982fe23044SStefan Roese
32992fe23044SStefan Roese /* read - modify - write */
33002fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL4_REG);
33012fe23044SStefan Roese val &= ~MVPP22_XLG_MODE_DMA_1G;
33022fe23044SStefan Roese val |= MVPP22_XLG_FORWARD_PFC_EN;
33032fe23044SStefan Roese val |= MVPP22_XLG_FORWARD_802_3X_FC_EN;
33042fe23044SStefan Roese val &= ~MVPP22_XLG_EN_IDLE_CHECK_FOR_LINK;
33052fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL4_REG);
33062fe23044SStefan Roese
33072fe23044SStefan Roese /* Jumbo frame support: 0x1400 * 2 = 0x2800 bytes */
33082fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL1_REG);
33092fe23044SStefan Roese val &= ~MVPP22_XLG_MAX_RX_SIZE_MASK;
33102fe23044SStefan Roese val |= 0x1400 << MVPP22_XLG_MAX_RX_SIZE_OFFS;
33112fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL1_REG);
33122fe23044SStefan Roese
33132fe23044SStefan Roese /* unmask link change interrupt */
33142fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_INTERRUPT_MASK_REG);
33152fe23044SStefan Roese val |= MVPP22_XLG_INTERRUPT_LINK_CHANGE;
33162fe23044SStefan Roese val |= 1; /* unmask summary bit */
33172fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_INTERRUPT_MASK_REG);
33182fe23044SStefan Roese
33192fe23044SStefan Roese return 0;
33202fe23044SStefan Roese }
33212fe23044SStefan Roese
33222fe23044SStefan Roese /* Set PCS to reset or exit from reset */
gop_xpcs_reset(struct mvpp2_port * port,int reset)33232fe23044SStefan Roese static int gop_xpcs_reset(struct mvpp2_port *port, int reset)
33242fe23044SStefan Roese {
33252fe23044SStefan Roese u32 val;
33262fe23044SStefan Roese
33272fe23044SStefan Roese /* read - modify - write */
33282fe23044SStefan Roese val = readl(port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG);
33292fe23044SStefan Roese if (reset)
33302fe23044SStefan Roese val &= ~MVPP22_XPCS_PCSRESET;
33312fe23044SStefan Roese else
33322fe23044SStefan Roese val |= MVPP22_XPCS_PCSRESET;
33332fe23044SStefan Roese writel(val, port->priv->xpcs_base + MVPP22_XPCS_GLOBAL_CFG_0_REG);
33342fe23044SStefan Roese
33352fe23044SStefan Roese return 0;
33362fe23044SStefan Roese }
33372fe23044SStefan Roese
33382fe23044SStefan Roese /* Set the MAC to reset or exit from reset */
gop_xlg_mac_reset(struct mvpp2_port * port,int reset)33392fe23044SStefan Roese static int gop_xlg_mac_reset(struct mvpp2_port *port, int reset)
33402fe23044SStefan Roese {
33412fe23044SStefan Roese u32 val;
33422fe23044SStefan Roese
33432fe23044SStefan Roese /* read - modify - write */
33442fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL0_REG);
33452fe23044SStefan Roese if (reset)
33462fe23044SStefan Roese val &= ~MVPP22_XLG_MAC_RESETN;
33472fe23044SStefan Roese else
33482fe23044SStefan Roese val |= MVPP22_XLG_MAC_RESETN;
33492fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL0_REG);
33502fe23044SStefan Roese
33512fe23044SStefan Roese return 0;
33522fe23044SStefan Roese }
33532fe23044SStefan Roese
335431aa1e38SStefan Roese /*
335531aa1e38SStefan Roese * gop_port_init
335631aa1e38SStefan Roese *
335731aa1e38SStefan Roese * Init physical port. Configures the port mode and all it's elements
335831aa1e38SStefan Roese * accordingly.
335931aa1e38SStefan Roese * Does not verify that the selected mode/port number is valid at the
336031aa1e38SStefan Roese * core level.
336131aa1e38SStefan Roese */
gop_port_init(struct mvpp2_port * port)336231aa1e38SStefan Roese static int gop_port_init(struct mvpp2_port *port)
336331aa1e38SStefan Roese {
336431aa1e38SStefan Roese int mac_num = port->gop_id;
33652fe23044SStefan Roese int num_of_act_lanes;
336631aa1e38SStefan Roese
336731aa1e38SStefan Roese if (mac_num >= MVPP22_GOP_MAC_NUM) {
336831aa1e38SStefan Roese netdev_err(NULL, "%s: illegal port number %d", __func__,
336931aa1e38SStefan Roese mac_num);
337031aa1e38SStefan Roese return -1;
337131aa1e38SStefan Roese }
337231aa1e38SStefan Roese
337331aa1e38SStefan Roese switch (port->phy_interface) {
337431aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII:
337531aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII_ID:
337631aa1e38SStefan Roese gop_gmac_reset(port, 1);
337731aa1e38SStefan Roese
337831aa1e38SStefan Roese /* configure PCS */
337931aa1e38SStefan Roese gop_gpcs_mode_cfg(port, 0);
338031aa1e38SStefan Roese gop_bypass_clk_cfg(port, 1);
338131aa1e38SStefan Roese
338231aa1e38SStefan Roese /* configure MAC */
338331aa1e38SStefan Roese gop_gmac_mode_cfg(port);
338431aa1e38SStefan Roese /* pcs unreset */
338531aa1e38SStefan Roese gop_gpcs_reset(port, 0);
338631aa1e38SStefan Roese
338731aa1e38SStefan Roese /* mac unreset */
338831aa1e38SStefan Roese gop_gmac_reset(port, 0);
338931aa1e38SStefan Roese break;
339031aa1e38SStefan Roese
339131aa1e38SStefan Roese case PHY_INTERFACE_MODE_SGMII:
339231aa1e38SStefan Roese /* configure PCS */
339331aa1e38SStefan Roese gop_gpcs_mode_cfg(port, 1);
339431aa1e38SStefan Roese
339531aa1e38SStefan Roese /* configure MAC */
339631aa1e38SStefan Roese gop_gmac_mode_cfg(port);
339731aa1e38SStefan Roese /* select proper Mac mode */
339831aa1e38SStefan Roese gop_xlg_2_gig_mac_cfg(port);
339931aa1e38SStefan Roese
340031aa1e38SStefan Roese /* pcs unreset */
340131aa1e38SStefan Roese gop_gpcs_reset(port, 0);
340231aa1e38SStefan Roese /* mac unreset */
340331aa1e38SStefan Roese gop_gmac_reset(port, 0);
340431aa1e38SStefan Roese break;
340531aa1e38SStefan Roese
34062fe23044SStefan Roese case PHY_INTERFACE_MODE_SFI:
34072fe23044SStefan Roese num_of_act_lanes = 2;
34082fe23044SStefan Roese mac_num = 0;
34092fe23044SStefan Roese /* configure PCS */
34102fe23044SStefan Roese gop_xpcs_mode(port, num_of_act_lanes);
34112fe23044SStefan Roese gop_mpcs_mode(port);
34122fe23044SStefan Roese /* configure MAC */
34132fe23044SStefan Roese gop_xlg_mac_mode_cfg(port, num_of_act_lanes);
34142fe23044SStefan Roese
34152fe23044SStefan Roese /* pcs unreset */
34162fe23044SStefan Roese gop_xpcs_reset(port, 0);
34172fe23044SStefan Roese
34182fe23044SStefan Roese /* mac unreset */
34192fe23044SStefan Roese gop_xlg_mac_reset(port, 0);
34202fe23044SStefan Roese break;
34212fe23044SStefan Roese
342231aa1e38SStefan Roese default:
342331aa1e38SStefan Roese netdev_err(NULL, "%s: Requested port mode (%d) not supported\n",
342431aa1e38SStefan Roese __func__, port->phy_interface);
342531aa1e38SStefan Roese return -1;
342631aa1e38SStefan Roese }
342731aa1e38SStefan Roese
342831aa1e38SStefan Roese return 0;
342931aa1e38SStefan Roese }
343031aa1e38SStefan Roese
gop_xlg_mac_port_enable(struct mvpp2_port * port,int enable)34312fe23044SStefan Roese static void gop_xlg_mac_port_enable(struct mvpp2_port *port, int enable)
34322fe23044SStefan Roese {
34332fe23044SStefan Roese u32 val;
34342fe23044SStefan Roese
34352fe23044SStefan Roese val = readl(port->base + MVPP22_XLG_CTRL0_REG);
34362fe23044SStefan Roese if (enable) {
34372fe23044SStefan Roese /* Enable port and MIB counters update */
34382fe23044SStefan Roese val |= MVPP22_XLG_PORT_EN;
34392fe23044SStefan Roese val &= ~MVPP22_XLG_MIBCNT_DIS;
34402fe23044SStefan Roese } else {
34412fe23044SStefan Roese /* Disable port */
34422fe23044SStefan Roese val &= ~MVPP22_XLG_PORT_EN;
34432fe23044SStefan Roese }
34442fe23044SStefan Roese writel(val, port->base + MVPP22_XLG_CTRL0_REG);
34452fe23044SStefan Roese }
34462fe23044SStefan Roese
gop_port_enable(struct mvpp2_port * port,int enable)344731aa1e38SStefan Roese static void gop_port_enable(struct mvpp2_port *port, int enable)
344831aa1e38SStefan Roese {
344931aa1e38SStefan Roese switch (port->phy_interface) {
345031aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII:
345131aa1e38SStefan Roese case PHY_INTERFACE_MODE_RGMII_ID:
345231aa1e38SStefan Roese case PHY_INTERFACE_MODE_SGMII:
345331aa1e38SStefan Roese if (enable)
345431aa1e38SStefan Roese mvpp2_port_enable(port);
345531aa1e38SStefan Roese else
345631aa1e38SStefan Roese mvpp2_port_disable(port);
345731aa1e38SStefan Roese break;
345831aa1e38SStefan Roese
34592fe23044SStefan Roese case PHY_INTERFACE_MODE_SFI:
34602fe23044SStefan Roese gop_xlg_mac_port_enable(port, enable);
34612fe23044SStefan Roese
34622fe23044SStefan Roese break;
346331aa1e38SStefan Roese default:
346431aa1e38SStefan Roese netdev_err(NULL, "%s: Wrong port mode (%d)\n", __func__,
346531aa1e38SStefan Roese port->phy_interface);
346631aa1e38SStefan Roese return;
346731aa1e38SStefan Roese }
346831aa1e38SStefan Roese }
346931aa1e38SStefan Roese
347031aa1e38SStefan Roese /* RFU1 functions */
gop_rfu1_read(struct mvpp2 * priv,u32 offset)347131aa1e38SStefan Roese static inline u32 gop_rfu1_read(struct mvpp2 *priv, u32 offset)
347231aa1e38SStefan Roese {
347331aa1e38SStefan Roese return readl(priv->rfu1_base + offset);
347431aa1e38SStefan Roese }
347531aa1e38SStefan Roese
gop_rfu1_write(struct mvpp2 * priv,u32 offset,u32 data)347631aa1e38SStefan Roese static inline void gop_rfu1_write(struct mvpp2 *priv, u32 offset, u32 data)
347731aa1e38SStefan Roese {
347831aa1e38SStefan Roese writel(data, priv->rfu1_base + offset);
347931aa1e38SStefan Roese }
348031aa1e38SStefan Roese
mvpp2_netc_cfg_create(int gop_id,phy_interface_t phy_type)348131aa1e38SStefan Roese static u32 mvpp2_netc_cfg_create(int gop_id, phy_interface_t phy_type)
348231aa1e38SStefan Roese {
348331aa1e38SStefan Roese u32 val = 0;
348431aa1e38SStefan Roese
348531aa1e38SStefan Roese if (gop_id == 2) {
348631aa1e38SStefan Roese if (phy_type == PHY_INTERFACE_MODE_SGMII)
348731aa1e38SStefan Roese val |= MV_NETC_GE_MAC2_SGMII;
348831aa1e38SStefan Roese }
348931aa1e38SStefan Roese
349031aa1e38SStefan Roese if (gop_id == 3) {
349131aa1e38SStefan Roese if (phy_type == PHY_INTERFACE_MODE_SGMII)
349231aa1e38SStefan Roese val |= MV_NETC_GE_MAC3_SGMII;
349331aa1e38SStefan Roese else if (phy_type == PHY_INTERFACE_MODE_RGMII ||
349431aa1e38SStefan Roese phy_type == PHY_INTERFACE_MODE_RGMII_ID)
349531aa1e38SStefan Roese val |= MV_NETC_GE_MAC3_RGMII;
349631aa1e38SStefan Roese }
349731aa1e38SStefan Roese
349831aa1e38SStefan Roese return val;
349931aa1e38SStefan Roese }
350031aa1e38SStefan Roese
gop_netc_active_port(struct mvpp2 * priv,int gop_id,u32 val)350131aa1e38SStefan Roese static void gop_netc_active_port(struct mvpp2 *priv, int gop_id, u32 val)
350231aa1e38SStefan Roese {
350331aa1e38SStefan Roese u32 reg;
350431aa1e38SStefan Roese
350531aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_1_REG);
350631aa1e38SStefan Roese reg &= ~(NETC_PORTS_ACTIVE_MASK(gop_id));
350731aa1e38SStefan Roese
350831aa1e38SStefan Roese val <<= NETC_PORTS_ACTIVE_OFFSET(gop_id);
350931aa1e38SStefan Roese val &= NETC_PORTS_ACTIVE_MASK(gop_id);
351031aa1e38SStefan Roese
351131aa1e38SStefan Roese reg |= val;
351231aa1e38SStefan Roese
351331aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_1_REG, reg);
351431aa1e38SStefan Roese }
351531aa1e38SStefan Roese
gop_netc_mii_mode(struct mvpp2 * priv,int gop_id,u32 val)351631aa1e38SStefan Roese static void gop_netc_mii_mode(struct mvpp2 *priv, int gop_id, u32 val)
351731aa1e38SStefan Roese {
351831aa1e38SStefan Roese u32 reg;
351931aa1e38SStefan Roese
352031aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_CONTROL_0_REG);
352131aa1e38SStefan Roese reg &= ~NETC_GBE_PORT1_MII_MODE_MASK;
352231aa1e38SStefan Roese
352331aa1e38SStefan Roese val <<= NETC_GBE_PORT1_MII_MODE_OFFS;
352431aa1e38SStefan Roese val &= NETC_GBE_PORT1_MII_MODE_MASK;
352531aa1e38SStefan Roese
352631aa1e38SStefan Roese reg |= val;
352731aa1e38SStefan Roese
352831aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_CONTROL_0_REG, reg);
352931aa1e38SStefan Roese }
353031aa1e38SStefan Roese
gop_netc_gop_reset(struct mvpp2 * priv,u32 val)353131aa1e38SStefan Roese static void gop_netc_gop_reset(struct mvpp2 *priv, u32 val)
353231aa1e38SStefan Roese {
353331aa1e38SStefan Roese u32 reg;
353431aa1e38SStefan Roese
353531aa1e38SStefan Roese reg = gop_rfu1_read(priv, GOP_SOFT_RESET_1_REG);
353631aa1e38SStefan Roese reg &= ~NETC_GOP_SOFT_RESET_MASK;
353731aa1e38SStefan Roese
353831aa1e38SStefan Roese val <<= NETC_GOP_SOFT_RESET_OFFS;
353931aa1e38SStefan Roese val &= NETC_GOP_SOFT_RESET_MASK;
354031aa1e38SStefan Roese
354131aa1e38SStefan Roese reg |= val;
354231aa1e38SStefan Roese
354331aa1e38SStefan Roese gop_rfu1_write(priv, GOP_SOFT_RESET_1_REG, reg);
354431aa1e38SStefan Roese }
354531aa1e38SStefan Roese
gop_netc_gop_clock_logic_set(struct mvpp2 * priv,u32 val)354631aa1e38SStefan Roese static void gop_netc_gop_clock_logic_set(struct mvpp2 *priv, u32 val)
354731aa1e38SStefan Roese {
354831aa1e38SStefan Roese u32 reg;
354931aa1e38SStefan Roese
355031aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_0_REG);
355131aa1e38SStefan Roese reg &= ~NETC_CLK_DIV_PHASE_MASK;
355231aa1e38SStefan Roese
355331aa1e38SStefan Roese val <<= NETC_CLK_DIV_PHASE_OFFS;
355431aa1e38SStefan Roese val &= NETC_CLK_DIV_PHASE_MASK;
355531aa1e38SStefan Roese
355631aa1e38SStefan Roese reg |= val;
355731aa1e38SStefan Roese
355831aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_0_REG, reg);
355931aa1e38SStefan Roese }
356031aa1e38SStefan Roese
gop_netc_port_rf_reset(struct mvpp2 * priv,int gop_id,u32 val)356131aa1e38SStefan Roese static void gop_netc_port_rf_reset(struct mvpp2 *priv, int gop_id, u32 val)
356231aa1e38SStefan Roese {
356331aa1e38SStefan Roese u32 reg;
356431aa1e38SStefan Roese
356531aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_1_REG);
356631aa1e38SStefan Roese reg &= ~(NETC_PORT_GIG_RF_RESET_MASK(gop_id));
356731aa1e38SStefan Roese
356831aa1e38SStefan Roese val <<= NETC_PORT_GIG_RF_RESET_OFFS(gop_id);
356931aa1e38SStefan Roese val &= NETC_PORT_GIG_RF_RESET_MASK(gop_id);
357031aa1e38SStefan Roese
357131aa1e38SStefan Roese reg |= val;
357231aa1e38SStefan Roese
357331aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_1_REG, reg);
357431aa1e38SStefan Roese }
357531aa1e38SStefan Roese
gop_netc_gbe_sgmii_mode_select(struct mvpp2 * priv,int gop_id,u32 val)357631aa1e38SStefan Roese static void gop_netc_gbe_sgmii_mode_select(struct mvpp2 *priv, int gop_id,
357731aa1e38SStefan Roese u32 val)
357831aa1e38SStefan Roese {
357931aa1e38SStefan Roese u32 reg, mask, offset;
358031aa1e38SStefan Roese
358131aa1e38SStefan Roese if (gop_id == 2) {
358231aa1e38SStefan Roese mask = NETC_GBE_PORT0_SGMII_MODE_MASK;
358331aa1e38SStefan Roese offset = NETC_GBE_PORT0_SGMII_MODE_OFFS;
358431aa1e38SStefan Roese } else {
358531aa1e38SStefan Roese mask = NETC_GBE_PORT1_SGMII_MODE_MASK;
358631aa1e38SStefan Roese offset = NETC_GBE_PORT1_SGMII_MODE_OFFS;
358731aa1e38SStefan Roese }
358831aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_CONTROL_0_REG);
358931aa1e38SStefan Roese reg &= ~mask;
359031aa1e38SStefan Roese
359131aa1e38SStefan Roese val <<= offset;
359231aa1e38SStefan Roese val &= mask;
359331aa1e38SStefan Roese
359431aa1e38SStefan Roese reg |= val;
359531aa1e38SStefan Roese
359631aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_CONTROL_0_REG, reg);
359731aa1e38SStefan Roese }
359831aa1e38SStefan Roese
gop_netc_bus_width_select(struct mvpp2 * priv,u32 val)359931aa1e38SStefan Roese static void gop_netc_bus_width_select(struct mvpp2 *priv, u32 val)
360031aa1e38SStefan Roese {
360131aa1e38SStefan Roese u32 reg;
360231aa1e38SStefan Roese
360331aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_0_REG);
360431aa1e38SStefan Roese reg &= ~NETC_BUS_WIDTH_SELECT_MASK;
360531aa1e38SStefan Roese
360631aa1e38SStefan Roese val <<= NETC_BUS_WIDTH_SELECT_OFFS;
360731aa1e38SStefan Roese val &= NETC_BUS_WIDTH_SELECT_MASK;
360831aa1e38SStefan Roese
360931aa1e38SStefan Roese reg |= val;
361031aa1e38SStefan Roese
361131aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_0_REG, reg);
361231aa1e38SStefan Roese }
361331aa1e38SStefan Roese
gop_netc_sample_stages_timing(struct mvpp2 * priv,u32 val)361431aa1e38SStefan Roese static void gop_netc_sample_stages_timing(struct mvpp2 *priv, u32 val)
361531aa1e38SStefan Roese {
361631aa1e38SStefan Roese u32 reg;
361731aa1e38SStefan Roese
361831aa1e38SStefan Roese reg = gop_rfu1_read(priv, NETCOMP_PORTS_CONTROL_0_REG);
361931aa1e38SStefan Roese reg &= ~NETC_GIG_RX_DATA_SAMPLE_MASK;
362031aa1e38SStefan Roese
362131aa1e38SStefan Roese val <<= NETC_GIG_RX_DATA_SAMPLE_OFFS;
362231aa1e38SStefan Roese val &= NETC_GIG_RX_DATA_SAMPLE_MASK;
362331aa1e38SStefan Roese
362431aa1e38SStefan Roese reg |= val;
362531aa1e38SStefan Roese
362631aa1e38SStefan Roese gop_rfu1_write(priv, NETCOMP_PORTS_CONTROL_0_REG, reg);
362731aa1e38SStefan Roese }
362831aa1e38SStefan Roese
gop_netc_mac_to_xgmii(struct mvpp2 * priv,int gop_id,enum mv_netc_phase phase)362931aa1e38SStefan Roese static void gop_netc_mac_to_xgmii(struct mvpp2 *priv, int gop_id,
363031aa1e38SStefan Roese enum mv_netc_phase phase)
363131aa1e38SStefan Roese {
363231aa1e38SStefan Roese switch (phase) {
363331aa1e38SStefan Roese case MV_NETC_FIRST_PHASE:
363431aa1e38SStefan Roese /* Set Bus Width to HB mode = 1 */
363531aa1e38SStefan Roese gop_netc_bus_width_select(priv, 1);
363631aa1e38SStefan Roese /* Select RGMII mode */
363731aa1e38SStefan Roese gop_netc_gbe_sgmii_mode_select(priv, gop_id, MV_NETC_GBE_XMII);
363831aa1e38SStefan Roese break;
363931aa1e38SStefan Roese
364031aa1e38SStefan Roese case MV_NETC_SECOND_PHASE:
364131aa1e38SStefan Roese /* De-assert the relevant port HB reset */
364231aa1e38SStefan Roese gop_netc_port_rf_reset(priv, gop_id, 1);
364331aa1e38SStefan Roese break;
364431aa1e38SStefan Roese }
364531aa1e38SStefan Roese }
364631aa1e38SStefan Roese
gop_netc_mac_to_sgmii(struct mvpp2 * priv,int gop_id,enum mv_netc_phase phase)364731aa1e38SStefan Roese static void gop_netc_mac_to_sgmii(struct mvpp2 *priv, int gop_id,
364831aa1e38SStefan Roese enum mv_netc_phase phase)
364931aa1e38SStefan Roese {
365031aa1e38SStefan Roese switch (phase) {
365131aa1e38SStefan Roese case MV_NETC_FIRST_PHASE:
365231aa1e38SStefan Roese /* Set Bus Width to HB mode = 1 */
365331aa1e38SStefan Roese gop_netc_bus_width_select(priv, 1);
365431aa1e38SStefan Roese /* Select SGMII mode */
365531aa1e38SStefan Roese if (gop_id >= 1) {
365631aa1e38SStefan Roese gop_netc_gbe_sgmii_mode_select(priv, gop_id,
365731aa1e38SStefan Roese MV_NETC_GBE_SGMII);
365831aa1e38SStefan Roese }
365931aa1e38SStefan Roese
366031aa1e38SStefan Roese /* Configure the sample stages */
366131aa1e38SStefan Roese gop_netc_sample_stages_timing(priv, 0);
366231aa1e38SStefan Roese /* Configure the ComPhy Selector */
366331aa1e38SStefan Roese /* gop_netc_com_phy_selector_config(netComplex); */
366431aa1e38SStefan Roese break;
366531aa1e38SStefan Roese
366631aa1e38SStefan Roese case MV_NETC_SECOND_PHASE:
366731aa1e38SStefan Roese /* De-assert the relevant port HB reset */
366831aa1e38SStefan Roese gop_netc_port_rf_reset(priv, gop_id, 1);
366931aa1e38SStefan Roese break;
367031aa1e38SStefan Roese }
367131aa1e38SStefan Roese }
367231aa1e38SStefan Roese
gop_netc_init(struct mvpp2 * priv,enum mv_netc_phase phase)367331aa1e38SStefan Roese static int gop_netc_init(struct mvpp2 *priv, enum mv_netc_phase phase)
367431aa1e38SStefan Roese {
367531aa1e38SStefan Roese u32 c = priv->netc_config;
367631aa1e38SStefan Roese
367731aa1e38SStefan Roese if (c & MV_NETC_GE_MAC2_SGMII)
367831aa1e38SStefan Roese gop_netc_mac_to_sgmii(priv, 2, phase);
367931aa1e38SStefan Roese else
368031aa1e38SStefan Roese gop_netc_mac_to_xgmii(priv, 2, phase);
368131aa1e38SStefan Roese
368231aa1e38SStefan Roese if (c & MV_NETC_GE_MAC3_SGMII) {
368331aa1e38SStefan Roese gop_netc_mac_to_sgmii(priv, 3, phase);
368431aa1e38SStefan Roese } else {
368531aa1e38SStefan Roese gop_netc_mac_to_xgmii(priv, 3, phase);
368631aa1e38SStefan Roese if (c & MV_NETC_GE_MAC3_RGMII)
368731aa1e38SStefan Roese gop_netc_mii_mode(priv, 3, MV_NETC_GBE_RGMII);
368831aa1e38SStefan Roese else
368931aa1e38SStefan Roese gop_netc_mii_mode(priv, 3, MV_NETC_GBE_MII);
369031aa1e38SStefan Roese }
369131aa1e38SStefan Roese
369231aa1e38SStefan Roese /* Activate gop ports 0, 2, 3 */
369331aa1e38SStefan Roese gop_netc_active_port(priv, 0, 1);
369431aa1e38SStefan Roese gop_netc_active_port(priv, 2, 1);
369531aa1e38SStefan Roese gop_netc_active_port(priv, 3, 1);
369631aa1e38SStefan Roese
369731aa1e38SStefan Roese if (phase == MV_NETC_SECOND_PHASE) {
369831aa1e38SStefan Roese /* Enable the GOP internal clock logic */
369931aa1e38SStefan Roese gop_netc_gop_clock_logic_set(priv, 1);
370031aa1e38SStefan Roese /* De-assert GOP unit reset */
370131aa1e38SStefan Roese gop_netc_gop_reset(priv, 1);
370231aa1e38SStefan Roese }
370331aa1e38SStefan Roese
370431aa1e38SStefan Roese return 0;
370531aa1e38SStefan Roese }
370631aa1e38SStefan Roese
370799d4c6d3SStefan Roese /* Set defaults to the MVPP2 port */
mvpp2_defaults_set(struct mvpp2_port * port)370899d4c6d3SStefan Roese static void mvpp2_defaults_set(struct mvpp2_port *port)
370999d4c6d3SStefan Roese {
371099d4c6d3SStefan Roese int tx_port_num, val, queue, ptxq, lrxq;
371199d4c6d3SStefan Roese
3712b8c8e6ffSThomas Petazzoni if (port->priv->hw_version == MVPP21) {
371399d4c6d3SStefan Roese /* Configure port to loopback if needed */
371499d4c6d3SStefan Roese if (port->flags & MVPP2_F_LOOPBACK)
371599d4c6d3SStefan Roese mvpp2_port_loopback_set(port);
371699d4c6d3SStefan Roese
371799d4c6d3SStefan Roese /* Update TX FIFO MIN Threshold */
371899d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
371999d4c6d3SStefan Roese val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
372099d4c6d3SStefan Roese /* Min. TX threshold must be less than minimal packet length */
372199d4c6d3SStefan Roese val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
372299d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
3723b8c8e6ffSThomas Petazzoni }
372499d4c6d3SStefan Roese
372599d4c6d3SStefan Roese /* Disable Legacy WRR, Disable EJP, Release from reset */
372699d4c6d3SStefan Roese tx_port_num = mvpp2_egress_port(port);
372799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
372899d4c6d3SStefan Roese tx_port_num);
372999d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
373099d4c6d3SStefan Roese
373199d4c6d3SStefan Roese /* Close bandwidth for all queues */
373299d4c6d3SStefan Roese for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
373399d4c6d3SStefan Roese ptxq = mvpp2_txq_phys(port->id, queue);
373499d4c6d3SStefan Roese mvpp2_write(port->priv,
373599d4c6d3SStefan Roese MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
373699d4c6d3SStefan Roese }
373799d4c6d3SStefan Roese
373899d4c6d3SStefan Roese /* Set refill period to 1 usec, refill tokens
373999d4c6d3SStefan Roese * and bucket size to maximum
374099d4c6d3SStefan Roese */
374199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG, 0xc8);
374299d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
374399d4c6d3SStefan Roese val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
374499d4c6d3SStefan Roese val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
374599d4c6d3SStefan Roese val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
374699d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
374799d4c6d3SStefan Roese val = MVPP2_TXP_TOKEN_SIZE_MAX;
374899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
374999d4c6d3SStefan Roese
375099d4c6d3SStefan Roese /* Set MaximumLowLatencyPacketSize value to 256 */
375199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
375299d4c6d3SStefan Roese MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
375399d4c6d3SStefan Roese MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
375499d4c6d3SStefan Roese
375599d4c6d3SStefan Roese /* Enable Rx cache snoop */
375699d4c6d3SStefan Roese for (lrxq = 0; lrxq < rxq_number; lrxq++) {
375799d4c6d3SStefan Roese queue = port->rxqs[lrxq]->id;
375899d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
375999d4c6d3SStefan Roese val |= MVPP2_SNOOP_PKT_SIZE_MASK |
376099d4c6d3SStefan Roese MVPP2_SNOOP_BUF_HDR_MASK;
376199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
376299d4c6d3SStefan Roese }
376399d4c6d3SStefan Roese }
376499d4c6d3SStefan Roese
376599d4c6d3SStefan Roese /* Enable/disable receiving packets */
mvpp2_ingress_enable(struct mvpp2_port * port)376699d4c6d3SStefan Roese static void mvpp2_ingress_enable(struct mvpp2_port *port)
376799d4c6d3SStefan Roese {
376899d4c6d3SStefan Roese u32 val;
376999d4c6d3SStefan Roese int lrxq, queue;
377099d4c6d3SStefan Roese
377199d4c6d3SStefan Roese for (lrxq = 0; lrxq < rxq_number; lrxq++) {
377299d4c6d3SStefan Roese queue = port->rxqs[lrxq]->id;
377399d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
377499d4c6d3SStefan Roese val &= ~MVPP2_RXQ_DISABLE_MASK;
377599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
377699d4c6d3SStefan Roese }
377799d4c6d3SStefan Roese }
377899d4c6d3SStefan Roese
mvpp2_ingress_disable(struct mvpp2_port * port)377999d4c6d3SStefan Roese static void mvpp2_ingress_disable(struct mvpp2_port *port)
378099d4c6d3SStefan Roese {
378199d4c6d3SStefan Roese u32 val;
378299d4c6d3SStefan Roese int lrxq, queue;
378399d4c6d3SStefan Roese
378499d4c6d3SStefan Roese for (lrxq = 0; lrxq < rxq_number; lrxq++) {
378599d4c6d3SStefan Roese queue = port->rxqs[lrxq]->id;
378699d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
378799d4c6d3SStefan Roese val |= MVPP2_RXQ_DISABLE_MASK;
378899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
378999d4c6d3SStefan Roese }
379099d4c6d3SStefan Roese }
379199d4c6d3SStefan Roese
379299d4c6d3SStefan Roese /* Enable transmit via physical egress queue
379399d4c6d3SStefan Roese * - HW starts take descriptors from DRAM
379499d4c6d3SStefan Roese */
mvpp2_egress_enable(struct mvpp2_port * port)379599d4c6d3SStefan Roese static void mvpp2_egress_enable(struct mvpp2_port *port)
379699d4c6d3SStefan Roese {
379799d4c6d3SStefan Roese u32 qmap;
379899d4c6d3SStefan Roese int queue;
379999d4c6d3SStefan Roese int tx_port_num = mvpp2_egress_port(port);
380099d4c6d3SStefan Roese
380199d4c6d3SStefan Roese /* Enable all initialized TXs. */
380299d4c6d3SStefan Roese qmap = 0;
380399d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) {
380499d4c6d3SStefan Roese struct mvpp2_tx_queue *txq = port->txqs[queue];
380599d4c6d3SStefan Roese
380699d4c6d3SStefan Roese if (txq->descs != NULL)
380799d4c6d3SStefan Roese qmap |= (1 << queue);
380899d4c6d3SStefan Roese }
380999d4c6d3SStefan Roese
381099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
381199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
381299d4c6d3SStefan Roese }
381399d4c6d3SStefan Roese
381499d4c6d3SStefan Roese /* Disable transmit via physical egress queue
381599d4c6d3SStefan Roese * - HW doesn't take descriptors from DRAM
381699d4c6d3SStefan Roese */
mvpp2_egress_disable(struct mvpp2_port * port)381799d4c6d3SStefan Roese static void mvpp2_egress_disable(struct mvpp2_port *port)
381899d4c6d3SStefan Roese {
381999d4c6d3SStefan Roese u32 reg_data;
382099d4c6d3SStefan Roese int delay;
382199d4c6d3SStefan Roese int tx_port_num = mvpp2_egress_port(port);
382299d4c6d3SStefan Roese
382399d4c6d3SStefan Roese /* Issue stop command for active channels only */
382499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
382599d4c6d3SStefan Roese reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
382699d4c6d3SStefan Roese MVPP2_TXP_SCHED_ENQ_MASK;
382799d4c6d3SStefan Roese if (reg_data != 0)
382899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
382999d4c6d3SStefan Roese (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
383099d4c6d3SStefan Roese
383199d4c6d3SStefan Roese /* Wait for all Tx activity to terminate. */
383299d4c6d3SStefan Roese delay = 0;
383399d4c6d3SStefan Roese do {
383499d4c6d3SStefan Roese if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
383599d4c6d3SStefan Roese netdev_warn(port->dev,
383699d4c6d3SStefan Roese "Tx stop timed out, status=0x%08x\n",
383799d4c6d3SStefan Roese reg_data);
383899d4c6d3SStefan Roese break;
383999d4c6d3SStefan Roese }
384099d4c6d3SStefan Roese mdelay(1);
384199d4c6d3SStefan Roese delay++;
384299d4c6d3SStefan Roese
384399d4c6d3SStefan Roese /* Check port TX Command register that all
384499d4c6d3SStefan Roese * Tx queues are stopped
384599d4c6d3SStefan Roese */
384699d4c6d3SStefan Roese reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
384799d4c6d3SStefan Roese } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
384899d4c6d3SStefan Roese }
384999d4c6d3SStefan Roese
385099d4c6d3SStefan Roese /* Rx descriptors helper methods */
385199d4c6d3SStefan Roese
385299d4c6d3SStefan Roese /* Get number of Rx descriptors occupied by received packets */
385399d4c6d3SStefan Roese static inline int
mvpp2_rxq_received(struct mvpp2_port * port,int rxq_id)385499d4c6d3SStefan Roese mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
385599d4c6d3SStefan Roese {
385699d4c6d3SStefan Roese u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
385799d4c6d3SStefan Roese
385899d4c6d3SStefan Roese return val & MVPP2_RXQ_OCCUPIED_MASK;
385999d4c6d3SStefan Roese }
386099d4c6d3SStefan Roese
386199d4c6d3SStefan Roese /* Update Rx queue status with the number of occupied and available
386299d4c6d3SStefan Roese * Rx descriptor slots.
386399d4c6d3SStefan Roese */
386499d4c6d3SStefan Roese static inline void
mvpp2_rxq_status_update(struct mvpp2_port * port,int rxq_id,int used_count,int free_count)386599d4c6d3SStefan Roese mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
386699d4c6d3SStefan Roese int used_count, int free_count)
386799d4c6d3SStefan Roese {
386899d4c6d3SStefan Roese /* Decrement the number of used descriptors and increment count
386999d4c6d3SStefan Roese * increment the number of free descriptors.
387099d4c6d3SStefan Roese */
387199d4c6d3SStefan Roese u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
387299d4c6d3SStefan Roese
387399d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
387499d4c6d3SStefan Roese }
387599d4c6d3SStefan Roese
387699d4c6d3SStefan Roese /* Get pointer to next RX descriptor to be processed by SW */
387799d4c6d3SStefan Roese static inline struct mvpp2_rx_desc *
mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue * rxq)387899d4c6d3SStefan Roese mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
387999d4c6d3SStefan Roese {
388099d4c6d3SStefan Roese int rx_desc = rxq->next_desc_to_proc;
388199d4c6d3SStefan Roese
388299d4c6d3SStefan Roese rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
388399d4c6d3SStefan Roese prefetch(rxq->descs + rxq->next_desc_to_proc);
388499d4c6d3SStefan Roese return rxq->descs + rx_desc;
388599d4c6d3SStefan Roese }
388699d4c6d3SStefan Roese
388799d4c6d3SStefan Roese /* Set rx queue offset */
mvpp2_rxq_offset_set(struct mvpp2_port * port,int prxq,int offset)388899d4c6d3SStefan Roese static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
388999d4c6d3SStefan Roese int prxq, int offset)
389099d4c6d3SStefan Roese {
389199d4c6d3SStefan Roese u32 val;
389299d4c6d3SStefan Roese
389399d4c6d3SStefan Roese /* Convert offset from bytes to units of 32 bytes */
389499d4c6d3SStefan Roese offset = offset >> 5;
389599d4c6d3SStefan Roese
389699d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
389799d4c6d3SStefan Roese val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
389899d4c6d3SStefan Roese
389999d4c6d3SStefan Roese /* Offset is in */
390099d4c6d3SStefan Roese val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
390199d4c6d3SStefan Roese MVPP2_RXQ_PACKET_OFFSET_MASK);
390299d4c6d3SStefan Roese
390399d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
390499d4c6d3SStefan Roese }
390599d4c6d3SStefan Roese
390699d4c6d3SStefan Roese /* Obtain BM cookie information from descriptor */
mvpp2_bm_cookie_build(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)3907cfa414aeSThomas Petazzoni static u32 mvpp2_bm_cookie_build(struct mvpp2_port *port,
3908cfa414aeSThomas Petazzoni struct mvpp2_rx_desc *rx_desc)
390999d4c6d3SStefan Roese {
391099d4c6d3SStefan Roese int cpu = smp_processor_id();
3911cfa414aeSThomas Petazzoni int pool;
3912cfa414aeSThomas Petazzoni
3913cfa414aeSThomas Petazzoni pool = (mvpp2_rxdesc_status_get(port, rx_desc) &
3914cfa414aeSThomas Petazzoni MVPP2_RXD_BM_POOL_ID_MASK) >>
3915cfa414aeSThomas Petazzoni MVPP2_RXD_BM_POOL_ID_OFFS;
391699d4c6d3SStefan Roese
391799d4c6d3SStefan Roese return ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS) |
391899d4c6d3SStefan Roese ((cpu & 0xFF) << MVPP2_BM_COOKIE_CPU_OFFS);
391999d4c6d3SStefan Roese }
392099d4c6d3SStefan Roese
392199d4c6d3SStefan Roese /* Tx descriptors helper methods */
392299d4c6d3SStefan Roese
392399d4c6d3SStefan Roese /* Get number of Tx descriptors waiting to be transmitted by HW */
mvpp2_txq_pend_desc_num_get(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)392499d4c6d3SStefan Roese static int mvpp2_txq_pend_desc_num_get(struct mvpp2_port *port,
392599d4c6d3SStefan Roese struct mvpp2_tx_queue *txq)
392699d4c6d3SStefan Roese {
392799d4c6d3SStefan Roese u32 val;
392899d4c6d3SStefan Roese
392999d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
393099d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_PENDING_REG);
393199d4c6d3SStefan Roese
393299d4c6d3SStefan Roese return val & MVPP2_TXQ_PENDING_MASK;
393399d4c6d3SStefan Roese }
393499d4c6d3SStefan Roese
393599d4c6d3SStefan Roese /* Get pointer to next Tx descriptor to be processed (send) by HW */
393699d4c6d3SStefan Roese static struct mvpp2_tx_desc *
mvpp2_txq_next_desc_get(struct mvpp2_tx_queue * txq)393799d4c6d3SStefan Roese mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
393899d4c6d3SStefan Roese {
393999d4c6d3SStefan Roese int tx_desc = txq->next_desc_to_proc;
394099d4c6d3SStefan Roese
394199d4c6d3SStefan Roese txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
394299d4c6d3SStefan Roese return txq->descs + tx_desc;
394399d4c6d3SStefan Roese }
394499d4c6d3SStefan Roese
394599d4c6d3SStefan Roese /* Update HW with number of aggregated Tx descriptors to be sent */
mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port * port,int pending)394699d4c6d3SStefan Roese static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
394799d4c6d3SStefan Roese {
394899d4c6d3SStefan Roese /* aggregated access - relevant TXQ number is written in TX desc */
394999d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_AGGR_TXQ_UPDATE_REG, pending);
395099d4c6d3SStefan Roese }
395199d4c6d3SStefan Roese
395299d4c6d3SStefan Roese /* Get number of sent descriptors and decrement counter.
395399d4c6d3SStefan Roese * The number of sent descriptors is returned.
395499d4c6d3SStefan Roese * Per-CPU access
395599d4c6d3SStefan Roese */
mvpp2_txq_sent_desc_proc(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)395699d4c6d3SStefan Roese static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
395799d4c6d3SStefan Roese struct mvpp2_tx_queue *txq)
395899d4c6d3SStefan Roese {
395999d4c6d3SStefan Roese u32 val;
396099d4c6d3SStefan Roese
396199d4c6d3SStefan Roese /* Reading status reg resets transmitted descriptor counter */
396299d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_SENT_REG(txq->id));
396399d4c6d3SStefan Roese
396499d4c6d3SStefan Roese return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
396599d4c6d3SStefan Roese MVPP2_TRANSMITTED_COUNT_OFFSET;
396699d4c6d3SStefan Roese }
396799d4c6d3SStefan Roese
mvpp2_txq_sent_counter_clear(void * arg)396899d4c6d3SStefan Roese static void mvpp2_txq_sent_counter_clear(void *arg)
396999d4c6d3SStefan Roese {
397099d4c6d3SStefan Roese struct mvpp2_port *port = arg;
397199d4c6d3SStefan Roese int queue;
397299d4c6d3SStefan Roese
397399d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) {
397499d4c6d3SStefan Roese int id = port->txqs[queue]->id;
397599d4c6d3SStefan Roese
397699d4c6d3SStefan Roese mvpp2_read(port->priv, MVPP2_TXQ_SENT_REG(id));
397799d4c6d3SStefan Roese }
397899d4c6d3SStefan Roese }
397999d4c6d3SStefan Roese
398099d4c6d3SStefan Roese /* Set max sizes for Tx queues */
mvpp2_txp_max_tx_size_set(struct mvpp2_port * port)398199d4c6d3SStefan Roese static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
398299d4c6d3SStefan Roese {
398399d4c6d3SStefan Roese u32 val, size, mtu;
398499d4c6d3SStefan Roese int txq, tx_port_num;
398599d4c6d3SStefan Roese
398699d4c6d3SStefan Roese mtu = port->pkt_size * 8;
398799d4c6d3SStefan Roese if (mtu > MVPP2_TXP_MTU_MAX)
398899d4c6d3SStefan Roese mtu = MVPP2_TXP_MTU_MAX;
398999d4c6d3SStefan Roese
399099d4c6d3SStefan Roese /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
399199d4c6d3SStefan Roese mtu = 3 * mtu;
399299d4c6d3SStefan Roese
399399d4c6d3SStefan Roese /* Indirect access to registers */
399499d4c6d3SStefan Roese tx_port_num = mvpp2_egress_port(port);
399599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
399699d4c6d3SStefan Roese
399799d4c6d3SStefan Roese /* Set MTU */
399899d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
399999d4c6d3SStefan Roese val &= ~MVPP2_TXP_MTU_MAX;
400099d4c6d3SStefan Roese val |= mtu;
400199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
400299d4c6d3SStefan Roese
400399d4c6d3SStefan Roese /* TXP token size and all TXQs token size must be larger that MTU */
400499d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
400599d4c6d3SStefan Roese size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
400699d4c6d3SStefan Roese if (size < mtu) {
400799d4c6d3SStefan Roese size = mtu;
400899d4c6d3SStefan Roese val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
400999d4c6d3SStefan Roese val |= size;
401099d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
401199d4c6d3SStefan Roese }
401299d4c6d3SStefan Roese
401399d4c6d3SStefan Roese for (txq = 0; txq < txq_number; txq++) {
401499d4c6d3SStefan Roese val = mvpp2_read(port->priv,
401599d4c6d3SStefan Roese MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
401699d4c6d3SStefan Roese size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
401799d4c6d3SStefan Roese
401899d4c6d3SStefan Roese if (size < mtu) {
401999d4c6d3SStefan Roese size = mtu;
402099d4c6d3SStefan Roese val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
402199d4c6d3SStefan Roese val |= size;
402299d4c6d3SStefan Roese mvpp2_write(port->priv,
402399d4c6d3SStefan Roese MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
402499d4c6d3SStefan Roese val);
402599d4c6d3SStefan Roese }
402699d4c6d3SStefan Roese }
402799d4c6d3SStefan Roese }
402899d4c6d3SStefan Roese
402999d4c6d3SStefan Roese /* Free Tx queue skbuffs */
mvpp2_txq_bufs_free(struct mvpp2_port * port,struct mvpp2_tx_queue * txq,struct mvpp2_txq_pcpu * txq_pcpu,int num)403099d4c6d3SStefan Roese static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
403199d4c6d3SStefan Roese struct mvpp2_tx_queue *txq,
403299d4c6d3SStefan Roese struct mvpp2_txq_pcpu *txq_pcpu, int num)
403399d4c6d3SStefan Roese {
403499d4c6d3SStefan Roese int i;
403599d4c6d3SStefan Roese
403699d4c6d3SStefan Roese for (i = 0; i < num; i++)
403799d4c6d3SStefan Roese mvpp2_txq_inc_get(txq_pcpu);
403899d4c6d3SStefan Roese }
403999d4c6d3SStefan Roese
mvpp2_get_rx_queue(struct mvpp2_port * port,u32 cause)404099d4c6d3SStefan Roese static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
404199d4c6d3SStefan Roese u32 cause)
404299d4c6d3SStefan Roese {
404399d4c6d3SStefan Roese int queue = fls(cause) - 1;
404499d4c6d3SStefan Roese
404599d4c6d3SStefan Roese return port->rxqs[queue];
404699d4c6d3SStefan Roese }
404799d4c6d3SStefan Roese
mvpp2_get_tx_queue(struct mvpp2_port * port,u32 cause)404899d4c6d3SStefan Roese static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
404999d4c6d3SStefan Roese u32 cause)
405099d4c6d3SStefan Roese {
405199d4c6d3SStefan Roese int queue = fls(cause) - 1;
405299d4c6d3SStefan Roese
405399d4c6d3SStefan Roese return port->txqs[queue];
405499d4c6d3SStefan Roese }
405599d4c6d3SStefan Roese
405699d4c6d3SStefan Roese /* Rx/Tx queue initialization/cleanup methods */
405799d4c6d3SStefan Roese
405899d4c6d3SStefan Roese /* Allocate and initialize descriptors for aggr TXQ */
mvpp2_aggr_txq_init(struct udevice * dev,struct mvpp2_tx_queue * aggr_txq,int desc_num,int cpu,struct mvpp2 * priv)405999d4c6d3SStefan Roese static int mvpp2_aggr_txq_init(struct udevice *dev,
406099d4c6d3SStefan Roese struct mvpp2_tx_queue *aggr_txq,
406199d4c6d3SStefan Roese int desc_num, int cpu,
406299d4c6d3SStefan Roese struct mvpp2 *priv)
406399d4c6d3SStefan Roese {
406480350f55SThomas Petazzoni u32 txq_dma;
406580350f55SThomas Petazzoni
406699d4c6d3SStefan Roese /* Allocate memory for TX descriptors */
406799d4c6d3SStefan Roese aggr_txq->descs = buffer_loc.aggr_tx_descs;
40684dae32e6SThomas Petazzoni aggr_txq->descs_dma = (dma_addr_t)buffer_loc.aggr_tx_descs;
406999d4c6d3SStefan Roese if (!aggr_txq->descs)
407099d4c6d3SStefan Roese return -ENOMEM;
407199d4c6d3SStefan Roese
407299d4c6d3SStefan Roese /* Make sure descriptor address is cache line size aligned */
407399d4c6d3SStefan Roese BUG_ON(aggr_txq->descs !=
407499d4c6d3SStefan Roese PTR_ALIGN(aggr_txq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE));
407599d4c6d3SStefan Roese
407699d4c6d3SStefan Roese aggr_txq->last_desc = aggr_txq->size - 1;
407799d4c6d3SStefan Roese
407899d4c6d3SStefan Roese /* Aggr TXQ no reset WA */
407999d4c6d3SStefan Roese aggr_txq->next_desc_to_proc = mvpp2_read(priv,
408099d4c6d3SStefan Roese MVPP2_AGGR_TXQ_INDEX_REG(cpu));
408199d4c6d3SStefan Roese
408280350f55SThomas Petazzoni /* Set Tx descriptors queue starting address indirect
408380350f55SThomas Petazzoni * access
408480350f55SThomas Petazzoni */
408580350f55SThomas Petazzoni if (priv->hw_version == MVPP21)
408680350f55SThomas Petazzoni txq_dma = aggr_txq->descs_dma;
408780350f55SThomas Petazzoni else
408880350f55SThomas Petazzoni txq_dma = aggr_txq->descs_dma >>
408980350f55SThomas Petazzoni MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
409080350f55SThomas Petazzoni
409180350f55SThomas Petazzoni mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
409299d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu), desc_num);
409399d4c6d3SStefan Roese
409499d4c6d3SStefan Roese return 0;
409599d4c6d3SStefan Roese }
409699d4c6d3SStefan Roese
409799d4c6d3SStefan Roese /* Create a specified Rx queue */
mvpp2_rxq_init(struct mvpp2_port * port,struct mvpp2_rx_queue * rxq)409899d4c6d3SStefan Roese static int mvpp2_rxq_init(struct mvpp2_port *port,
409999d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq)
410099d4c6d3SStefan Roese
410199d4c6d3SStefan Roese {
410280350f55SThomas Petazzoni u32 rxq_dma;
410380350f55SThomas Petazzoni
410499d4c6d3SStefan Roese rxq->size = port->rx_ring_size;
410599d4c6d3SStefan Roese
410699d4c6d3SStefan Roese /* Allocate memory for RX descriptors */
410799d4c6d3SStefan Roese rxq->descs = buffer_loc.rx_descs;
41084dae32e6SThomas Petazzoni rxq->descs_dma = (dma_addr_t)buffer_loc.rx_descs;
410999d4c6d3SStefan Roese if (!rxq->descs)
411099d4c6d3SStefan Roese return -ENOMEM;
411199d4c6d3SStefan Roese
411299d4c6d3SStefan Roese BUG_ON(rxq->descs !=
411399d4c6d3SStefan Roese PTR_ALIGN(rxq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE));
411499d4c6d3SStefan Roese
411599d4c6d3SStefan Roese rxq->last_desc = rxq->size - 1;
411699d4c6d3SStefan Roese
411799d4c6d3SStefan Roese /* Zero occupied and non-occupied counters - direct access */
411899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
411999d4c6d3SStefan Roese
412099d4c6d3SStefan Roese /* Set Rx descriptors queue starting address - indirect access */
412199d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_NUM_REG, rxq->id);
412280350f55SThomas Petazzoni if (port->priv->hw_version == MVPP21)
412380350f55SThomas Petazzoni rxq_dma = rxq->descs_dma;
412480350f55SThomas Petazzoni else
412580350f55SThomas Petazzoni rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
412680350f55SThomas Petazzoni mvpp2_write(port->priv, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
412799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
412899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_INDEX_REG, 0);
412999d4c6d3SStefan Roese
413099d4c6d3SStefan Roese /* Set Offset */
413199d4c6d3SStefan Roese mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
413299d4c6d3SStefan Roese
413399d4c6d3SStefan Roese /* Add number of descriptors ready for receiving packets */
413499d4c6d3SStefan Roese mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
413599d4c6d3SStefan Roese
413699d4c6d3SStefan Roese return 0;
413799d4c6d3SStefan Roese }
413899d4c6d3SStefan Roese
413999d4c6d3SStefan Roese /* Push packets received by the RXQ to BM pool */
mvpp2_rxq_drop_pkts(struct mvpp2_port * port,struct mvpp2_rx_queue * rxq)414099d4c6d3SStefan Roese static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
414199d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq)
414299d4c6d3SStefan Roese {
414399d4c6d3SStefan Roese int rx_received, i;
414499d4c6d3SStefan Roese
414599d4c6d3SStefan Roese rx_received = mvpp2_rxq_received(port, rxq->id);
414699d4c6d3SStefan Roese if (!rx_received)
414799d4c6d3SStefan Roese return;
414899d4c6d3SStefan Roese
414999d4c6d3SStefan Roese for (i = 0; i < rx_received; i++) {
415099d4c6d3SStefan Roese struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
4151cfa414aeSThomas Petazzoni u32 bm = mvpp2_bm_cookie_build(port, rx_desc);
415299d4c6d3SStefan Roese
4153cfa414aeSThomas Petazzoni mvpp2_pool_refill(port, bm,
4154cfa414aeSThomas Petazzoni mvpp2_rxdesc_dma_addr_get(port, rx_desc),
4155cfa414aeSThomas Petazzoni mvpp2_rxdesc_cookie_get(port, rx_desc));
415699d4c6d3SStefan Roese }
415799d4c6d3SStefan Roese mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
415899d4c6d3SStefan Roese }
415999d4c6d3SStefan Roese
416099d4c6d3SStefan Roese /* Cleanup Rx queue */
mvpp2_rxq_deinit(struct mvpp2_port * port,struct mvpp2_rx_queue * rxq)416199d4c6d3SStefan Roese static void mvpp2_rxq_deinit(struct mvpp2_port *port,
416299d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq)
416399d4c6d3SStefan Roese {
416499d4c6d3SStefan Roese mvpp2_rxq_drop_pkts(port, rxq);
416599d4c6d3SStefan Roese
416699d4c6d3SStefan Roese rxq->descs = NULL;
416799d4c6d3SStefan Roese rxq->last_desc = 0;
416899d4c6d3SStefan Roese rxq->next_desc_to_proc = 0;
41694dae32e6SThomas Petazzoni rxq->descs_dma = 0;
417099d4c6d3SStefan Roese
417199d4c6d3SStefan Roese /* Clear Rx descriptors queue starting address and size;
417299d4c6d3SStefan Roese * free descriptor number
417399d4c6d3SStefan Roese */
417499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
417599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_NUM_REG, rxq->id);
417699d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_DESC_ADDR_REG, 0);
417799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_RXQ_DESC_SIZE_REG, 0);
417899d4c6d3SStefan Roese }
417999d4c6d3SStefan Roese
418099d4c6d3SStefan Roese /* Create and initialize a Tx queue */
mvpp2_txq_init(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)418199d4c6d3SStefan Roese static int mvpp2_txq_init(struct mvpp2_port *port,
418299d4c6d3SStefan Roese struct mvpp2_tx_queue *txq)
418399d4c6d3SStefan Roese {
418499d4c6d3SStefan Roese u32 val;
418599d4c6d3SStefan Roese int cpu, desc, desc_per_txq, tx_port_num;
418699d4c6d3SStefan Roese struct mvpp2_txq_pcpu *txq_pcpu;
418799d4c6d3SStefan Roese
418899d4c6d3SStefan Roese txq->size = port->tx_ring_size;
418999d4c6d3SStefan Roese
419099d4c6d3SStefan Roese /* Allocate memory for Tx descriptors */
419199d4c6d3SStefan Roese txq->descs = buffer_loc.tx_descs;
41924dae32e6SThomas Petazzoni txq->descs_dma = (dma_addr_t)buffer_loc.tx_descs;
419399d4c6d3SStefan Roese if (!txq->descs)
419499d4c6d3SStefan Roese return -ENOMEM;
419599d4c6d3SStefan Roese
419699d4c6d3SStefan Roese /* Make sure descriptor address is cache line size aligned */
419799d4c6d3SStefan Roese BUG_ON(txq->descs !=
419899d4c6d3SStefan Roese PTR_ALIGN(txq->descs, MVPP2_CPU_D_CACHE_LINE_SIZE));
419999d4c6d3SStefan Roese
420099d4c6d3SStefan Roese txq->last_desc = txq->size - 1;
420199d4c6d3SStefan Roese
420299d4c6d3SStefan Roese /* Set Tx descriptors queue starting address - indirect access */
420399d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
42044dae32e6SThomas Petazzoni mvpp2_write(port->priv, MVPP2_TXQ_DESC_ADDR_REG, txq->descs_dma);
420599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_DESC_SIZE_REG, txq->size &
420699d4c6d3SStefan Roese MVPP2_TXQ_DESC_SIZE_MASK);
420799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_INDEX_REG, 0);
420899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_RSVD_CLR_REG,
420999d4c6d3SStefan Roese txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
421099d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_PENDING_REG);
421199d4c6d3SStefan Roese val &= ~MVPP2_TXQ_PENDING_MASK;
421299d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_PENDING_REG, val);
421399d4c6d3SStefan Roese
421499d4c6d3SStefan Roese /* Calculate base address in prefetch buffer. We reserve 16 descriptors
421599d4c6d3SStefan Roese * for each existing TXQ.
421699d4c6d3SStefan Roese * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
421799d4c6d3SStefan Roese * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
421899d4c6d3SStefan Roese */
421999d4c6d3SStefan Roese desc_per_txq = 16;
422099d4c6d3SStefan Roese desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
422199d4c6d3SStefan Roese (txq->log_id * desc_per_txq);
422299d4c6d3SStefan Roese
422399d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG,
422499d4c6d3SStefan Roese MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
422599d4c6d3SStefan Roese MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
422699d4c6d3SStefan Roese
422799d4c6d3SStefan Roese /* WRR / EJP configuration - indirect access */
422899d4c6d3SStefan Roese tx_port_num = mvpp2_egress_port(port);
422999d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
423099d4c6d3SStefan Roese
423199d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
423299d4c6d3SStefan Roese val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
423399d4c6d3SStefan Roese val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
423499d4c6d3SStefan Roese val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
423599d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
423699d4c6d3SStefan Roese
423799d4c6d3SStefan Roese val = MVPP2_TXQ_TOKEN_SIZE_MAX;
423899d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
423999d4c6d3SStefan Roese val);
424099d4c6d3SStefan Roese
424199d4c6d3SStefan Roese for_each_present_cpu(cpu) {
424299d4c6d3SStefan Roese txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
424399d4c6d3SStefan Roese txq_pcpu->size = txq->size;
424499d4c6d3SStefan Roese }
424599d4c6d3SStefan Roese
424699d4c6d3SStefan Roese return 0;
424799d4c6d3SStefan Roese }
424899d4c6d3SStefan Roese
424999d4c6d3SStefan Roese /* Free allocated TXQ resources */
mvpp2_txq_deinit(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)425099d4c6d3SStefan Roese static void mvpp2_txq_deinit(struct mvpp2_port *port,
425199d4c6d3SStefan Roese struct mvpp2_tx_queue *txq)
425299d4c6d3SStefan Roese {
425399d4c6d3SStefan Roese txq->descs = NULL;
425499d4c6d3SStefan Roese txq->last_desc = 0;
425599d4c6d3SStefan Roese txq->next_desc_to_proc = 0;
42564dae32e6SThomas Petazzoni txq->descs_dma = 0;
425799d4c6d3SStefan Roese
425899d4c6d3SStefan Roese /* Set minimum bandwidth for disabled TXQs */
425999d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
426099d4c6d3SStefan Roese
426199d4c6d3SStefan Roese /* Set Tx descriptors queue starting address and size */
426299d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
426399d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_DESC_ADDR_REG, 0);
426499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_DESC_SIZE_REG, 0);
426599d4c6d3SStefan Roese }
426699d4c6d3SStefan Roese
426799d4c6d3SStefan Roese /* Cleanup Tx ports */
mvpp2_txq_clean(struct mvpp2_port * port,struct mvpp2_tx_queue * txq)426899d4c6d3SStefan Roese static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
426999d4c6d3SStefan Roese {
427099d4c6d3SStefan Roese struct mvpp2_txq_pcpu *txq_pcpu;
427199d4c6d3SStefan Roese int delay, pending, cpu;
427299d4c6d3SStefan Roese u32 val;
427399d4c6d3SStefan Roese
427499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
427599d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TXQ_PREF_BUF_REG);
427699d4c6d3SStefan Roese val |= MVPP2_TXQ_DRAIN_EN_MASK;
427799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val);
427899d4c6d3SStefan Roese
427999d4c6d3SStefan Roese /* The napi queue has been stopped so wait for all packets
428099d4c6d3SStefan Roese * to be transmitted.
428199d4c6d3SStefan Roese */
428299d4c6d3SStefan Roese delay = 0;
428399d4c6d3SStefan Roese do {
428499d4c6d3SStefan Roese if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
428599d4c6d3SStefan Roese netdev_warn(port->dev,
428699d4c6d3SStefan Roese "port %d: cleaning queue %d timed out\n",
428799d4c6d3SStefan Roese port->id, txq->log_id);
428899d4c6d3SStefan Roese break;
428999d4c6d3SStefan Roese }
429099d4c6d3SStefan Roese mdelay(1);
429199d4c6d3SStefan Roese delay++;
429299d4c6d3SStefan Roese
429399d4c6d3SStefan Roese pending = mvpp2_txq_pend_desc_num_get(port, txq);
429499d4c6d3SStefan Roese } while (pending);
429599d4c6d3SStefan Roese
429699d4c6d3SStefan Roese val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
429799d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_PREF_BUF_REG, val);
429899d4c6d3SStefan Roese
429999d4c6d3SStefan Roese for_each_present_cpu(cpu) {
430099d4c6d3SStefan Roese txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
430199d4c6d3SStefan Roese
430299d4c6d3SStefan Roese /* Release all packets */
430399d4c6d3SStefan Roese mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
430499d4c6d3SStefan Roese
430599d4c6d3SStefan Roese /* Reset queue */
430699d4c6d3SStefan Roese txq_pcpu->count = 0;
430799d4c6d3SStefan Roese txq_pcpu->txq_put_index = 0;
430899d4c6d3SStefan Roese txq_pcpu->txq_get_index = 0;
430999d4c6d3SStefan Roese }
431099d4c6d3SStefan Roese }
431199d4c6d3SStefan Roese
431299d4c6d3SStefan Roese /* Cleanup all Tx queues */
mvpp2_cleanup_txqs(struct mvpp2_port * port)431399d4c6d3SStefan Roese static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
431499d4c6d3SStefan Roese {
431599d4c6d3SStefan Roese struct mvpp2_tx_queue *txq;
431699d4c6d3SStefan Roese int queue;
431799d4c6d3SStefan Roese u32 val;
431899d4c6d3SStefan Roese
431999d4c6d3SStefan Roese val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
432099d4c6d3SStefan Roese
432199d4c6d3SStefan Roese /* Reset Tx ports and delete Tx queues */
432299d4c6d3SStefan Roese val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
432399d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
432499d4c6d3SStefan Roese
432599d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) {
432699d4c6d3SStefan Roese txq = port->txqs[queue];
432799d4c6d3SStefan Roese mvpp2_txq_clean(port, txq);
432899d4c6d3SStefan Roese mvpp2_txq_deinit(port, txq);
432999d4c6d3SStefan Roese }
433099d4c6d3SStefan Roese
433199d4c6d3SStefan Roese mvpp2_txq_sent_counter_clear(port);
433299d4c6d3SStefan Roese
433399d4c6d3SStefan Roese val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
433499d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
433599d4c6d3SStefan Roese }
433699d4c6d3SStefan Roese
433799d4c6d3SStefan Roese /* Cleanup all Rx queues */
mvpp2_cleanup_rxqs(struct mvpp2_port * port)433899d4c6d3SStefan Roese static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
433999d4c6d3SStefan Roese {
434099d4c6d3SStefan Roese int queue;
434199d4c6d3SStefan Roese
434299d4c6d3SStefan Roese for (queue = 0; queue < rxq_number; queue++)
434399d4c6d3SStefan Roese mvpp2_rxq_deinit(port, port->rxqs[queue]);
434499d4c6d3SStefan Roese }
434599d4c6d3SStefan Roese
434699d4c6d3SStefan Roese /* Init all Rx queues for port */
mvpp2_setup_rxqs(struct mvpp2_port * port)434799d4c6d3SStefan Roese static int mvpp2_setup_rxqs(struct mvpp2_port *port)
434899d4c6d3SStefan Roese {
434999d4c6d3SStefan Roese int queue, err;
435099d4c6d3SStefan Roese
435199d4c6d3SStefan Roese for (queue = 0; queue < rxq_number; queue++) {
435299d4c6d3SStefan Roese err = mvpp2_rxq_init(port, port->rxqs[queue]);
435399d4c6d3SStefan Roese if (err)
435499d4c6d3SStefan Roese goto err_cleanup;
435599d4c6d3SStefan Roese }
435699d4c6d3SStefan Roese return 0;
435799d4c6d3SStefan Roese
435899d4c6d3SStefan Roese err_cleanup:
435999d4c6d3SStefan Roese mvpp2_cleanup_rxqs(port);
436099d4c6d3SStefan Roese return err;
436199d4c6d3SStefan Roese }
436299d4c6d3SStefan Roese
436399d4c6d3SStefan Roese /* Init all tx queues for port */
mvpp2_setup_txqs(struct mvpp2_port * port)436499d4c6d3SStefan Roese static int mvpp2_setup_txqs(struct mvpp2_port *port)
436599d4c6d3SStefan Roese {
436699d4c6d3SStefan Roese struct mvpp2_tx_queue *txq;
436799d4c6d3SStefan Roese int queue, err;
436899d4c6d3SStefan Roese
436999d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) {
437099d4c6d3SStefan Roese txq = port->txqs[queue];
437199d4c6d3SStefan Roese err = mvpp2_txq_init(port, txq);
437299d4c6d3SStefan Roese if (err)
437399d4c6d3SStefan Roese goto err_cleanup;
437499d4c6d3SStefan Roese }
437599d4c6d3SStefan Roese
437699d4c6d3SStefan Roese mvpp2_txq_sent_counter_clear(port);
437799d4c6d3SStefan Roese return 0;
437899d4c6d3SStefan Roese
437999d4c6d3SStefan Roese err_cleanup:
438099d4c6d3SStefan Roese mvpp2_cleanup_txqs(port);
438199d4c6d3SStefan Roese return err;
438299d4c6d3SStefan Roese }
438399d4c6d3SStefan Roese
438499d4c6d3SStefan Roese /* Adjust link */
mvpp2_link_event(struct mvpp2_port * port)438599d4c6d3SStefan Roese static void mvpp2_link_event(struct mvpp2_port *port)
438699d4c6d3SStefan Roese {
438799d4c6d3SStefan Roese struct phy_device *phydev = port->phy_dev;
438899d4c6d3SStefan Roese int status_change = 0;
438999d4c6d3SStefan Roese u32 val;
439099d4c6d3SStefan Roese
439199d4c6d3SStefan Roese if (phydev->link) {
439299d4c6d3SStefan Roese if ((port->speed != phydev->speed) ||
439399d4c6d3SStefan Roese (port->duplex != phydev->duplex)) {
439499d4c6d3SStefan Roese u32 val;
439599d4c6d3SStefan Roese
439699d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
439799d4c6d3SStefan Roese val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
439899d4c6d3SStefan Roese MVPP2_GMAC_CONFIG_GMII_SPEED |
439999d4c6d3SStefan Roese MVPP2_GMAC_CONFIG_FULL_DUPLEX |
440099d4c6d3SStefan Roese MVPP2_GMAC_AN_SPEED_EN |
440199d4c6d3SStefan Roese MVPP2_GMAC_AN_DUPLEX_EN);
440299d4c6d3SStefan Roese
440399d4c6d3SStefan Roese if (phydev->duplex)
440499d4c6d3SStefan Roese val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
440599d4c6d3SStefan Roese
440699d4c6d3SStefan Roese if (phydev->speed == SPEED_1000)
440799d4c6d3SStefan Roese val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
440899d4c6d3SStefan Roese else if (phydev->speed == SPEED_100)
440999d4c6d3SStefan Roese val |= MVPP2_GMAC_CONFIG_MII_SPEED;
441099d4c6d3SStefan Roese
441199d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
441299d4c6d3SStefan Roese
441399d4c6d3SStefan Roese port->duplex = phydev->duplex;
441499d4c6d3SStefan Roese port->speed = phydev->speed;
441599d4c6d3SStefan Roese }
441699d4c6d3SStefan Roese }
441799d4c6d3SStefan Roese
441899d4c6d3SStefan Roese if (phydev->link != port->link) {
441999d4c6d3SStefan Roese if (!phydev->link) {
442099d4c6d3SStefan Roese port->duplex = -1;
442199d4c6d3SStefan Roese port->speed = 0;
442299d4c6d3SStefan Roese }
442399d4c6d3SStefan Roese
442499d4c6d3SStefan Roese port->link = phydev->link;
442599d4c6d3SStefan Roese status_change = 1;
442699d4c6d3SStefan Roese }
442799d4c6d3SStefan Roese
442899d4c6d3SStefan Roese if (status_change) {
442999d4c6d3SStefan Roese if (phydev->link) {
443099d4c6d3SStefan Roese val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
443199d4c6d3SStefan Roese val |= (MVPP2_GMAC_FORCE_LINK_PASS |
443299d4c6d3SStefan Roese MVPP2_GMAC_FORCE_LINK_DOWN);
443399d4c6d3SStefan Roese writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
443499d4c6d3SStefan Roese mvpp2_egress_enable(port);
443599d4c6d3SStefan Roese mvpp2_ingress_enable(port);
443699d4c6d3SStefan Roese } else {
443799d4c6d3SStefan Roese mvpp2_ingress_disable(port);
443899d4c6d3SStefan Roese mvpp2_egress_disable(port);
443999d4c6d3SStefan Roese }
444099d4c6d3SStefan Roese }
444199d4c6d3SStefan Roese }
444299d4c6d3SStefan Roese
444399d4c6d3SStefan Roese /* Main RX/TX processing routines */
444499d4c6d3SStefan Roese
444599d4c6d3SStefan Roese /* Display more error info */
mvpp2_rx_error(struct mvpp2_port * port,struct mvpp2_rx_desc * rx_desc)444699d4c6d3SStefan Roese static void mvpp2_rx_error(struct mvpp2_port *port,
444799d4c6d3SStefan Roese struct mvpp2_rx_desc *rx_desc)
444899d4c6d3SStefan Roese {
4449cfa414aeSThomas Petazzoni u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
4450cfa414aeSThomas Petazzoni size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
445199d4c6d3SStefan Roese
445299d4c6d3SStefan Roese switch (status & MVPP2_RXD_ERR_CODE_MASK) {
445399d4c6d3SStefan Roese case MVPP2_RXD_ERR_CRC:
4454cfa414aeSThomas Petazzoni netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
4455cfa414aeSThomas Petazzoni status, sz);
445699d4c6d3SStefan Roese break;
445799d4c6d3SStefan Roese case MVPP2_RXD_ERR_OVERRUN:
4458cfa414aeSThomas Petazzoni netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
4459cfa414aeSThomas Petazzoni status, sz);
446099d4c6d3SStefan Roese break;
446199d4c6d3SStefan Roese case MVPP2_RXD_ERR_RESOURCE:
4462cfa414aeSThomas Petazzoni netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
4463cfa414aeSThomas Petazzoni status, sz);
446499d4c6d3SStefan Roese break;
446599d4c6d3SStefan Roese }
446699d4c6d3SStefan Roese }
446799d4c6d3SStefan Roese
446899d4c6d3SStefan Roese /* Reuse skb if possible, or allocate a new skb and add it to BM pool */
mvpp2_rx_refill(struct mvpp2_port * port,struct mvpp2_bm_pool * bm_pool,u32 bm,dma_addr_t dma_addr)446999d4c6d3SStefan Roese static int mvpp2_rx_refill(struct mvpp2_port *port,
447099d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool,
44714dae32e6SThomas Petazzoni u32 bm, dma_addr_t dma_addr)
447299d4c6d3SStefan Roese {
44734dae32e6SThomas Petazzoni mvpp2_pool_refill(port, bm, dma_addr, (unsigned long)dma_addr);
447499d4c6d3SStefan Roese return 0;
447599d4c6d3SStefan Roese }
447699d4c6d3SStefan Roese
447799d4c6d3SStefan Roese /* Set hw internals when starting port */
mvpp2_start_dev(struct mvpp2_port * port)447899d4c6d3SStefan Roese static void mvpp2_start_dev(struct mvpp2_port *port)
447999d4c6d3SStefan Roese {
4480e09d0c83SStefan Chulski switch (port->phy_interface) {
4481e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_RGMII:
4482e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_RGMII_ID:
4483e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_SGMII:
448499d4c6d3SStefan Roese mvpp2_gmac_max_rx_size_set(port);
4485e09d0c83SStefan Chulski default:
4486e09d0c83SStefan Chulski break;
4487e09d0c83SStefan Chulski }
4488e09d0c83SStefan Chulski
448999d4c6d3SStefan Roese mvpp2_txp_max_tx_size_set(port);
449099d4c6d3SStefan Roese
449131aa1e38SStefan Roese if (port->priv->hw_version == MVPP21)
449299d4c6d3SStefan Roese mvpp2_port_enable(port);
449331aa1e38SStefan Roese else
449431aa1e38SStefan Roese gop_port_enable(port, 1);
449599d4c6d3SStefan Roese }
449699d4c6d3SStefan Roese
449799d4c6d3SStefan Roese /* Set hw internals when stopping port */
mvpp2_stop_dev(struct mvpp2_port * port)449899d4c6d3SStefan Roese static void mvpp2_stop_dev(struct mvpp2_port *port)
449999d4c6d3SStefan Roese {
450099d4c6d3SStefan Roese /* Stop new packets from arriving to RXQs */
450199d4c6d3SStefan Roese mvpp2_ingress_disable(port);
450299d4c6d3SStefan Roese
450399d4c6d3SStefan Roese mvpp2_egress_disable(port);
450431aa1e38SStefan Roese
450531aa1e38SStefan Roese if (port->priv->hw_version == MVPP21)
450699d4c6d3SStefan Roese mvpp2_port_disable(port);
450731aa1e38SStefan Roese else
450831aa1e38SStefan Roese gop_port_enable(port, 0);
450999d4c6d3SStefan Roese }
451099d4c6d3SStefan Roese
mvpp2_phy_connect(struct udevice * dev,struct mvpp2_port * port)451199d4c6d3SStefan Roese static int mvpp2_phy_connect(struct udevice *dev, struct mvpp2_port *port)
451299d4c6d3SStefan Roese {
451399d4c6d3SStefan Roese struct phy_device *phy_dev;
451499d4c6d3SStefan Roese
451599d4c6d3SStefan Roese if (!port->init || port->link == 0) {
451699d4c6d3SStefan Roese phy_dev = phy_connect(port->priv->bus, port->phyaddr, dev,
451799d4c6d3SStefan Roese port->phy_interface);
451899d4c6d3SStefan Roese port->phy_dev = phy_dev;
451999d4c6d3SStefan Roese if (!phy_dev) {
452099d4c6d3SStefan Roese netdev_err(port->dev, "cannot connect to phy\n");
452199d4c6d3SStefan Roese return -ENODEV;
452299d4c6d3SStefan Roese }
452399d4c6d3SStefan Roese phy_dev->supported &= PHY_GBIT_FEATURES;
452499d4c6d3SStefan Roese phy_dev->advertising = phy_dev->supported;
452599d4c6d3SStefan Roese
452699d4c6d3SStefan Roese port->phy_dev = phy_dev;
452799d4c6d3SStefan Roese port->link = 0;
452899d4c6d3SStefan Roese port->duplex = 0;
452999d4c6d3SStefan Roese port->speed = 0;
453099d4c6d3SStefan Roese
453199d4c6d3SStefan Roese phy_config(phy_dev);
453299d4c6d3SStefan Roese phy_startup(phy_dev);
453399d4c6d3SStefan Roese if (!phy_dev->link) {
453499d4c6d3SStefan Roese printf("%s: No link\n", phy_dev->dev->name);
453599d4c6d3SStefan Roese return -1;
453699d4c6d3SStefan Roese }
453799d4c6d3SStefan Roese
453899d4c6d3SStefan Roese port->init = 1;
453999d4c6d3SStefan Roese } else {
454099d4c6d3SStefan Roese mvpp2_egress_enable(port);
454199d4c6d3SStefan Roese mvpp2_ingress_enable(port);
454299d4c6d3SStefan Roese }
454399d4c6d3SStefan Roese
454499d4c6d3SStefan Roese return 0;
454599d4c6d3SStefan Roese }
454699d4c6d3SStefan Roese
mvpp2_open(struct udevice * dev,struct mvpp2_port * port)454799d4c6d3SStefan Roese static int mvpp2_open(struct udevice *dev, struct mvpp2_port *port)
454899d4c6d3SStefan Roese {
454999d4c6d3SStefan Roese unsigned char mac_bcast[ETH_ALEN] = {
455099d4c6d3SStefan Roese 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
455199d4c6d3SStefan Roese int err;
455299d4c6d3SStefan Roese
455399d4c6d3SStefan Roese err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true);
455499d4c6d3SStefan Roese if (err) {
455599d4c6d3SStefan Roese netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
455699d4c6d3SStefan Roese return err;
455799d4c6d3SStefan Roese }
455899d4c6d3SStefan Roese err = mvpp2_prs_mac_da_accept(port->priv, port->id,
455999d4c6d3SStefan Roese port->dev_addr, true);
456099d4c6d3SStefan Roese if (err) {
456199d4c6d3SStefan Roese netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n");
456299d4c6d3SStefan Roese return err;
456399d4c6d3SStefan Roese }
456499d4c6d3SStefan Roese err = mvpp2_prs_def_flow(port);
456599d4c6d3SStefan Roese if (err) {
456699d4c6d3SStefan Roese netdev_err(dev, "mvpp2_prs_def_flow failed\n");
456799d4c6d3SStefan Roese return err;
456899d4c6d3SStefan Roese }
456999d4c6d3SStefan Roese
457099d4c6d3SStefan Roese /* Allocate the Rx/Tx queues */
457199d4c6d3SStefan Roese err = mvpp2_setup_rxqs(port);
457299d4c6d3SStefan Roese if (err) {
457399d4c6d3SStefan Roese netdev_err(port->dev, "cannot allocate Rx queues\n");
457499d4c6d3SStefan Roese return err;
457599d4c6d3SStefan Roese }
457699d4c6d3SStefan Roese
457799d4c6d3SStefan Roese err = mvpp2_setup_txqs(port);
457899d4c6d3SStefan Roese if (err) {
457999d4c6d3SStefan Roese netdev_err(port->dev, "cannot allocate Tx queues\n");
458099d4c6d3SStefan Roese return err;
458199d4c6d3SStefan Roese }
458299d4c6d3SStefan Roese
4583e09d0c83SStefan Chulski if (port->phy_node) {
458499d4c6d3SStefan Roese err = mvpp2_phy_connect(dev, port);
458599d4c6d3SStefan Roese if (err < 0)
458699d4c6d3SStefan Roese return err;
458799d4c6d3SStefan Roese
458899d4c6d3SStefan Roese mvpp2_link_event(port);
4589e09d0c83SStefan Chulski } else {
4590e09d0c83SStefan Chulski mvpp2_egress_enable(port);
4591e09d0c83SStefan Chulski mvpp2_ingress_enable(port);
4592e09d0c83SStefan Chulski }
459399d4c6d3SStefan Roese
459499d4c6d3SStefan Roese mvpp2_start_dev(port);
459599d4c6d3SStefan Roese
459699d4c6d3SStefan Roese return 0;
459799d4c6d3SStefan Roese }
459899d4c6d3SStefan Roese
459999d4c6d3SStefan Roese /* No Device ops here in U-Boot */
460099d4c6d3SStefan Roese
460199d4c6d3SStefan Roese /* Driver initialization */
460299d4c6d3SStefan Roese
mvpp2_port_power_up(struct mvpp2_port * port)460399d4c6d3SStefan Roese static void mvpp2_port_power_up(struct mvpp2_port *port)
460499d4c6d3SStefan Roese {
46057c7311f1SThomas Petazzoni struct mvpp2 *priv = port->priv;
46067c7311f1SThomas Petazzoni
460731aa1e38SStefan Roese /* On PPv2.2 the GoP / interface configuration has already been done */
460831aa1e38SStefan Roese if (priv->hw_version == MVPP21)
460999d4c6d3SStefan Roese mvpp2_port_mii_set(port);
461099d4c6d3SStefan Roese mvpp2_port_periodic_xon_disable(port);
46117c7311f1SThomas Petazzoni if (priv->hw_version == MVPP21)
461299d4c6d3SStefan Roese mvpp2_port_fc_adv_enable(port);
461399d4c6d3SStefan Roese mvpp2_port_reset(port);
461499d4c6d3SStefan Roese }
461599d4c6d3SStefan Roese
461699d4c6d3SStefan Roese /* Initialize port HW */
mvpp2_port_init(struct udevice * dev,struct mvpp2_port * port)461799d4c6d3SStefan Roese static int mvpp2_port_init(struct udevice *dev, struct mvpp2_port *port)
461899d4c6d3SStefan Roese {
461999d4c6d3SStefan Roese struct mvpp2 *priv = port->priv;
462099d4c6d3SStefan Roese struct mvpp2_txq_pcpu *txq_pcpu;
462199d4c6d3SStefan Roese int queue, cpu, err;
462299d4c6d3SStefan Roese
462309b3f948SThomas Petazzoni if (port->first_rxq + rxq_number >
462409b3f948SThomas Petazzoni MVPP2_MAX_PORTS * priv->max_port_rxqs)
462599d4c6d3SStefan Roese return -EINVAL;
462699d4c6d3SStefan Roese
462799d4c6d3SStefan Roese /* Disable port */
462899d4c6d3SStefan Roese mvpp2_egress_disable(port);
462931aa1e38SStefan Roese if (priv->hw_version == MVPP21)
463099d4c6d3SStefan Roese mvpp2_port_disable(port);
463131aa1e38SStefan Roese else
463231aa1e38SStefan Roese gop_port_enable(port, 0);
463399d4c6d3SStefan Roese
463499d4c6d3SStefan Roese port->txqs = devm_kcalloc(dev, txq_number, sizeof(*port->txqs),
463599d4c6d3SStefan Roese GFP_KERNEL);
463699d4c6d3SStefan Roese if (!port->txqs)
463799d4c6d3SStefan Roese return -ENOMEM;
463899d4c6d3SStefan Roese
463999d4c6d3SStefan Roese /* Associate physical Tx queues to this port and initialize.
464099d4c6d3SStefan Roese * The mapping is predefined.
464199d4c6d3SStefan Roese */
464299d4c6d3SStefan Roese for (queue = 0; queue < txq_number; queue++) {
464399d4c6d3SStefan Roese int queue_phy_id = mvpp2_txq_phys(port->id, queue);
464499d4c6d3SStefan Roese struct mvpp2_tx_queue *txq;
464599d4c6d3SStefan Roese
464699d4c6d3SStefan Roese txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
464799d4c6d3SStefan Roese if (!txq)
464899d4c6d3SStefan Roese return -ENOMEM;
464999d4c6d3SStefan Roese
465099d4c6d3SStefan Roese txq->pcpu = devm_kzalloc(dev, sizeof(struct mvpp2_txq_pcpu),
465199d4c6d3SStefan Roese GFP_KERNEL);
465299d4c6d3SStefan Roese if (!txq->pcpu)
465399d4c6d3SStefan Roese return -ENOMEM;
465499d4c6d3SStefan Roese
465599d4c6d3SStefan Roese txq->id = queue_phy_id;
465699d4c6d3SStefan Roese txq->log_id = queue;
465799d4c6d3SStefan Roese txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
465899d4c6d3SStefan Roese for_each_present_cpu(cpu) {
465999d4c6d3SStefan Roese txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
466099d4c6d3SStefan Roese txq_pcpu->cpu = cpu;
466199d4c6d3SStefan Roese }
466299d4c6d3SStefan Roese
466399d4c6d3SStefan Roese port->txqs[queue] = txq;
466499d4c6d3SStefan Roese }
466599d4c6d3SStefan Roese
466699d4c6d3SStefan Roese port->rxqs = devm_kcalloc(dev, rxq_number, sizeof(*port->rxqs),
466799d4c6d3SStefan Roese GFP_KERNEL);
466899d4c6d3SStefan Roese if (!port->rxqs)
466999d4c6d3SStefan Roese return -ENOMEM;
467099d4c6d3SStefan Roese
467199d4c6d3SStefan Roese /* Allocate and initialize Rx queue for this port */
467299d4c6d3SStefan Roese for (queue = 0; queue < rxq_number; queue++) {
467399d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq;
467499d4c6d3SStefan Roese
467599d4c6d3SStefan Roese /* Map physical Rx queue to port's logical Rx queue */
467699d4c6d3SStefan Roese rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
467799d4c6d3SStefan Roese if (!rxq)
467899d4c6d3SStefan Roese return -ENOMEM;
467999d4c6d3SStefan Roese /* Map this Rx queue to a physical queue */
468099d4c6d3SStefan Roese rxq->id = port->first_rxq + queue;
468199d4c6d3SStefan Roese rxq->port = port->id;
468299d4c6d3SStefan Roese rxq->logic_rxq = queue;
468399d4c6d3SStefan Roese
468499d4c6d3SStefan Roese port->rxqs[queue] = rxq;
468599d4c6d3SStefan Roese }
468699d4c6d3SStefan Roese
468799d4c6d3SStefan Roese
468899d4c6d3SStefan Roese /* Create Rx descriptor rings */
468999d4c6d3SStefan Roese for (queue = 0; queue < rxq_number; queue++) {
469099d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq = port->rxqs[queue];
469199d4c6d3SStefan Roese
469299d4c6d3SStefan Roese rxq->size = port->rx_ring_size;
469399d4c6d3SStefan Roese rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
469499d4c6d3SStefan Roese rxq->time_coal = MVPP2_RX_COAL_USEC;
469599d4c6d3SStefan Roese }
469699d4c6d3SStefan Roese
469799d4c6d3SStefan Roese mvpp2_ingress_disable(port);
469899d4c6d3SStefan Roese
469999d4c6d3SStefan Roese /* Port default configuration */
470099d4c6d3SStefan Roese mvpp2_defaults_set(port);
470199d4c6d3SStefan Roese
470299d4c6d3SStefan Roese /* Port's classifier configuration */
470399d4c6d3SStefan Roese mvpp2_cls_oversize_rxq_set(port);
470499d4c6d3SStefan Roese mvpp2_cls_port_config(port);
470599d4c6d3SStefan Roese
470699d4c6d3SStefan Roese /* Provide an initial Rx packet size */
470799d4c6d3SStefan Roese port->pkt_size = MVPP2_RX_PKT_SIZE(PKTSIZE_ALIGN);
470899d4c6d3SStefan Roese
470999d4c6d3SStefan Roese /* Initialize pools for swf */
471099d4c6d3SStefan Roese err = mvpp2_swf_bm_pool_init(port);
471199d4c6d3SStefan Roese if (err)
471299d4c6d3SStefan Roese return err;
471399d4c6d3SStefan Roese
471499d4c6d3SStefan Roese return 0;
471599d4c6d3SStefan Roese }
471699d4c6d3SStefan Roese
phy_info_parse(struct udevice * dev,struct mvpp2_port * port)471766b11ccbSStefan Roese static int phy_info_parse(struct udevice *dev, struct mvpp2_port *port)
471899d4c6d3SStefan Roese {
471966b11ccbSStefan Roese int port_node = dev_of_offset(dev);
472066b11ccbSStefan Roese const char *phy_mode_str;
4721377883f1SStefan Chulski int phy_node, mdio_off, cp_node;
472299d4c6d3SStefan Roese u32 id;
4723e09d0c83SStefan Chulski u32 phyaddr = 0;
472499d4c6d3SStefan Roese int phy_mode = -1;
4725377883f1SStefan Chulski u64 mdio_addr;
472699d4c6d3SStefan Roese
472799d4c6d3SStefan Roese phy_node = fdtdec_lookup_phandle(gd->fdt_blob, port_node, "phy");
4728e09d0c83SStefan Chulski
4729e09d0c83SStefan Chulski if (phy_node > 0) {
4730e09d0c83SStefan Chulski phyaddr = fdtdec_get_int(gd->fdt_blob, phy_node, "reg", 0);
4731e09d0c83SStefan Chulski if (phyaddr < 0) {
4732e09d0c83SStefan Chulski dev_err(&pdev->dev, "could not find phy address\n");
4733e09d0c83SStefan Chulski return -1;
4734e09d0c83SStefan Chulski }
4735377883f1SStefan Chulski mdio_off = fdt_parent_offset(gd->fdt_blob, phy_node);
4736377883f1SStefan Chulski
4737377883f1SStefan Chulski /* TODO: This WA for mdio issue. U-boot 2017 don't have
4738377883f1SStefan Chulski * mdio driver and on MACHIATOBin board ports from CP1
4739377883f1SStefan Chulski * connected to mdio on CP0.
4740377883f1SStefan Chulski * WA is to get mdio address from phy handler parent
4741377883f1SStefan Chulski * base address. WA should be removed after
4742377883f1SStefan Chulski * mdio driver implementation.
4743377883f1SStefan Chulski */
4744377883f1SStefan Chulski mdio_addr = fdtdec_get_uint(gd->fdt_blob,
4745377883f1SStefan Chulski mdio_off, "reg", 0);
4746377883f1SStefan Chulski
4747377883f1SStefan Chulski cp_node = fdt_parent_offset(gd->fdt_blob, mdio_off);
4748377883f1SStefan Chulski mdio_addr |= fdt_get_base_address((void *)gd->fdt_blob,
4749377883f1SStefan Chulski cp_node);
4750377883f1SStefan Chulski
4751377883f1SStefan Chulski port->priv->mdio_base = (void *)mdio_addr;
4752377883f1SStefan Chulski
4753377883f1SStefan Chulski if (port->priv->mdio_base < 0) {
4754377883f1SStefan Chulski dev_err(&pdev->dev, "could not find mdio base address\n");
4755377883f1SStefan Chulski return -1;
4756377883f1SStefan Chulski }
4757e09d0c83SStefan Chulski } else {
4758e09d0c83SStefan Chulski phy_node = 0;
475999d4c6d3SStefan Roese }
476099d4c6d3SStefan Roese
476199d4c6d3SStefan Roese phy_mode_str = fdt_getprop(gd->fdt_blob, port_node, "phy-mode", NULL);
476299d4c6d3SStefan Roese if (phy_mode_str)
476399d4c6d3SStefan Roese phy_mode = phy_get_interface_by_name(phy_mode_str);
476499d4c6d3SStefan Roese if (phy_mode == -1) {
476599d4c6d3SStefan Roese dev_err(&pdev->dev, "incorrect phy mode\n");
476699d4c6d3SStefan Roese return -EINVAL;
476799d4c6d3SStefan Roese }
476899d4c6d3SStefan Roese
476999d4c6d3SStefan Roese id = fdtdec_get_int(gd->fdt_blob, port_node, "port-id", -1);
477099d4c6d3SStefan Roese if (id == -1) {
477199d4c6d3SStefan Roese dev_err(&pdev->dev, "missing port-id value\n");
477299d4c6d3SStefan Roese return -EINVAL;
477399d4c6d3SStefan Roese }
477499d4c6d3SStefan Roese
47754189373aSStefan Chulski #ifdef CONFIG_DM_GPIO
47764189373aSStefan Chulski gpio_request_by_name(dev, "phy-reset-gpios", 0,
47774189373aSStefan Chulski &port->phy_reset_gpio, GPIOD_IS_OUT);
47784189373aSStefan Chulski gpio_request_by_name(dev, "marvell,sfp-tx-disable-gpio", 0,
47794189373aSStefan Chulski &port->phy_tx_disable_gpio, GPIOD_IS_OUT);
47804189373aSStefan Chulski #endif
47814189373aSStefan Chulski
47829acb7da1SStefan Roese /*
47839acb7da1SStefan Roese * ToDo:
47849acb7da1SStefan Roese * Not sure if this DT property "phy-speed" will get accepted, so
47859acb7da1SStefan Roese * this might change later
47869acb7da1SStefan Roese */
47879acb7da1SStefan Roese /* Get phy-speed for SGMII 2.5Gbps vs 1Gbps setup */
47889acb7da1SStefan Roese port->phy_speed = fdtdec_get_int(gd->fdt_blob, port_node,
47899acb7da1SStefan Roese "phy-speed", 1000);
47909acb7da1SStefan Roese
479199d4c6d3SStefan Roese port->id = id;
479266b11ccbSStefan Roese if (port->priv->hw_version == MVPP21)
479309b3f948SThomas Petazzoni port->first_rxq = port->id * rxq_number;
479409b3f948SThomas Petazzoni else
479566b11ccbSStefan Roese port->first_rxq = port->id * port->priv->max_port_rxqs;
479699d4c6d3SStefan Roese port->phy_node = phy_node;
479799d4c6d3SStefan Roese port->phy_interface = phy_mode;
479899d4c6d3SStefan Roese port->phyaddr = phyaddr;
479999d4c6d3SStefan Roese
480066b11ccbSStefan Roese return 0;
480126a5278cSThomas Petazzoni }
480226a5278cSThomas Petazzoni
48034189373aSStefan Chulski #ifdef CONFIG_DM_GPIO
48044189373aSStefan Chulski /* Port GPIO initialization */
mvpp2_gpio_init(struct mvpp2_port * port)48054189373aSStefan Chulski static void mvpp2_gpio_init(struct mvpp2_port *port)
48064189373aSStefan Chulski {
48074189373aSStefan Chulski if (dm_gpio_is_valid(&port->phy_reset_gpio)) {
48084189373aSStefan Chulski dm_gpio_set_value(&port->phy_reset_gpio, 0);
48094189373aSStefan Chulski udelay(1000);
48104189373aSStefan Chulski dm_gpio_set_value(&port->phy_reset_gpio, 1);
48114189373aSStefan Chulski }
48124189373aSStefan Chulski
48134189373aSStefan Chulski if (dm_gpio_is_valid(&port->phy_tx_disable_gpio))
48144189373aSStefan Chulski dm_gpio_set_value(&port->phy_tx_disable_gpio, 0);
48154189373aSStefan Chulski }
48164189373aSStefan Chulski #endif
48174189373aSStefan Chulski
481866b11ccbSStefan Roese /* Ports initialization */
mvpp2_port_probe(struct udevice * dev,struct mvpp2_port * port,int port_node,struct mvpp2 * priv)481966b11ccbSStefan Roese static int mvpp2_port_probe(struct udevice *dev,
482066b11ccbSStefan Roese struct mvpp2_port *port,
482166b11ccbSStefan Roese int port_node,
482266b11ccbSStefan Roese struct mvpp2 *priv)
482366b11ccbSStefan Roese {
482466b11ccbSStefan Roese int err;
482599d4c6d3SStefan Roese
482699d4c6d3SStefan Roese port->tx_ring_size = MVPP2_MAX_TXD;
482799d4c6d3SStefan Roese port->rx_ring_size = MVPP2_MAX_RXD;
482899d4c6d3SStefan Roese
482999d4c6d3SStefan Roese err = mvpp2_port_init(dev, port);
483099d4c6d3SStefan Roese if (err < 0) {
483166b11ccbSStefan Roese dev_err(&pdev->dev, "failed to init port %d\n", port->id);
483299d4c6d3SStefan Roese return err;
483399d4c6d3SStefan Roese }
483499d4c6d3SStefan Roese mvpp2_port_power_up(port);
483599d4c6d3SStefan Roese
48364189373aSStefan Chulski #ifdef CONFIG_DM_GPIO
48374189373aSStefan Chulski mvpp2_gpio_init(port);
48384189373aSStefan Chulski #endif
48394189373aSStefan Chulski
484066b11ccbSStefan Roese priv->port_list[port->id] = port;
4841bb915c84SStefan Chulski priv->num_ports++;
484299d4c6d3SStefan Roese return 0;
484399d4c6d3SStefan Roese }
484499d4c6d3SStefan Roese
484599d4c6d3SStefan Roese /* Initialize decoding windows */
mvpp2_conf_mbus_windows(const struct mbus_dram_target_info * dram,struct mvpp2 * priv)484699d4c6d3SStefan Roese static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
484799d4c6d3SStefan Roese struct mvpp2 *priv)
484899d4c6d3SStefan Roese {
484999d4c6d3SStefan Roese u32 win_enable;
485099d4c6d3SStefan Roese int i;
485199d4c6d3SStefan Roese
485299d4c6d3SStefan Roese for (i = 0; i < 6; i++) {
485399d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
485499d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
485599d4c6d3SStefan Roese
485699d4c6d3SStefan Roese if (i < 4)
485799d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
485899d4c6d3SStefan Roese }
485999d4c6d3SStefan Roese
486099d4c6d3SStefan Roese win_enable = 0;
486199d4c6d3SStefan Roese
486299d4c6d3SStefan Roese for (i = 0; i < dram->num_cs; i++) {
486399d4c6d3SStefan Roese const struct mbus_dram_window *cs = dram->cs + i;
486499d4c6d3SStefan Roese
486599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_BASE(i),
486699d4c6d3SStefan Roese (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
486799d4c6d3SStefan Roese dram->mbus_dram_target_id);
486899d4c6d3SStefan Roese
486999d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_WIN_SIZE(i),
487099d4c6d3SStefan Roese (cs->size - 1) & 0xffff0000);
487199d4c6d3SStefan Roese
487299d4c6d3SStefan Roese win_enable |= (1 << i);
487399d4c6d3SStefan Roese }
487499d4c6d3SStefan Roese
487599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
487699d4c6d3SStefan Roese }
487799d4c6d3SStefan Roese
487899d4c6d3SStefan Roese /* Initialize Rx FIFO's */
mvpp2_rx_fifo_init(struct mvpp2 * priv)487999d4c6d3SStefan Roese static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
488099d4c6d3SStefan Roese {
488199d4c6d3SStefan Roese int port;
488299d4c6d3SStefan Roese
488399d4c6d3SStefan Roese for (port = 0; port < MVPP2_MAX_PORTS; port++) {
4884ff572c6dSStefan Roese if (priv->hw_version == MVPP22) {
4885ff572c6dSStefan Roese if (port == 0) {
4886ff572c6dSStefan Roese mvpp2_write(priv,
4887ff572c6dSStefan Roese MVPP2_RX_DATA_FIFO_SIZE_REG(port),
4888ff572c6dSStefan Roese MVPP22_RX_FIFO_10GB_PORT_DATA_SIZE);
4889ff572c6dSStefan Roese mvpp2_write(priv,
4890ff572c6dSStefan Roese MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
4891ff572c6dSStefan Roese MVPP22_RX_FIFO_10GB_PORT_ATTR_SIZE);
4892ff572c6dSStefan Roese } else if (port == 1) {
4893ff572c6dSStefan Roese mvpp2_write(priv,
4894ff572c6dSStefan Roese MVPP2_RX_DATA_FIFO_SIZE_REG(port),
4895ff572c6dSStefan Roese MVPP22_RX_FIFO_2_5GB_PORT_DATA_SIZE);
4896ff572c6dSStefan Roese mvpp2_write(priv,
4897ff572c6dSStefan Roese MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
4898ff572c6dSStefan Roese MVPP22_RX_FIFO_2_5GB_PORT_ATTR_SIZE);
4899ff572c6dSStefan Roese } else {
4900ff572c6dSStefan Roese mvpp2_write(priv,
4901ff572c6dSStefan Roese MVPP2_RX_DATA_FIFO_SIZE_REG(port),
4902ff572c6dSStefan Roese MVPP22_RX_FIFO_1GB_PORT_DATA_SIZE);
4903ff572c6dSStefan Roese mvpp2_write(priv,
4904ff572c6dSStefan Roese MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
4905ff572c6dSStefan Roese MVPP22_RX_FIFO_1GB_PORT_ATTR_SIZE);
4906ff572c6dSStefan Roese }
4907ff572c6dSStefan Roese } else {
490899d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
4909ff572c6dSStefan Roese MVPP21_RX_FIFO_PORT_DATA_SIZE);
491099d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
4911ff572c6dSStefan Roese MVPP21_RX_FIFO_PORT_ATTR_SIZE);
4912ff572c6dSStefan Roese }
491399d4c6d3SStefan Roese }
491499d4c6d3SStefan Roese
491599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
491699d4c6d3SStefan Roese MVPP2_RX_FIFO_PORT_MIN_PKT);
491799d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
491899d4c6d3SStefan Roese }
491999d4c6d3SStefan Roese
4920ff572c6dSStefan Roese /* Initialize Tx FIFO's */
mvpp2_tx_fifo_init(struct mvpp2 * priv)4921ff572c6dSStefan Roese static void mvpp2_tx_fifo_init(struct mvpp2 *priv)
4922ff572c6dSStefan Roese {
4923ff572c6dSStefan Roese int port, val;
4924ff572c6dSStefan Roese
4925ff572c6dSStefan Roese for (port = 0; port < MVPP2_MAX_PORTS; port++) {
4926ff572c6dSStefan Roese /* Port 0 supports 10KB TX FIFO */
4927ff572c6dSStefan Roese if (port == 0) {
4928ff572c6dSStefan Roese val = MVPP2_TX_FIFO_DATA_SIZE_10KB &
4929ff572c6dSStefan Roese MVPP22_TX_FIFO_SIZE_MASK;
4930ff572c6dSStefan Roese } else {
4931ff572c6dSStefan Roese val = MVPP2_TX_FIFO_DATA_SIZE_3KB &
4932ff572c6dSStefan Roese MVPP22_TX_FIFO_SIZE_MASK;
4933ff572c6dSStefan Roese }
4934ff572c6dSStefan Roese mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port), val);
4935ff572c6dSStefan Roese }
4936ff572c6dSStefan Roese }
4937ff572c6dSStefan Roese
mvpp2_axi_init(struct mvpp2 * priv)4938cdf77799SThomas Petazzoni static void mvpp2_axi_init(struct mvpp2 *priv)
4939cdf77799SThomas Petazzoni {
4940cdf77799SThomas Petazzoni u32 val, rdval, wrval;
4941cdf77799SThomas Petazzoni
4942cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
4943cdf77799SThomas Petazzoni
4944cdf77799SThomas Petazzoni /* AXI Bridge Configuration */
4945cdf77799SThomas Petazzoni
4946cdf77799SThomas Petazzoni rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
4947cdf77799SThomas Petazzoni << MVPP22_AXI_ATTR_CACHE_OFFS;
4948cdf77799SThomas Petazzoni rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
4949cdf77799SThomas Petazzoni << MVPP22_AXI_ATTR_DOMAIN_OFFS;
4950cdf77799SThomas Petazzoni
4951cdf77799SThomas Petazzoni wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
4952cdf77799SThomas Petazzoni << MVPP22_AXI_ATTR_CACHE_OFFS;
4953cdf77799SThomas Petazzoni wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
4954cdf77799SThomas Petazzoni << MVPP22_AXI_ATTR_DOMAIN_OFFS;
4955cdf77799SThomas Petazzoni
4956cdf77799SThomas Petazzoni /* BM */
4957cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
4958cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
4959cdf77799SThomas Petazzoni
4960cdf77799SThomas Petazzoni /* Descriptors */
4961cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
4962cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
4963cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
4964cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
4965cdf77799SThomas Petazzoni
4966cdf77799SThomas Petazzoni /* Buffer Data */
4967cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
4968cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
4969cdf77799SThomas Petazzoni
4970cdf77799SThomas Petazzoni val = MVPP22_AXI_CODE_CACHE_NON_CACHE
4971cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_CACHE_OFFS;
4972cdf77799SThomas Petazzoni val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
4973cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_DOMAIN_OFFS;
4974cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
4975cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
4976cdf77799SThomas Petazzoni
4977cdf77799SThomas Petazzoni val = MVPP22_AXI_CODE_CACHE_RD_CACHE
4978cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_CACHE_OFFS;
4979cdf77799SThomas Petazzoni val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
4980cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_DOMAIN_OFFS;
4981cdf77799SThomas Petazzoni
4982cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
4983cdf77799SThomas Petazzoni
4984cdf77799SThomas Petazzoni val = MVPP22_AXI_CODE_CACHE_WR_CACHE
4985cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_CACHE_OFFS;
4986cdf77799SThomas Petazzoni val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
4987cdf77799SThomas Petazzoni << MVPP22_AXI_CODE_DOMAIN_OFFS;
4988cdf77799SThomas Petazzoni
4989cdf77799SThomas Petazzoni mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
4990cdf77799SThomas Petazzoni }
4991cdf77799SThomas Petazzoni
499299d4c6d3SStefan Roese /* Initialize network controller common part HW */
mvpp2_init(struct udevice * dev,struct mvpp2 * priv)499399d4c6d3SStefan Roese static int mvpp2_init(struct udevice *dev, struct mvpp2 *priv)
499499d4c6d3SStefan Roese {
499599d4c6d3SStefan Roese const struct mbus_dram_target_info *dram_target_info;
499699d4c6d3SStefan Roese int err, i;
499799d4c6d3SStefan Roese u32 val;
499899d4c6d3SStefan Roese
499999d4c6d3SStefan Roese /* Checks for hardware constraints (U-Boot uses only one rxq) */
500009b3f948SThomas Petazzoni if ((rxq_number > priv->max_port_rxqs) ||
500109b3f948SThomas Petazzoni (txq_number > MVPP2_MAX_TXQ)) {
500299d4c6d3SStefan Roese dev_err(&pdev->dev, "invalid queue size parameter\n");
500399d4c6d3SStefan Roese return -EINVAL;
500499d4c6d3SStefan Roese }
500599d4c6d3SStefan Roese
5006d4b0e008SStefan Chulski if (priv->hw_version == MVPP22)
5007d4b0e008SStefan Chulski mvpp2_axi_init(priv);
5008d4b0e008SStefan Chulski else {
500999d4c6d3SStefan Roese /* MBUS windows configuration */
501099d4c6d3SStefan Roese dram_target_info = mvebu_mbus_dram_info();
501199d4c6d3SStefan Roese if (dram_target_info)
501299d4c6d3SStefan Roese mvpp2_conf_mbus_windows(dram_target_info, priv);
5013d4b0e008SStefan Chulski }
5014cdf77799SThomas Petazzoni
50157c7311f1SThomas Petazzoni if (priv->hw_version == MVPP21) {
50163e3cbb49SStefan Roese /* Disable HW PHY polling */
501799d4c6d3SStefan Roese val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
501899d4c6d3SStefan Roese val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
501999d4c6d3SStefan Roese writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
50207c7311f1SThomas Petazzoni } else {
50213e3cbb49SStefan Roese /* Enable HW PHY polling */
50227c7311f1SThomas Petazzoni val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
50233e3cbb49SStefan Roese val |= MVPP22_SMI_POLLING_EN;
50247c7311f1SThomas Petazzoni writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
50257c7311f1SThomas Petazzoni }
502699d4c6d3SStefan Roese
502799d4c6d3SStefan Roese /* Allocate and initialize aggregated TXQs */
502899d4c6d3SStefan Roese priv->aggr_txqs = devm_kcalloc(dev, num_present_cpus(),
502999d4c6d3SStefan Roese sizeof(struct mvpp2_tx_queue),
503099d4c6d3SStefan Roese GFP_KERNEL);
503199d4c6d3SStefan Roese if (!priv->aggr_txqs)
503299d4c6d3SStefan Roese return -ENOMEM;
503399d4c6d3SStefan Roese
503499d4c6d3SStefan Roese for_each_present_cpu(i) {
503599d4c6d3SStefan Roese priv->aggr_txqs[i].id = i;
503699d4c6d3SStefan Roese priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
503799d4c6d3SStefan Roese err = mvpp2_aggr_txq_init(dev, &priv->aggr_txqs[i],
503899d4c6d3SStefan Roese MVPP2_AGGR_TXQ_SIZE, i, priv);
503999d4c6d3SStefan Roese if (err < 0)
504099d4c6d3SStefan Roese return err;
504199d4c6d3SStefan Roese }
504299d4c6d3SStefan Roese
504399d4c6d3SStefan Roese /* Rx Fifo Init */
504499d4c6d3SStefan Roese mvpp2_rx_fifo_init(priv);
504599d4c6d3SStefan Roese
5046ff572c6dSStefan Roese /* Tx Fifo Init */
5047ff572c6dSStefan Roese if (priv->hw_version == MVPP22)
5048ff572c6dSStefan Roese mvpp2_tx_fifo_init(priv);
5049ff572c6dSStefan Roese
50507c7311f1SThomas Petazzoni if (priv->hw_version == MVPP21)
505199d4c6d3SStefan Roese writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
505299d4c6d3SStefan Roese priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
505399d4c6d3SStefan Roese
505499d4c6d3SStefan Roese /* Allow cache snoop when transmiting packets */
505599d4c6d3SStefan Roese mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
505699d4c6d3SStefan Roese
505799d4c6d3SStefan Roese /* Buffer Manager initialization */
505899d4c6d3SStefan Roese err = mvpp2_bm_init(dev, priv);
505999d4c6d3SStefan Roese if (err < 0)
506099d4c6d3SStefan Roese return err;
506199d4c6d3SStefan Roese
506299d4c6d3SStefan Roese /* Parser default initialization */
506399d4c6d3SStefan Roese err = mvpp2_prs_default_init(dev, priv);
506499d4c6d3SStefan Roese if (err < 0)
506599d4c6d3SStefan Roese return err;
506699d4c6d3SStefan Roese
506799d4c6d3SStefan Roese /* Classifier default initialization */
506899d4c6d3SStefan Roese mvpp2_cls_init(priv);
506999d4c6d3SStefan Roese
507099d4c6d3SStefan Roese return 0;
507199d4c6d3SStefan Roese }
507299d4c6d3SStefan Roese
507399d4c6d3SStefan Roese /* SMI / MDIO functions */
507499d4c6d3SStefan Roese
smi_wait_ready(struct mvpp2 * priv)507599d4c6d3SStefan Roese static int smi_wait_ready(struct mvpp2 *priv)
507699d4c6d3SStefan Roese {
507799d4c6d3SStefan Roese u32 timeout = MVPP2_SMI_TIMEOUT;
507899d4c6d3SStefan Roese u32 smi_reg;
507999d4c6d3SStefan Roese
508099d4c6d3SStefan Roese /* wait till the SMI is not busy */
508199d4c6d3SStefan Roese do {
508299d4c6d3SStefan Roese /* read smi register */
50830a61e9adSStefan Roese smi_reg = readl(priv->mdio_base);
508499d4c6d3SStefan Roese if (timeout-- == 0) {
508599d4c6d3SStefan Roese printf("Error: SMI busy timeout\n");
508699d4c6d3SStefan Roese return -EFAULT;
508799d4c6d3SStefan Roese }
508899d4c6d3SStefan Roese } while (smi_reg & MVPP2_SMI_BUSY);
508999d4c6d3SStefan Roese
509099d4c6d3SStefan Roese return 0;
509199d4c6d3SStefan Roese }
509299d4c6d3SStefan Roese
509399d4c6d3SStefan Roese /*
509499d4c6d3SStefan Roese * mpp2_mdio_read - miiphy_read callback function.
509599d4c6d3SStefan Roese *
509699d4c6d3SStefan Roese * Returns 16bit phy register value, or 0xffff on error
509799d4c6d3SStefan Roese */
mpp2_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)509899d4c6d3SStefan Roese static int mpp2_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
509999d4c6d3SStefan Roese {
510099d4c6d3SStefan Roese struct mvpp2 *priv = bus->priv;
510199d4c6d3SStefan Roese u32 smi_reg;
510299d4c6d3SStefan Roese u32 timeout;
510399d4c6d3SStefan Roese
510499d4c6d3SStefan Roese /* check parameters */
510599d4c6d3SStefan Roese if (addr > MVPP2_PHY_ADDR_MASK) {
510699d4c6d3SStefan Roese printf("Error: Invalid PHY address %d\n", addr);
510799d4c6d3SStefan Roese return -EFAULT;
510899d4c6d3SStefan Roese }
510999d4c6d3SStefan Roese
511099d4c6d3SStefan Roese if (reg > MVPP2_PHY_REG_MASK) {
511199d4c6d3SStefan Roese printf("Err: Invalid register offset %d\n", reg);
511299d4c6d3SStefan Roese return -EFAULT;
511399d4c6d3SStefan Roese }
511499d4c6d3SStefan Roese
511599d4c6d3SStefan Roese /* wait till the SMI is not busy */
511699d4c6d3SStefan Roese if (smi_wait_ready(priv) < 0)
511799d4c6d3SStefan Roese return -EFAULT;
511899d4c6d3SStefan Roese
511999d4c6d3SStefan Roese /* fill the phy address and regiser offset and read opcode */
512099d4c6d3SStefan Roese smi_reg = (addr << MVPP2_SMI_DEV_ADDR_OFFS)
512199d4c6d3SStefan Roese | (reg << MVPP2_SMI_REG_ADDR_OFFS)
512299d4c6d3SStefan Roese | MVPP2_SMI_OPCODE_READ;
512399d4c6d3SStefan Roese
512499d4c6d3SStefan Roese /* write the smi register */
51250a61e9adSStefan Roese writel(smi_reg, priv->mdio_base);
512699d4c6d3SStefan Roese
512799d4c6d3SStefan Roese /* wait till read value is ready */
512899d4c6d3SStefan Roese timeout = MVPP2_SMI_TIMEOUT;
512999d4c6d3SStefan Roese
513099d4c6d3SStefan Roese do {
513199d4c6d3SStefan Roese /* read smi register */
51320a61e9adSStefan Roese smi_reg = readl(priv->mdio_base);
513399d4c6d3SStefan Roese if (timeout-- == 0) {
513499d4c6d3SStefan Roese printf("Err: SMI read ready timeout\n");
513599d4c6d3SStefan Roese return -EFAULT;
513699d4c6d3SStefan Roese }
513799d4c6d3SStefan Roese } while (!(smi_reg & MVPP2_SMI_READ_VALID));
513899d4c6d3SStefan Roese
513999d4c6d3SStefan Roese /* Wait for the data to update in the SMI register */
514099d4c6d3SStefan Roese for (timeout = 0; timeout < MVPP2_SMI_TIMEOUT; timeout++)
514199d4c6d3SStefan Roese ;
514299d4c6d3SStefan Roese
51430a61e9adSStefan Roese return readl(priv->mdio_base) & MVPP2_SMI_DATA_MASK;
514499d4c6d3SStefan Roese }
514599d4c6d3SStefan Roese
514699d4c6d3SStefan Roese /*
514799d4c6d3SStefan Roese * mpp2_mdio_write - miiphy_write callback function.
514899d4c6d3SStefan Roese *
514999d4c6d3SStefan Roese * Returns 0 if write succeed, -EINVAL on bad parameters
515099d4c6d3SStefan Roese * -ETIME on timeout
515199d4c6d3SStefan Roese */
mpp2_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)515299d4c6d3SStefan Roese static int mpp2_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
515399d4c6d3SStefan Roese u16 value)
515499d4c6d3SStefan Roese {
515599d4c6d3SStefan Roese struct mvpp2 *priv = bus->priv;
515699d4c6d3SStefan Roese u32 smi_reg;
515799d4c6d3SStefan Roese
515899d4c6d3SStefan Roese /* check parameters */
515999d4c6d3SStefan Roese if (addr > MVPP2_PHY_ADDR_MASK) {
516099d4c6d3SStefan Roese printf("Error: Invalid PHY address %d\n", addr);
516199d4c6d3SStefan Roese return -EFAULT;
516299d4c6d3SStefan Roese }
516399d4c6d3SStefan Roese
516499d4c6d3SStefan Roese if (reg > MVPP2_PHY_REG_MASK) {
516599d4c6d3SStefan Roese printf("Err: Invalid register offset %d\n", reg);
516699d4c6d3SStefan Roese return -EFAULT;
516799d4c6d3SStefan Roese }
516899d4c6d3SStefan Roese
516999d4c6d3SStefan Roese /* wait till the SMI is not busy */
517099d4c6d3SStefan Roese if (smi_wait_ready(priv) < 0)
517199d4c6d3SStefan Roese return -EFAULT;
517299d4c6d3SStefan Roese
517399d4c6d3SStefan Roese /* fill the phy addr and reg offset and write opcode and data */
517499d4c6d3SStefan Roese smi_reg = value << MVPP2_SMI_DATA_OFFS;
517599d4c6d3SStefan Roese smi_reg |= (addr << MVPP2_SMI_DEV_ADDR_OFFS)
517699d4c6d3SStefan Roese | (reg << MVPP2_SMI_REG_ADDR_OFFS);
517799d4c6d3SStefan Roese smi_reg &= ~MVPP2_SMI_OPCODE_READ;
517899d4c6d3SStefan Roese
517999d4c6d3SStefan Roese /* write the smi register */
51800a61e9adSStefan Roese writel(smi_reg, priv->mdio_base);
518199d4c6d3SStefan Roese
518299d4c6d3SStefan Roese return 0;
518399d4c6d3SStefan Roese }
518499d4c6d3SStefan Roese
mvpp2_recv(struct udevice * dev,int flags,uchar ** packetp)518599d4c6d3SStefan Roese static int mvpp2_recv(struct udevice *dev, int flags, uchar **packetp)
518699d4c6d3SStefan Roese {
518799d4c6d3SStefan Roese struct mvpp2_port *port = dev_get_priv(dev);
518899d4c6d3SStefan Roese struct mvpp2_rx_desc *rx_desc;
518999d4c6d3SStefan Roese struct mvpp2_bm_pool *bm_pool;
51904dae32e6SThomas Petazzoni dma_addr_t dma_addr;
519199d4c6d3SStefan Roese u32 bm, rx_status;
519299d4c6d3SStefan Roese int pool, rx_bytes, err;
519399d4c6d3SStefan Roese int rx_received;
519499d4c6d3SStefan Roese struct mvpp2_rx_queue *rxq;
519599d4c6d3SStefan Roese u8 *data;
519699d4c6d3SStefan Roese
519799d4c6d3SStefan Roese /* Process RX packets */
519816f18d2aSStefan Chulski rxq = port->rxqs[0];
519999d4c6d3SStefan Roese
520099d4c6d3SStefan Roese /* Get number of received packets and clamp the to-do */
520199d4c6d3SStefan Roese rx_received = mvpp2_rxq_received(port, rxq->id);
520299d4c6d3SStefan Roese
520399d4c6d3SStefan Roese /* Return if no packets are received */
520499d4c6d3SStefan Roese if (!rx_received)
520599d4c6d3SStefan Roese return 0;
520699d4c6d3SStefan Roese
520799d4c6d3SStefan Roese rx_desc = mvpp2_rxq_next_desc_get(rxq);
5208cfa414aeSThomas Petazzoni rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
5209cfa414aeSThomas Petazzoni rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
5210cfa414aeSThomas Petazzoni rx_bytes -= MVPP2_MH_SIZE;
5211cfa414aeSThomas Petazzoni dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
521299d4c6d3SStefan Roese
5213cfa414aeSThomas Petazzoni bm = mvpp2_bm_cookie_build(port, rx_desc);
521499d4c6d3SStefan Roese pool = mvpp2_bm_cookie_pool_get(bm);
521599d4c6d3SStefan Roese bm_pool = &port->priv->bm_pools[pool];
521699d4c6d3SStefan Roese
521799d4c6d3SStefan Roese /* In case of an error, release the requested buffer pointer
521899d4c6d3SStefan Roese * to the Buffer Manager. This request process is controlled
521999d4c6d3SStefan Roese * by the hardware, and the information about the buffer is
522099d4c6d3SStefan Roese * comprised by the RX descriptor.
522199d4c6d3SStefan Roese */
522299d4c6d3SStefan Roese if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
522399d4c6d3SStefan Roese mvpp2_rx_error(port, rx_desc);
522499d4c6d3SStefan Roese /* Return the buffer to the pool */
5225cfa414aeSThomas Petazzoni mvpp2_pool_refill(port, bm, dma_addr, dma_addr);
522699d4c6d3SStefan Roese return 0;
522799d4c6d3SStefan Roese }
522899d4c6d3SStefan Roese
52294dae32e6SThomas Petazzoni err = mvpp2_rx_refill(port, bm_pool, bm, dma_addr);
523099d4c6d3SStefan Roese if (err) {
523199d4c6d3SStefan Roese netdev_err(port->dev, "failed to refill BM pools\n");
523299d4c6d3SStefan Roese return 0;
523399d4c6d3SStefan Roese }
523499d4c6d3SStefan Roese
523599d4c6d3SStefan Roese /* Update Rx queue management counters */
523699d4c6d3SStefan Roese mb();
523799d4c6d3SStefan Roese mvpp2_rxq_status_update(port, rxq->id, 1, 1);
523899d4c6d3SStefan Roese
523999d4c6d3SStefan Roese /* give packet to stack - skip on first n bytes */
52404dae32e6SThomas Petazzoni data = (u8 *)dma_addr + 2 + 32;
524199d4c6d3SStefan Roese
524299d4c6d3SStefan Roese if (rx_bytes <= 0)
524399d4c6d3SStefan Roese return 0;
524499d4c6d3SStefan Roese
524599d4c6d3SStefan Roese /*
524699d4c6d3SStefan Roese * No cache invalidation needed here, since the rx_buffer's are
524799d4c6d3SStefan Roese * located in a uncached memory region
524899d4c6d3SStefan Roese */
524999d4c6d3SStefan Roese *packetp = data;
525099d4c6d3SStefan Roese
525199d4c6d3SStefan Roese return rx_bytes;
525299d4c6d3SStefan Roese }
525399d4c6d3SStefan Roese
mvpp2_send(struct udevice * dev,void * packet,int length)525499d4c6d3SStefan Roese static int mvpp2_send(struct udevice *dev, void *packet, int length)
525599d4c6d3SStefan Roese {
525699d4c6d3SStefan Roese struct mvpp2_port *port = dev_get_priv(dev);
525799d4c6d3SStefan Roese struct mvpp2_tx_queue *txq, *aggr_txq;
525899d4c6d3SStefan Roese struct mvpp2_tx_desc *tx_desc;
525999d4c6d3SStefan Roese int tx_done;
526099d4c6d3SStefan Roese int timeout;
526199d4c6d3SStefan Roese
526299d4c6d3SStefan Roese txq = port->txqs[0];
526399d4c6d3SStefan Roese aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
526499d4c6d3SStefan Roese
526599d4c6d3SStefan Roese /* Get a descriptor for the first part of the packet */
526699d4c6d3SStefan Roese tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
5267cfa414aeSThomas Petazzoni mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
5268cfa414aeSThomas Petazzoni mvpp2_txdesc_size_set(port, tx_desc, length);
5269cfa414aeSThomas Petazzoni mvpp2_txdesc_offset_set(port, tx_desc,
5270cfa414aeSThomas Petazzoni (dma_addr_t)packet & MVPP2_TX_DESC_ALIGN);
5271cfa414aeSThomas Petazzoni mvpp2_txdesc_dma_addr_set(port, tx_desc,
5272cfa414aeSThomas Petazzoni (dma_addr_t)packet & ~MVPP2_TX_DESC_ALIGN);
527399d4c6d3SStefan Roese /* First and Last descriptor */
5274cfa414aeSThomas Petazzoni mvpp2_txdesc_cmd_set(port, tx_desc,
5275cfa414aeSThomas Petazzoni MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE
5276cfa414aeSThomas Petazzoni | MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC);
527799d4c6d3SStefan Roese
527899d4c6d3SStefan Roese /* Flush tx data */
5279f811e04aSStefan Roese flush_dcache_range((unsigned long)packet,
5280f811e04aSStefan Roese (unsigned long)packet + ALIGN(length, PKTALIGN));
528199d4c6d3SStefan Roese
528299d4c6d3SStefan Roese /* Enable transmit */
528399d4c6d3SStefan Roese mb();
528499d4c6d3SStefan Roese mvpp2_aggr_txq_pend_desc_add(port, 1);
528599d4c6d3SStefan Roese
528699d4c6d3SStefan Roese mvpp2_write(port->priv, MVPP2_TXQ_NUM_REG, txq->id);
528799d4c6d3SStefan Roese
528899d4c6d3SStefan Roese timeout = 0;
528999d4c6d3SStefan Roese do {
529099d4c6d3SStefan Roese if (timeout++ > 10000) {
529199d4c6d3SStefan Roese printf("timeout: packet not sent from aggregated to phys TXQ\n");
529299d4c6d3SStefan Roese return 0;
529399d4c6d3SStefan Roese }
529499d4c6d3SStefan Roese tx_done = mvpp2_txq_pend_desc_num_get(port, txq);
529599d4c6d3SStefan Roese } while (tx_done);
529699d4c6d3SStefan Roese
529799d4c6d3SStefan Roese timeout = 0;
529899d4c6d3SStefan Roese do {
529999d4c6d3SStefan Roese if (timeout++ > 10000) {
530099d4c6d3SStefan Roese printf("timeout: packet not sent\n");
530199d4c6d3SStefan Roese return 0;
530299d4c6d3SStefan Roese }
530399d4c6d3SStefan Roese tx_done = mvpp2_txq_sent_desc_proc(port, txq);
530499d4c6d3SStefan Roese } while (!tx_done);
530599d4c6d3SStefan Roese
530699d4c6d3SStefan Roese return 0;
530799d4c6d3SStefan Roese }
530899d4c6d3SStefan Roese
mvpp2_start(struct udevice * dev)530999d4c6d3SStefan Roese static int mvpp2_start(struct udevice *dev)
531099d4c6d3SStefan Roese {
531199d4c6d3SStefan Roese struct eth_pdata *pdata = dev_get_platdata(dev);
531299d4c6d3SStefan Roese struct mvpp2_port *port = dev_get_priv(dev);
531399d4c6d3SStefan Roese
531499d4c6d3SStefan Roese /* Load current MAC address */
531599d4c6d3SStefan Roese memcpy(port->dev_addr, pdata->enetaddr, ETH_ALEN);
531699d4c6d3SStefan Roese
531799d4c6d3SStefan Roese /* Reconfigure parser accept the original MAC address */
531899d4c6d3SStefan Roese mvpp2_prs_update_mac_da(port, port->dev_addr);
531999d4c6d3SStefan Roese
5320e09d0c83SStefan Chulski switch (port->phy_interface) {
5321e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_RGMII:
5322e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_RGMII_ID:
5323e09d0c83SStefan Chulski case PHY_INTERFACE_MODE_SGMII:
532499d4c6d3SStefan Roese mvpp2_port_power_up(port);
5325e09d0c83SStefan Chulski default:
5326e09d0c83SStefan Chulski break;
5327e09d0c83SStefan Chulski }
532899d4c6d3SStefan Roese
532999d4c6d3SStefan Roese mvpp2_open(dev, port);
533099d4c6d3SStefan Roese
533199d4c6d3SStefan Roese return 0;
533299d4c6d3SStefan Roese }
533399d4c6d3SStefan Roese
mvpp2_stop(struct udevice * dev)533499d4c6d3SStefan Roese static void mvpp2_stop(struct udevice *dev)
533599d4c6d3SStefan Roese {
533699d4c6d3SStefan Roese struct mvpp2_port *port = dev_get_priv(dev);
533799d4c6d3SStefan Roese
533899d4c6d3SStefan Roese mvpp2_stop_dev(port);
533999d4c6d3SStefan Roese mvpp2_cleanup_rxqs(port);
534099d4c6d3SStefan Roese mvpp2_cleanup_txqs(port);
534199d4c6d3SStefan Roese }
534299d4c6d3SStefan Roese
mvpp22_smi_phy_addr_cfg(struct mvpp2_port * port)5343fb640729SStefan Roese static int mvpp22_smi_phy_addr_cfg(struct mvpp2_port *port)
5344fb640729SStefan Roese {
5345fb640729SStefan Roese writel(port->phyaddr, port->priv->iface_base +
5346fb640729SStefan Roese MVPP22_SMI_PHY_ADDR_REG(port->gop_id));
5347fb640729SStefan Roese
5348fb640729SStefan Roese return 0;
5349fb640729SStefan Roese }
5350fb640729SStefan Roese
mvpp2_base_probe(struct udevice * dev)535199d4c6d3SStefan Roese static int mvpp2_base_probe(struct udevice *dev)
535299d4c6d3SStefan Roese {
535399d4c6d3SStefan Roese struct mvpp2 *priv = dev_get_priv(dev);
535499d4c6d3SStefan Roese struct mii_dev *bus;
535599d4c6d3SStefan Roese void *bd_space;
535699d4c6d3SStefan Roese u32 size = 0;
535799d4c6d3SStefan Roese int i;
535899d4c6d3SStefan Roese
535916a9898dSThomas Petazzoni /* Save hw-version */
536016a9898dSThomas Petazzoni priv->hw_version = dev_get_driver_data(dev);
536116a9898dSThomas Petazzoni
536299d4c6d3SStefan Roese /*
536399d4c6d3SStefan Roese * U-Boot special buffer handling:
536499d4c6d3SStefan Roese *
536599d4c6d3SStefan Roese * Allocate buffer area for descs and rx_buffers. This is only
536699d4c6d3SStefan Roese * done once for all interfaces. As only one interface can
536799d4c6d3SStefan Roese * be active. Make this area DMA-safe by disabling the D-cache
536899d4c6d3SStefan Roese */
536999d4c6d3SStefan Roese
537099d4c6d3SStefan Roese /* Align buffer area for descs and rx_buffers to 1MiB */
537199d4c6d3SStefan Roese bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
5372a7c28ff1SStefan Roese mmu_set_region_dcache_behaviour((unsigned long)bd_space,
5373a7c28ff1SStefan Roese BD_SPACE, DCACHE_OFF);
537499d4c6d3SStefan Roese
537599d4c6d3SStefan Roese buffer_loc.aggr_tx_descs = (struct mvpp2_tx_desc *)bd_space;
537699d4c6d3SStefan Roese size += MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE;
537799d4c6d3SStefan Roese
5378a7c28ff1SStefan Roese buffer_loc.tx_descs =
5379a7c28ff1SStefan Roese (struct mvpp2_tx_desc *)((unsigned long)bd_space + size);
538099d4c6d3SStefan Roese size += MVPP2_MAX_TXD * MVPP2_DESC_ALIGNED_SIZE;
538199d4c6d3SStefan Roese
5382a7c28ff1SStefan Roese buffer_loc.rx_descs =
5383a7c28ff1SStefan Roese (struct mvpp2_rx_desc *)((unsigned long)bd_space + size);
538499d4c6d3SStefan Roese size += MVPP2_MAX_RXD * MVPP2_DESC_ALIGNED_SIZE;
538599d4c6d3SStefan Roese
538699d4c6d3SStefan Roese for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
5387a7c28ff1SStefan Roese buffer_loc.bm_pool[i] =
5388a7c28ff1SStefan Roese (unsigned long *)((unsigned long)bd_space + size);
5389c8feeb2bSThomas Petazzoni if (priv->hw_version == MVPP21)
5390c8feeb2bSThomas Petazzoni size += MVPP2_BM_POOL_SIZE_MAX * 2 * sizeof(u32);
5391c8feeb2bSThomas Petazzoni else
5392c8feeb2bSThomas Petazzoni size += MVPP2_BM_POOL_SIZE_MAX * 2 * sizeof(u64);
539399d4c6d3SStefan Roese }
539499d4c6d3SStefan Roese
539599d4c6d3SStefan Roese for (i = 0; i < MVPP2_BM_LONG_BUF_NUM; i++) {
5396a7c28ff1SStefan Roese buffer_loc.rx_buffer[i] =
5397a7c28ff1SStefan Roese (unsigned long *)((unsigned long)bd_space + size);
539899d4c6d3SStefan Roese size += RX_BUFFER_SIZE;
539999d4c6d3SStefan Roese }
540099d4c6d3SStefan Roese
540130edc374SStefan Roese /* Clear the complete area so that all descriptors are cleared */
540230edc374SStefan Roese memset(bd_space, 0, size);
540330edc374SStefan Roese
540499d4c6d3SStefan Roese /* Save base addresses for later use */
5405a821c4afSSimon Glass priv->base = (void *)devfdt_get_addr_index(dev, 0);
540699d4c6d3SStefan Roese if (IS_ERR(priv->base))
540799d4c6d3SStefan Roese return PTR_ERR(priv->base);
540899d4c6d3SStefan Roese
540926a5278cSThomas Petazzoni if (priv->hw_version == MVPP21) {
5410a821c4afSSimon Glass priv->lms_base = (void *)devfdt_get_addr_index(dev, 1);
541199d4c6d3SStefan Roese if (IS_ERR(priv->lms_base))
541299d4c6d3SStefan Roese return PTR_ERR(priv->lms_base);
54130a61e9adSStefan Roese
54140a61e9adSStefan Roese priv->mdio_base = priv->lms_base + MVPP21_SMI;
541526a5278cSThomas Petazzoni } else {
5416a821c4afSSimon Glass priv->iface_base = (void *)devfdt_get_addr_index(dev, 1);
541726a5278cSThomas Petazzoni if (IS_ERR(priv->iface_base))
541826a5278cSThomas Petazzoni return PTR_ERR(priv->iface_base);
54190a61e9adSStefan Roese
54200a61e9adSStefan Roese priv->mdio_base = priv->iface_base + MVPP22_SMI;
542131aa1e38SStefan Roese
542231aa1e38SStefan Roese /* Store common base addresses for all ports */
542331aa1e38SStefan Roese priv->mpcs_base = priv->iface_base + MVPP22_MPCS;
542431aa1e38SStefan Roese priv->xpcs_base = priv->iface_base + MVPP22_XPCS;
542531aa1e38SStefan Roese priv->rfu1_base = priv->iface_base + MVPP22_RFU1;
542626a5278cSThomas Petazzoni }
542799d4c6d3SStefan Roese
542809b3f948SThomas Petazzoni if (priv->hw_version == MVPP21)
542909b3f948SThomas Petazzoni priv->max_port_rxqs = 8;
543009b3f948SThomas Petazzoni else
543109b3f948SThomas Petazzoni priv->max_port_rxqs = 32;
543209b3f948SThomas Petazzoni
543399d4c6d3SStefan Roese /* Finally create and register the MDIO bus driver */
543499d4c6d3SStefan Roese bus = mdio_alloc();
543599d4c6d3SStefan Roese if (!bus) {
543699d4c6d3SStefan Roese printf("Failed to allocate MDIO bus\n");
543799d4c6d3SStefan Roese return -ENOMEM;
543899d4c6d3SStefan Roese }
543999d4c6d3SStefan Roese
544099d4c6d3SStefan Roese bus->read = mpp2_mdio_read;
544199d4c6d3SStefan Roese bus->write = mpp2_mdio_write;
544299d4c6d3SStefan Roese snprintf(bus->name, sizeof(bus->name), dev->name);
544399d4c6d3SStefan Roese bus->priv = (void *)priv;
544499d4c6d3SStefan Roese priv->bus = bus;
544599d4c6d3SStefan Roese
544699d4c6d3SStefan Roese return mdio_register(bus);
544799d4c6d3SStefan Roese }
544899d4c6d3SStefan Roese
mvpp2_probe(struct udevice * dev)54491fabbd07SStefan Roese static int mvpp2_probe(struct udevice *dev)
54501fabbd07SStefan Roese {
54511fabbd07SStefan Roese struct mvpp2_port *port = dev_get_priv(dev);
54521fabbd07SStefan Roese struct mvpp2 *priv = dev_get_priv(dev->parent);
54531fabbd07SStefan Roese int err;
54541fabbd07SStefan Roese
54551fabbd07SStefan Roese /* Only call the probe function for the parent once */
5456bb915c84SStefan Chulski if (!priv->probe_done)
54571fabbd07SStefan Roese err = mvpp2_base_probe(dev->parent);
545866b11ccbSStefan Roese
545966b11ccbSStefan Roese port->priv = dev_get_priv(dev->parent);
546066b11ccbSStefan Roese
546166b11ccbSStefan Roese err = phy_info_parse(dev, port);
546266b11ccbSStefan Roese if (err)
546366b11ccbSStefan Roese return err;
546466b11ccbSStefan Roese
546566b11ccbSStefan Roese /*
546666b11ccbSStefan Roese * We need the port specific io base addresses at this stage, since
546766b11ccbSStefan Roese * gop_port_init() accesses these registers
546866b11ccbSStefan Roese */
546966b11ccbSStefan Roese if (priv->hw_version == MVPP21) {
547066b11ccbSStefan Roese int priv_common_regs_num = 2;
547166b11ccbSStefan Roese
5472a821c4afSSimon Glass port->base = (void __iomem *)devfdt_get_addr_index(
547366b11ccbSStefan Roese dev->parent, priv_common_regs_num + port->id);
547466b11ccbSStefan Roese if (IS_ERR(port->base))
547566b11ccbSStefan Roese return PTR_ERR(port->base);
547666b11ccbSStefan Roese } else {
547766b11ccbSStefan Roese port->gop_id = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
547866b11ccbSStefan Roese "gop-port-id", -1);
547966b11ccbSStefan Roese if (port->id == -1) {
548066b11ccbSStefan Roese dev_err(&pdev->dev, "missing gop-port-id value\n");
548166b11ccbSStefan Roese return -EINVAL;
548266b11ccbSStefan Roese }
548366b11ccbSStefan Roese
548466b11ccbSStefan Roese port->base = priv->iface_base + MVPP22_PORT_BASE +
548566b11ccbSStefan Roese port->gop_id * MVPP22_PORT_OFFSET;
548631aa1e38SStefan Roese
5487fb640729SStefan Roese /* Set phy address of the port */
5488e09d0c83SStefan Chulski if(port->phy_node)
5489fb640729SStefan Roese mvpp22_smi_phy_addr_cfg(port);
5490fb640729SStefan Roese
549131aa1e38SStefan Roese /* GoP Init */
549231aa1e38SStefan Roese gop_port_init(port);
549366b11ccbSStefan Roese }
549466b11ccbSStefan Roese
5495bb915c84SStefan Chulski if (!priv->probe_done) {
54961fabbd07SStefan Roese /* Initialize network controller */
54971fabbd07SStefan Roese err = mvpp2_init(dev, priv);
54981fabbd07SStefan Roese if (err < 0) {
54991fabbd07SStefan Roese dev_err(&pdev->dev, "failed to initialize controller\n");
55001fabbd07SStefan Roese return err;
55011fabbd07SStefan Roese }
5502bb915c84SStefan Chulski priv->num_ports = 0;
5503bb915c84SStefan Chulski priv->probe_done = 1;
5504bb915c84SStefan Chulski }
55051fabbd07SStefan Roese
550631aa1e38SStefan Roese err = mvpp2_port_probe(dev, port, dev_of_offset(dev), priv);
550731aa1e38SStefan Roese if (err)
550831aa1e38SStefan Roese return err;
550931aa1e38SStefan Roese
551031aa1e38SStefan Roese if (priv->hw_version == MVPP22) {
551131aa1e38SStefan Roese priv->netc_config |= mvpp2_netc_cfg_create(port->gop_id,
551231aa1e38SStefan Roese port->phy_interface);
551331aa1e38SStefan Roese
551431aa1e38SStefan Roese /* Netcomplex configurations for all ports */
551531aa1e38SStefan Roese gop_netc_init(priv, MV_NETC_FIRST_PHASE);
551631aa1e38SStefan Roese gop_netc_init(priv, MV_NETC_SECOND_PHASE);
551731aa1e38SStefan Roese }
551831aa1e38SStefan Roese
551931aa1e38SStefan Roese return 0;
55201fabbd07SStefan Roese }
55211fabbd07SStefan Roese
55222f720f19SStefan Roese /*
55232f720f19SStefan Roese * Empty BM pool and stop its activity before the OS is started
55242f720f19SStefan Roese */
mvpp2_remove(struct udevice * dev)55252f720f19SStefan Roese static int mvpp2_remove(struct udevice *dev)
55262f720f19SStefan Roese {
55272f720f19SStefan Roese struct mvpp2_port *port = dev_get_priv(dev);
55282f720f19SStefan Roese struct mvpp2 *priv = port->priv;
55292f720f19SStefan Roese int i;
55302f720f19SStefan Roese
5531bb915c84SStefan Chulski priv->num_ports--;
5532bb915c84SStefan Chulski
5533bb915c84SStefan Chulski if (priv->num_ports)
5534bb915c84SStefan Chulski return 0;
5535bb915c84SStefan Chulski
55362f720f19SStefan Roese for (i = 0; i < MVPP2_BM_POOLS_NUM; i++)
55372f720f19SStefan Roese mvpp2_bm_pool_destroy(dev, priv, &priv->bm_pools[i]);
55382f720f19SStefan Roese
55392f720f19SStefan Roese return 0;
55402f720f19SStefan Roese }
55412f720f19SStefan Roese
55421fabbd07SStefan Roese static const struct eth_ops mvpp2_ops = {
55431fabbd07SStefan Roese .start = mvpp2_start,
55441fabbd07SStefan Roese .send = mvpp2_send,
55451fabbd07SStefan Roese .recv = mvpp2_recv,
55461fabbd07SStefan Roese .stop = mvpp2_stop,
55471fabbd07SStefan Roese };
55481fabbd07SStefan Roese
55491fabbd07SStefan Roese static struct driver mvpp2_driver = {
55501fabbd07SStefan Roese .name = "mvpp2",
55511fabbd07SStefan Roese .id = UCLASS_ETH,
55521fabbd07SStefan Roese .probe = mvpp2_probe,
55532f720f19SStefan Roese .remove = mvpp2_remove,
55541fabbd07SStefan Roese .ops = &mvpp2_ops,
55551fabbd07SStefan Roese .priv_auto_alloc_size = sizeof(struct mvpp2_port),
55561fabbd07SStefan Roese .platdata_auto_alloc_size = sizeof(struct eth_pdata),
55572f720f19SStefan Roese .flags = DM_FLAG_ACTIVE_DMA,
55581fabbd07SStefan Roese };
55591fabbd07SStefan Roese
55601fabbd07SStefan Roese /*
55611fabbd07SStefan Roese * Use a MISC device to bind the n instances (child nodes) of the
55621fabbd07SStefan Roese * network base controller in UCLASS_ETH.
55631fabbd07SStefan Roese */
mvpp2_base_bind(struct udevice * parent)556499d4c6d3SStefan Roese static int mvpp2_base_bind(struct udevice *parent)
556599d4c6d3SStefan Roese {
556699d4c6d3SStefan Roese const void *blob = gd->fdt_blob;
5567e160f7d4SSimon Glass int node = dev_of_offset(parent);
556899d4c6d3SStefan Roese struct uclass_driver *drv;
556999d4c6d3SStefan Roese struct udevice *dev;
557099d4c6d3SStefan Roese struct eth_pdata *plat;
557199d4c6d3SStefan Roese char *name;
557299d4c6d3SStefan Roese int subnode;
557399d4c6d3SStefan Roese u32 id;
5574c9607c93SStefan Roese int base_id_add;
557599d4c6d3SStefan Roese
557699d4c6d3SStefan Roese /* Lookup eth driver */
557799d4c6d3SStefan Roese drv = lists_uclass_lookup(UCLASS_ETH);
557899d4c6d3SStefan Roese if (!drv) {
557999d4c6d3SStefan Roese puts("Cannot find eth driver\n");
558099d4c6d3SStefan Roese return -ENOENT;
558199d4c6d3SStefan Roese }
558299d4c6d3SStefan Roese
5583c9607c93SStefan Roese base_id_add = base_id;
5584c9607c93SStefan Roese
5585df87e6b1SSimon Glass fdt_for_each_subnode(subnode, blob, node) {
5586c9607c93SStefan Roese /* Increment base_id for all subnodes, also the disabled ones */
5587c9607c93SStefan Roese base_id++;
5588c9607c93SStefan Roese
558999d4c6d3SStefan Roese /* Skip disabled ports */
559099d4c6d3SStefan Roese if (!fdtdec_get_is_enabled(blob, subnode))
559199d4c6d3SStefan Roese continue;
559299d4c6d3SStefan Roese
559399d4c6d3SStefan Roese plat = calloc(1, sizeof(*plat));
559499d4c6d3SStefan Roese if (!plat)
559599d4c6d3SStefan Roese return -ENOMEM;
559699d4c6d3SStefan Roese
559799d4c6d3SStefan Roese id = fdtdec_get_int(blob, subnode, "port-id", -1);
5598c9607c93SStefan Roese id += base_id_add;
559999d4c6d3SStefan Roese
560099d4c6d3SStefan Roese name = calloc(1, 16);
560199d4c6d3SStefan Roese sprintf(name, "mvpp2-%d", id);
560299d4c6d3SStefan Roese
560399d4c6d3SStefan Roese /* Create child device UCLASS_ETH and bind it */
560499d4c6d3SStefan Roese device_bind(parent, &mvpp2_driver, name, plat, subnode, &dev);
5605e160f7d4SSimon Glass dev_set_of_offset(dev, subnode);
560699d4c6d3SStefan Roese }
560799d4c6d3SStefan Roese
560899d4c6d3SStefan Roese return 0;
560999d4c6d3SStefan Roese }
561099d4c6d3SStefan Roese
561199d4c6d3SStefan Roese static const struct udevice_id mvpp2_ids[] = {
561216a9898dSThomas Petazzoni {
561316a9898dSThomas Petazzoni .compatible = "marvell,armada-375-pp2",
561416a9898dSThomas Petazzoni .data = MVPP21,
561516a9898dSThomas Petazzoni },
5616a83a6418SThomas Petazzoni {
5617a83a6418SThomas Petazzoni .compatible = "marvell,armada-7k-pp22",
5618a83a6418SThomas Petazzoni .data = MVPP22,
5619a83a6418SThomas Petazzoni },
562099d4c6d3SStefan Roese { }
562199d4c6d3SStefan Roese };
562299d4c6d3SStefan Roese
562399d4c6d3SStefan Roese U_BOOT_DRIVER(mvpp2_base) = {
562499d4c6d3SStefan Roese .name = "mvpp2_base",
562599d4c6d3SStefan Roese .id = UCLASS_MISC,
562699d4c6d3SStefan Roese .of_match = mvpp2_ids,
562799d4c6d3SStefan Roese .bind = mvpp2_base_bind,
562899d4c6d3SStefan Roese .priv_auto_alloc_size = sizeof(struct mvpp2),
562999d4c6d3SStefan Roese };
5630