1*9b6bcdcbSAlbert Aribaud /* 2*9b6bcdcbSAlbert Aribaud * (C) Copyright 2009 3*9b6bcdcbSAlbert Aribaud * Marvell Semiconductor <www.marvell.com> 4*9b6bcdcbSAlbert Aribaud * Written-by: Prafulla Wadaskar <prafulla@marvell.com> 5*9b6bcdcbSAlbert Aribaud * 6*9b6bcdcbSAlbert Aribaud * based on - Driver for MV64360X ethernet ports 7*9b6bcdcbSAlbert Aribaud * Copyright (C) 2002 rabeeh@galileo.co.il 8*9b6bcdcbSAlbert Aribaud * 9*9b6bcdcbSAlbert Aribaud * See file CREDITS for list of people who contributed to this 10*9b6bcdcbSAlbert Aribaud * project. 11*9b6bcdcbSAlbert Aribaud * 12*9b6bcdcbSAlbert Aribaud * This program is free software; you can redistribute it and/or 13*9b6bcdcbSAlbert Aribaud * modify it under the terms of the GNU General Public License as 14*9b6bcdcbSAlbert Aribaud * published by the Free Software Foundation; either version 2 of 15*9b6bcdcbSAlbert Aribaud * the License, or (at your option) any later version. 16*9b6bcdcbSAlbert Aribaud * 17*9b6bcdcbSAlbert Aribaud * This program is distributed in the hope that it will be useful, 18*9b6bcdcbSAlbert Aribaud * but WITHOUT ANY WARRANTY; without even the implied warranty of 19*9b6bcdcbSAlbert Aribaud * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20*9b6bcdcbSAlbert Aribaud * GNU General Public License for more details. 21*9b6bcdcbSAlbert Aribaud * 22*9b6bcdcbSAlbert Aribaud * You should have received a copy of the GNU General Public License 23*9b6bcdcbSAlbert Aribaud * along with this program; if not, write to the Free Software 24*9b6bcdcbSAlbert Aribaud * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, 25*9b6bcdcbSAlbert Aribaud * MA 02110-1301 USA 26*9b6bcdcbSAlbert Aribaud */ 27*9b6bcdcbSAlbert Aribaud 28*9b6bcdcbSAlbert Aribaud #ifndef __EGIGA_H__ 29*9b6bcdcbSAlbert Aribaud #define __EGIGA_H__ 30*9b6bcdcbSAlbert Aribaud 31*9b6bcdcbSAlbert Aribaud #define MAX_KWGBE_DEVS 2 /*controller has two ports */ 32*9b6bcdcbSAlbert Aribaud 33*9b6bcdcbSAlbert Aribaud /* PHY_BASE_ADR is board specific and can be configured */ 34*9b6bcdcbSAlbert Aribaud #if defined (CONFIG_PHY_BASE_ADR) 35*9b6bcdcbSAlbert Aribaud #define PHY_BASE_ADR CONFIG_PHY_BASE_ADR 36*9b6bcdcbSAlbert Aribaud #else 37*9b6bcdcbSAlbert Aribaud #define PHY_BASE_ADR 0x08 /* default phy base addr */ 38*9b6bcdcbSAlbert Aribaud #endif 39*9b6bcdcbSAlbert Aribaud 40*9b6bcdcbSAlbert Aribaud /* Constants */ 41*9b6bcdcbSAlbert Aribaud #define INT_CAUSE_UNMASK_ALL 0x0007ffff 42*9b6bcdcbSAlbert Aribaud #define INT_CAUSE_UNMASK_ALL_EXT 0x0011ffff 43*9b6bcdcbSAlbert Aribaud #define MRU_MASK 0xfff1ffff 44*9b6bcdcbSAlbert Aribaud #define PHYADR_MASK 0x0000001f 45*9b6bcdcbSAlbert Aribaud #define PHYREG_MASK 0x0000001f 46*9b6bcdcbSAlbert Aribaud #define QTKNBKT_DEF_VAL 0x3fffffff 47*9b6bcdcbSAlbert Aribaud #define QMTBS_DEF_VAL 0x000003ff 48*9b6bcdcbSAlbert Aribaud #define QTKNRT_DEF_VAL 0x0000fcff 49*9b6bcdcbSAlbert Aribaud #define RXUQ 0 /* Used Rx queue */ 50*9b6bcdcbSAlbert Aribaud #define TXUQ 0 /* Used Rx queue */ 51*9b6bcdcbSAlbert Aribaud 52*9b6bcdcbSAlbert Aribaud #define to_dkwgbe(_kd) container_of(_kd, struct kwgbe_device, dev) 53*9b6bcdcbSAlbert Aribaud #define KWGBEREG_WR(adr, val) writel(val, &adr) 54*9b6bcdcbSAlbert Aribaud #define KWGBEREG_RD(adr) readl(&adr) 55*9b6bcdcbSAlbert Aribaud #define KWGBEREG_BITS_RESET(adr, val) writel(readl(&adr) & ~(val), &adr) 56*9b6bcdcbSAlbert Aribaud #define KWGBEREG_BITS_SET(adr, val) writel(readl(&adr) | val, &adr) 57*9b6bcdcbSAlbert Aribaud 58*9b6bcdcbSAlbert Aribaud /* Default port configuration value */ 59*9b6bcdcbSAlbert Aribaud #define PRT_CFG_VAL ( \ 60*9b6bcdcbSAlbert Aribaud KWGBE_UCAST_MOD_NRML | \ 61*9b6bcdcbSAlbert Aribaud KWGBE_DFLT_RXQ(RXUQ) | \ 62*9b6bcdcbSAlbert Aribaud KWGBE_DFLT_RX_ARPQ(RXUQ) | \ 63*9b6bcdcbSAlbert Aribaud KWGBE_RX_BC_IF_NOT_IP_OR_ARP | \ 64*9b6bcdcbSAlbert Aribaud KWGBE_RX_BC_IF_IP | \ 65*9b6bcdcbSAlbert Aribaud KWGBE_RX_BC_IF_ARP | \ 66*9b6bcdcbSAlbert Aribaud KWGBE_CPTR_TCP_FRMS_DIS | \ 67*9b6bcdcbSAlbert Aribaud KWGBE_CPTR_UDP_FRMS_DIS | \ 68*9b6bcdcbSAlbert Aribaud KWGBE_DFLT_RX_TCPQ(RXUQ) | \ 69*9b6bcdcbSAlbert Aribaud KWGBE_DFLT_RX_UDPQ(RXUQ) | \ 70*9b6bcdcbSAlbert Aribaud KWGBE_DFLT_RX_BPDUQ(RXUQ)) 71*9b6bcdcbSAlbert Aribaud 72*9b6bcdcbSAlbert Aribaud /* Default port extend configuration value */ 73*9b6bcdcbSAlbert Aribaud #define PORT_CFG_EXTEND_VALUE \ 74*9b6bcdcbSAlbert Aribaud KWGBE_SPAN_BPDU_PACKETS_AS_NORMAL | \ 75*9b6bcdcbSAlbert Aribaud KWGBE_PARTITION_DIS | \ 76*9b6bcdcbSAlbert Aribaud KWGBE_TX_CRC_GENERATION_EN 77*9b6bcdcbSAlbert Aribaud 78*9b6bcdcbSAlbert Aribaud #define GT_KWGBE_IPG_INT_RX(value) ((value & 0x3fff) << 8) 79*9b6bcdcbSAlbert Aribaud 80*9b6bcdcbSAlbert Aribaud /* Default sdma control value */ 81*9b6bcdcbSAlbert Aribaud #define PORT_SDMA_CFG_VALUE ( \ 82*9b6bcdcbSAlbert Aribaud KWGBE_RX_BURST_SIZE_16_64BIT | \ 83*9b6bcdcbSAlbert Aribaud KWGBE_BLM_RX_NO_SWAP | \ 84*9b6bcdcbSAlbert Aribaud KWGBE_BLM_TX_NO_SWAP | \ 85*9b6bcdcbSAlbert Aribaud GT_KWGBE_IPG_INT_RX(RXUQ) | \ 86*9b6bcdcbSAlbert Aribaud KWGBE_TX_BURST_SIZE_16_64BIT) 87*9b6bcdcbSAlbert Aribaud 88*9b6bcdcbSAlbert Aribaud /* Default port serial control value */ 89*9b6bcdcbSAlbert Aribaud #define PORT_SERIAL_CONTROL_VALUE ( \ 90*9b6bcdcbSAlbert Aribaud KWGBE_FORCE_LINK_PASS | \ 91*9b6bcdcbSAlbert Aribaud KWGBE_DIS_AUTO_NEG_FOR_DUPLX | \ 92*9b6bcdcbSAlbert Aribaud KWGBE_DIS_AUTO_NEG_FOR_FLOW_CTRL | \ 93*9b6bcdcbSAlbert Aribaud KWGBE_ADV_NO_FLOW_CTRL | \ 94*9b6bcdcbSAlbert Aribaud KWGBE_FORCE_FC_MODE_NO_PAUSE_DIS_TX | \ 95*9b6bcdcbSAlbert Aribaud KWGBE_FORCE_BP_MODE_NO_JAM | \ 96*9b6bcdcbSAlbert Aribaud (1 << 9) /* Reserved bit has to be 1 */ | \ 97*9b6bcdcbSAlbert Aribaud KWGBE_DO_NOT_FORCE_LINK_FAIL | \ 98*9b6bcdcbSAlbert Aribaud KWGBE_EN_AUTO_NEG_SPEED_GMII | \ 99*9b6bcdcbSAlbert Aribaud KWGBE_DTE_ADV_0 | \ 100*9b6bcdcbSAlbert Aribaud KWGBE_MIIPHY_MAC_MODE | \ 101*9b6bcdcbSAlbert Aribaud KWGBE_AUTO_NEG_NO_CHANGE | \ 102*9b6bcdcbSAlbert Aribaud KWGBE_MAX_RX_PACKET_1552BYTE | \ 103*9b6bcdcbSAlbert Aribaud KWGBE_CLR_EXT_LOOPBACK | \ 104*9b6bcdcbSAlbert Aribaud KWGBE_SET_FULL_DUPLEX_MODE | \ 105*9b6bcdcbSAlbert Aribaud KWGBE_DIS_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX) 106*9b6bcdcbSAlbert Aribaud 107*9b6bcdcbSAlbert Aribaud /* Tx WRR confoguration macros */ 108*9b6bcdcbSAlbert Aribaud #define PORT_MAX_TRAN_UNIT 0x24 /* MTU register (default) 9KByte */ 109*9b6bcdcbSAlbert Aribaud #define PORT_MAX_TOKEN_BUCKET_SIZE 0x_FFFF /* PMTBS reg (default) */ 110*9b6bcdcbSAlbert Aribaud #define PORT_TOKEN_RATE 1023 /* PTTBRC reg (default) */ 111*9b6bcdcbSAlbert Aribaud /* MAC accepet/reject macros */ 112*9b6bcdcbSAlbert Aribaud #define ACCEPT_MAC_ADDR 0 113*9b6bcdcbSAlbert Aribaud #define REJECT_MAC_ADDR 1 114*9b6bcdcbSAlbert Aribaud /* Size of a Tx/Rx descriptor used in chain list data structure */ 115*9b6bcdcbSAlbert Aribaud #define KW_RXQ_DESC_ALIGNED_SIZE \ 116*9b6bcdcbSAlbert Aribaud (((sizeof(struct kwgbe_rxdesc) / PKTALIGN) + 1) * PKTALIGN) 117*9b6bcdcbSAlbert Aribaud /* Buffer offset from buffer pointer */ 118*9b6bcdcbSAlbert Aribaud #define RX_BUF_OFFSET 0x2 119*9b6bcdcbSAlbert Aribaud 120*9b6bcdcbSAlbert Aribaud /* Port serial status reg (PSR) */ 121*9b6bcdcbSAlbert Aribaud #define KWGBE_INTERFACE_GMII_MII 0 122*9b6bcdcbSAlbert Aribaud #define KWGBE_INTERFACE_PCM 1 123*9b6bcdcbSAlbert Aribaud #define KWGBE_LINK_IS_DOWN 0 124*9b6bcdcbSAlbert Aribaud #define KWGBE_LINK_IS_UP (1 << 1) 125*9b6bcdcbSAlbert Aribaud #define KWGBE_PORT_AT_HALF_DUPLEX 0 126*9b6bcdcbSAlbert Aribaud #define KWGBE_PORT_AT_FULL_DUPLEX (1 << 2) 127*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_FLOW_CTRL_DISD 0 128*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_FLOW_CTRL_ENBALED (1 << 3) 129*9b6bcdcbSAlbert Aribaud #define KWGBE_GMII_SPEED_100_10 0 130*9b6bcdcbSAlbert Aribaud #define KWGBE_GMII_SPEED_1000 (1 << 4) 131*9b6bcdcbSAlbert Aribaud #define KWGBE_MII_SPEED_10 0 132*9b6bcdcbSAlbert Aribaud #define KWGBE_MII_SPEED_100 (1 << 5) 133*9b6bcdcbSAlbert Aribaud #define KWGBE_NO_TX 0 134*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_IN_PROGRESS (1 << 7) 135*9b6bcdcbSAlbert Aribaud #define KWGBE_BYPASS_NO_ACTIVE 0 136*9b6bcdcbSAlbert Aribaud #define KWGBE_BYPASS_ACTIVE (1 << 8) 137*9b6bcdcbSAlbert Aribaud #define KWGBE_PORT_NOT_AT_PARTN_STT 0 138*9b6bcdcbSAlbert Aribaud #define KWGBE_PORT_AT_PARTN_STT (1 << 9) 139*9b6bcdcbSAlbert Aribaud #define KWGBE_PORT_TX_FIFO_NOT_EMPTY 0 140*9b6bcdcbSAlbert Aribaud #define KWGBE_PORT_TX_FIFO_EMPTY (1 << 10) 141*9b6bcdcbSAlbert Aribaud 142*9b6bcdcbSAlbert Aribaud /* These macros describes the Port configuration reg (Px_cR) bits */ 143*9b6bcdcbSAlbert Aribaud #define KWGBE_UCAST_MOD_NRML 0 144*9b6bcdcbSAlbert Aribaud #define KWGBE_UNICAST_PROMISCUOUS_MODE 1 145*9b6bcdcbSAlbert Aribaud #define KWGBE_DFLT_RXQ(_x) (_x << 1) 146*9b6bcdcbSAlbert Aribaud #define KWGBE_DFLT_RX_ARPQ(_x) (_x << 4) 147*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_BC_IF_NOT_IP_OR_ARP 0 148*9b6bcdcbSAlbert Aribaud #define KWGBE_REJECT_BC_IF_NOT_IP_OR_ARP (1 << 7) 149*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_BC_IF_IP 0 150*9b6bcdcbSAlbert Aribaud #define KWGBE_REJECT_BC_IF_IP (1 << 8) 151*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_BC_IF_ARP 0 152*9b6bcdcbSAlbert Aribaud #define KWGBE_REJECT_BC_IF_ARP (1 << 9) 153*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_AM_NO_UPDATE_ERR_SMRY (1 << 12) 154*9b6bcdcbSAlbert Aribaud #define KWGBE_CPTR_TCP_FRMS_DIS 0 155*9b6bcdcbSAlbert Aribaud #define KWGBE_CPTR_TCP_FRMS_EN (1 << 14) 156*9b6bcdcbSAlbert Aribaud #define KWGBE_CPTR_UDP_FRMS_DIS 0 157*9b6bcdcbSAlbert Aribaud #define KWGBE_CPTR_UDP_FRMS_EN (1 << 15) 158*9b6bcdcbSAlbert Aribaud #define KWGBE_DFLT_RX_TCPQ(_x) (_x << 16) 159*9b6bcdcbSAlbert Aribaud #define KWGBE_DFLT_RX_UDPQ(_x) (_x << 19) 160*9b6bcdcbSAlbert Aribaud #define KWGBE_DFLT_RX_BPDUQ(_x) (_x << 22) 161*9b6bcdcbSAlbert Aribaud #define KWGBE_DFLT_RX_TCP_CHKSUM_MODE (1 << 25) 162*9b6bcdcbSAlbert Aribaud 163*9b6bcdcbSAlbert Aribaud /* These macros describes the Port configuration extend reg (Px_cXR) bits*/ 164*9b6bcdcbSAlbert Aribaud #define KWGBE_CLASSIFY_EN 1 165*9b6bcdcbSAlbert Aribaud #define KWGBE_SPAN_BPDU_PACKETS_AS_NORMAL 0 166*9b6bcdcbSAlbert Aribaud #define KWGBE_SPAN_BPDU_PACKETS_TO_RX_Q7 (1 << 1) 167*9b6bcdcbSAlbert Aribaud #define KWGBE_PARTITION_DIS 0 168*9b6bcdcbSAlbert Aribaud #define KWGBE_PARTITION_EN (1 << 2) 169*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_CRC_GENERATION_EN 0 170*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_CRC_GENERATION_DIS (1 << 3) 171*9b6bcdcbSAlbert Aribaud 172*9b6bcdcbSAlbert Aribaud /* These macros describes the Port Sdma configuration reg (SDCR) bits */ 173*9b6bcdcbSAlbert Aribaud #define KWGBE_RIFB 1 174*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_BURST_SIZE_1_64BIT 0 175*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_BURST_SIZE_2_64BIT (1 << 1) 176*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_BURST_SIZE_4_64BIT (1 << 2) 177*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_BURST_SIZE_8_64BIT ((1 << 2) | (1 << 1)) 178*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_BURST_SIZE_16_64BIT (1 << 3) 179*9b6bcdcbSAlbert Aribaud #define KWGBE_BLM_RX_NO_SWAP (1 << 4) 180*9b6bcdcbSAlbert Aribaud #define KWGBE_BLM_RX_BYTE_SWAP 0 181*9b6bcdcbSAlbert Aribaud #define KWGBE_BLM_TX_NO_SWAP (1 << 5) 182*9b6bcdcbSAlbert Aribaud #define KWGBE_BLM_TX_BYTE_SWAP 0 183*9b6bcdcbSAlbert Aribaud #define KWGBE_DESCRIPTORS_BYTE_SWAP (1 << 6) 184*9b6bcdcbSAlbert Aribaud #define KWGBE_DESCRIPTORS_NO_SWAP 0 185*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_BURST_SIZE_1_64BIT 0 186*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_BURST_SIZE_2_64BIT (1 << 22) 187*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_BURST_SIZE_4_64BIT (1 << 23) 188*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_BURST_SIZE_8_64BIT ((1 << 23) | (1 << 22)) 189*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_BURST_SIZE_16_64BIT (1 << 24) 190*9b6bcdcbSAlbert Aribaud 191*9b6bcdcbSAlbert Aribaud /* These macros describes the Port serial control reg (PSCR) bits */ 192*9b6bcdcbSAlbert Aribaud #define KWGBE_SERIAL_PORT_DIS 0 193*9b6bcdcbSAlbert Aribaud #define KWGBE_SERIAL_PORT_EN 1 194*9b6bcdcbSAlbert Aribaud #define KWGBE_FORCE_LINK_PASS (1 << 1) 195*9b6bcdcbSAlbert Aribaud #define KWGBE_DO_NOT_FORCE_LINK_PASS 0 196*9b6bcdcbSAlbert Aribaud #define KWGBE_EN_AUTO_NEG_FOR_DUPLX 0 197*9b6bcdcbSAlbert Aribaud #define KWGBE_DIS_AUTO_NEG_FOR_DUPLX (1 << 2) 198*9b6bcdcbSAlbert Aribaud #define KWGBE_EN_AUTO_NEG_FOR_FLOW_CTRL 0 199*9b6bcdcbSAlbert Aribaud #define KWGBE_DIS_AUTO_NEG_FOR_FLOW_CTRL (1 << 3) 200*9b6bcdcbSAlbert Aribaud #define KWGBE_ADV_NO_FLOW_CTRL 0 201*9b6bcdcbSAlbert Aribaud #define KWGBE_ADV_SYMMETRIC_FLOW_CTRL (1 << 4) 202*9b6bcdcbSAlbert Aribaud #define KWGBE_FORCE_FC_MODE_NO_PAUSE_DIS_TX 0 203*9b6bcdcbSAlbert Aribaud #define KWGBE_FORCE_FC_MODE_TX_PAUSE_DIS (1 << 5) 204*9b6bcdcbSAlbert Aribaud #define KWGBE_FORCE_BP_MODE_NO_JAM 0 205*9b6bcdcbSAlbert Aribaud #define KWGBE_FORCE_BP_MODE_JAM_TX (1 << 7) 206*9b6bcdcbSAlbert Aribaud #define KWGBE_FORCE_BP_MODE_JAM_TX_ON_RX_ERR (1 << 8) 207*9b6bcdcbSAlbert Aribaud #define KWGBE_FORCE_LINK_FAIL 0 208*9b6bcdcbSAlbert Aribaud #define KWGBE_DO_NOT_FORCE_LINK_FAIL (1 << 10) 209*9b6bcdcbSAlbert Aribaud #define KWGBE_DIS_AUTO_NEG_SPEED_GMII (1 << 13) 210*9b6bcdcbSAlbert Aribaud #define KWGBE_EN_AUTO_NEG_SPEED_GMII 0 211*9b6bcdcbSAlbert Aribaud #define KWGBE_DTE_ADV_0 0 212*9b6bcdcbSAlbert Aribaud #define KWGBE_DTE_ADV_1 (1 << 14) 213*9b6bcdcbSAlbert Aribaud #define KWGBE_MIIPHY_MAC_MODE 0 214*9b6bcdcbSAlbert Aribaud #define KWGBE_MIIPHY_PHY_MODE (1 << 15) 215*9b6bcdcbSAlbert Aribaud #define KWGBE_AUTO_NEG_NO_CHANGE 0 216*9b6bcdcbSAlbert Aribaud #define KWGBE_RESTART_AUTO_NEG (1 << 16) 217*9b6bcdcbSAlbert Aribaud #define KWGBE_MAX_RX_PACKET_1518BYTE 0 218*9b6bcdcbSAlbert Aribaud #define KWGBE_MAX_RX_PACKET_1522BYTE (1 << 17) 219*9b6bcdcbSAlbert Aribaud #define KWGBE_MAX_RX_PACKET_1552BYTE (1 << 18) 220*9b6bcdcbSAlbert Aribaud #define KWGBE_MAX_RX_PACKET_9022BYTE ((1 << 18) | (1 << 17)) 221*9b6bcdcbSAlbert Aribaud #define KWGBE_MAX_RX_PACKET_9192BYTE (1 << 19) 222*9b6bcdcbSAlbert Aribaud #define KWGBE_MAX_RX_PACKET_9700BYTE ((1 << 19) | (1 << 17)) 223*9b6bcdcbSAlbert Aribaud #define KWGBE_SET_EXT_LOOPBACK (1 << 20) 224*9b6bcdcbSAlbert Aribaud #define KWGBE_CLR_EXT_LOOPBACK 0 225*9b6bcdcbSAlbert Aribaud #define KWGBE_SET_FULL_DUPLEX_MODE (1 << 21) 226*9b6bcdcbSAlbert Aribaud #define KWGBE_SET_HALF_DUPLEX_MODE 0 227*9b6bcdcbSAlbert Aribaud #define KWGBE_EN_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (1 << 22) 228*9b6bcdcbSAlbert Aribaud #define KWGBE_DIS_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX 0 229*9b6bcdcbSAlbert Aribaud #define KWGBE_SET_GMII_SPEED_TO_10_100 0 230*9b6bcdcbSAlbert Aribaud #define KWGBE_SET_GMII_SPEED_TO_1000 (1 << 23) 231*9b6bcdcbSAlbert Aribaud #define KWGBE_SET_MII_SPEED_TO_10 0 232*9b6bcdcbSAlbert Aribaud #define KWGBE_SET_MII_SPEED_TO_100 (1 << 24) 233*9b6bcdcbSAlbert Aribaud 234*9b6bcdcbSAlbert Aribaud /* SMI register fields */ 235*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_TIMEOUT 10000 236*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_DATA_OFFS 0 /* Data */ 237*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_DATA_MASK (0xffff << KWGBE_PHY_SMI_DATA_OFFS) 238*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_DEV_ADDR_OFFS 16 /* PHY device address */ 239*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_DEV_ADDR_MASK (PHYADR_MASK << KWGBE_PHY_SMI_DEV_ADDR_OFFS) 240*9b6bcdcbSAlbert Aribaud #define KWGBE_SMI_REG_ADDR_OFFS 21 /* PHY device reg addr */ 241*9b6bcdcbSAlbert Aribaud #define KWGBE_SMI_REG_ADDR_MASK (PHYADR_MASK << KWGBE_SMI_REG_ADDR_OFFS) 242*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_OPCODE_OFFS 26 /* Write/Read opcode */ 243*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_OPCODE_MASK (3 << KWGBE_PHY_SMI_OPCODE_OFFS) 244*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_OPCODE_WRITE (0 << KWGBE_PHY_SMI_OPCODE_OFFS) 245*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_OPCODE_READ (1 << KWGBE_PHY_SMI_OPCODE_OFFS) 246*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_READ_VALID_MASK (1 << 27) /* Read Valid */ 247*9b6bcdcbSAlbert Aribaud #define KWGBE_PHY_SMI_BUSY_MASK (1 << 28) /* Busy */ 248*9b6bcdcbSAlbert Aribaud 249*9b6bcdcbSAlbert Aribaud /* SDMA command status fields macros */ 250*9b6bcdcbSAlbert Aribaud /* Tx & Rx descriptors status */ 251*9b6bcdcbSAlbert Aribaud #define KWGBE_ERROR_SUMMARY 1 252*9b6bcdcbSAlbert Aribaud /* Tx & Rx descriptors command */ 253*9b6bcdcbSAlbert Aribaud #define KWGBE_BUFFER_OWNED_BY_DMA (1 << 31) 254*9b6bcdcbSAlbert Aribaud /* Tx descriptors status */ 255*9b6bcdcbSAlbert Aribaud #define KWGBE_LC_ERROR 0 256*9b6bcdcbSAlbert Aribaud #define KWGBE_UR_ERROR (1 << 1) 257*9b6bcdcbSAlbert Aribaud #define KWGBE_RL_ERROR (1 << 2) 258*9b6bcdcbSAlbert Aribaud #define KWGBE_LLC_SNAP_FORMAT (1 << 9) 259*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_LAST_FRAME (1 << 20) 260*9b6bcdcbSAlbert Aribaud 261*9b6bcdcbSAlbert Aribaud /* Rx descriptors status */ 262*9b6bcdcbSAlbert Aribaud #define KWGBE_CRC_ERROR 0 263*9b6bcdcbSAlbert Aribaud #define KWGBE_OVERRUN_ERROR (1 << 1) 264*9b6bcdcbSAlbert Aribaud #define KWGBE_MAX_FRAME_LENGTH_ERROR (1 << 2) 265*9b6bcdcbSAlbert Aribaud #define KWGBE_RESOURCE_ERROR ((1 << 2) | (1 << 1)) 266*9b6bcdcbSAlbert Aribaud #define KWGBE_VLAN_TAGGED (1 << 19) 267*9b6bcdcbSAlbert Aribaud #define KWGBE_BPDU_FRAME (1 << 20) 268*9b6bcdcbSAlbert Aribaud #define KWGBE_TCP_FRAME_OVER_IP_V_4 0 269*9b6bcdcbSAlbert Aribaud #define KWGBE_UDP_FRAME_OVER_IP_V_4 (1 << 21) 270*9b6bcdcbSAlbert Aribaud #define KWGBE_OTHER_FRAME_TYPE (1 << 22) 271*9b6bcdcbSAlbert Aribaud #define KWGBE_LAYER_2_IS_KWGBE_V_2 (1 << 23) 272*9b6bcdcbSAlbert Aribaud #define KWGBE_FRAME_TYPE_IP_V_4 (1 << 24) 273*9b6bcdcbSAlbert Aribaud #define KWGBE_FRAME_HEADER_OK (1 << 25) 274*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_LAST_DESC (1 << 26) 275*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_FIRST_DESC (1 << 27) 276*9b6bcdcbSAlbert Aribaud #define KWGBE_UNKNOWN_DESTINATION_ADDR (1 << 28) 277*9b6bcdcbSAlbert Aribaud #define KWGBE_RX_EN_INTERRUPT (1 << 29) 278*9b6bcdcbSAlbert Aribaud #define KWGBE_LAYER_4_CHECKSUM_OK (1 << 30) 279*9b6bcdcbSAlbert Aribaud 280*9b6bcdcbSAlbert Aribaud /* Rx descriptors byte count */ 281*9b6bcdcbSAlbert Aribaud #define KWGBE_FRAME_FRAGMENTED (1 << 2) 282*9b6bcdcbSAlbert Aribaud 283*9b6bcdcbSAlbert Aribaud /* Tx descriptors command */ 284*9b6bcdcbSAlbert Aribaud #define KWGBE_LAYER_4_CHECKSUM_FIRST_DESC (1 << 10) 285*9b6bcdcbSAlbert Aribaud #define KWGBE_FRAME_SET_TO_VLAN (1 << 15) 286*9b6bcdcbSAlbert Aribaud #define KWGBE_TCP_FRAME 0 287*9b6bcdcbSAlbert Aribaud #define KWGBE_UDP_FRAME (1 << 16) 288*9b6bcdcbSAlbert Aribaud #define KWGBE_GEN_TCP_UDP_CHECKSUM (1 << 17) 289*9b6bcdcbSAlbert Aribaud #define KWGBE_GEN_IP_V_4_CHECKSUM (1 << 18) 290*9b6bcdcbSAlbert Aribaud #define KWGBE_ZERO_PADDING (1 << 19) 291*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_LAST_DESC (1 << 20) 292*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_FIRST_DESC (1 << 21) 293*9b6bcdcbSAlbert Aribaud #define KWGBE_GEN_CRC (1 << 22) 294*9b6bcdcbSAlbert Aribaud #define KWGBE_TX_EN_INTERRUPT (1 << 23) 295*9b6bcdcbSAlbert Aribaud #define KWGBE_AUTO_MODE (1 << 30) 296*9b6bcdcbSAlbert Aribaud 297*9b6bcdcbSAlbert Aribaud /* Address decode parameters */ 298*9b6bcdcbSAlbert Aribaud /* Ethernet Base Address Register bits */ 299*9b6bcdcbSAlbert Aribaud #define EBAR_TARGET_DRAM 0x00000000 300*9b6bcdcbSAlbert Aribaud #define EBAR_TARGET_DEVICE 0x00000001 301*9b6bcdcbSAlbert Aribaud #define EBAR_TARGET_CBS 0x00000002 302*9b6bcdcbSAlbert Aribaud #define EBAR_TARGET_PCI0 0x00000003 303*9b6bcdcbSAlbert Aribaud #define EBAR_TARGET_PCI1 0x00000004 304*9b6bcdcbSAlbert Aribaud #define EBAR_TARGET_CUNIT 0x00000005 305*9b6bcdcbSAlbert Aribaud #define EBAR_TARGET_AUNIT 0x00000006 306*9b6bcdcbSAlbert Aribaud #define EBAR_TARGET_GUNIT 0x00000007 307*9b6bcdcbSAlbert Aribaud 308*9b6bcdcbSAlbert Aribaud /* Window attrib */ 309*9b6bcdcbSAlbert Aribaud #define EBAR_DRAM_CS0 0x00000E00 310*9b6bcdcbSAlbert Aribaud #define EBAR_DRAM_CS1 0x00000D00 311*9b6bcdcbSAlbert Aribaud #define EBAR_DRAM_CS2 0x00000B00 312*9b6bcdcbSAlbert Aribaud #define EBAR_DRAM_CS3 0x00000700 313*9b6bcdcbSAlbert Aribaud 314*9b6bcdcbSAlbert Aribaud /* DRAM Target interface */ 315*9b6bcdcbSAlbert Aribaud #define EBAR_DRAM_NO_CACHE_COHERENCY 0x00000000 316*9b6bcdcbSAlbert Aribaud #define EBAR_DRAM_CACHE_COHERENCY_WT 0x00001000 317*9b6bcdcbSAlbert Aribaud #define EBAR_DRAM_CACHE_COHERENCY_WB 0x00002000 318*9b6bcdcbSAlbert Aribaud 319*9b6bcdcbSAlbert Aribaud /* Device Bus Target interface */ 320*9b6bcdcbSAlbert Aribaud #define EBAR_DEVICE_DEVCS0 0x00001E00 321*9b6bcdcbSAlbert Aribaud #define EBAR_DEVICE_DEVCS1 0x00001D00 322*9b6bcdcbSAlbert Aribaud #define EBAR_DEVICE_DEVCS2 0x00001B00 323*9b6bcdcbSAlbert Aribaud #define EBAR_DEVICE_DEVCS3 0x00001700 324*9b6bcdcbSAlbert Aribaud #define EBAR_DEVICE_BOOTCS3 0x00000F00 325*9b6bcdcbSAlbert Aribaud 326*9b6bcdcbSAlbert Aribaud /* PCI Target interface */ 327*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_BYTE_SWAP 0x00000000 328*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_NO_SWAP 0x00000100 329*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_BYTE_WORD_SWAP 0x00000200 330*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_WORD_SWAP 0x00000300 331*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_NO_SNOOP_NOT_ASSERT 0x00000000 332*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_NO_SNOOP_ASSERT 0x00000400 333*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_IO_SPACE 0x00000000 334*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_MEMORY_SPACE 0x00000800 335*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_REQ64_FORCE 0x00000000 336*9b6bcdcbSAlbert Aribaud #define EBAR_PCI_REQ64_SIZE 0x00001000 337*9b6bcdcbSAlbert Aribaud 338*9b6bcdcbSAlbert Aribaud /* Window access control */ 339*9b6bcdcbSAlbert Aribaud #define EWIN_ACCESS_NOT_ALLOWED 0 340*9b6bcdcbSAlbert Aribaud #define EWIN_ACCESS_READ_ONLY 1 341*9b6bcdcbSAlbert Aribaud #define EWIN_ACCESS_FULL ((1 << 1) | 1) 342*9b6bcdcbSAlbert Aribaud 343*9b6bcdcbSAlbert Aribaud /* structures represents Controller registers */ 344*9b6bcdcbSAlbert Aribaud struct kwgbe_barsz { 345*9b6bcdcbSAlbert Aribaud u32 bar; 346*9b6bcdcbSAlbert Aribaud u32 size; 347*9b6bcdcbSAlbert Aribaud }; 348*9b6bcdcbSAlbert Aribaud 349*9b6bcdcbSAlbert Aribaud struct kwgbe_rxcdp { 350*9b6bcdcbSAlbert Aribaud struct kwgbe_rxdesc *rxcdp; 351*9b6bcdcbSAlbert Aribaud u32 rxcdp_pad[3]; 352*9b6bcdcbSAlbert Aribaud }; 353*9b6bcdcbSAlbert Aribaud 354*9b6bcdcbSAlbert Aribaud struct kwgbe_tqx { 355*9b6bcdcbSAlbert Aribaud u32 qxttbc; 356*9b6bcdcbSAlbert Aribaud u32 tqxtbc; 357*9b6bcdcbSAlbert Aribaud u32 tqxac; 358*9b6bcdcbSAlbert Aribaud u32 tqxpad; 359*9b6bcdcbSAlbert Aribaud }; 360*9b6bcdcbSAlbert Aribaud 361*9b6bcdcbSAlbert Aribaud struct kwgbe_registers { 362*9b6bcdcbSAlbert Aribaud u32 phyadr; 363*9b6bcdcbSAlbert Aribaud u32 smi; 364*9b6bcdcbSAlbert Aribaud u32 euda; 365*9b6bcdcbSAlbert Aribaud u32 eudid; 366*9b6bcdcbSAlbert Aribaud u8 pad1[0x080 - 0x00c - 4]; 367*9b6bcdcbSAlbert Aribaud u32 euic; 368*9b6bcdcbSAlbert Aribaud u32 euim; 369*9b6bcdcbSAlbert Aribaud u8 pad2[0x094 - 0x084 - 4]; 370*9b6bcdcbSAlbert Aribaud u32 euea; 371*9b6bcdcbSAlbert Aribaud u32 euiae; 372*9b6bcdcbSAlbert Aribaud u8 pad3[0x0b0 - 0x098 - 4]; 373*9b6bcdcbSAlbert Aribaud u32 euc; 374*9b6bcdcbSAlbert Aribaud u8 pad3a[0x200 - 0x0b0 - 4]; 375*9b6bcdcbSAlbert Aribaud struct kwgbe_barsz barsz[6]; 376*9b6bcdcbSAlbert Aribaud u8 pad4[0x280 - 0x22c - 4]; 377*9b6bcdcbSAlbert Aribaud u32 ha_remap[4]; 378*9b6bcdcbSAlbert Aribaud u32 bare; 379*9b6bcdcbSAlbert Aribaud u32 epap; 380*9b6bcdcbSAlbert Aribaud u8 pad5[0x400 - 0x294 - 4]; 381*9b6bcdcbSAlbert Aribaud u32 pxc; 382*9b6bcdcbSAlbert Aribaud u32 pxcx; 383*9b6bcdcbSAlbert Aribaud u32 mii_ser_params; 384*9b6bcdcbSAlbert Aribaud u8 pad6[0x410 - 0x408 - 4]; 385*9b6bcdcbSAlbert Aribaud u32 evlane; 386*9b6bcdcbSAlbert Aribaud u32 macal; 387*9b6bcdcbSAlbert Aribaud u32 macah; 388*9b6bcdcbSAlbert Aribaud u32 sdc; 389*9b6bcdcbSAlbert Aribaud u32 dscp[7]; 390*9b6bcdcbSAlbert Aribaud u32 psc0; 391*9b6bcdcbSAlbert Aribaud u32 vpt2p; 392*9b6bcdcbSAlbert Aribaud u32 ps0; 393*9b6bcdcbSAlbert Aribaud u32 tqc; 394*9b6bcdcbSAlbert Aribaud u32 psc1; 395*9b6bcdcbSAlbert Aribaud u32 ps1; 396*9b6bcdcbSAlbert Aribaud u32 mrvl_header; 397*9b6bcdcbSAlbert Aribaud u8 pad7[0x460 - 0x454 - 4]; 398*9b6bcdcbSAlbert Aribaud u32 ic; 399*9b6bcdcbSAlbert Aribaud u32 ice; 400*9b6bcdcbSAlbert Aribaud u32 pim; 401*9b6bcdcbSAlbert Aribaud u32 peim; 402*9b6bcdcbSAlbert Aribaud u8 pad8[0x474 - 0x46c - 4]; 403*9b6bcdcbSAlbert Aribaud u32 pxtfut; 404*9b6bcdcbSAlbert Aribaud u32 pad9; 405*9b6bcdcbSAlbert Aribaud u32 pxmfs; 406*9b6bcdcbSAlbert Aribaud u32 pad10; 407*9b6bcdcbSAlbert Aribaud u32 pxdfc; 408*9b6bcdcbSAlbert Aribaud u32 pxofc; 409*9b6bcdcbSAlbert Aribaud u8 pad11[0x494 - 0x488 - 4]; 410*9b6bcdcbSAlbert Aribaud u32 peuiae; 411*9b6bcdcbSAlbert Aribaud u8 pad12[0x4bc - 0x494 - 4]; 412*9b6bcdcbSAlbert Aribaud u32 eth_type_prio; 413*9b6bcdcbSAlbert Aribaud u8 pad13[0x4dc - 0x4bc - 4]; 414*9b6bcdcbSAlbert Aribaud u32 tqfpc; 415*9b6bcdcbSAlbert Aribaud u32 pttbrc; 416*9b6bcdcbSAlbert Aribaud u32 tqc1; 417*9b6bcdcbSAlbert Aribaud u32 pmtu; 418*9b6bcdcbSAlbert Aribaud u32 pmtbs; 419*9b6bcdcbSAlbert Aribaud u8 pad14[0x60c - 0x4ec - 4]; 420*9b6bcdcbSAlbert Aribaud struct kwgbe_rxcdp rxcdp[7]; 421*9b6bcdcbSAlbert Aribaud struct kwgbe_rxdesc *rxcdp7; 422*9b6bcdcbSAlbert Aribaud u32 rqc; 423*9b6bcdcbSAlbert Aribaud struct kwgbe_txdesc *tcsdp; 424*9b6bcdcbSAlbert Aribaud u8 pad15[0x6c0 - 0x684 - 4]; 425*9b6bcdcbSAlbert Aribaud struct kwgbe_txdesc *tcqdp[8]; 426*9b6bcdcbSAlbert Aribaud u8 pad16[0x700 - 0x6dc - 4]; 427*9b6bcdcbSAlbert Aribaud struct kwgbe_tqx tqx[8]; 428*9b6bcdcbSAlbert Aribaud u32 pttbc; 429*9b6bcdcbSAlbert Aribaud u8 pad17[0x7a8 - 0x780 - 4]; 430*9b6bcdcbSAlbert Aribaud u32 tqxipg0; 431*9b6bcdcbSAlbert Aribaud u32 pad18[3]; 432*9b6bcdcbSAlbert Aribaud u32 tqxipg1; 433*9b6bcdcbSAlbert Aribaud u8 pad19[0x7c0 - 0x7b8 - 4]; 434*9b6bcdcbSAlbert Aribaud u32 hitkninlopkt; 435*9b6bcdcbSAlbert Aribaud u32 hitkninasyncpkt; 436*9b6bcdcbSAlbert Aribaud u32 lotkninasyncpkt; 437*9b6bcdcbSAlbert Aribaud u32 pad20; 438*9b6bcdcbSAlbert Aribaud u32 ts; 439*9b6bcdcbSAlbert Aribaud u8 pad21[0x3000 - 0x27d0 - 4]; 440*9b6bcdcbSAlbert Aribaud u32 pad20_1[32]; /* mib counter registes */ 441*9b6bcdcbSAlbert Aribaud u8 pad22[0x3400 - 0x3000 - sizeof(u32) * 32]; 442*9b6bcdcbSAlbert Aribaud u32 dfsmt[64]; 443*9b6bcdcbSAlbert Aribaud u32 dfomt[64]; 444*9b6bcdcbSAlbert Aribaud u32 dfut[4]; 445*9b6bcdcbSAlbert Aribaud u8 pad23[0xe20c0 - 0x7360c - 4]; 446*9b6bcdcbSAlbert Aribaud u32 pmbus_top_arbiter; 447*9b6bcdcbSAlbert Aribaud }; 448*9b6bcdcbSAlbert Aribaud 449*9b6bcdcbSAlbert Aribaud /* structures/enums needed by driver */ 450*9b6bcdcbSAlbert Aribaud enum kwgbe_adrwin { 451*9b6bcdcbSAlbert Aribaud KWGBE_WIN0, 452*9b6bcdcbSAlbert Aribaud KWGBE_WIN1, 453*9b6bcdcbSAlbert Aribaud KWGBE_WIN2, 454*9b6bcdcbSAlbert Aribaud KWGBE_WIN3, 455*9b6bcdcbSAlbert Aribaud KWGBE_WIN4, 456*9b6bcdcbSAlbert Aribaud KWGBE_WIN5 457*9b6bcdcbSAlbert Aribaud }; 458*9b6bcdcbSAlbert Aribaud 459*9b6bcdcbSAlbert Aribaud enum kwgbe_target { 460*9b6bcdcbSAlbert Aribaud KWGBE_TARGET_DRAM, 461*9b6bcdcbSAlbert Aribaud KWGBE_TARGET_DEV, 462*9b6bcdcbSAlbert Aribaud KWGBE_TARGET_CBS, 463*9b6bcdcbSAlbert Aribaud KWGBE_TARGET_PCI0, 464*9b6bcdcbSAlbert Aribaud KWGBE_TARGET_PCI1 465*9b6bcdcbSAlbert Aribaud }; 466*9b6bcdcbSAlbert Aribaud 467*9b6bcdcbSAlbert Aribaud struct kwgbe_winparam { 468*9b6bcdcbSAlbert Aribaud enum kwgbe_adrwin win; /* Window number */ 469*9b6bcdcbSAlbert Aribaud enum kwgbe_target target; /* System targets */ 470*9b6bcdcbSAlbert Aribaud u16 attrib; /* BAR attrib. See above macros */ 471*9b6bcdcbSAlbert Aribaud u32 base_addr; /* Window base address in u32 form */ 472*9b6bcdcbSAlbert Aribaud u32 high_addr; /* Window high address in u32 form */ 473*9b6bcdcbSAlbert Aribaud u32 size; /* Size in MBytes. Must be % 64Kbyte. */ 474*9b6bcdcbSAlbert Aribaud int enable; /* Enable/disable access to the window. */ 475*9b6bcdcbSAlbert Aribaud u16 access_ctrl; /*Access ctrl register. see above macros */ 476*9b6bcdcbSAlbert Aribaud }; 477*9b6bcdcbSAlbert Aribaud 478*9b6bcdcbSAlbert Aribaud struct kwgbe_rxdesc { 479*9b6bcdcbSAlbert Aribaud u32 cmd_sts; /* Descriptor command status */ 480*9b6bcdcbSAlbert Aribaud u16 buf_size; /* Buffer size */ 481*9b6bcdcbSAlbert Aribaud u16 byte_cnt; /* Descriptor buffer byte count */ 482*9b6bcdcbSAlbert Aribaud u8 *buf_ptr; /* Descriptor buffer pointer */ 483*9b6bcdcbSAlbert Aribaud struct kwgbe_rxdesc *nxtdesc_p; /* Next descriptor pointer */ 484*9b6bcdcbSAlbert Aribaud }; 485*9b6bcdcbSAlbert Aribaud 486*9b6bcdcbSAlbert Aribaud struct kwgbe_txdesc { 487*9b6bcdcbSAlbert Aribaud u32 cmd_sts; /* Descriptor command status */ 488*9b6bcdcbSAlbert Aribaud u16 l4i_chk; /* CPU provided TCP Checksum */ 489*9b6bcdcbSAlbert Aribaud u16 byte_cnt; /* Descriptor buffer byte count */ 490*9b6bcdcbSAlbert Aribaud u8 *buf_ptr; /* Descriptor buffer ptr */ 491*9b6bcdcbSAlbert Aribaud struct kwgbe_txdesc *nxtdesc_p; /* Next descriptor ptr */ 492*9b6bcdcbSAlbert Aribaud }; 493*9b6bcdcbSAlbert Aribaud 494*9b6bcdcbSAlbert Aribaud /* port device data struct */ 495*9b6bcdcbSAlbert Aribaud struct kwgbe_device { 496*9b6bcdcbSAlbert Aribaud struct eth_device dev; 497*9b6bcdcbSAlbert Aribaud struct kwgbe_registers *regs; 498*9b6bcdcbSAlbert Aribaud struct kwgbe_txdesc *p_txdesc; 499*9b6bcdcbSAlbert Aribaud struct kwgbe_rxdesc *p_rxdesc; 500*9b6bcdcbSAlbert Aribaud struct kwgbe_rxdesc *p_rxdesc_curr; 501*9b6bcdcbSAlbert Aribaud u8 *p_rxbuf; 502*9b6bcdcbSAlbert Aribaud u8 *p_aligned_txbuf; 503*9b6bcdcbSAlbert Aribaud }; 504*9b6bcdcbSAlbert Aribaud 505*9b6bcdcbSAlbert Aribaud #endif /* __EGIGA_H__ */ 506