xref: /rk3399_rockchip-uboot/drivers/net/mvgbe.c (revision fb4879b3c7df4b58a8ade65451275a2fe5207557)
19b6bcdcbSAlbert Aribaud /*
29b6bcdcbSAlbert Aribaud  * (C) Copyright 2009
39b6bcdcbSAlbert Aribaud  * Marvell Semiconductor <www.marvell.com>
49b6bcdcbSAlbert Aribaud  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
59b6bcdcbSAlbert Aribaud  *
69b6bcdcbSAlbert Aribaud  * (C) Copyright 2003
79b6bcdcbSAlbert Aribaud  * Ingo Assmus <ingo.assmus@keymile.com>
89b6bcdcbSAlbert Aribaud  *
99b6bcdcbSAlbert Aribaud  * based on - Driver for MV64360X ethernet ports
109b6bcdcbSAlbert Aribaud  * Copyright (C) 2002 rabeeh@galileo.co.il
119b6bcdcbSAlbert Aribaud  *
129b6bcdcbSAlbert Aribaud  * See file CREDITS for list of people who contributed to this
139b6bcdcbSAlbert Aribaud  * project.
149b6bcdcbSAlbert Aribaud  *
159b6bcdcbSAlbert Aribaud  * This program is free software; you can redistribute it and/or
169b6bcdcbSAlbert Aribaud  * modify it under the terms of the GNU General Public License as
179b6bcdcbSAlbert Aribaud  * published by the Free Software Foundation; either version 2 of
189b6bcdcbSAlbert Aribaud  * the License, or (at your option) any later version.
199b6bcdcbSAlbert Aribaud  *
209b6bcdcbSAlbert Aribaud  * This program is distributed in the hope that it will be useful,
219b6bcdcbSAlbert Aribaud  * but WITHOUT ANY WARRANTY; without even the implied warranty of
229b6bcdcbSAlbert Aribaud  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
239b6bcdcbSAlbert Aribaud  * GNU General Public License for more details.
249b6bcdcbSAlbert Aribaud  *
259b6bcdcbSAlbert Aribaud  * You should have received a copy of the GNU General Public License
269b6bcdcbSAlbert Aribaud  * along with this program; if not, write to the Free Software
279b6bcdcbSAlbert Aribaud  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
289b6bcdcbSAlbert Aribaud  * MA 02110-1301 USA
299b6bcdcbSAlbert Aribaud  */
309b6bcdcbSAlbert Aribaud 
319b6bcdcbSAlbert Aribaud #include <common.h>
329b6bcdcbSAlbert Aribaud #include <net.h>
339b6bcdcbSAlbert Aribaud #include <malloc.h>
349b6bcdcbSAlbert Aribaud #include <miiphy.h>
35a7efd719SLei Wen #include <asm/io.h>
369b6bcdcbSAlbert Aribaud #include <asm/errno.h>
379b6bcdcbSAlbert Aribaud #include <asm/types.h>
38a7efd719SLei Wen #include <asm/system.h>
399b6bcdcbSAlbert Aribaud #include <asm/byteorder.h>
4036aaa918SAnatolij Gustschin #include <asm/arch/cpu.h>
41d44265adSAlbert Aribaud 
42d44265adSAlbert Aribaud #if defined(CONFIG_KIRKWOOD)
439b6bcdcbSAlbert Aribaud #include <asm/arch/kirkwood.h>
44d3c9ffd0SAlbert Aribaud #elif defined(CONFIG_ORION5X)
45d3c9ffd0SAlbert Aribaud #include <asm/arch/orion5x.h>
46*fb4879b3SSebastian Hesselbarth #elif defined(CONFIG_DOVE)
47*fb4879b3SSebastian Hesselbarth #include <asm/arch/dove.h>
48d44265adSAlbert Aribaud #endif
49d44265adSAlbert Aribaud 
509b6bcdcbSAlbert Aribaud #include "mvgbe.h"
519b6bcdcbSAlbert Aribaud 
529b6bcdcbSAlbert Aribaud DECLARE_GLOBAL_DATA_PTR;
539b6bcdcbSAlbert Aribaud 
54d44265adSAlbert Aribaud #define MV_PHY_ADR_REQUEST 0xee
55d44265adSAlbert Aribaud #define MVGBE_SMI_REG (((struct mvgbe_registers *)MVGBE0_BASE)->smi)
569b6bcdcbSAlbert Aribaud 
57cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
589b6bcdcbSAlbert Aribaud /*
599b6bcdcbSAlbert Aribaud  * smi_reg_read - miiphy_read callback function.
609b6bcdcbSAlbert Aribaud  *
619b6bcdcbSAlbert Aribaud  * Returns 16bit phy register value, or 0xffff on error
629b6bcdcbSAlbert Aribaud  */
635700bb63SMike Frysinger static int smi_reg_read(const char *devname, u8 phy_adr, u8 reg_ofs, u16 * data)
649b6bcdcbSAlbert Aribaud {
659b6bcdcbSAlbert Aribaud 	struct eth_device *dev = eth_get_dev_by_name(devname);
66d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
67d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
689b6bcdcbSAlbert Aribaud 	u32 smi_reg;
699b6bcdcbSAlbert Aribaud 	u32 timeout;
709b6bcdcbSAlbert Aribaud 
719b6bcdcbSAlbert Aribaud 	/* Phyadr read request */
72d44265adSAlbert Aribaud 	if (phy_adr == MV_PHY_ADR_REQUEST &&
73d44265adSAlbert Aribaud 			reg_ofs == MV_PHY_ADR_REQUEST) {
749b6bcdcbSAlbert Aribaud 		/* */
75d44265adSAlbert Aribaud 		*data = (u16) (MVGBE_REG_RD(regs->phyadr) & PHYADR_MASK);
769b6bcdcbSAlbert Aribaud 		return 0;
779b6bcdcbSAlbert Aribaud 	}
789b6bcdcbSAlbert Aribaud 	/* check parameters */
799b6bcdcbSAlbert Aribaud 	if (phy_adr > PHYADR_MASK) {
809b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid PHY address %d\n",
819b6bcdcbSAlbert Aribaud 			__FUNCTION__, phy_adr);
829b6bcdcbSAlbert Aribaud 		return -EFAULT;
839b6bcdcbSAlbert Aribaud 	}
849b6bcdcbSAlbert Aribaud 	if (reg_ofs > PHYREG_MASK) {
859b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid register offset %d\n",
869b6bcdcbSAlbert Aribaud 			__FUNCTION__, reg_ofs);
879b6bcdcbSAlbert Aribaud 		return -EFAULT;
889b6bcdcbSAlbert Aribaud 	}
899b6bcdcbSAlbert Aribaud 
90d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
919b6bcdcbSAlbert Aribaud 	/* wait till the SMI is not busy */
929b6bcdcbSAlbert Aribaud 	do {
939b6bcdcbSAlbert Aribaud 		/* read smi register */
94d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
959b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
969b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI busy timeout\n", __FUNCTION__);
979b6bcdcbSAlbert Aribaud 			return -EFAULT;
989b6bcdcbSAlbert Aribaud 		}
99d44265adSAlbert Aribaud 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
1009b6bcdcbSAlbert Aribaud 
1019b6bcdcbSAlbert Aribaud 	/* fill the phy address and regiser offset and read opcode */
102d44265adSAlbert Aribaud 	smi_reg = (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
103d44265adSAlbert Aribaud 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS)
104d44265adSAlbert Aribaud 		| MVGBE_PHY_SMI_OPCODE_READ;
1059b6bcdcbSAlbert Aribaud 
1069b6bcdcbSAlbert Aribaud 	/* write the smi register */
107d44265adSAlbert Aribaud 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
1089b6bcdcbSAlbert Aribaud 
1099b6bcdcbSAlbert Aribaud 	/*wait till read value is ready */
110d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
1119b6bcdcbSAlbert Aribaud 
1129b6bcdcbSAlbert Aribaud 	do {
1139b6bcdcbSAlbert Aribaud 		/* read smi register */
114d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1159b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
1169b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI read ready timeout\n",
1179b6bcdcbSAlbert Aribaud 				__FUNCTION__);
1189b6bcdcbSAlbert Aribaud 			return -EFAULT;
1199b6bcdcbSAlbert Aribaud 		}
120d44265adSAlbert Aribaud 	} while (!(smi_reg & MVGBE_PHY_SMI_READ_VALID_MASK));
1219b6bcdcbSAlbert Aribaud 
1229b6bcdcbSAlbert Aribaud 	/* Wait for the data to update in the SMI register */
123d44265adSAlbert Aribaud 	for (timeout = 0; timeout < MVGBE_PHY_SMI_TIMEOUT; timeout++)
124d44265adSAlbert Aribaud 		;
1259b6bcdcbSAlbert Aribaud 
126d44265adSAlbert Aribaud 	*data = (u16) (MVGBE_REG_RD(MVGBE_SMI_REG) & MVGBE_PHY_SMI_DATA_MASK);
1279b6bcdcbSAlbert Aribaud 
1289b6bcdcbSAlbert Aribaud 	debug("%s:(adr %d, off %d) value= %04x\n", __FUNCTION__, phy_adr,
1299b6bcdcbSAlbert Aribaud 		reg_ofs, *data);
1309b6bcdcbSAlbert Aribaud 
1319b6bcdcbSAlbert Aribaud 	return 0;
1329b6bcdcbSAlbert Aribaud }
1339b6bcdcbSAlbert Aribaud 
1349b6bcdcbSAlbert Aribaud /*
1359b6bcdcbSAlbert Aribaud  * smi_reg_write - imiiphy_write callback function.
1369b6bcdcbSAlbert Aribaud  *
1379b6bcdcbSAlbert Aribaud  * Returns 0 if write succeed, -EINVAL on bad parameters
1389b6bcdcbSAlbert Aribaud  * -ETIME on timeout
1399b6bcdcbSAlbert Aribaud  */
1405700bb63SMike Frysinger static int smi_reg_write(const char *devname, u8 phy_adr, u8 reg_ofs, u16 data)
1419b6bcdcbSAlbert Aribaud {
1429b6bcdcbSAlbert Aribaud 	struct eth_device *dev = eth_get_dev_by_name(devname);
143d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
144d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
1459b6bcdcbSAlbert Aribaud 	u32 smi_reg;
1469b6bcdcbSAlbert Aribaud 	u32 timeout;
1479b6bcdcbSAlbert Aribaud 
1489b6bcdcbSAlbert Aribaud 	/* Phyadr write request*/
149d44265adSAlbert Aribaud 	if (phy_adr == MV_PHY_ADR_REQUEST &&
150d44265adSAlbert Aribaud 			reg_ofs == MV_PHY_ADR_REQUEST) {
151d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->phyadr, data);
1529b6bcdcbSAlbert Aribaud 		return 0;
1539b6bcdcbSAlbert Aribaud 	}
1549b6bcdcbSAlbert Aribaud 
1559b6bcdcbSAlbert Aribaud 	/* check parameters */
1569b6bcdcbSAlbert Aribaud 	if (phy_adr > PHYADR_MASK) {
1579b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid phy address\n", __FUNCTION__);
1589b6bcdcbSAlbert Aribaud 		return -EINVAL;
1599b6bcdcbSAlbert Aribaud 	}
1609b6bcdcbSAlbert Aribaud 	if (reg_ofs > PHYREG_MASK) {
1619b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid register offset\n", __FUNCTION__);
1629b6bcdcbSAlbert Aribaud 		return -EINVAL;
1639b6bcdcbSAlbert Aribaud 	}
1649b6bcdcbSAlbert Aribaud 
1659b6bcdcbSAlbert Aribaud 	/* wait till the SMI is not busy */
166d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
1679b6bcdcbSAlbert Aribaud 	do {
1689b6bcdcbSAlbert Aribaud 		/* read smi register */
169d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1709b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
1719b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI busy timeout\n", __FUNCTION__);
1729b6bcdcbSAlbert Aribaud 			return -ETIME;
1739b6bcdcbSAlbert Aribaud 		}
174d44265adSAlbert Aribaud 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
1759b6bcdcbSAlbert Aribaud 
1769b6bcdcbSAlbert Aribaud 	/* fill the phy addr and reg offset and write opcode and data */
177d44265adSAlbert Aribaud 	smi_reg = (data << MVGBE_PHY_SMI_DATA_OFFS);
178d44265adSAlbert Aribaud 	smi_reg |= (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
179d44265adSAlbert Aribaud 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS);
180d44265adSAlbert Aribaud 	smi_reg &= ~MVGBE_PHY_SMI_OPCODE_READ;
1819b6bcdcbSAlbert Aribaud 
1829b6bcdcbSAlbert Aribaud 	/* write the smi register */
183d44265adSAlbert Aribaud 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
1849b6bcdcbSAlbert Aribaud 
1859b6bcdcbSAlbert Aribaud 	return 0;
1869b6bcdcbSAlbert Aribaud }
187cc79697cSStefan Bigler #endif
1889b6bcdcbSAlbert Aribaud 
189cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
190cd3ca3ffSSebastian Hesselbarth int mvgbe_phy_read(struct mii_dev *bus, int phy_addr, int dev_addr,
191cd3ca3ffSSebastian Hesselbarth 		   int reg_addr)
192cd3ca3ffSSebastian Hesselbarth {
193cd3ca3ffSSebastian Hesselbarth 	u16 data;
194cd3ca3ffSSebastian Hesselbarth 	int ret;
195cd3ca3ffSSebastian Hesselbarth 	ret = smi_reg_read(bus->name, phy_addr, reg_addr, &data);
196cd3ca3ffSSebastian Hesselbarth 	if (ret)
197cd3ca3ffSSebastian Hesselbarth 		return ret;
198cd3ca3ffSSebastian Hesselbarth 	return data;
199cd3ca3ffSSebastian Hesselbarth }
200cd3ca3ffSSebastian Hesselbarth 
201cd3ca3ffSSebastian Hesselbarth int mvgbe_phy_write(struct mii_dev *bus, int phy_addr, int dev_addr,
202cd3ca3ffSSebastian Hesselbarth 		    int reg_addr, u16 data)
203cd3ca3ffSSebastian Hesselbarth {
204cd3ca3ffSSebastian Hesselbarth 	return smi_reg_write(bus->name, phy_addr, reg_addr, data);
205cd3ca3ffSSebastian Hesselbarth }
206cd3ca3ffSSebastian Hesselbarth #endif
207cd3ca3ffSSebastian Hesselbarth 
2089b6bcdcbSAlbert Aribaud /* Stop and checks all queues */
2099b6bcdcbSAlbert Aribaud static void stop_queue(u32 * qreg)
2109b6bcdcbSAlbert Aribaud {
2119b6bcdcbSAlbert Aribaud 	u32 reg_data;
2129b6bcdcbSAlbert Aribaud 
2139b6bcdcbSAlbert Aribaud 	reg_data = readl(qreg);
2149b6bcdcbSAlbert Aribaud 
2159b6bcdcbSAlbert Aribaud 	if (reg_data & 0xFF) {
2169b6bcdcbSAlbert Aribaud 		/* Issue stop command for active channels only */
2179b6bcdcbSAlbert Aribaud 		writel((reg_data << 8), qreg);
2189b6bcdcbSAlbert Aribaud 
2199b6bcdcbSAlbert Aribaud 		/* Wait for all queue activity to terminate. */
2209b6bcdcbSAlbert Aribaud 		do {
2219b6bcdcbSAlbert Aribaud 			/*
2229b6bcdcbSAlbert Aribaud 			 * Check port cause register that all queues
2239b6bcdcbSAlbert Aribaud 			 * are stopped
2249b6bcdcbSAlbert Aribaud 			 */
2259b6bcdcbSAlbert Aribaud 			reg_data = readl(qreg);
2269b6bcdcbSAlbert Aribaud 		}
2279b6bcdcbSAlbert Aribaud 		while (reg_data & 0xFF);
2289b6bcdcbSAlbert Aribaud 	}
2299b6bcdcbSAlbert Aribaud }
2309b6bcdcbSAlbert Aribaud 
2319b6bcdcbSAlbert Aribaud /*
2329b6bcdcbSAlbert Aribaud  * set_access_control - Config address decode parameters for Ethernet unit
2339b6bcdcbSAlbert Aribaud  *
2349b6bcdcbSAlbert Aribaud  * This function configures the address decode parameters for the Gigabit
2359b6bcdcbSAlbert Aribaud  * Ethernet Controller according the given parameters struct.
2369b6bcdcbSAlbert Aribaud  *
2379b6bcdcbSAlbert Aribaud  * @regs	Register struct pointer.
2389b6bcdcbSAlbert Aribaud  * @param	Address decode parameter struct.
2399b6bcdcbSAlbert Aribaud  */
240d44265adSAlbert Aribaud static void set_access_control(struct mvgbe_registers *regs,
241d44265adSAlbert Aribaud 				struct mvgbe_winparam *param)
2429b6bcdcbSAlbert Aribaud {
2439b6bcdcbSAlbert Aribaud 	u32 access_prot_reg;
2449b6bcdcbSAlbert Aribaud 
2459b6bcdcbSAlbert Aribaud 	/* Set access control register */
246d44265adSAlbert Aribaud 	access_prot_reg = MVGBE_REG_RD(regs->epap);
2479b6bcdcbSAlbert Aribaud 	/* clear window permission */
2489b6bcdcbSAlbert Aribaud 	access_prot_reg &= (~(3 << (param->win * 2)));
2499b6bcdcbSAlbert Aribaud 	access_prot_reg |= (param->access_ctrl << (param->win * 2));
250d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->epap, access_prot_reg);
2519b6bcdcbSAlbert Aribaud 
2529b6bcdcbSAlbert Aribaud 	/* Set window Size reg (SR) */
253d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->barsz[param->win].size,
2549b6bcdcbSAlbert Aribaud 			(((param->size / 0x10000) - 1) << 16));
2559b6bcdcbSAlbert Aribaud 
2569b6bcdcbSAlbert Aribaud 	/* Set window Base address reg (BA) */
257d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->barsz[param->win].bar,
2589b6bcdcbSAlbert Aribaud 			(param->target | param->attrib | param->base_addr));
2599b6bcdcbSAlbert Aribaud 	/* High address remap reg (HARR) */
2609b6bcdcbSAlbert Aribaud 	if (param->win < 4)
261d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->ha_remap[param->win], param->high_addr);
2629b6bcdcbSAlbert Aribaud 
2639b6bcdcbSAlbert Aribaud 	/* Base address enable reg (BARER) */
2649b6bcdcbSAlbert Aribaud 	if (param->enable == 1)
265d44265adSAlbert Aribaud 		MVGBE_REG_BITS_RESET(regs->bare, (1 << param->win));
2669b6bcdcbSAlbert Aribaud 	else
267d44265adSAlbert Aribaud 		MVGBE_REG_BITS_SET(regs->bare, (1 << param->win));
2689b6bcdcbSAlbert Aribaud }
2699b6bcdcbSAlbert Aribaud 
270d44265adSAlbert Aribaud static void set_dram_access(struct mvgbe_registers *regs)
2719b6bcdcbSAlbert Aribaud {
272d44265adSAlbert Aribaud 	struct mvgbe_winparam win_param;
2739b6bcdcbSAlbert Aribaud 	int i;
2749b6bcdcbSAlbert Aribaud 
2759b6bcdcbSAlbert Aribaud 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
2769b6bcdcbSAlbert Aribaud 		/* Set access parameters for DRAM bank i */
2779b6bcdcbSAlbert Aribaud 		win_param.win = i;	/* Use Ethernet window i */
2789b6bcdcbSAlbert Aribaud 		/* Window target - DDR */
279d44265adSAlbert Aribaud 		win_param.target = MVGBE_TARGET_DRAM;
2809b6bcdcbSAlbert Aribaud 		/* Enable full access */
2819b6bcdcbSAlbert Aribaud 		win_param.access_ctrl = EWIN_ACCESS_FULL;
2829b6bcdcbSAlbert Aribaud 		win_param.high_addr = 0;
2839b6bcdcbSAlbert Aribaud 		/* Get bank base and size */
2849b6bcdcbSAlbert Aribaud 		win_param.base_addr = gd->bd->bi_dram[i].start;
2859b6bcdcbSAlbert Aribaud 		win_param.size = gd->bd->bi_dram[i].size;
2869b6bcdcbSAlbert Aribaud 		if (win_param.size == 0)
2879b6bcdcbSAlbert Aribaud 			win_param.enable = 0;
2889b6bcdcbSAlbert Aribaud 		else
2899b6bcdcbSAlbert Aribaud 			win_param.enable = 1;	/* Enable the access */
2909b6bcdcbSAlbert Aribaud 
2919b6bcdcbSAlbert Aribaud 		/* Enable DRAM bank */
2929b6bcdcbSAlbert Aribaud 		switch (i) {
2939b6bcdcbSAlbert Aribaud 		case 0:
2949b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS0;
2959b6bcdcbSAlbert Aribaud 			break;
2969b6bcdcbSAlbert Aribaud 		case 1:
2979b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS1;
2989b6bcdcbSAlbert Aribaud 			break;
2999b6bcdcbSAlbert Aribaud 		case 2:
3009b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS2;
3019b6bcdcbSAlbert Aribaud 			break;
3029b6bcdcbSAlbert Aribaud 		case 3:
3039b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS3;
3049b6bcdcbSAlbert Aribaud 			break;
3059b6bcdcbSAlbert Aribaud 		default:
3069b6bcdcbSAlbert Aribaud 			/* invalid bank, disable access */
3079b6bcdcbSAlbert Aribaud 			win_param.enable = 0;
3089b6bcdcbSAlbert Aribaud 			win_param.attrib = 0;
3099b6bcdcbSAlbert Aribaud 			break;
3109b6bcdcbSAlbert Aribaud 		}
3119b6bcdcbSAlbert Aribaud 		/* Set the access control for address window(EPAPR) RD/WR */
3129b6bcdcbSAlbert Aribaud 		set_access_control(regs, &win_param);
3139b6bcdcbSAlbert Aribaud 	}
3149b6bcdcbSAlbert Aribaud }
3159b6bcdcbSAlbert Aribaud 
3169b6bcdcbSAlbert Aribaud /*
3179b6bcdcbSAlbert Aribaud  * port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
3189b6bcdcbSAlbert Aribaud  *
3199b6bcdcbSAlbert Aribaud  * Go through all the DA filter tables (Unicast, Special Multicast & Other
3209b6bcdcbSAlbert Aribaud  * Multicast) and set each entry to 0.
3219b6bcdcbSAlbert Aribaud  */
322d44265adSAlbert Aribaud static void port_init_mac_tables(struct mvgbe_registers *regs)
3239b6bcdcbSAlbert Aribaud {
3249b6bcdcbSAlbert Aribaud 	int table_index;
3259b6bcdcbSAlbert Aribaud 
3269b6bcdcbSAlbert Aribaud 	/* Clear DA filter unicast table (Ex_dFUT) */
3279b6bcdcbSAlbert Aribaud 	for (table_index = 0; table_index < 4; ++table_index)
328d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[table_index], 0);
3299b6bcdcbSAlbert Aribaud 
3309b6bcdcbSAlbert Aribaud 	for (table_index = 0; table_index < 64; ++table_index) {
3319b6bcdcbSAlbert Aribaud 		/* Clear DA filter special multicast table (Ex_dFSMT) */
332d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfsmt[table_index], 0);
3339b6bcdcbSAlbert Aribaud 		/* Clear DA filter other multicast table (Ex_dFOMT) */
334d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfomt[table_index], 0);
3359b6bcdcbSAlbert Aribaud 	}
3369b6bcdcbSAlbert Aribaud }
3379b6bcdcbSAlbert Aribaud 
3389b6bcdcbSAlbert Aribaud /*
3399b6bcdcbSAlbert Aribaud  * port_uc_addr - This function Set the port unicast address table
3409b6bcdcbSAlbert Aribaud  *
3419b6bcdcbSAlbert Aribaud  * This function locates the proper entry in the Unicast table for the
3429b6bcdcbSAlbert Aribaud  * specified MAC nibble and sets its properties according to function
3439b6bcdcbSAlbert Aribaud  * parameters.
3449b6bcdcbSAlbert Aribaud  * This function add/removes MAC addresses from the port unicast address
3459b6bcdcbSAlbert Aribaud  * table.
3469b6bcdcbSAlbert Aribaud  *
3479b6bcdcbSAlbert Aribaud  * @uc_nibble	Unicast MAC Address last nibble.
3489b6bcdcbSAlbert Aribaud  * @option      0 = Add, 1 = remove address.
3499b6bcdcbSAlbert Aribaud  *
3509b6bcdcbSAlbert Aribaud  * RETURN: 1 if output succeeded. 0 if option parameter is invalid.
3519b6bcdcbSAlbert Aribaud  */
352d44265adSAlbert Aribaud static int port_uc_addr(struct mvgbe_registers *regs, u8 uc_nibble,
3539b6bcdcbSAlbert Aribaud 			int option)
3549b6bcdcbSAlbert Aribaud {
3559b6bcdcbSAlbert Aribaud 	u32 unicast_reg;
3569b6bcdcbSAlbert Aribaud 	u32 tbl_offset;
3579b6bcdcbSAlbert Aribaud 	u32 reg_offset;
3589b6bcdcbSAlbert Aribaud 
3599b6bcdcbSAlbert Aribaud 	/* Locate the Unicast table entry */
3609b6bcdcbSAlbert Aribaud 	uc_nibble = (0xf & uc_nibble);
3619b6bcdcbSAlbert Aribaud 	/* Register offset from unicast table base */
3629b6bcdcbSAlbert Aribaud 	tbl_offset = (uc_nibble / 4);
3639b6bcdcbSAlbert Aribaud 	/* Entry offset within the above register */
3649b6bcdcbSAlbert Aribaud 	reg_offset = uc_nibble % 4;
3659b6bcdcbSAlbert Aribaud 
3669b6bcdcbSAlbert Aribaud 	switch (option) {
3679b6bcdcbSAlbert Aribaud 	case REJECT_MAC_ADDR:
3689b6bcdcbSAlbert Aribaud 		/*
3699b6bcdcbSAlbert Aribaud 		 * Clear accepts frame bit at specified unicast
3709b6bcdcbSAlbert Aribaud 		 * DA table entry
3719b6bcdcbSAlbert Aribaud 		 */
372d44265adSAlbert Aribaud 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3739b6bcdcbSAlbert Aribaud 		unicast_reg &= (0xFF << (8 * reg_offset));
374d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3759b6bcdcbSAlbert Aribaud 		break;
3769b6bcdcbSAlbert Aribaud 	case ACCEPT_MAC_ADDR:
3779b6bcdcbSAlbert Aribaud 		/* Set accepts frame bit at unicast DA filter table entry */
378d44265adSAlbert Aribaud 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3799b6bcdcbSAlbert Aribaud 		unicast_reg &= (0xFF << (8 * reg_offset));
3809b6bcdcbSAlbert Aribaud 		unicast_reg |= ((0x01 | (RXUQ << 1)) << (8 * reg_offset));
381d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3829b6bcdcbSAlbert Aribaud 		break;
3839b6bcdcbSAlbert Aribaud 	default:
3849b6bcdcbSAlbert Aribaud 		return 0;
3859b6bcdcbSAlbert Aribaud 	}
3869b6bcdcbSAlbert Aribaud 	return 1;
3879b6bcdcbSAlbert Aribaud }
3889b6bcdcbSAlbert Aribaud 
3899b6bcdcbSAlbert Aribaud /*
3909b6bcdcbSAlbert Aribaud  * port_uc_addr_set - This function Set the port Unicast address.
3919b6bcdcbSAlbert Aribaud  */
392d44265adSAlbert Aribaud static void port_uc_addr_set(struct mvgbe_registers *regs, u8 * p_addr)
3939b6bcdcbSAlbert Aribaud {
3949b6bcdcbSAlbert Aribaud 	u32 mac_h;
3959b6bcdcbSAlbert Aribaud 	u32 mac_l;
3969b6bcdcbSAlbert Aribaud 
3979b6bcdcbSAlbert Aribaud 	mac_l = (p_addr[4] << 8) | (p_addr[5]);
3989b6bcdcbSAlbert Aribaud 	mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
3999b6bcdcbSAlbert Aribaud 		(p_addr[3] << 0);
4009b6bcdcbSAlbert Aribaud 
401d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->macal, mac_l);
402d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->macah, mac_h);
4039b6bcdcbSAlbert Aribaud 
4049b6bcdcbSAlbert Aribaud 	/* Accept frames of this address */
4059b6bcdcbSAlbert Aribaud 	port_uc_addr(regs, p_addr[5], ACCEPT_MAC_ADDR);
4069b6bcdcbSAlbert Aribaud }
4079b6bcdcbSAlbert Aribaud 
4089b6bcdcbSAlbert Aribaud /*
409d44265adSAlbert Aribaud  * mvgbe_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
4109b6bcdcbSAlbert Aribaud  */
411d44265adSAlbert Aribaud static void mvgbe_init_rx_desc_ring(struct mvgbe_device *dmvgbe)
4129b6bcdcbSAlbert Aribaud {
413d44265adSAlbert Aribaud 	struct mvgbe_rxdesc *p_rx_desc;
4149b6bcdcbSAlbert Aribaud 	int i;
4159b6bcdcbSAlbert Aribaud 
4169b6bcdcbSAlbert Aribaud 	/* initialize the Rx descriptors ring */
417d44265adSAlbert Aribaud 	p_rx_desc = dmvgbe->p_rxdesc;
4189b6bcdcbSAlbert Aribaud 	for (i = 0; i < RINGSZ; i++) {
4199b6bcdcbSAlbert Aribaud 		p_rx_desc->cmd_sts =
420d44265adSAlbert Aribaud 			MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
4219b6bcdcbSAlbert Aribaud 		p_rx_desc->buf_size = PKTSIZE_ALIGN;
4229b6bcdcbSAlbert Aribaud 		p_rx_desc->byte_cnt = 0;
423d44265adSAlbert Aribaud 		p_rx_desc->buf_ptr = dmvgbe->p_rxbuf + i * PKTSIZE_ALIGN;
4249b6bcdcbSAlbert Aribaud 		if (i == (RINGSZ - 1))
425d44265adSAlbert Aribaud 			p_rx_desc->nxtdesc_p = dmvgbe->p_rxdesc;
4269b6bcdcbSAlbert Aribaud 		else {
427d44265adSAlbert Aribaud 			p_rx_desc->nxtdesc_p = (struct mvgbe_rxdesc *)
428d44265adSAlbert Aribaud 				((u32) p_rx_desc + MV_RXQ_DESC_ALIGNED_SIZE);
4299b6bcdcbSAlbert Aribaud 			p_rx_desc = p_rx_desc->nxtdesc_p;
4309b6bcdcbSAlbert Aribaud 		}
4319b6bcdcbSAlbert Aribaud 	}
432d44265adSAlbert Aribaud 	dmvgbe->p_rxdesc_curr = dmvgbe->p_rxdesc;
4339b6bcdcbSAlbert Aribaud }
4349b6bcdcbSAlbert Aribaud 
435d44265adSAlbert Aribaud static int mvgbe_init(struct eth_device *dev)
4369b6bcdcbSAlbert Aribaud {
437d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
438d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
4399b6bcdcbSAlbert Aribaud #if (defined (CONFIG_MII) || defined (CONFIG_CMD_MII)) \
4409b6bcdcbSAlbert Aribaud 	 && defined (CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4419b6bcdcbSAlbert Aribaud 	int i;
4429b6bcdcbSAlbert Aribaud #endif
4439b6bcdcbSAlbert Aribaud 	/* setup RX rings */
444d44265adSAlbert Aribaud 	mvgbe_init_rx_desc_ring(dmvgbe);
4459b6bcdcbSAlbert Aribaud 
4469b6bcdcbSAlbert Aribaud 	/* Clear the ethernet port interrupts */
447d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ic, 0);
448d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ice, 0);
4499b6bcdcbSAlbert Aribaud 	/* Unmask RX buffer and TX end interrupt */
450d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pim, INT_CAUSE_UNMASK_ALL);
4519b6bcdcbSAlbert Aribaud 	/* Unmask phy and link status changes interrupts */
452d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->peim, INT_CAUSE_UNMASK_ALL_EXT);
4539b6bcdcbSAlbert Aribaud 
4549b6bcdcbSAlbert Aribaud 	set_dram_access(regs);
4559b6bcdcbSAlbert Aribaud 	port_init_mac_tables(regs);
456d44265adSAlbert Aribaud 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
4579b6bcdcbSAlbert Aribaud 
4589b6bcdcbSAlbert Aribaud 	/* Assign port configuration and command. */
459d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pxc, PRT_CFG_VAL);
460d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pxcx, PORT_CFG_EXTEND_VALUE);
461d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->psc0, PORT_SERIAL_CONTROL_VALUE);
4629b6bcdcbSAlbert Aribaud 
4639b6bcdcbSAlbert Aribaud 	/* Assign port SDMA configuration */
464d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->sdc, PORT_SDMA_CFG_VALUE);
465d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqx[0].qxttbc, QTKNBKT_DEF_VAL);
466d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqx[0].tqxtbc,
467d44265adSAlbert Aribaud 		(QMTBS_DEF_VAL << 16) | QTKNRT_DEF_VAL);
4689b6bcdcbSAlbert Aribaud 	/* Turn off the port/RXUQ bandwidth limitation */
469d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pmtu, 0);
4709b6bcdcbSAlbert Aribaud 
4719b6bcdcbSAlbert Aribaud 	/* Set maximum receive buffer to 9700 bytes */
472d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->psc0, MVGBE_MAX_RX_PACKET_9700BYTE
473d44265adSAlbert Aribaud 			| (MVGBE_REG_RD(regs->psc0) & MRU_MASK));
4749b6bcdcbSAlbert Aribaud 
4759b6bcdcbSAlbert Aribaud 	/* Enable port initially */
476d44265adSAlbert Aribaud 	MVGBE_REG_BITS_SET(regs->psc0, MVGBE_SERIAL_PORT_EN);
4779b6bcdcbSAlbert Aribaud 
4789b6bcdcbSAlbert Aribaud 	/*
4799b6bcdcbSAlbert Aribaud 	 * Set ethernet MTU for leaky bucket mechanism to 0 - this will
4809b6bcdcbSAlbert Aribaud 	 * disable the leaky bucket mechanism .
4819b6bcdcbSAlbert Aribaud 	 */
482d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pmtu, 0);
4839b6bcdcbSAlbert Aribaud 
4849b6bcdcbSAlbert Aribaud 	/* Assignment of Rx CRDB of given RXUQ */
485d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->rxcdp[RXUQ], (u32) dmvgbe->p_rxdesc_curr);
4869b6bcdcbSAlbert Aribaud 	/* ensure previous write is done before enabling Rx DMA */
4879b6bcdcbSAlbert Aribaud 	isb();
4889b6bcdcbSAlbert Aribaud 	/* Enable port Rx. */
489d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->rqc, (1 << RXUQ));
4909b6bcdcbSAlbert Aribaud 
491cd3ca3ffSSebastian Hesselbarth #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
492cd3ca3ffSSebastian Hesselbarth 	!defined(CONFIG_PHYLIB) && \
493cd3ca3ffSSebastian Hesselbarth 	defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4949b6bcdcbSAlbert Aribaud 	/* Wait up to 5s for the link status */
4959b6bcdcbSAlbert Aribaud 	for (i = 0; i < 5; i++) {
4969b6bcdcbSAlbert Aribaud 		u16 phyadr;
4979b6bcdcbSAlbert Aribaud 
498d44265adSAlbert Aribaud 		miiphy_read(dev->name, MV_PHY_ADR_REQUEST,
499d44265adSAlbert Aribaud 				MV_PHY_ADR_REQUEST, &phyadr);
5009b6bcdcbSAlbert Aribaud 		/* Return if we get link up */
5019b6bcdcbSAlbert Aribaud 		if (miiphy_link(dev->name, phyadr))
5029b6bcdcbSAlbert Aribaud 			return 0;
5039b6bcdcbSAlbert Aribaud 		udelay(1000000);
5049b6bcdcbSAlbert Aribaud 	}
5059b6bcdcbSAlbert Aribaud 
5069b6bcdcbSAlbert Aribaud 	printf("No link on %s\n", dev->name);
5079b6bcdcbSAlbert Aribaud 	return -1;
5089b6bcdcbSAlbert Aribaud #endif
5099b6bcdcbSAlbert Aribaud 	return 0;
5109b6bcdcbSAlbert Aribaud }
5119b6bcdcbSAlbert Aribaud 
512d44265adSAlbert Aribaud static int mvgbe_halt(struct eth_device *dev)
5139b6bcdcbSAlbert Aribaud {
514d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
515d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
5169b6bcdcbSAlbert Aribaud 
5179b6bcdcbSAlbert Aribaud 	/* Disable all gigE address decoder */
518d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->bare, 0x3f);
5199b6bcdcbSAlbert Aribaud 
5209b6bcdcbSAlbert Aribaud 	stop_queue(&regs->tqc);
5219b6bcdcbSAlbert Aribaud 	stop_queue(&regs->rqc);
5229b6bcdcbSAlbert Aribaud 
5239b6bcdcbSAlbert Aribaud 	/* Disable port */
524d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc0, MVGBE_SERIAL_PORT_EN);
5259b6bcdcbSAlbert Aribaud 	/* Set port is not reset */
526d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 4);
5279b6bcdcbSAlbert Aribaud #ifdef CONFIG_SYS_MII_MODE
5289b6bcdcbSAlbert Aribaud 	/* Set MMI interface up */
529d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 3);
5309b6bcdcbSAlbert Aribaud #endif
5319b6bcdcbSAlbert Aribaud 	/* Disable & mask ethernet port interrupts */
532d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ic, 0);
533d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ice, 0);
534d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pim, 0);
535d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->peim, 0);
5369b6bcdcbSAlbert Aribaud 
5379b6bcdcbSAlbert Aribaud 	return 0;
5389b6bcdcbSAlbert Aribaud }
5399b6bcdcbSAlbert Aribaud 
540d44265adSAlbert Aribaud static int mvgbe_write_hwaddr(struct eth_device *dev)
5419b6bcdcbSAlbert Aribaud {
542d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
543d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
5449b6bcdcbSAlbert Aribaud 
5459b6bcdcbSAlbert Aribaud 	/* Programs net device MAC address after initialization */
546d44265adSAlbert Aribaud 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
5479b6bcdcbSAlbert Aribaud 	return 0;
5489b6bcdcbSAlbert Aribaud }
5499b6bcdcbSAlbert Aribaud 
55010cbe3b6SJoe Hershberger static int mvgbe_send(struct eth_device *dev, void *dataptr, int datasize)
5519b6bcdcbSAlbert Aribaud {
552d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
553d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
554d44265adSAlbert Aribaud 	struct mvgbe_txdesc *p_txdesc = dmvgbe->p_txdesc;
5559b6bcdcbSAlbert Aribaud 	void *p = (void *)dataptr;
5569b6bcdcbSAlbert Aribaud 	u32 cmd_sts;
557e6e556c1SAnatolij Gustschin 	u32 txuq0_reg_addr;
5589b6bcdcbSAlbert Aribaud 
5599b6bcdcbSAlbert Aribaud 	/* Copy buffer if it's misaligned */
5609b6bcdcbSAlbert Aribaud 	if ((u32) dataptr & 0x07) {
5619b6bcdcbSAlbert Aribaud 		if (datasize > PKTSIZE_ALIGN) {
5629b6bcdcbSAlbert Aribaud 			printf("Non-aligned data too large (%d)\n",
5639b6bcdcbSAlbert Aribaud 					datasize);
5649b6bcdcbSAlbert Aribaud 			return -1;
5659b6bcdcbSAlbert Aribaud 		}
5669b6bcdcbSAlbert Aribaud 
567d44265adSAlbert Aribaud 		memcpy(dmvgbe->p_aligned_txbuf, p, datasize);
568d44265adSAlbert Aribaud 		p = dmvgbe->p_aligned_txbuf;
5699b6bcdcbSAlbert Aribaud 	}
5709b6bcdcbSAlbert Aribaud 
571d44265adSAlbert Aribaud 	p_txdesc->cmd_sts = MVGBE_ZERO_PADDING | MVGBE_GEN_CRC;
572d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_TX_FIRST_DESC | MVGBE_TX_LAST_DESC;
573d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_BUFFER_OWNED_BY_DMA;
574d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_TX_EN_INTERRUPT;
5759b6bcdcbSAlbert Aribaud 	p_txdesc->buf_ptr = (u8 *) p;
5769b6bcdcbSAlbert Aribaud 	p_txdesc->byte_cnt = datasize;
5779b6bcdcbSAlbert Aribaud 
5789b6bcdcbSAlbert Aribaud 	/* Set this tc desc as zeroth TXUQ */
579e6e556c1SAnatolij Gustschin 	txuq0_reg_addr = (u32)&regs->tcqdp[TXUQ];
580e6e556c1SAnatolij Gustschin 	writel((u32) p_txdesc, txuq0_reg_addr);
5819b6bcdcbSAlbert Aribaud 
5829b6bcdcbSAlbert Aribaud 	/* ensure tx desc writes above are performed before we start Tx DMA */
5839b6bcdcbSAlbert Aribaud 	isb();
5849b6bcdcbSAlbert Aribaud 
5859b6bcdcbSAlbert Aribaud 	/* Apply send command using zeroth TXUQ */
586d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqc, (1 << TXUQ));
5879b6bcdcbSAlbert Aribaud 
5889b6bcdcbSAlbert Aribaud 	/*
5899b6bcdcbSAlbert Aribaud 	 * wait for packet xmit completion
5909b6bcdcbSAlbert Aribaud 	 */
5919b6bcdcbSAlbert Aribaud 	cmd_sts = readl(&p_txdesc->cmd_sts);
592d44265adSAlbert Aribaud 	while (cmd_sts & MVGBE_BUFFER_OWNED_BY_DMA) {
5939b6bcdcbSAlbert Aribaud 		/* return fail if error is detected */
594d44265adSAlbert Aribaud 		if ((cmd_sts & (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME)) ==
595d44265adSAlbert Aribaud 				(MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME) &&
596d44265adSAlbert Aribaud 				cmd_sts & (MVGBE_UR_ERROR | MVGBE_RL_ERROR)) {
5979b6bcdcbSAlbert Aribaud 			printf("Err..(%s) in xmit packet\n", __FUNCTION__);
5989b6bcdcbSAlbert Aribaud 			return -1;
5999b6bcdcbSAlbert Aribaud 		}
6009b6bcdcbSAlbert Aribaud 		cmd_sts = readl(&p_txdesc->cmd_sts);
6019b6bcdcbSAlbert Aribaud 	};
6029b6bcdcbSAlbert Aribaud 	return 0;
6039b6bcdcbSAlbert Aribaud }
6049b6bcdcbSAlbert Aribaud 
605d44265adSAlbert Aribaud static int mvgbe_recv(struct eth_device *dev)
6069b6bcdcbSAlbert Aribaud {
607d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
608d44265adSAlbert Aribaud 	struct mvgbe_rxdesc *p_rxdesc_curr = dmvgbe->p_rxdesc_curr;
6099b6bcdcbSAlbert Aribaud 	u32 cmd_sts;
6109b6bcdcbSAlbert Aribaud 	u32 timeout = 0;
611e6e556c1SAnatolij Gustschin 	u32 rxdesc_curr_addr;
6129b6bcdcbSAlbert Aribaud 
6139b6bcdcbSAlbert Aribaud 	/* wait untill rx packet available or timeout */
6149b6bcdcbSAlbert Aribaud 	do {
615d44265adSAlbert Aribaud 		if (timeout < MVGBE_PHY_SMI_TIMEOUT)
6169b6bcdcbSAlbert Aribaud 			timeout++;
6179b6bcdcbSAlbert Aribaud 		else {
6189b6bcdcbSAlbert Aribaud 			debug("%s time out...\n", __FUNCTION__);
6199b6bcdcbSAlbert Aribaud 			return -1;
6209b6bcdcbSAlbert Aribaud 		}
621d44265adSAlbert Aribaud 	} while (readl(&p_rxdesc_curr->cmd_sts) & MVGBE_BUFFER_OWNED_BY_DMA);
6229b6bcdcbSAlbert Aribaud 
6239b6bcdcbSAlbert Aribaud 	if (p_rxdesc_curr->byte_cnt != 0) {
6249b6bcdcbSAlbert Aribaud 		debug("%s: Received %d byte Packet @ 0x%x (cmd_sts= %08x)\n",
6259b6bcdcbSAlbert Aribaud 			__FUNCTION__, (u32) p_rxdesc_curr->byte_cnt,
6269b6bcdcbSAlbert Aribaud 			(u32) p_rxdesc_curr->buf_ptr,
6279b6bcdcbSAlbert Aribaud 			(u32) p_rxdesc_curr->cmd_sts);
6289b6bcdcbSAlbert Aribaud 	}
6299b6bcdcbSAlbert Aribaud 
6309b6bcdcbSAlbert Aribaud 	/*
6319b6bcdcbSAlbert Aribaud 	 * In case received a packet without first/last bits on
6329b6bcdcbSAlbert Aribaud 	 * OR the error summary bit is on,
6339b6bcdcbSAlbert Aribaud 	 * the packets needs to be dropeed.
6349b6bcdcbSAlbert Aribaud 	 */
6359b6bcdcbSAlbert Aribaud 	cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
6369b6bcdcbSAlbert Aribaud 
6379b6bcdcbSAlbert Aribaud 	if ((cmd_sts &
638d44265adSAlbert Aribaud 		(MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC))
639d44265adSAlbert Aribaud 		!= (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC)) {
6409b6bcdcbSAlbert Aribaud 
6419b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Dropping packet spread on"
6429b6bcdcbSAlbert Aribaud 			" multiple descriptors\n", __FUNCTION__);
6439b6bcdcbSAlbert Aribaud 
644d44265adSAlbert Aribaud 	} else if (cmd_sts & MVGBE_ERROR_SUMMARY) {
6459b6bcdcbSAlbert Aribaud 
6469b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Dropping packet with errors\n",
6479b6bcdcbSAlbert Aribaud 			__FUNCTION__);
6489b6bcdcbSAlbert Aribaud 
6499b6bcdcbSAlbert Aribaud 	} else {
6509b6bcdcbSAlbert Aribaud 		/* !!! call higher layer processing */
6519b6bcdcbSAlbert Aribaud 		debug("%s: Sending Received packet to"
6529b6bcdcbSAlbert Aribaud 			" upper layer (NetReceive)\n", __FUNCTION__);
6539b6bcdcbSAlbert Aribaud 
6549b6bcdcbSAlbert Aribaud 		/* let the upper layer handle the packet */
6559b6bcdcbSAlbert Aribaud 		NetReceive((p_rxdesc_curr->buf_ptr + RX_BUF_OFFSET),
6569b6bcdcbSAlbert Aribaud 			(int)(p_rxdesc_curr->byte_cnt - RX_BUF_OFFSET));
6579b6bcdcbSAlbert Aribaud 	}
6589b6bcdcbSAlbert Aribaud 	/*
6599b6bcdcbSAlbert Aribaud 	 * free these descriptors and point next in the ring
6609b6bcdcbSAlbert Aribaud 	 */
6619b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->cmd_sts =
662d44265adSAlbert Aribaud 		MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
6639b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
6649b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->byte_cnt = 0;
6659b6bcdcbSAlbert Aribaud 
666e6e556c1SAnatolij Gustschin 	rxdesc_curr_addr = (u32)&dmvgbe->p_rxdesc_curr;
667e6e556c1SAnatolij Gustschin 	writel((unsigned)p_rxdesc_curr->nxtdesc_p, rxdesc_curr_addr);
6689b6bcdcbSAlbert Aribaud 
6699b6bcdcbSAlbert Aribaud 	return 0;
6709b6bcdcbSAlbert Aribaud }
6719b6bcdcbSAlbert Aribaud 
672cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
673cd3ca3ffSSebastian Hesselbarth int mvgbe_phylib_init(struct eth_device *dev, int phyid)
674cd3ca3ffSSebastian Hesselbarth {
675cd3ca3ffSSebastian Hesselbarth 	struct mii_dev *bus;
676cd3ca3ffSSebastian Hesselbarth 	struct phy_device *phydev;
677cd3ca3ffSSebastian Hesselbarth 	int ret;
678cd3ca3ffSSebastian Hesselbarth 
679cd3ca3ffSSebastian Hesselbarth 	bus = mdio_alloc();
680cd3ca3ffSSebastian Hesselbarth 	if (!bus) {
681cd3ca3ffSSebastian Hesselbarth 		printf("mdio_alloc failed\n");
682cd3ca3ffSSebastian Hesselbarth 		return -ENOMEM;
683cd3ca3ffSSebastian Hesselbarth 	}
684cd3ca3ffSSebastian Hesselbarth 	bus->read = mvgbe_phy_read;
685cd3ca3ffSSebastian Hesselbarth 	bus->write = mvgbe_phy_write;
686cd3ca3ffSSebastian Hesselbarth 	sprintf(bus->name, dev->name);
687cd3ca3ffSSebastian Hesselbarth 
688cd3ca3ffSSebastian Hesselbarth 	ret = mdio_register(bus);
689cd3ca3ffSSebastian Hesselbarth 	if (ret) {
690cd3ca3ffSSebastian Hesselbarth 		printf("mdio_register failed\n");
691cd3ca3ffSSebastian Hesselbarth 		free(bus);
692cd3ca3ffSSebastian Hesselbarth 		return -ENOMEM;
693cd3ca3ffSSebastian Hesselbarth 	}
694cd3ca3ffSSebastian Hesselbarth 
695cd3ca3ffSSebastian Hesselbarth 	/* Set phy address of the port */
696cd3ca3ffSSebastian Hesselbarth 	mvgbe_phy_write(bus, MV_PHY_ADR_REQUEST, 0, MV_PHY_ADR_REQUEST, phyid);
697cd3ca3ffSSebastian Hesselbarth 
698cd3ca3ffSSebastian Hesselbarth 	phydev = phy_connect(bus, phyid, dev, PHY_INTERFACE_MODE_RGMII);
699cd3ca3ffSSebastian Hesselbarth 	if (!phydev) {
700cd3ca3ffSSebastian Hesselbarth 		printf("phy_connect failed\n");
701cd3ca3ffSSebastian Hesselbarth 		return -ENODEV;
702cd3ca3ffSSebastian Hesselbarth 	}
703cd3ca3ffSSebastian Hesselbarth 
704cd3ca3ffSSebastian Hesselbarth 	phy_config(phydev);
705cd3ca3ffSSebastian Hesselbarth 	phy_startup(phydev);
706cd3ca3ffSSebastian Hesselbarth 
707cd3ca3ffSSebastian Hesselbarth 	return 0;
708cd3ca3ffSSebastian Hesselbarth }
709cd3ca3ffSSebastian Hesselbarth #endif
710cd3ca3ffSSebastian Hesselbarth 
711d44265adSAlbert Aribaud int mvgbe_initialize(bd_t *bis)
7129b6bcdcbSAlbert Aribaud {
713d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe;
7149b6bcdcbSAlbert Aribaud 	struct eth_device *dev;
7159b6bcdcbSAlbert Aribaud 	int devnum;
716d44265adSAlbert Aribaud 	u8 used_ports[MAX_MVGBE_DEVS] = CONFIG_MVGBE_PORTS;
7179b6bcdcbSAlbert Aribaud 
718d44265adSAlbert Aribaud 	for (devnum = 0; devnum < MAX_MVGBE_DEVS; devnum++) {
7199b6bcdcbSAlbert Aribaud 		/*skip if port is configured not to use */
7209b6bcdcbSAlbert Aribaud 		if (used_ports[devnum] == 0)
7219b6bcdcbSAlbert Aribaud 			continue;
7229b6bcdcbSAlbert Aribaud 
723d44265adSAlbert Aribaud 		dmvgbe = malloc(sizeof(struct mvgbe_device));
724d44265adSAlbert Aribaud 
725d44265adSAlbert Aribaud 		if (!dmvgbe)
7269b6bcdcbSAlbert Aribaud 			goto error1;
7279b6bcdcbSAlbert Aribaud 
728d44265adSAlbert Aribaud 		memset(dmvgbe, 0, sizeof(struct mvgbe_device));
7299b6bcdcbSAlbert Aribaud 
730d44265adSAlbert Aribaud 		dmvgbe->p_rxdesc =
731d44265adSAlbert Aribaud 			(struct mvgbe_rxdesc *)memalign(PKTALIGN,
732d44265adSAlbert Aribaud 			MV_RXQ_DESC_ALIGNED_SIZE*RINGSZ + 1);
733d44265adSAlbert Aribaud 
734d44265adSAlbert Aribaud 		if (!dmvgbe->p_rxdesc)
7359b6bcdcbSAlbert Aribaud 			goto error2;
7369b6bcdcbSAlbert Aribaud 
737d44265adSAlbert Aribaud 		dmvgbe->p_rxbuf = (u8 *) memalign(PKTALIGN,
738d44265adSAlbert Aribaud 			RINGSZ*PKTSIZE_ALIGN + 1);
739d44265adSAlbert Aribaud 
740d44265adSAlbert Aribaud 		if (!dmvgbe->p_rxbuf)
7419b6bcdcbSAlbert Aribaud 			goto error3;
7429b6bcdcbSAlbert Aribaud 
743d44265adSAlbert Aribaud 		dmvgbe->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
744d44265adSAlbert Aribaud 
745d44265adSAlbert Aribaud 		if (!dmvgbe->p_aligned_txbuf)
7469b6bcdcbSAlbert Aribaud 			goto error4;
7479b6bcdcbSAlbert Aribaud 
748d44265adSAlbert Aribaud 		dmvgbe->p_txdesc = (struct mvgbe_txdesc *) memalign(
749d44265adSAlbert Aribaud 			PKTALIGN, sizeof(struct mvgbe_txdesc) + 1);
750d44265adSAlbert Aribaud 
751d44265adSAlbert Aribaud 		if (!dmvgbe->p_txdesc) {
752d44265adSAlbert Aribaud 			free(dmvgbe->p_aligned_txbuf);
7539b6bcdcbSAlbert Aribaud error4:
754d44265adSAlbert Aribaud 			free(dmvgbe->p_rxbuf);
7559b6bcdcbSAlbert Aribaud error3:
756d44265adSAlbert Aribaud 			free(dmvgbe->p_rxdesc);
7579b6bcdcbSAlbert Aribaud error2:
758d44265adSAlbert Aribaud 			free(dmvgbe);
7599b6bcdcbSAlbert Aribaud error1:
7609b6bcdcbSAlbert Aribaud 			printf("Err.. %s Failed to allocate memory\n",
7619b6bcdcbSAlbert Aribaud 				__FUNCTION__);
7629b6bcdcbSAlbert Aribaud 			return -1;
7639b6bcdcbSAlbert Aribaud 		}
7649b6bcdcbSAlbert Aribaud 
765d44265adSAlbert Aribaud 		dev = &dmvgbe->dev;
7669b6bcdcbSAlbert Aribaud 
767f6add132SMike Frysinger 		/* must be less than sizeof(dev->name) */
7689b6bcdcbSAlbert Aribaud 		sprintf(dev->name, "egiga%d", devnum);
7699b6bcdcbSAlbert Aribaud 
7709b6bcdcbSAlbert Aribaud 		switch (devnum) {
7719b6bcdcbSAlbert Aribaud 		case 0:
772d44265adSAlbert Aribaud 			dmvgbe->regs = (void *)MVGBE0_BASE;
7739b6bcdcbSAlbert Aribaud 			break;
774d44265adSAlbert Aribaud #if defined(MVGBE1_BASE)
7759b6bcdcbSAlbert Aribaud 		case 1:
776d44265adSAlbert Aribaud 			dmvgbe->regs = (void *)MVGBE1_BASE;
7779b6bcdcbSAlbert Aribaud 			break;
778d44265adSAlbert Aribaud #endif
7799b6bcdcbSAlbert Aribaud 		default:	/* this should never happen */
7809b6bcdcbSAlbert Aribaud 			printf("Err..(%s) Invalid device number %d\n",
7819b6bcdcbSAlbert Aribaud 				__FUNCTION__, devnum);
7829b6bcdcbSAlbert Aribaud 			return -1;
7839b6bcdcbSAlbert Aribaud 		}
7849b6bcdcbSAlbert Aribaud 
785d44265adSAlbert Aribaud 		dev->init = (void *)mvgbe_init;
786d44265adSAlbert Aribaud 		dev->halt = (void *)mvgbe_halt;
787d44265adSAlbert Aribaud 		dev->send = (void *)mvgbe_send;
788d44265adSAlbert Aribaud 		dev->recv = (void *)mvgbe_recv;
789d44265adSAlbert Aribaud 		dev->write_hwaddr = (void *)mvgbe_write_hwaddr;
7909b6bcdcbSAlbert Aribaud 
7919b6bcdcbSAlbert Aribaud 		eth_register(dev);
7929b6bcdcbSAlbert Aribaud 
793cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
794cd3ca3ffSSebastian Hesselbarth 		mvgbe_phylib_init(dev, PHY_BASE_ADR + devnum);
795cd3ca3ffSSebastian Hesselbarth #elif defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
7969b6bcdcbSAlbert Aribaud 		miiphy_register(dev->name, smi_reg_read, smi_reg_write);
7979b6bcdcbSAlbert Aribaud 		/* Set phy address of the port */
798d44265adSAlbert Aribaud 		miiphy_write(dev->name, MV_PHY_ADR_REQUEST,
799d44265adSAlbert Aribaud 				MV_PHY_ADR_REQUEST, PHY_BASE_ADR + devnum);
8009b6bcdcbSAlbert Aribaud #endif
8019b6bcdcbSAlbert Aribaud 	}
8029b6bcdcbSAlbert Aribaud 	return 0;
8039b6bcdcbSAlbert Aribaud }
804